14ee99cebSKlaus Goger// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 252e02d37SLiang Chen/* 352e02d37SLiang Chen * Copyright (c) 2017 Fuzhou Rockchip Electronics Co., Ltd 452e02d37SLiang Chen */ 552e02d37SLiang Chen 652e02d37SLiang Chen#include <dt-bindings/clock/rk3328-cru.h> 752e02d37SLiang Chen#include <dt-bindings/gpio/gpio.h> 852e02d37SLiang Chen#include <dt-bindings/interrupt-controller/arm-gic.h> 952e02d37SLiang Chen#include <dt-bindings/interrupt-controller/irq.h> 1052e02d37SLiang Chen#include <dt-bindings/pinctrl/rockchip.h> 1152e02d37SLiang Chen#include <dt-bindings/power/rk3328-power.h> 1252e02d37SLiang Chen#include <dt-bindings/soc/rockchip,boot-mode.h> 1387e0d607SRocky Hao#include <dt-bindings/thermal/thermal.h> 1452e02d37SLiang Chen 1552e02d37SLiang Chen/ { 1652e02d37SLiang Chen compatible = "rockchip,rk3328"; 1752e02d37SLiang Chen 1852e02d37SLiang Chen interrupt-parent = <&gic>; 1952e02d37SLiang Chen #address-cells = <2>; 2052e02d37SLiang Chen #size-cells = <2>; 2152e02d37SLiang Chen 2252e02d37SLiang Chen aliases { 2352e02d37SLiang Chen serial0 = &uart0; 2452e02d37SLiang Chen serial1 = &uart1; 2552e02d37SLiang Chen serial2 = &uart2; 2652e02d37SLiang Chen i2c0 = &i2c0; 2752e02d37SLiang Chen i2c1 = &i2c1; 2852e02d37SLiang Chen i2c2 = &i2c2; 2952e02d37SLiang Chen i2c3 = &i2c3; 309c4cc910SDavid Wu ethernet0 = &gmac2io; 319c4cc910SDavid Wu ethernet1 = &gmac2phy; 3252e02d37SLiang Chen }; 3352e02d37SLiang Chen 3452e02d37SLiang Chen cpus { 3552e02d37SLiang Chen #address-cells = <2>; 3652e02d37SLiang Chen #size-cells = <0>; 3752e02d37SLiang Chen 3852e02d37SLiang Chen cpu0: cpu@0 { 3952e02d37SLiang Chen device_type = "cpu"; 4052e02d37SLiang Chen compatible = "arm,cortex-a53", "arm,armv8"; 4152e02d37SLiang Chen reg = <0x0 0x0>; 4252e02d37SLiang Chen clocks = <&cru ARMCLK>; 4387e0d607SRocky Hao #cooling-cells = <2>; 4487e0d607SRocky Hao dynamic-power-coefficient = <120>; 4552e02d37SLiang Chen enable-method = "psci"; 4652e02d37SLiang Chen next-level-cache = <&l2>; 47e997a6a4SFinley Xiao operating-points-v2 = <&cpu0_opp_table>; 4852e02d37SLiang Chen }; 4952e02d37SLiang Chen 5052e02d37SLiang Chen cpu1: cpu@1 { 5152e02d37SLiang Chen device_type = "cpu"; 5252e02d37SLiang Chen compatible = "arm,cortex-a53", "arm,armv8"; 5352e02d37SLiang Chen reg = <0x0 0x1>; 5452e02d37SLiang Chen clocks = <&cru ARMCLK>; 55cc9b0918SViresh Kumar #cooling-cells = <2>; 5687e0d607SRocky Hao dynamic-power-coefficient = <120>; 5752e02d37SLiang Chen enable-method = "psci"; 5852e02d37SLiang Chen next-level-cache = <&l2>; 59e997a6a4SFinley Xiao operating-points-v2 = <&cpu0_opp_table>; 6052e02d37SLiang Chen }; 6152e02d37SLiang Chen 6252e02d37SLiang Chen cpu2: cpu@2 { 6352e02d37SLiang Chen device_type = "cpu"; 6452e02d37SLiang Chen compatible = "arm,cortex-a53", "arm,armv8"; 6552e02d37SLiang Chen reg = <0x0 0x2>; 6652e02d37SLiang Chen clocks = <&cru ARMCLK>; 67cc9b0918SViresh Kumar #cooling-cells = <2>; 6887e0d607SRocky Hao dynamic-power-coefficient = <120>; 6952e02d37SLiang Chen enable-method = "psci"; 7052e02d37SLiang Chen next-level-cache = <&l2>; 71e997a6a4SFinley Xiao operating-points-v2 = <&cpu0_opp_table>; 7252e02d37SLiang Chen }; 7352e02d37SLiang Chen 7452e02d37SLiang Chen cpu3: cpu@3 { 7552e02d37SLiang Chen device_type = "cpu"; 7652e02d37SLiang Chen compatible = "arm,cortex-a53", "arm,armv8"; 7752e02d37SLiang Chen reg = <0x0 0x3>; 7852e02d37SLiang Chen clocks = <&cru ARMCLK>; 79cc9b0918SViresh Kumar #cooling-cells = <2>; 8087e0d607SRocky Hao dynamic-power-coefficient = <120>; 8152e02d37SLiang Chen enable-method = "psci"; 8252e02d37SLiang Chen next-level-cache = <&l2>; 83e997a6a4SFinley Xiao operating-points-v2 = <&cpu0_opp_table>; 8452e02d37SLiang Chen }; 8552e02d37SLiang Chen 8652e02d37SLiang Chen l2: l2-cache0 { 8752e02d37SLiang Chen compatible = "cache"; 8852e02d37SLiang Chen }; 8952e02d37SLiang Chen }; 9052e02d37SLiang Chen 91e997a6a4SFinley Xiao cpu0_opp_table: opp_table0 { 92e997a6a4SFinley Xiao compatible = "operating-points-v2"; 93e997a6a4SFinley Xiao opp-shared; 94e997a6a4SFinley Xiao 95e997a6a4SFinley Xiao opp-408000000 { 96e997a6a4SFinley Xiao opp-hz = /bits/ 64 <408000000>; 97e997a6a4SFinley Xiao opp-microvolt = <950000>; 98e997a6a4SFinley Xiao clock-latency-ns = <40000>; 99e997a6a4SFinley Xiao opp-suspend; 100e997a6a4SFinley Xiao }; 101e997a6a4SFinley Xiao opp-600000000 { 102e997a6a4SFinley Xiao opp-hz = /bits/ 64 <600000000>; 103e997a6a4SFinley Xiao opp-microvolt = <950000>; 104e997a6a4SFinley Xiao clock-latency-ns = <40000>; 105e997a6a4SFinley Xiao }; 106e997a6a4SFinley Xiao opp-816000000 { 107e997a6a4SFinley Xiao opp-hz = /bits/ 64 <816000000>; 108e997a6a4SFinley Xiao opp-microvolt = <1000000>; 109e997a6a4SFinley Xiao clock-latency-ns = <40000>; 110e997a6a4SFinley Xiao }; 111e997a6a4SFinley Xiao opp-1008000000 { 112e997a6a4SFinley Xiao opp-hz = /bits/ 64 <1008000000>; 113e997a6a4SFinley Xiao opp-microvolt = <1100000>; 114e997a6a4SFinley Xiao clock-latency-ns = <40000>; 115e997a6a4SFinley Xiao }; 116e997a6a4SFinley Xiao opp-1200000000 { 117e997a6a4SFinley Xiao opp-hz = /bits/ 64 <1200000000>; 118e997a6a4SFinley Xiao opp-microvolt = <1225000>; 119e997a6a4SFinley Xiao clock-latency-ns = <40000>; 120e997a6a4SFinley Xiao }; 121e997a6a4SFinley Xiao opp-1296000000 { 122e997a6a4SFinley Xiao opp-hz = /bits/ 64 <1296000000>; 123e997a6a4SFinley Xiao opp-microvolt = <1300000>; 124e997a6a4SFinley Xiao clock-latency-ns = <40000>; 125e997a6a4SFinley Xiao }; 126e997a6a4SFinley Xiao }; 127e997a6a4SFinley Xiao 12852e02d37SLiang Chen amba { 12952e02d37SLiang Chen compatible = "simple-bus"; 13052e02d37SLiang Chen #address-cells = <2>; 13152e02d37SLiang Chen #size-cells = <2>; 13252e02d37SLiang Chen ranges; 13352e02d37SLiang Chen 13452e02d37SLiang Chen dmac: dmac@ff1f0000 { 13552e02d37SLiang Chen compatible = "arm,pl330", "arm,primecell"; 13652e02d37SLiang Chen reg = <0x0 0xff1f0000 0x0 0x4000>; 13752e02d37SLiang Chen interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 13852e02d37SLiang Chen <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 13952e02d37SLiang Chen clocks = <&cru ACLK_DMAC>; 14052e02d37SLiang Chen clock-names = "apb_pclk"; 14152e02d37SLiang Chen #dma-cells = <1>; 14252e02d37SLiang Chen }; 14352e02d37SLiang Chen }; 14452e02d37SLiang Chen 14552e02d37SLiang Chen arm-pmu { 14652e02d37SLiang Chen compatible = "arm,cortex-a53-pmu"; 14752e02d37SLiang Chen interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 14852e02d37SLiang Chen <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 14952e02d37SLiang Chen <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 15052e02d37SLiang Chen <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 15152e02d37SLiang Chen interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 15252e02d37SLiang Chen }; 15352e02d37SLiang Chen 154725e351cSHeiko Stuebner display_subsystem: display-subsystem { 155725e351cSHeiko Stuebner compatible = "rockchip,display-subsystem"; 156725e351cSHeiko Stuebner ports = <&vop_out>; 157725e351cSHeiko Stuebner }; 158725e351cSHeiko Stuebner 15952e02d37SLiang Chen psci { 16052e02d37SLiang Chen compatible = "arm,psci-1.0", "arm,psci-0.2"; 16152e02d37SLiang Chen method = "smc"; 16252e02d37SLiang Chen }; 16352e02d37SLiang Chen 16452e02d37SLiang Chen timer { 16552e02d37SLiang Chen compatible = "arm,armv8-timer"; 16652e02d37SLiang Chen interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 16752e02d37SLiang Chen <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 16852e02d37SLiang Chen <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 16952e02d37SLiang Chen <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 17052e02d37SLiang Chen }; 17152e02d37SLiang Chen 17252e02d37SLiang Chen xin24m: xin24m { 17352e02d37SLiang Chen compatible = "fixed-clock"; 17452e02d37SLiang Chen #clock-cells = <0>; 17552e02d37SLiang Chen clock-frequency = <24000000>; 17652e02d37SLiang Chen clock-output-names = "xin24m"; 17752e02d37SLiang Chen }; 17852e02d37SLiang Chen 179d80ef50aSSugar Zhang i2s0: i2s@ff000000 { 180d80ef50aSSugar Zhang compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 181d80ef50aSSugar Zhang reg = <0x0 0xff000000 0x0 0x1000>; 182d80ef50aSSugar Zhang interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 183d80ef50aSSugar Zhang clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0_8CH>; 184d80ef50aSSugar Zhang clock-names = "i2s_clk", "i2s_hclk"; 185d80ef50aSSugar Zhang dmas = <&dmac 11>, <&dmac 12>; 186d80ef50aSSugar Zhang dma-names = "tx", "rx"; 187d80ef50aSSugar Zhang status = "disabled"; 188d80ef50aSSugar Zhang }; 189d80ef50aSSugar Zhang 190d80ef50aSSugar Zhang i2s1: i2s@ff010000 { 191d80ef50aSSugar Zhang compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 192d80ef50aSSugar Zhang reg = <0x0 0xff010000 0x0 0x1000>; 193d80ef50aSSugar Zhang interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 194d80ef50aSSugar Zhang clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1_8CH>; 195d80ef50aSSugar Zhang clock-names = "i2s_clk", "i2s_hclk"; 196d80ef50aSSugar Zhang dmas = <&dmac 14>, <&dmac 15>; 197d80ef50aSSugar Zhang dma-names = "tx", "rx"; 198d80ef50aSSugar Zhang status = "disabled"; 199d80ef50aSSugar Zhang }; 200d80ef50aSSugar Zhang 201d80ef50aSSugar Zhang i2s2: i2s@ff020000 { 202d80ef50aSSugar Zhang compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 203d80ef50aSSugar Zhang reg = <0x0 0xff020000 0x0 0x1000>; 204d80ef50aSSugar Zhang interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 205d80ef50aSSugar Zhang clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2_2CH>; 206d80ef50aSSugar Zhang clock-names = "i2s_clk", "i2s_hclk"; 207d80ef50aSSugar Zhang dmas = <&dmac 0>, <&dmac 1>; 208d80ef50aSSugar Zhang dma-names = "tx", "rx"; 209d80ef50aSSugar Zhang status = "disabled"; 210d80ef50aSSugar Zhang }; 211d80ef50aSSugar Zhang 212fc982e0bSSugar Zhang spdif: spdif@ff030000 { 213fc982e0bSSugar Zhang compatible = "rockchip,rk3328-spdif"; 214fc982e0bSSugar Zhang reg = <0x0 0xff030000 0x0 0x1000>; 215fc982e0bSSugar Zhang interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 216fc982e0bSSugar Zhang clocks = <&cru SCLK_SPDIF>, <&cru HCLK_SPDIF_8CH>; 217fc982e0bSSugar Zhang clock-names = "mclk", "hclk"; 218fc982e0bSSugar Zhang dmas = <&dmac 10>; 219fc982e0bSSugar Zhang dma-names = "tx"; 220fc982e0bSSugar Zhang pinctrl-names = "default"; 221fc982e0bSSugar Zhang pinctrl-0 = <&spdifm2_tx>; 222fc982e0bSSugar Zhang status = "disabled"; 223fc982e0bSSugar Zhang }; 224fc982e0bSSugar Zhang 22513ed1501SSugar Zhang pdm: pdm@ff040000 { 22613ed1501SSugar Zhang compatible = "rockchip,pdm"; 22713ed1501SSugar Zhang reg = <0x0 0xff040000 0x0 0x1000>; 22813ed1501SSugar Zhang clocks = <&cru SCLK_PDM>, <&cru HCLK_PDM>; 22913ed1501SSugar Zhang clock-names = "pdm_clk", "pdm_hclk"; 23013ed1501SSugar Zhang dmas = <&dmac 16>; 23113ed1501SSugar Zhang dma-names = "rx"; 23213ed1501SSugar Zhang pinctrl-names = "default", "sleep"; 23313ed1501SSugar Zhang pinctrl-0 = <&pdmm0_clk 23413ed1501SSugar Zhang &pdmm0_sdi0 23513ed1501SSugar Zhang &pdmm0_sdi1 23613ed1501SSugar Zhang &pdmm0_sdi2 23713ed1501SSugar Zhang &pdmm0_sdi3>; 23813ed1501SSugar Zhang pinctrl-1 = <&pdmm0_clk_sleep 23913ed1501SSugar Zhang &pdmm0_sdi0_sleep 24013ed1501SSugar Zhang &pdmm0_sdi1_sleep 24113ed1501SSugar Zhang &pdmm0_sdi2_sleep 24213ed1501SSugar Zhang &pdmm0_sdi3_sleep>; 24313ed1501SSugar Zhang status = "disabled"; 24413ed1501SSugar Zhang }; 24513ed1501SSugar Zhang 24652e02d37SLiang Chen grf: syscon@ff100000 { 24752e02d37SLiang Chen compatible = "rockchip,rk3328-grf", "syscon", "simple-mfd"; 24852e02d37SLiang Chen reg = <0x0 0xff100000 0x0 0x1000>; 24952e02d37SLiang Chen #address-cells = <1>; 25052e02d37SLiang Chen #size-cells = <1>; 25152e02d37SLiang Chen 252cc51f503SDavid Wu io_domains: io-domains { 253cc51f503SDavid Wu compatible = "rockchip,rk3328-io-voltage-domain"; 254cc51f503SDavid Wu status = "disabled"; 255cc51f503SDavid Wu }; 256cc51f503SDavid Wu 257692ff61eSLevin Du grf_gpio: grf-gpio { 258692ff61eSLevin Du compatible = "rockchip,rk3328-grf-gpio"; 259692ff61eSLevin Du gpio-controller; 260692ff61eSLevin Du #gpio-cells = <2>; 261692ff61eSLevin Du }; 262692ff61eSLevin Du 26352e02d37SLiang Chen power: power-controller { 26452e02d37SLiang Chen compatible = "rockchip,rk3328-power-controller"; 26552e02d37SLiang Chen #power-domain-cells = <1>; 26652e02d37SLiang Chen #address-cells = <1>; 26752e02d37SLiang Chen #size-cells = <0>; 26852e02d37SLiang Chen 26952e02d37SLiang Chen pd_hevc@RK3328_PD_HEVC { 27052e02d37SLiang Chen reg = <RK3328_PD_HEVC>; 27152e02d37SLiang Chen }; 27252e02d37SLiang Chen pd_video@RK3328_PD_VIDEO { 27352e02d37SLiang Chen reg = <RK3328_PD_VIDEO>; 27452e02d37SLiang Chen }; 27552e02d37SLiang Chen pd_vpu@RK3328_PD_VPU { 27652e02d37SLiang Chen reg = <RK3328_PD_VPU>; 27752e02d37SLiang Chen }; 27852e02d37SLiang Chen }; 27952e02d37SLiang Chen 28052e02d37SLiang Chen reboot-mode { 28152e02d37SLiang Chen compatible = "syscon-reboot-mode"; 28252e02d37SLiang Chen offset = <0x5c8>; 28352e02d37SLiang Chen mode-normal = <BOOT_NORMAL>; 28452e02d37SLiang Chen mode-recovery = <BOOT_RECOVERY>; 28552e02d37SLiang Chen mode-bootloader = <BOOT_FASTBOOT>; 28652e02d37SLiang Chen mode-loader = <BOOT_BL_DOWNLOAD>; 28752e02d37SLiang Chen }; 28852e02d37SLiang Chen }; 28952e02d37SLiang Chen 29052e02d37SLiang Chen uart0: serial@ff110000 { 29152e02d37SLiang Chen compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 29252e02d37SLiang Chen reg = <0x0 0xff110000 0x0 0x100>; 29352e02d37SLiang Chen interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 29452e02d37SLiang Chen clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 29552e02d37SLiang Chen clock-names = "baudclk", "apb_pclk"; 29652e02d37SLiang Chen dmas = <&dmac 2>, <&dmac 3>; 2971255fe03SRobin Murphy dma-names = "tx", "rx"; 29852e02d37SLiang Chen pinctrl-names = "default"; 29952e02d37SLiang Chen pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>; 30052e02d37SLiang Chen reg-io-width = <4>; 30152e02d37SLiang Chen reg-shift = <2>; 30252e02d37SLiang Chen status = "disabled"; 30352e02d37SLiang Chen }; 30452e02d37SLiang Chen 30552e02d37SLiang Chen uart1: serial@ff120000 { 30652e02d37SLiang Chen compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 30752e02d37SLiang Chen reg = <0x0 0xff120000 0x0 0x100>; 30852e02d37SLiang Chen interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 30952e02d37SLiang Chen clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 310d0414fddSHuibin Hong clock-names = "baudclk", "apb_pclk"; 31152e02d37SLiang Chen dmas = <&dmac 4>, <&dmac 5>; 3121255fe03SRobin Murphy dma-names = "tx", "rx"; 31352e02d37SLiang Chen pinctrl-names = "default"; 31452e02d37SLiang Chen pinctrl-0 = <&uart1_xfer &uart1_cts &uart1_rts>; 31552e02d37SLiang Chen reg-io-width = <4>; 31652e02d37SLiang Chen reg-shift = <2>; 31752e02d37SLiang Chen status = "disabled"; 31852e02d37SLiang Chen }; 31952e02d37SLiang Chen 32052e02d37SLiang Chen uart2: serial@ff130000 { 32152e02d37SLiang Chen compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 32252e02d37SLiang Chen reg = <0x0 0xff130000 0x0 0x100>; 32352e02d37SLiang Chen interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 32452e02d37SLiang Chen clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 32552e02d37SLiang Chen clock-names = "baudclk", "apb_pclk"; 32652e02d37SLiang Chen dmas = <&dmac 6>, <&dmac 7>; 3271255fe03SRobin Murphy dma-names = "tx", "rx"; 32852e02d37SLiang Chen pinctrl-names = "default"; 32952e02d37SLiang Chen pinctrl-0 = <&uart2m1_xfer>; 33052e02d37SLiang Chen reg-io-width = <4>; 33152e02d37SLiang Chen reg-shift = <2>; 33252e02d37SLiang Chen status = "disabled"; 33352e02d37SLiang Chen }; 33452e02d37SLiang Chen 33552e02d37SLiang Chen i2c0: i2c@ff150000 { 33652e02d37SLiang Chen compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 33752e02d37SLiang Chen reg = <0x0 0xff150000 0x0 0x1000>; 33852e02d37SLiang Chen interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 33952e02d37SLiang Chen #address-cells = <1>; 34052e02d37SLiang Chen #size-cells = <0>; 34152e02d37SLiang Chen clocks = <&cru SCLK_I2C0>, <&cru PCLK_I2C0>; 34252e02d37SLiang Chen clock-names = "i2c", "pclk"; 34352e02d37SLiang Chen pinctrl-names = "default"; 34452e02d37SLiang Chen pinctrl-0 = <&i2c0_xfer>; 34552e02d37SLiang Chen status = "disabled"; 34652e02d37SLiang Chen }; 34752e02d37SLiang Chen 34852e02d37SLiang Chen i2c1: i2c@ff160000 { 34952e02d37SLiang Chen compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 35052e02d37SLiang Chen reg = <0x0 0xff160000 0x0 0x1000>; 35152e02d37SLiang Chen interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 35252e02d37SLiang Chen #address-cells = <1>; 35352e02d37SLiang Chen #size-cells = <0>; 35452e02d37SLiang Chen clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>; 35552e02d37SLiang Chen clock-names = "i2c", "pclk"; 35652e02d37SLiang Chen pinctrl-names = "default"; 35752e02d37SLiang Chen pinctrl-0 = <&i2c1_xfer>; 35852e02d37SLiang Chen status = "disabled"; 35952e02d37SLiang Chen }; 36052e02d37SLiang Chen 36152e02d37SLiang Chen i2c2: i2c@ff170000 { 36252e02d37SLiang Chen compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 36352e02d37SLiang Chen reg = <0x0 0xff170000 0x0 0x1000>; 36452e02d37SLiang Chen interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 36552e02d37SLiang Chen #address-cells = <1>; 36652e02d37SLiang Chen #size-cells = <0>; 36752e02d37SLiang Chen clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>; 36852e02d37SLiang Chen clock-names = "i2c", "pclk"; 36952e02d37SLiang Chen pinctrl-names = "default"; 37052e02d37SLiang Chen pinctrl-0 = <&i2c2_xfer>; 37152e02d37SLiang Chen status = "disabled"; 37252e02d37SLiang Chen }; 37352e02d37SLiang Chen 37452e02d37SLiang Chen i2c3: i2c@ff180000 { 37552e02d37SLiang Chen compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 37652e02d37SLiang Chen reg = <0x0 0xff180000 0x0 0x1000>; 37752e02d37SLiang Chen interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 37852e02d37SLiang Chen #address-cells = <1>; 37952e02d37SLiang Chen #size-cells = <0>; 38052e02d37SLiang Chen clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>; 38152e02d37SLiang Chen clock-names = "i2c", "pclk"; 38252e02d37SLiang Chen pinctrl-names = "default"; 38352e02d37SLiang Chen pinctrl-0 = <&i2c3_xfer>; 38452e02d37SLiang Chen status = "disabled"; 38552e02d37SLiang Chen }; 38652e02d37SLiang Chen 38752e02d37SLiang Chen spi0: spi@ff190000 { 38852e02d37SLiang Chen compatible = "rockchip,rk3328-spi", "rockchip,rk3066-spi"; 38952e02d37SLiang Chen reg = <0x0 0xff190000 0x0 0x1000>; 39052e02d37SLiang Chen interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 39152e02d37SLiang Chen #address-cells = <1>; 39252e02d37SLiang Chen #size-cells = <0>; 39352e02d37SLiang Chen clocks = <&cru SCLK_SPI>, <&cru PCLK_SPI>; 39452e02d37SLiang Chen clock-names = "spiclk", "apb_pclk"; 39552e02d37SLiang Chen dmas = <&dmac 8>, <&dmac 9>; 39652e02d37SLiang Chen dma-names = "tx", "rx"; 39752e02d37SLiang Chen pinctrl-names = "default"; 39852e02d37SLiang Chen pinctrl-0 = <&spi0m2_clk &spi0m2_tx &spi0m2_rx &spi0m2_cs0>; 39952e02d37SLiang Chen status = "disabled"; 40052e02d37SLiang Chen }; 40152e02d37SLiang Chen 40252e02d37SLiang Chen wdt: watchdog@ff1a0000 { 40352e02d37SLiang Chen compatible = "snps,dw-wdt"; 40452e02d37SLiang Chen reg = <0x0 0xff1a0000 0x0 0x100>; 40552e02d37SLiang Chen interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 40652e02d37SLiang Chen }; 40752e02d37SLiang Chen 4080bb2ef61SDavid Wu pwm0: pwm@ff1b0000 { 4090bb2ef61SDavid Wu compatible = "rockchip,rk3328-pwm"; 4100bb2ef61SDavid Wu reg = <0x0 0xff1b0000 0x0 0x10>; 4110bb2ef61SDavid Wu clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 4120bb2ef61SDavid Wu clock-names = "pwm", "pclk"; 4130bb2ef61SDavid Wu pinctrl-names = "default"; 4140bb2ef61SDavid Wu pinctrl-0 = <&pwm0_pin>; 4150bb2ef61SDavid Wu #pwm-cells = <3>; 4160bb2ef61SDavid Wu status = "disabled"; 4170bb2ef61SDavid Wu }; 4180bb2ef61SDavid Wu 4190bb2ef61SDavid Wu pwm1: pwm@ff1b0010 { 4200bb2ef61SDavid Wu compatible = "rockchip,rk3328-pwm"; 4210bb2ef61SDavid Wu reg = <0x0 0xff1b0010 0x0 0x10>; 4220bb2ef61SDavid Wu clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 4230bb2ef61SDavid Wu clock-names = "pwm", "pclk"; 4240bb2ef61SDavid Wu pinctrl-names = "default"; 4250bb2ef61SDavid Wu pinctrl-0 = <&pwm1_pin>; 4260bb2ef61SDavid Wu #pwm-cells = <3>; 4270bb2ef61SDavid Wu status = "disabled"; 4280bb2ef61SDavid Wu }; 4290bb2ef61SDavid Wu 4300bb2ef61SDavid Wu pwm2: pwm@ff1b0020 { 4310bb2ef61SDavid Wu compatible = "rockchip,rk3328-pwm"; 4320bb2ef61SDavid Wu reg = <0x0 0xff1b0020 0x0 0x10>; 4330bb2ef61SDavid Wu clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 4340bb2ef61SDavid Wu clock-names = "pwm", "pclk"; 4350bb2ef61SDavid Wu pinctrl-names = "default"; 4360bb2ef61SDavid Wu pinctrl-0 = <&pwm2_pin>; 4370bb2ef61SDavid Wu #pwm-cells = <3>; 4380bb2ef61SDavid Wu status = "disabled"; 4390bb2ef61SDavid Wu }; 4400bb2ef61SDavid Wu 4410bb2ef61SDavid Wu pwm3: pwm@ff1b0030 { 4420bb2ef61SDavid Wu compatible = "rockchip,rk3328-pwm"; 4430bb2ef61SDavid Wu reg = <0x0 0xff1b0030 0x0 0x10>; 4440bb2ef61SDavid Wu interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 4450bb2ef61SDavid Wu clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 4460bb2ef61SDavid Wu clock-names = "pwm", "pclk"; 4470bb2ef61SDavid Wu pinctrl-names = "default"; 4480bb2ef61SDavid Wu pinctrl-0 = <&pwmir_pin>; 4490bb2ef61SDavid Wu #pwm-cells = <3>; 4500bb2ef61SDavid Wu status = "disabled"; 4510bb2ef61SDavid Wu }; 4520bb2ef61SDavid Wu 45387e0d607SRocky Hao thermal-zones { 45487e0d607SRocky Hao soc_thermal: soc-thermal { 45587e0d607SRocky Hao polling-delay-passive = <20>; 45687e0d607SRocky Hao polling-delay = <1000>; 45787e0d607SRocky Hao sustainable-power = <1000>; 45887e0d607SRocky Hao 45987e0d607SRocky Hao thermal-sensors = <&tsadc 0>; 46087e0d607SRocky Hao 46187e0d607SRocky Hao trips { 46287e0d607SRocky Hao threshold: trip-point0 { 46387e0d607SRocky Hao temperature = <70000>; 46487e0d607SRocky Hao hysteresis = <2000>; 46587e0d607SRocky Hao type = "passive"; 46687e0d607SRocky Hao }; 46787e0d607SRocky Hao target: trip-point1 { 46887e0d607SRocky Hao temperature = <85000>; 46987e0d607SRocky Hao hysteresis = <2000>; 47087e0d607SRocky Hao type = "passive"; 47187e0d607SRocky Hao }; 47287e0d607SRocky Hao soc_crit: soc-crit { 47387e0d607SRocky Hao temperature = <95000>; 47487e0d607SRocky Hao hysteresis = <2000>; 47587e0d607SRocky Hao type = "critical"; 47687e0d607SRocky Hao }; 47787e0d607SRocky Hao }; 47887e0d607SRocky Hao 47987e0d607SRocky Hao cooling-maps { 48087e0d607SRocky Hao map0 { 48187e0d607SRocky Hao trip = <&target>; 482*cdd46460SViresh Kumar cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 483*cdd46460SViresh Kumar <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 484*cdd46460SViresh Kumar <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 485*cdd46460SViresh Kumar <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 48687e0d607SRocky Hao contribution = <4096>; 48787e0d607SRocky Hao }; 48887e0d607SRocky Hao }; 48987e0d607SRocky Hao }; 49087e0d607SRocky Hao 49187e0d607SRocky Hao }; 49287e0d607SRocky Hao 49320590de2SRocky Hao tsadc: tsadc@ff250000 { 49420590de2SRocky Hao compatible = "rockchip,rk3328-tsadc"; 49520590de2SRocky Hao reg = <0x0 0xff250000 0x0 0x100>; 4963fa8c49fSHeiko Stuebner interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 49720590de2SRocky Hao assigned-clocks = <&cru SCLK_TSADC>; 49820590de2SRocky Hao assigned-clock-rates = <50000>; 49920590de2SRocky Hao clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>; 50020590de2SRocky Hao clock-names = "tsadc", "apb_pclk"; 50120590de2SRocky Hao pinctrl-names = "init", "default", "sleep"; 50220590de2SRocky Hao pinctrl-0 = <&otp_gpio>; 50320590de2SRocky Hao pinctrl-1 = <&otp_out>; 50420590de2SRocky Hao pinctrl-2 = <&otp_gpio>; 50520590de2SRocky Hao resets = <&cru SRST_TSADC>; 50620590de2SRocky Hao reset-names = "tsadc-apb"; 50720590de2SRocky Hao rockchip,grf = <&grf>; 50820590de2SRocky Hao rockchip,hw-tshut-temp = <100000>; 50920590de2SRocky Hao #thermal-sensor-cells = <1>; 51020590de2SRocky Hao status = "disabled"; 51120590de2SRocky Hao }; 51220590de2SRocky Hao 51313bc2c0aSFinley Xiao efuse: efuse@ff260000 { 51413bc2c0aSFinley Xiao compatible = "rockchip,rk3328-efuse"; 51513bc2c0aSFinley Xiao reg = <0x0 0xff260000 0x0 0x50>; 51613bc2c0aSFinley Xiao #address-cells = <1>; 51713bc2c0aSFinley Xiao #size-cells = <1>; 51813bc2c0aSFinley Xiao clocks = <&cru SCLK_EFUSE>; 51913bc2c0aSFinley Xiao clock-names = "pclk_efuse"; 52013bc2c0aSFinley Xiao rockchip,efuse-size = <0x20>; 52113bc2c0aSFinley Xiao 52213bc2c0aSFinley Xiao /* Data cells */ 52313bc2c0aSFinley Xiao efuse_id: id@7 { 52413bc2c0aSFinley Xiao reg = <0x07 0x10>; 52513bc2c0aSFinley Xiao }; 52613bc2c0aSFinley Xiao cpu_leakage: cpu-leakage@17 { 52713bc2c0aSFinley Xiao reg = <0x17 0x1>; 52813bc2c0aSFinley Xiao }; 52913bc2c0aSFinley Xiao logic_leakage: logic-leakage@19 { 53013bc2c0aSFinley Xiao reg = <0x19 0x1>; 53113bc2c0aSFinley Xiao }; 53213bc2c0aSFinley Xiao efuse_cpu_version: cpu-version@1a { 53313bc2c0aSFinley Xiao reg = <0x1a 0x1>; 53413bc2c0aSFinley Xiao bits = <3 3>; 53513bc2c0aSFinley Xiao }; 53613bc2c0aSFinley Xiao }; 53713bc2c0aSFinley Xiao 53852e02d37SLiang Chen saradc: adc@ff280000 { 53952e02d37SLiang Chen compatible = "rockchip,rk3328-saradc", "rockchip,rk3399-saradc"; 54052e02d37SLiang Chen reg = <0x0 0xff280000 0x0 0x100>; 54152e02d37SLiang Chen interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 54252e02d37SLiang Chen #io-channel-cells = <1>; 54352e02d37SLiang Chen clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 54452e02d37SLiang Chen clock-names = "saradc", "apb_pclk"; 54552e02d37SLiang Chen resets = <&cru SRST_SARADC_P>; 54652e02d37SLiang Chen reset-names = "saradc-apb"; 54752e02d37SLiang Chen status = "disabled"; 54852e02d37SLiang Chen }; 54952e02d37SLiang Chen 550752fbc0cSHeiko Stuebner gpu: gpu@ff300000 { 551752fbc0cSHeiko Stuebner compatible = "rockchip,rk3328-mali", "arm,mali-450"; 552752fbc0cSHeiko Stuebner reg = <0x0 0xff300000 0x0 0x40000>; 553752fbc0cSHeiko Stuebner interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>, 554752fbc0cSHeiko Stuebner <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 555752fbc0cSHeiko Stuebner <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>, 556752fbc0cSHeiko Stuebner <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, 557752fbc0cSHeiko Stuebner <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 558752fbc0cSHeiko Stuebner <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>, 559752fbc0cSHeiko Stuebner <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 560752fbc0cSHeiko Stuebner interrupt-names = "gp", 561752fbc0cSHeiko Stuebner "gpmmu", 562752fbc0cSHeiko Stuebner "pp", 563752fbc0cSHeiko Stuebner "pp0", 564752fbc0cSHeiko Stuebner "ppmmu0", 565752fbc0cSHeiko Stuebner "pp1", 566752fbc0cSHeiko Stuebner "ppmmu1"; 567752fbc0cSHeiko Stuebner clocks = <&cru ACLK_GPU>, <&cru ACLK_GPU>; 568752fbc0cSHeiko Stuebner clock-names = "bus", "core"; 569752fbc0cSHeiko Stuebner resets = <&cru SRST_GPU_A>; 570752fbc0cSHeiko Stuebner }; 571752fbc0cSHeiko Stuebner 57249c82f2bSSimon Xue h265e_mmu: iommu@ff330200 { 57349c82f2bSSimon Xue compatible = "rockchip,iommu"; 57449c82f2bSSimon Xue reg = <0x0 0xff330200 0 0x100>; 57549c82f2bSSimon Xue interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 57649c82f2bSSimon Xue interrupt-names = "h265e_mmu"; 577df3bcde7SJeffy Chen clocks = <&cru ACLK_H265>, <&cru PCLK_H265>; 578df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 57949c82f2bSSimon Xue #iommu-cells = <0>; 58049c82f2bSSimon Xue status = "disabled"; 58149c82f2bSSimon Xue }; 58249c82f2bSSimon Xue 58349c82f2bSSimon Xue vepu_mmu: iommu@ff340800 { 58449c82f2bSSimon Xue compatible = "rockchip,iommu"; 58549c82f2bSSimon Xue reg = <0x0 0xff340800 0x0 0x40>; 58649c82f2bSSimon Xue interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 58749c82f2bSSimon Xue interrupt-names = "vepu_mmu"; 588df3bcde7SJeffy Chen clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 589df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 59049c82f2bSSimon Xue #iommu-cells = <0>; 59149c82f2bSSimon Xue status = "disabled"; 59249c82f2bSSimon Xue }; 59349c82f2bSSimon Xue 59449c82f2bSSimon Xue vpu_mmu: iommu@ff350800 { 59549c82f2bSSimon Xue compatible = "rockchip,iommu"; 59649c82f2bSSimon Xue reg = <0x0 0xff350800 0x0 0x40>; 59749c82f2bSSimon Xue interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 59849c82f2bSSimon Xue interrupt-names = "vpu_mmu"; 599df3bcde7SJeffy Chen clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 600df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 60149c82f2bSSimon Xue #iommu-cells = <0>; 60249c82f2bSSimon Xue status = "disabled"; 60349c82f2bSSimon Xue }; 60449c82f2bSSimon Xue 60549c82f2bSSimon Xue rkvdec_mmu: iommu@ff360480 { 60649c82f2bSSimon Xue compatible = "rockchip,iommu"; 60749c82f2bSSimon Xue reg = <0x0 0xff360480 0x0 0x40>, <0x0 0xff3604c0 0x0 0x40>; 60849c82f2bSSimon Xue interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 60949c82f2bSSimon Xue interrupt-names = "rkvdec_mmu"; 610df3bcde7SJeffy Chen clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>; 611df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 61249c82f2bSSimon Xue #iommu-cells = <0>; 61349c82f2bSSimon Xue status = "disabled"; 61449c82f2bSSimon Xue }; 61549c82f2bSSimon Xue 616725e351cSHeiko Stuebner vop: vop@ff370000 { 617725e351cSHeiko Stuebner compatible = "rockchip,rk3328-vop"; 618725e351cSHeiko Stuebner reg = <0x0 0xff370000 0x0 0x3efc>; 619725e351cSHeiko Stuebner interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 620725e351cSHeiko Stuebner clocks = <&cru ACLK_VOP>, <&cru DCLK_LCDC>, <&cru HCLK_VOP>; 621725e351cSHeiko Stuebner clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 622725e351cSHeiko Stuebner resets = <&cru SRST_VOP_A>, <&cru SRST_VOP_H>, <&cru SRST_VOP_D>; 623725e351cSHeiko Stuebner reset-names = "axi", "ahb", "dclk"; 624725e351cSHeiko Stuebner iommus = <&vop_mmu>; 625725e351cSHeiko Stuebner status = "disabled"; 626725e351cSHeiko Stuebner 627725e351cSHeiko Stuebner vop_out: port { 628725e351cSHeiko Stuebner #address-cells = <1>; 629725e351cSHeiko Stuebner #size-cells = <0>; 630725e351cSHeiko Stuebner 631725e351cSHeiko Stuebner vop_out_hdmi: endpoint@0 { 632725e351cSHeiko Stuebner reg = <0>; 633725e351cSHeiko Stuebner remote-endpoint = <&hdmi_in_vop>; 634725e351cSHeiko Stuebner }; 635725e351cSHeiko Stuebner }; 636725e351cSHeiko Stuebner }; 637725e351cSHeiko Stuebner 63849c82f2bSSimon Xue vop_mmu: iommu@ff373f00 { 63949c82f2bSSimon Xue compatible = "rockchip,iommu"; 64049c82f2bSSimon Xue reg = <0x0 0xff373f00 0x0 0x100>; 641b521102dSArnd Bergmann interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 64249c82f2bSSimon Xue interrupt-names = "vop_mmu"; 643df3bcde7SJeffy Chen clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>; 644df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 64549c82f2bSSimon Xue #iommu-cells = <0>; 64649c82f2bSSimon Xue status = "disabled"; 64749c82f2bSSimon Xue }; 64849c82f2bSSimon Xue 649725e351cSHeiko Stuebner hdmi: hdmi@ff3c0000 { 650725e351cSHeiko Stuebner compatible = "rockchip,rk3328-dw-hdmi"; 651725e351cSHeiko Stuebner reg = <0x0 0xff3c0000 0x0 0x20000>; 652725e351cSHeiko Stuebner reg-io-width = <4>; 653725e351cSHeiko Stuebner interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 654725e351cSHeiko Stuebner <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 655725e351cSHeiko Stuebner clocks = <&cru PCLK_HDMI>, 656725e351cSHeiko Stuebner <&cru SCLK_HDMI_SFC>; 657725e351cSHeiko Stuebner clock-names = "iahb", 658725e351cSHeiko Stuebner "isfr"; 659725e351cSHeiko Stuebner phys = <&hdmiphy>; 660725e351cSHeiko Stuebner phy-names = "hdmi"; 661725e351cSHeiko Stuebner pinctrl-names = "default"; 662725e351cSHeiko Stuebner pinctrl-0 = <&hdmi_cec &hdmii2c_xfer &hdmi_hpd>; 663725e351cSHeiko Stuebner rockchip,grf = <&grf>; 664725e351cSHeiko Stuebner status = "disabled"; 665725e351cSHeiko Stuebner 666725e351cSHeiko Stuebner ports { 667725e351cSHeiko Stuebner hdmi_in: port { 668725e351cSHeiko Stuebner hdmi_in_vop: endpoint { 669725e351cSHeiko Stuebner remote-endpoint = <&vop_out_hdmi>; 670725e351cSHeiko Stuebner }; 671725e351cSHeiko Stuebner }; 672725e351cSHeiko Stuebner }; 673725e351cSHeiko Stuebner }; 674725e351cSHeiko Stuebner 6756c69dfe2SHeiko Stuebner hdmiphy: phy@ff430000 { 6766c69dfe2SHeiko Stuebner compatible = "rockchip,rk3328-hdmi-phy"; 6776c69dfe2SHeiko Stuebner reg = <0x0 0xff430000 0x0 0x10000>; 6786c69dfe2SHeiko Stuebner interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 6796c69dfe2SHeiko Stuebner clocks = <&cru PCLK_HDMIPHY>, <&xin24m>, <&cru DCLK_HDMIPHY>; 6806c69dfe2SHeiko Stuebner clock-names = "sysclk", "refoclk", "refpclk"; 6816c69dfe2SHeiko Stuebner clock-output-names = "hdmi_phy"; 6826c69dfe2SHeiko Stuebner #clock-cells = <0>; 6836c69dfe2SHeiko Stuebner nvmem-cells = <&efuse_cpu_version>; 6846c69dfe2SHeiko Stuebner nvmem-cell-names = "cpu-version"; 6856c69dfe2SHeiko Stuebner #phy-cells = <0>; 6866c69dfe2SHeiko Stuebner status = "disabled"; 6876c69dfe2SHeiko Stuebner }; 6886c69dfe2SHeiko Stuebner 68952e02d37SLiang Chen cru: clock-controller@ff440000 { 69052e02d37SLiang Chen compatible = "rockchip,rk3328-cru", "rockchip,cru", "syscon"; 69152e02d37SLiang Chen reg = <0x0 0xff440000 0x0 0x1000>; 69252e02d37SLiang Chen rockchip,grf = <&grf>; 69352e02d37SLiang Chen #clock-cells = <1>; 69452e02d37SLiang Chen #reset-cells = <1>; 69552e02d37SLiang Chen assigned-clocks = 69652e02d37SLiang Chen /* 69752e02d37SLiang Chen * CPLL should run at 1200, but that is to high for 69852e02d37SLiang Chen * the initial dividers of most of its children. 69952e02d37SLiang Chen * We need set cpll child clk div first, 70052e02d37SLiang Chen * and then set the cpll frequency. 70152e02d37SLiang Chen */ 70252e02d37SLiang Chen <&cru DCLK_LCDC>, <&cru SCLK_PDM>, 70352e02d37SLiang Chen <&cru SCLK_RTC32K>, <&cru SCLK_UART0>, 70452e02d37SLiang Chen <&cru SCLK_UART1>, <&cru SCLK_UART2>, 70552e02d37SLiang Chen <&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>, 70652e02d37SLiang Chen <&cru ACLK_VIO_PRE>, <&cru ACLK_RGA_PRE>, 70752e02d37SLiang Chen <&cru ACLK_VOP_PRE>, <&cru ACLK_RKVDEC_PRE>, 70852e02d37SLiang Chen <&cru ACLK_RKVENC>, <&cru ACLK_VPU_PRE>, 70952e02d37SLiang Chen <&cru SCLK_VDEC_CABAC>, <&cru SCLK_VDEC_CORE>, 71052e02d37SLiang Chen <&cru SCLK_VENC_CORE>, <&cru SCLK_VENC_DSP>, 71152e02d37SLiang Chen <&cru SCLK_SDIO>, <&cru SCLK_TSP>, 71252e02d37SLiang Chen <&cru SCLK_WIFI>, <&cru ARMCLK>, 71352e02d37SLiang Chen <&cru PLL_GPLL>, <&cru PLL_CPLL>, 71452e02d37SLiang Chen <&cru ACLK_BUS_PRE>, <&cru HCLK_BUS_PRE>, 71552e02d37SLiang Chen <&cru PCLK_BUS_PRE>, <&cru ACLK_PERI_PRE>, 71652e02d37SLiang Chen <&cru HCLK_PERI>, <&cru PCLK_PERI>, 71752e02d37SLiang Chen <&cru SCLK_RTC32K>; 71852e02d37SLiang Chen assigned-clock-parents = 71952e02d37SLiang Chen <&cru HDMIPHY>, <&cru PLL_APLL>, 72052e02d37SLiang Chen <&cru PLL_GPLL>, <&xin24m>, 72152e02d37SLiang Chen <&xin24m>, <&xin24m>; 72252e02d37SLiang Chen assigned-clock-rates = 72352e02d37SLiang Chen <0>, <61440000>, 72452e02d37SLiang Chen <0>, <24000000>, 72552e02d37SLiang Chen <24000000>, <24000000>, 72652e02d37SLiang Chen <15000000>, <15000000>, 72752e02d37SLiang Chen <100000000>, <100000000>, 72852e02d37SLiang Chen <100000000>, <100000000>, 72952e02d37SLiang Chen <50000000>, <100000000>, 73052e02d37SLiang Chen <100000000>, <100000000>, 73152e02d37SLiang Chen <50000000>, <50000000>, 73252e02d37SLiang Chen <50000000>, <50000000>, 73352e02d37SLiang Chen <24000000>, <600000000>, 73452e02d37SLiang Chen <491520000>, <1200000000>, 73552e02d37SLiang Chen <150000000>, <75000000>, 73652e02d37SLiang Chen <75000000>, <150000000>, 73752e02d37SLiang Chen <75000000>, <75000000>, 73852e02d37SLiang Chen <32768>; 73952e02d37SLiang Chen }; 74052e02d37SLiang Chen 741c60c0373SWilliam Wu usb2phy_grf: syscon@ff450000 { 742c60c0373SWilliam Wu compatible = "rockchip,rk3328-usb2phy-grf", "syscon", 743c60c0373SWilliam Wu "simple-mfd"; 744c60c0373SWilliam Wu reg = <0x0 0xff450000 0x0 0x10000>; 745c60c0373SWilliam Wu #address-cells = <1>; 746c60c0373SWilliam Wu #size-cells = <1>; 747c60c0373SWilliam Wu 748c60c0373SWilliam Wu u2phy: usb2-phy@100 { 749c60c0373SWilliam Wu compatible = "rockchip,rk3328-usb2phy"; 750c60c0373SWilliam Wu reg = <0x100 0x10>; 751c60c0373SWilliam Wu clocks = <&xin24m>; 752c60c0373SWilliam Wu clock-names = "phyclk"; 753c60c0373SWilliam Wu clock-output-names = "usb480m_phy"; 754c60c0373SWilliam Wu #clock-cells = <0>; 755c60c0373SWilliam Wu assigned-clocks = <&cru USB480M>; 756c60c0373SWilliam Wu assigned-clock-parents = <&u2phy>; 757c60c0373SWilliam Wu status = "disabled"; 758c60c0373SWilliam Wu 759c60c0373SWilliam Wu u2phy_otg: otg-port { 760c60c0373SWilliam Wu #phy-cells = <0>; 761c60c0373SWilliam Wu interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 762c60c0373SWilliam Wu <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 763c60c0373SWilliam Wu <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 764c60c0373SWilliam Wu interrupt-names = "otg-bvalid", "otg-id", 765c60c0373SWilliam Wu "linestate"; 766c60c0373SWilliam Wu status = "disabled"; 767c60c0373SWilliam Wu }; 768c60c0373SWilliam Wu 769c60c0373SWilliam Wu u2phy_host: host-port { 770c60c0373SWilliam Wu #phy-cells = <0>; 771c60c0373SWilliam Wu interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 772c60c0373SWilliam Wu interrupt-names = "linestate"; 773c60c0373SWilliam Wu status = "disabled"; 774c60c0373SWilliam Wu }; 775c60c0373SWilliam Wu }; 776c60c0373SWilliam Wu }; 777c60c0373SWilliam Wu 778d717f735SShawn Lin sdmmc: dwmmc@ff500000 { 779d717f735SShawn Lin compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 780d717f735SShawn Lin reg = <0x0 0xff500000 0x0 0x4000>; 781d717f735SShawn Lin interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 782d717f735SShawn Lin clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 783d717f735SShawn Lin <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 784ca9eee95SRobin Murphy clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 785d717f735SShawn Lin fifo-depth = <0x100>; 786d717f735SShawn Lin status = "disabled"; 787d717f735SShawn Lin }; 788d717f735SShawn Lin 789d717f735SShawn Lin sdio: dwmmc@ff510000 { 790d717f735SShawn Lin compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 791d717f735SShawn Lin reg = <0x0 0xff510000 0x0 0x4000>; 792d717f735SShawn Lin interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 793d717f735SShawn Lin clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 794d717f735SShawn Lin <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 795ca9eee95SRobin Murphy clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 796d717f735SShawn Lin fifo-depth = <0x100>; 797d717f735SShawn Lin status = "disabled"; 798d717f735SShawn Lin }; 799d717f735SShawn Lin 800d717f735SShawn Lin emmc: dwmmc@ff520000 { 801d717f735SShawn Lin compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 802d717f735SShawn Lin reg = <0x0 0xff520000 0x0 0x4000>; 803d717f735SShawn Lin interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 804d717f735SShawn Lin clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 805d717f735SShawn Lin <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 806ca9eee95SRobin Murphy clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 807d717f735SShawn Lin fifo-depth = <0x100>; 808d717f735SShawn Lin status = "disabled"; 809d717f735SShawn Lin }; 810d717f735SShawn Lin 81152e02d37SLiang Chen gmac2io: ethernet@ff540000 { 81252e02d37SLiang Chen compatible = "rockchip,rk3328-gmac"; 81352e02d37SLiang Chen reg = <0x0 0xff540000 0x0 0x10000>; 81452e02d37SLiang Chen interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 81552e02d37SLiang Chen interrupt-names = "macirq"; 81652e02d37SLiang Chen clocks = <&cru SCLK_MAC2IO>, <&cru SCLK_MAC2IO_RX>, 81752e02d37SLiang Chen <&cru SCLK_MAC2IO_TX>, <&cru SCLK_MAC2IO_REF>, 81852e02d37SLiang Chen <&cru SCLK_MAC2IO_REFOUT>, <&cru ACLK_MAC2IO>, 81952e02d37SLiang Chen <&cru PCLK_MAC2IO>; 82052e02d37SLiang Chen clock-names = "stmmaceth", "mac_clk_rx", 82152e02d37SLiang Chen "mac_clk_tx", "clk_mac_ref", 82252e02d37SLiang Chen "clk_mac_refout", "aclk_mac", 82352e02d37SLiang Chen "pclk_mac"; 82452e02d37SLiang Chen resets = <&cru SRST_GMAC2IO_A>; 82552e02d37SLiang Chen reset-names = "stmmaceth"; 82652e02d37SLiang Chen rockchip,grf = <&grf>; 82752e02d37SLiang Chen status = "disabled"; 82852e02d37SLiang Chen }; 82952e02d37SLiang Chen 8309c4cc910SDavid Wu gmac2phy: ethernet@ff550000 { 8319c4cc910SDavid Wu compatible = "rockchip,rk3328-gmac"; 8329c4cc910SDavid Wu reg = <0x0 0xff550000 0x0 0x10000>; 8339c4cc910SDavid Wu rockchip,grf = <&grf>; 8349c4cc910SDavid Wu interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 8359c4cc910SDavid Wu interrupt-names = "macirq"; 8369c4cc910SDavid Wu clocks = <&cru SCLK_MAC2PHY_SRC>, <&cru SCLK_MAC2PHY_RXTX>, 8379c4cc910SDavid Wu <&cru SCLK_MAC2PHY_RXTX>, <&cru SCLK_MAC2PHY_REF>, 8389c4cc910SDavid Wu <&cru ACLK_MAC2PHY>, <&cru PCLK_MAC2PHY>, 8399c4cc910SDavid Wu <&cru SCLK_MAC2PHY_OUT>; 8409c4cc910SDavid Wu clock-names = "stmmaceth", "mac_clk_rx", 8419c4cc910SDavid Wu "mac_clk_tx", "clk_mac_ref", 8429c4cc910SDavid Wu "aclk_mac", "pclk_mac", 8439c4cc910SDavid Wu "clk_macphy"; 8449c4cc910SDavid Wu resets = <&cru SRST_GMAC2PHY_A>, <&cru SRST_MACPHY>; 8459c4cc910SDavid Wu reset-names = "stmmaceth", "mac-phy"; 8469c4cc910SDavid Wu phy-mode = "rmii"; 8479c4cc910SDavid Wu phy-handle = <&phy>; 8489c4cc910SDavid Wu status = "disabled"; 8499c4cc910SDavid Wu 8509c4cc910SDavid Wu mdio { 8519c4cc910SDavid Wu compatible = "snps,dwmac-mdio"; 8529c4cc910SDavid Wu #address-cells = <1>; 8539c4cc910SDavid Wu #size-cells = <0>; 8549c4cc910SDavid Wu 8559c4cc910SDavid Wu phy: phy@0 { 8569c4cc910SDavid Wu compatible = "ethernet-phy-id1234.d400", "ethernet-phy-ieee802.3-c22"; 8579c4cc910SDavid Wu reg = <0>; 8589c4cc910SDavid Wu clocks = <&cru SCLK_MAC2PHY_OUT>; 8599c4cc910SDavid Wu resets = <&cru SRST_MACPHY>; 8609c4cc910SDavid Wu pinctrl-names = "default"; 8619c4cc910SDavid Wu pinctrl-0 = <&fephyled_rxm1 &fephyled_linkm1>; 8629c4cc910SDavid Wu phy-is-integrated; 8639c4cc910SDavid Wu }; 8649c4cc910SDavid Wu }; 8659c4cc910SDavid Wu }; 8669c4cc910SDavid Wu 867c60c0373SWilliam Wu usb20_otg: usb@ff580000 { 868c60c0373SWilliam Wu compatible = "rockchip,rk3328-usb", "rockchip,rk3066-usb", 869c60c0373SWilliam Wu "snps,dwc2"; 870c60c0373SWilliam Wu reg = <0x0 0xff580000 0x0 0x40000>; 871c60c0373SWilliam Wu interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 872c60c0373SWilliam Wu clocks = <&cru HCLK_OTG>; 873c60c0373SWilliam Wu clock-names = "otg"; 874c60c0373SWilliam Wu dr_mode = "otg"; 875c60c0373SWilliam Wu g-np-tx-fifo-size = <16>; 876c60c0373SWilliam Wu g-rx-fifo-size = <280>; 877c60c0373SWilliam Wu g-tx-fifo-size = <256 128 128 64 32 16>; 878c60c0373SWilliam Wu g-use-dma; 879c60c0373SWilliam Wu phys = <&u2phy_otg>; 880c60c0373SWilliam Wu phy-names = "usb2-phy"; 881c60c0373SWilliam Wu status = "disabled"; 882c60c0373SWilliam Wu }; 883c60c0373SWilliam Wu 884c60c0373SWilliam Wu usb_host0_ehci: usb@ff5c0000 { 885c60c0373SWilliam Wu compatible = "generic-ehci"; 886c60c0373SWilliam Wu reg = <0x0 0xff5c0000 0x0 0x10000>; 887c60c0373SWilliam Wu interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 888c60c0373SWilliam Wu clocks = <&cru HCLK_HOST0>, <&u2phy>; 889c60c0373SWilliam Wu clock-names = "usbhost", "utmi"; 890c60c0373SWilliam Wu phys = <&u2phy_host>; 891c60c0373SWilliam Wu phy-names = "usb"; 892c60c0373SWilliam Wu status = "disabled"; 893c60c0373SWilliam Wu }; 894c60c0373SWilliam Wu 895c60c0373SWilliam Wu usb_host0_ohci: usb@ff5d0000 { 896c60c0373SWilliam Wu compatible = "generic-ohci"; 897c60c0373SWilliam Wu reg = <0x0 0xff5d0000 0x0 0x10000>; 898c60c0373SWilliam Wu interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 899c60c0373SWilliam Wu clocks = <&cru HCLK_HOST0>, <&u2phy>; 900c60c0373SWilliam Wu clock-names = "usbhost", "utmi"; 901c60c0373SWilliam Wu phys = <&u2phy_host>; 902c60c0373SWilliam Wu phy-names = "usb"; 903c60c0373SWilliam Wu status = "disabled"; 904c60c0373SWilliam Wu }; 905c60c0373SWilliam Wu 90652e02d37SLiang Chen gic: interrupt-controller@ff811000 { 90752e02d37SLiang Chen compatible = "arm,gic-400"; 90852e02d37SLiang Chen #interrupt-cells = <3>; 90952e02d37SLiang Chen #address-cells = <0>; 91052e02d37SLiang Chen interrupt-controller; 91152e02d37SLiang Chen reg = <0x0 0xff811000 0 0x1000>, 91252e02d37SLiang Chen <0x0 0xff812000 0 0x2000>, 91352e02d37SLiang Chen <0x0 0xff814000 0 0x2000>, 91452e02d37SLiang Chen <0x0 0xff816000 0 0x2000>; 91552e02d37SLiang Chen interrupts = <GIC_PPI 9 91652e02d37SLiang Chen (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 91752e02d37SLiang Chen }; 91852e02d37SLiang Chen 91952e02d37SLiang Chen pinctrl: pinctrl { 92052e02d37SLiang Chen compatible = "rockchip,rk3328-pinctrl"; 92152e02d37SLiang Chen rockchip,grf = <&grf>; 92252e02d37SLiang Chen #address-cells = <2>; 92352e02d37SLiang Chen #size-cells = <2>; 92452e02d37SLiang Chen ranges; 92552e02d37SLiang Chen 92652e02d37SLiang Chen gpio0: gpio0@ff210000 { 92752e02d37SLiang Chen compatible = "rockchip,gpio-bank"; 92852e02d37SLiang Chen reg = <0x0 0xff210000 0x0 0x100>; 92952e02d37SLiang Chen interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 93052e02d37SLiang Chen clocks = <&cru PCLK_GPIO0>; 93152e02d37SLiang Chen 93252e02d37SLiang Chen gpio-controller; 93352e02d37SLiang Chen #gpio-cells = <2>; 93452e02d37SLiang Chen 93552e02d37SLiang Chen interrupt-controller; 93652e02d37SLiang Chen #interrupt-cells = <2>; 93752e02d37SLiang Chen }; 93852e02d37SLiang Chen 93952e02d37SLiang Chen gpio1: gpio1@ff220000 { 94052e02d37SLiang Chen compatible = "rockchip,gpio-bank"; 94152e02d37SLiang Chen reg = <0x0 0xff220000 0x0 0x100>; 94252e02d37SLiang Chen interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 94352e02d37SLiang Chen clocks = <&cru PCLK_GPIO1>; 94452e02d37SLiang Chen 94552e02d37SLiang Chen gpio-controller; 94652e02d37SLiang Chen #gpio-cells = <2>; 94752e02d37SLiang Chen 94852e02d37SLiang Chen interrupt-controller; 94952e02d37SLiang Chen #interrupt-cells = <2>; 95052e02d37SLiang Chen }; 95152e02d37SLiang Chen 95252e02d37SLiang Chen gpio2: gpio2@ff230000 { 95352e02d37SLiang Chen compatible = "rockchip,gpio-bank"; 95452e02d37SLiang Chen reg = <0x0 0xff230000 0x0 0x100>; 95552e02d37SLiang Chen interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 95652e02d37SLiang Chen clocks = <&cru PCLK_GPIO2>; 95752e02d37SLiang Chen 95852e02d37SLiang Chen gpio-controller; 95952e02d37SLiang Chen #gpio-cells = <2>; 96052e02d37SLiang Chen 96152e02d37SLiang Chen interrupt-controller; 96252e02d37SLiang Chen #interrupt-cells = <2>; 96352e02d37SLiang Chen }; 96452e02d37SLiang Chen 96552e02d37SLiang Chen gpio3: gpio3@ff240000 { 96652e02d37SLiang Chen compatible = "rockchip,gpio-bank"; 96752e02d37SLiang Chen reg = <0x0 0xff240000 0x0 0x100>; 96852e02d37SLiang Chen interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 96952e02d37SLiang Chen clocks = <&cru PCLK_GPIO3>; 97052e02d37SLiang Chen 97152e02d37SLiang Chen gpio-controller; 97252e02d37SLiang Chen #gpio-cells = <2>; 97352e02d37SLiang Chen 97452e02d37SLiang Chen interrupt-controller; 97552e02d37SLiang Chen #interrupt-cells = <2>; 97652e02d37SLiang Chen }; 97752e02d37SLiang Chen 97852e02d37SLiang Chen pcfg_pull_up: pcfg-pull-up { 97952e02d37SLiang Chen bias-pull-up; 98052e02d37SLiang Chen }; 98152e02d37SLiang Chen 98252e02d37SLiang Chen pcfg_pull_down: pcfg-pull-down { 98352e02d37SLiang Chen bias-pull-down; 98452e02d37SLiang Chen }; 98552e02d37SLiang Chen 98652e02d37SLiang Chen pcfg_pull_none: pcfg-pull-none { 98752e02d37SLiang Chen bias-disable; 98852e02d37SLiang Chen }; 98952e02d37SLiang Chen 99052e02d37SLiang Chen pcfg_pull_none_2ma: pcfg-pull-none-2ma { 99152e02d37SLiang Chen bias-disable; 99252e02d37SLiang Chen drive-strength = <2>; 99352e02d37SLiang Chen }; 99452e02d37SLiang Chen 99552e02d37SLiang Chen pcfg_pull_up_2ma: pcfg-pull-up-2ma { 99652e02d37SLiang Chen bias-pull-up; 99752e02d37SLiang Chen drive-strength = <2>; 99852e02d37SLiang Chen }; 99952e02d37SLiang Chen 100052e02d37SLiang Chen pcfg_pull_up_4ma: pcfg-pull-up-4ma { 100152e02d37SLiang Chen bias-pull-up; 100252e02d37SLiang Chen drive-strength = <4>; 100352e02d37SLiang Chen }; 100452e02d37SLiang Chen 100552e02d37SLiang Chen pcfg_pull_none_4ma: pcfg-pull-none-4ma { 100652e02d37SLiang Chen bias-disable; 100752e02d37SLiang Chen drive-strength = <4>; 100852e02d37SLiang Chen }; 100952e02d37SLiang Chen 101052e02d37SLiang Chen pcfg_pull_down_4ma: pcfg-pull-down-4ma { 101152e02d37SLiang Chen bias-pull-down; 101252e02d37SLiang Chen drive-strength = <4>; 101352e02d37SLiang Chen }; 101452e02d37SLiang Chen 101552e02d37SLiang Chen pcfg_pull_none_8ma: pcfg-pull-none-8ma { 101652e02d37SLiang Chen bias-disable; 101752e02d37SLiang Chen drive-strength = <8>; 101852e02d37SLiang Chen }; 101952e02d37SLiang Chen 102052e02d37SLiang Chen pcfg_pull_up_8ma: pcfg-pull-up-8ma { 102152e02d37SLiang Chen bias-pull-up; 102252e02d37SLiang Chen drive-strength = <8>; 102352e02d37SLiang Chen }; 102452e02d37SLiang Chen 102552e02d37SLiang Chen pcfg_pull_none_12ma: pcfg-pull-none-12ma { 102652e02d37SLiang Chen bias-disable; 102752e02d37SLiang Chen drive-strength = <12>; 102852e02d37SLiang Chen }; 102952e02d37SLiang Chen 103052e02d37SLiang Chen pcfg_pull_up_12ma: pcfg-pull-up-12ma { 103152e02d37SLiang Chen bias-pull-up; 103252e02d37SLiang Chen drive-strength = <12>; 103352e02d37SLiang Chen }; 103452e02d37SLiang Chen 103552e02d37SLiang Chen pcfg_output_high: pcfg-output-high { 103652e02d37SLiang Chen output-high; 103752e02d37SLiang Chen }; 103852e02d37SLiang Chen 103952e02d37SLiang Chen pcfg_output_low: pcfg-output-low { 104052e02d37SLiang Chen output-low; 104152e02d37SLiang Chen }; 104252e02d37SLiang Chen 104352e02d37SLiang Chen pcfg_input_high: pcfg-input-high { 104452e02d37SLiang Chen bias-pull-up; 104552e02d37SLiang Chen input-enable; 104652e02d37SLiang Chen }; 104752e02d37SLiang Chen 104852e02d37SLiang Chen pcfg_input: pcfg-input { 104952e02d37SLiang Chen input-enable; 105052e02d37SLiang Chen }; 105152e02d37SLiang Chen 105252e02d37SLiang Chen i2c0 { 105352e02d37SLiang Chen i2c0_xfer: i2c0-xfer { 105452e02d37SLiang Chen rockchip,pins = <2 RK_PD0 1 &pcfg_pull_none>, 105552e02d37SLiang Chen <2 RK_PD1 1 &pcfg_pull_none>; 105652e02d37SLiang Chen }; 105752e02d37SLiang Chen }; 105852e02d37SLiang Chen 105952e02d37SLiang Chen i2c1 { 106052e02d37SLiang Chen i2c1_xfer: i2c1-xfer { 106152e02d37SLiang Chen rockchip,pins = <2 RK_PA4 2 &pcfg_pull_none>, 106252e02d37SLiang Chen <2 RK_PA5 2 &pcfg_pull_none>; 106352e02d37SLiang Chen }; 106452e02d37SLiang Chen }; 106552e02d37SLiang Chen 106652e02d37SLiang Chen i2c2 { 106752e02d37SLiang Chen i2c2_xfer: i2c2-xfer { 106852e02d37SLiang Chen rockchip,pins = <2 RK_PB5 1 &pcfg_pull_none>, 106952e02d37SLiang Chen <2 RK_PB6 1 &pcfg_pull_none>; 107052e02d37SLiang Chen }; 107152e02d37SLiang Chen }; 107252e02d37SLiang Chen 107352e02d37SLiang Chen i2c3 { 107452e02d37SLiang Chen i2c3_xfer: i2c3-xfer { 107552e02d37SLiang Chen rockchip,pins = <0 RK_PA5 2 &pcfg_pull_none>, 107652e02d37SLiang Chen <0 RK_PA6 2 &pcfg_pull_none>; 107752e02d37SLiang Chen }; 107852e02d37SLiang Chen i2c3_gpio: i2c3-gpio { 107952e02d37SLiang Chen rockchip,pins = 108052e02d37SLiang Chen <0 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>, 108152e02d37SLiang Chen <0 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>; 108252e02d37SLiang Chen }; 108352e02d37SLiang Chen }; 108452e02d37SLiang Chen 108552e02d37SLiang Chen hdmi_i2c { 108652e02d37SLiang Chen hdmii2c_xfer: hdmii2c-xfer { 108752e02d37SLiang Chen rockchip,pins = <0 RK_PA5 1 &pcfg_pull_none>, 108852e02d37SLiang Chen <0 RK_PA6 1 &pcfg_pull_none>; 108952e02d37SLiang Chen }; 109052e02d37SLiang Chen }; 109152e02d37SLiang Chen 109213ed1501SSugar Zhang pdm-0 { 109313ed1501SSugar Zhang pdmm0_clk: pdmm0-clk { 109413ed1501SSugar Zhang rockchip,pins = <2 RK_PC2 2 &pcfg_pull_none>; 109513ed1501SSugar Zhang }; 109613ed1501SSugar Zhang 109713ed1501SSugar Zhang pdmm0_fsync: pdmm0-fsync { 109813ed1501SSugar Zhang rockchip,pins = <2 RK_PC7 2 &pcfg_pull_none>; 109913ed1501SSugar Zhang }; 110013ed1501SSugar Zhang 110113ed1501SSugar Zhang pdmm0_sdi0: pdmm0-sdi0 { 110213ed1501SSugar Zhang rockchip,pins = <2 RK_PC3 2 &pcfg_pull_none>; 110313ed1501SSugar Zhang }; 110413ed1501SSugar Zhang 110513ed1501SSugar Zhang pdmm0_sdi1: pdmm0-sdi1 { 110613ed1501SSugar Zhang rockchip,pins = <2 RK_PC4 2 &pcfg_pull_none>; 110713ed1501SSugar Zhang }; 110813ed1501SSugar Zhang 110913ed1501SSugar Zhang pdmm0_sdi2: pdmm0-sdi2 { 111013ed1501SSugar Zhang rockchip,pins = <2 RK_PC5 2 &pcfg_pull_none>; 111113ed1501SSugar Zhang }; 111213ed1501SSugar Zhang 111313ed1501SSugar Zhang pdmm0_sdi3: pdmm0-sdi3 { 111413ed1501SSugar Zhang rockchip,pins = <2 RK_PC6 2 &pcfg_pull_none>; 111513ed1501SSugar Zhang }; 111613ed1501SSugar Zhang 111713ed1501SSugar Zhang pdmm0_clk_sleep: pdmm0-clk-sleep { 111813ed1501SSugar Zhang rockchip,pins = 111913ed1501SSugar Zhang <2 RK_PC2 RK_FUNC_GPIO &pcfg_input_high>; 112013ed1501SSugar Zhang }; 112113ed1501SSugar Zhang 112213ed1501SSugar Zhang pdmm0_sdi0_sleep: pdmm0-sdi0-sleep { 112313ed1501SSugar Zhang rockchip,pins = 112413ed1501SSugar Zhang <2 RK_PC3 RK_FUNC_GPIO &pcfg_input_high>; 112513ed1501SSugar Zhang }; 112613ed1501SSugar Zhang 112713ed1501SSugar Zhang pdmm0_sdi1_sleep: pdmm0-sdi1-sleep { 112813ed1501SSugar Zhang rockchip,pins = 112913ed1501SSugar Zhang <2 RK_PC4 RK_FUNC_GPIO &pcfg_input_high>; 113013ed1501SSugar Zhang }; 113113ed1501SSugar Zhang 113213ed1501SSugar Zhang pdmm0_sdi2_sleep: pdmm0-sdi2-sleep { 113313ed1501SSugar Zhang rockchip,pins = 113413ed1501SSugar Zhang <2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>; 113513ed1501SSugar Zhang }; 113613ed1501SSugar Zhang 113713ed1501SSugar Zhang pdmm0_sdi3_sleep: pdmm0-sdi3-sleep { 113813ed1501SSugar Zhang rockchip,pins = 113913ed1501SSugar Zhang <2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>; 114013ed1501SSugar Zhang }; 114113ed1501SSugar Zhang 114213ed1501SSugar Zhang pdmm0_fsync_sleep: pdmm0-fsync-sleep { 114313ed1501SSugar Zhang rockchip,pins = 114413ed1501SSugar Zhang <2 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>; 114513ed1501SSugar Zhang }; 114613ed1501SSugar Zhang }; 114713ed1501SSugar Zhang 114852e02d37SLiang Chen tsadc { 114952e02d37SLiang Chen otp_gpio: otp-gpio { 115052e02d37SLiang Chen rockchip,pins = <2 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>; 115152e02d37SLiang Chen }; 115252e02d37SLiang Chen 115352e02d37SLiang Chen otp_out: otp-out { 115452e02d37SLiang Chen rockchip,pins = <2 RK_PB5 1 &pcfg_pull_none>; 115552e02d37SLiang Chen }; 115652e02d37SLiang Chen }; 115752e02d37SLiang Chen 115852e02d37SLiang Chen uart0 { 115952e02d37SLiang Chen uart0_xfer: uart0-xfer { 116052e02d37SLiang Chen rockchip,pins = <1 RK_PB1 1 &pcfg_pull_up>, 116152e02d37SLiang Chen <1 RK_PB0 1 &pcfg_pull_none>; 116252e02d37SLiang Chen }; 116352e02d37SLiang Chen 116452e02d37SLiang Chen uart0_cts: uart0-cts { 116552e02d37SLiang Chen rockchip,pins = <1 RK_PB3 1 &pcfg_pull_none>; 116652e02d37SLiang Chen }; 116752e02d37SLiang Chen 116852e02d37SLiang Chen uart0_rts: uart0-rts { 116952e02d37SLiang Chen rockchip,pins = <1 RK_PB2 1 &pcfg_pull_none>; 117052e02d37SLiang Chen }; 117152e02d37SLiang Chen 117252e02d37SLiang Chen uart0_rts_gpio: uart0-rts-gpio { 117352e02d37SLiang Chen rockchip,pins = <1 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>; 117452e02d37SLiang Chen }; 117552e02d37SLiang Chen }; 117652e02d37SLiang Chen 117752e02d37SLiang Chen uart1 { 117852e02d37SLiang Chen uart1_xfer: uart1-xfer { 117952e02d37SLiang Chen rockchip,pins = <3 RK_PA4 4 &pcfg_pull_up>, 118052e02d37SLiang Chen <3 RK_PA6 4 &pcfg_pull_none>; 118152e02d37SLiang Chen }; 118252e02d37SLiang Chen 118352e02d37SLiang Chen uart1_cts: uart1-cts { 118452e02d37SLiang Chen rockchip,pins = <3 RK_PA7 4 &pcfg_pull_none>; 118552e02d37SLiang Chen }; 118652e02d37SLiang Chen 118752e02d37SLiang Chen uart1_rts: uart1-rts { 118852e02d37SLiang Chen rockchip,pins = <3 RK_PA5 4 &pcfg_pull_none>; 118952e02d37SLiang Chen }; 119052e02d37SLiang Chen 119152e02d37SLiang Chen uart1_rts_gpio: uart1-rts-gpio { 119252e02d37SLiang Chen rockchip,pins = <3 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>; 119352e02d37SLiang Chen }; 119452e02d37SLiang Chen }; 119552e02d37SLiang Chen 119652e02d37SLiang Chen uart2-0 { 119752e02d37SLiang Chen uart2m0_xfer: uart2m0-xfer { 119852e02d37SLiang Chen rockchip,pins = <1 RK_PA0 2 &pcfg_pull_up>, 119952e02d37SLiang Chen <1 RK_PA1 2 &pcfg_pull_none>; 120052e02d37SLiang Chen }; 120152e02d37SLiang Chen }; 120252e02d37SLiang Chen 120352e02d37SLiang Chen uart2-1 { 120452e02d37SLiang Chen uart2m1_xfer: uart2m1-xfer { 120552e02d37SLiang Chen rockchip,pins = <2 RK_PA0 1 &pcfg_pull_up>, 120652e02d37SLiang Chen <2 RK_PA1 1 &pcfg_pull_none>; 120752e02d37SLiang Chen }; 120852e02d37SLiang Chen }; 120952e02d37SLiang Chen 121052e02d37SLiang Chen spi0-0 { 121152e02d37SLiang Chen spi0m0_clk: spi0m0-clk { 121252e02d37SLiang Chen rockchip,pins = <2 RK_PB0 1 &pcfg_pull_up>; 121352e02d37SLiang Chen }; 121452e02d37SLiang Chen 121552e02d37SLiang Chen spi0m0_cs0: spi0m0-cs0 { 121652e02d37SLiang Chen rockchip,pins = <2 RK_PB3 1 &pcfg_pull_up>; 121752e02d37SLiang Chen }; 121852e02d37SLiang Chen 121952e02d37SLiang Chen spi0m0_tx: spi0m0-tx { 122052e02d37SLiang Chen rockchip,pins = <2 RK_PB1 1 &pcfg_pull_up>; 122152e02d37SLiang Chen }; 122252e02d37SLiang Chen 122352e02d37SLiang Chen spi0m0_rx: spi0m0-rx { 122452e02d37SLiang Chen rockchip,pins = <2 RK_PB2 1 &pcfg_pull_up>; 122552e02d37SLiang Chen }; 122652e02d37SLiang Chen 122752e02d37SLiang Chen spi0m0_cs1: spi0m0-cs1 { 122852e02d37SLiang Chen rockchip,pins = <2 RK_PB4 1 &pcfg_pull_up>; 122952e02d37SLiang Chen }; 123052e02d37SLiang Chen }; 123152e02d37SLiang Chen 123252e02d37SLiang Chen spi0-1 { 123352e02d37SLiang Chen spi0m1_clk: spi0m1-clk { 123452e02d37SLiang Chen rockchip,pins = <3 RK_PC7 2 &pcfg_pull_up>; 123552e02d37SLiang Chen }; 123652e02d37SLiang Chen 123752e02d37SLiang Chen spi0m1_cs0: spi0m1-cs0 { 123852e02d37SLiang Chen rockchip,pins = <3 RK_PD2 2 &pcfg_pull_up>; 123952e02d37SLiang Chen }; 124052e02d37SLiang Chen 124152e02d37SLiang Chen spi0m1_tx: spi0m1-tx { 124252e02d37SLiang Chen rockchip,pins = <3 RK_PD1 2 &pcfg_pull_up>; 124352e02d37SLiang Chen }; 124452e02d37SLiang Chen 124552e02d37SLiang Chen spi0m1_rx: spi0m1-rx { 124652e02d37SLiang Chen rockchip,pins = <3 RK_PD0 2 &pcfg_pull_up>; 124752e02d37SLiang Chen }; 124852e02d37SLiang Chen 124952e02d37SLiang Chen spi0m1_cs1: spi0m1-cs1 { 125052e02d37SLiang Chen rockchip,pins = <3 RK_PD3 2 &pcfg_pull_up>; 125152e02d37SLiang Chen }; 125252e02d37SLiang Chen }; 125352e02d37SLiang Chen 125452e02d37SLiang Chen spi0-2 { 125552e02d37SLiang Chen spi0m2_clk: spi0m2-clk { 125652e02d37SLiang Chen rockchip,pins = <3 RK_PA0 4 &pcfg_pull_up>; 125752e02d37SLiang Chen }; 125852e02d37SLiang Chen 125952e02d37SLiang Chen spi0m2_cs0: spi0m2-cs0 { 126052e02d37SLiang Chen rockchip,pins = <3 RK_PB0 3 &pcfg_pull_up>; 126152e02d37SLiang Chen }; 126252e02d37SLiang Chen 126352e02d37SLiang Chen spi0m2_tx: spi0m2-tx { 126452e02d37SLiang Chen rockchip,pins = <3 RK_PA1 4 &pcfg_pull_up>; 126552e02d37SLiang Chen }; 126652e02d37SLiang Chen 126752e02d37SLiang Chen spi0m2_rx: spi0m2-rx { 126852e02d37SLiang Chen rockchip,pins = <3 RK_PA2 4 &pcfg_pull_up>; 126952e02d37SLiang Chen }; 127052e02d37SLiang Chen }; 127152e02d37SLiang Chen 127252e02d37SLiang Chen i2s1 { 127352e02d37SLiang Chen i2s1_mclk: i2s1-mclk { 127452e02d37SLiang Chen rockchip,pins = <2 RK_PB7 1 &pcfg_pull_none>; 127552e02d37SLiang Chen }; 127652e02d37SLiang Chen 127752e02d37SLiang Chen i2s1_sclk: i2s1-sclk { 127852e02d37SLiang Chen rockchip,pins = <2 RK_PC2 1 &pcfg_pull_none>; 127952e02d37SLiang Chen }; 128052e02d37SLiang Chen 128152e02d37SLiang Chen i2s1_lrckrx: i2s1-lrckrx { 128252e02d37SLiang Chen rockchip,pins = <2 RK_PC0 1 &pcfg_pull_none>; 128352e02d37SLiang Chen }; 128452e02d37SLiang Chen 128552e02d37SLiang Chen i2s1_lrcktx: i2s1-lrcktx { 128652e02d37SLiang Chen rockchip,pins = <2 RK_PC1 1 &pcfg_pull_none>; 128752e02d37SLiang Chen }; 128852e02d37SLiang Chen 128952e02d37SLiang Chen i2s1_sdi: i2s1-sdi { 129052e02d37SLiang Chen rockchip,pins = <2 RK_PC3 1 &pcfg_pull_none>; 129152e02d37SLiang Chen }; 129252e02d37SLiang Chen 129352e02d37SLiang Chen i2s1_sdo: i2s1-sdo { 129452e02d37SLiang Chen rockchip,pins = <2 RK_PC7 1 &pcfg_pull_none>; 129552e02d37SLiang Chen }; 129652e02d37SLiang Chen 129752e02d37SLiang Chen i2s1_sdio1: i2s1-sdio1 { 129852e02d37SLiang Chen rockchip,pins = <2 RK_PC4 1 &pcfg_pull_none>; 129952e02d37SLiang Chen }; 130052e02d37SLiang Chen 130152e02d37SLiang Chen i2s1_sdio2: i2s1-sdio2 { 130252e02d37SLiang Chen rockchip,pins = <2 RK_PC5 1 &pcfg_pull_none>; 130352e02d37SLiang Chen }; 130452e02d37SLiang Chen 130552e02d37SLiang Chen i2s1_sdio3: i2s1-sdio3 { 130652e02d37SLiang Chen rockchip,pins = <2 RK_PC6 1 &pcfg_pull_none>; 130752e02d37SLiang Chen }; 130852e02d37SLiang Chen 130952e02d37SLiang Chen i2s1_sleep: i2s1-sleep { 131052e02d37SLiang Chen rockchip,pins = 131152e02d37SLiang Chen <2 RK_PB7 RK_FUNC_GPIO &pcfg_input_high>, 131252e02d37SLiang Chen <2 RK_PC0 RK_FUNC_GPIO &pcfg_input_high>, 131352e02d37SLiang Chen <2 RK_PC1 RK_FUNC_GPIO &pcfg_input_high>, 131452e02d37SLiang Chen <2 RK_PC2 RK_FUNC_GPIO &pcfg_input_high>, 131552e02d37SLiang Chen <2 RK_PC3 RK_FUNC_GPIO &pcfg_input_high>, 131652e02d37SLiang Chen <2 RK_PC4 RK_FUNC_GPIO &pcfg_input_high>, 131752e02d37SLiang Chen <2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 131852e02d37SLiang Chen <2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>, 131952e02d37SLiang Chen <2 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>; 132052e02d37SLiang Chen }; 132152e02d37SLiang Chen }; 132252e02d37SLiang Chen 132352e02d37SLiang Chen i2s2-0 { 132452e02d37SLiang Chen i2s2m0_mclk: i2s2m0-mclk { 132552e02d37SLiang Chen rockchip,pins = <1 RK_PC5 1 &pcfg_pull_none>; 132652e02d37SLiang Chen }; 132752e02d37SLiang Chen 132852e02d37SLiang Chen i2s2m0_sclk: i2s2m0-sclk { 132952e02d37SLiang Chen rockchip,pins = <1 RK_PC6 1 &pcfg_pull_none>; 133052e02d37SLiang Chen }; 133152e02d37SLiang Chen 133252e02d37SLiang Chen i2s2m0_lrckrx: i2s2m0-lrckrx { 133352e02d37SLiang Chen rockchip,pins = <1 RK_PD2 1 &pcfg_pull_none>; 133452e02d37SLiang Chen }; 133552e02d37SLiang Chen 133652e02d37SLiang Chen i2s2m0_lrcktx: i2s2m0-lrcktx { 133752e02d37SLiang Chen rockchip,pins = <1 RK_PC7 1 &pcfg_pull_none>; 133852e02d37SLiang Chen }; 133952e02d37SLiang Chen 134052e02d37SLiang Chen i2s2m0_sdi: i2s2m0-sdi { 134152e02d37SLiang Chen rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>; 134252e02d37SLiang Chen }; 134352e02d37SLiang Chen 134452e02d37SLiang Chen i2s2m0_sdo: i2s2m0-sdo { 134552e02d37SLiang Chen rockchip,pins = <1 RK_PD1 1 &pcfg_pull_none>; 134652e02d37SLiang Chen }; 134752e02d37SLiang Chen 134852e02d37SLiang Chen i2s2m0_sleep: i2s2m0-sleep { 134952e02d37SLiang Chen rockchip,pins = 135052e02d37SLiang Chen <1 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 135152e02d37SLiang Chen <1 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>, 135252e02d37SLiang Chen <1 RK_PD2 RK_FUNC_GPIO &pcfg_input_high>, 135352e02d37SLiang Chen <1 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>, 135452e02d37SLiang Chen <1 RK_PD0 RK_FUNC_GPIO &pcfg_input_high>, 135552e02d37SLiang Chen <1 RK_PD1 RK_FUNC_GPIO &pcfg_input_high>; 135652e02d37SLiang Chen }; 135752e02d37SLiang Chen }; 135852e02d37SLiang Chen 135952e02d37SLiang Chen i2s2-1 { 136052e02d37SLiang Chen i2s2m1_mclk: i2s2m1-mclk { 136152e02d37SLiang Chen rockchip,pins = <1 RK_PC5 1 &pcfg_pull_none>; 136252e02d37SLiang Chen }; 136352e02d37SLiang Chen 136452e02d37SLiang Chen i2s2m1_sclk: i2s2m1-sclk { 136552e02d37SLiang Chen rockchip,pins = <3 RK_PA0 6 &pcfg_pull_none>; 136652e02d37SLiang Chen }; 136752e02d37SLiang Chen 136852e02d37SLiang Chen i2s2m1_lrckrx: i2sm1-lrckrx { 136952e02d37SLiang Chen rockchip,pins = <3 RK_PB0 6 &pcfg_pull_none>; 137052e02d37SLiang Chen }; 137152e02d37SLiang Chen 137252e02d37SLiang Chen i2s2m1_lrcktx: i2s2m1-lrcktx { 137352e02d37SLiang Chen rockchip,pins = <3 RK_PB0 4 &pcfg_pull_none>; 137452e02d37SLiang Chen }; 137552e02d37SLiang Chen 137652e02d37SLiang Chen i2s2m1_sdi: i2s2m1-sdi { 137752e02d37SLiang Chen rockchip,pins = <3 RK_PA2 6 &pcfg_pull_none>; 137852e02d37SLiang Chen }; 137952e02d37SLiang Chen 138052e02d37SLiang Chen i2s2m1_sdo: i2s2m1-sdo { 138152e02d37SLiang Chen rockchip,pins = <3 RK_PA1 6 &pcfg_pull_none>; 138252e02d37SLiang Chen }; 138352e02d37SLiang Chen 138452e02d37SLiang Chen i2s2m1_sleep: i2s2m1-sleep { 138552e02d37SLiang Chen rockchip,pins = 138652e02d37SLiang Chen <1 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 138752e02d37SLiang Chen <3 RK_PA0 RK_FUNC_GPIO &pcfg_input_high>, 138852e02d37SLiang Chen <3 RK_PB0 RK_FUNC_GPIO &pcfg_input_high>, 138952e02d37SLiang Chen <3 RK_PA2 RK_FUNC_GPIO &pcfg_input_high>, 139052e02d37SLiang Chen <3 RK_PA1 RK_FUNC_GPIO &pcfg_input_high>; 139152e02d37SLiang Chen }; 139252e02d37SLiang Chen }; 139352e02d37SLiang Chen 139452e02d37SLiang Chen spdif-0 { 139552e02d37SLiang Chen spdifm0_tx: spdifm0-tx { 139652e02d37SLiang Chen rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>; 139752e02d37SLiang Chen }; 139852e02d37SLiang Chen }; 139952e02d37SLiang Chen 140052e02d37SLiang Chen spdif-1 { 140152e02d37SLiang Chen spdifm1_tx: spdifm1-tx { 140252e02d37SLiang Chen rockchip,pins = <2 RK_PC1 2 &pcfg_pull_none>; 140352e02d37SLiang Chen }; 140452e02d37SLiang Chen }; 140552e02d37SLiang Chen 140652e02d37SLiang Chen spdif-2 { 140752e02d37SLiang Chen spdifm2_tx: spdifm2-tx { 140852e02d37SLiang Chen rockchip,pins = <0 RK_PA2 2 &pcfg_pull_none>; 140952e02d37SLiang Chen }; 141052e02d37SLiang Chen }; 141152e02d37SLiang Chen 141252e02d37SLiang Chen sdmmc0-0 { 141352e02d37SLiang Chen sdmmc0m0_pwren: sdmmc0m0-pwren { 141452e02d37SLiang Chen rockchip,pins = <2 RK_PA7 1 &pcfg_pull_up_4ma>; 141552e02d37SLiang Chen }; 141652e02d37SLiang Chen 141752e02d37SLiang Chen sdmmc0m0_gpio: sdmmc0m0-gpio { 141852e02d37SLiang Chen rockchip,pins = <2 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 141952e02d37SLiang Chen }; 142052e02d37SLiang Chen }; 142152e02d37SLiang Chen 142252e02d37SLiang Chen sdmmc0-1 { 142352e02d37SLiang Chen sdmmc0m1_pwren: sdmmc0m1-pwren { 142452e02d37SLiang Chen rockchip,pins = <0 RK_PD6 3 &pcfg_pull_up_4ma>; 142552e02d37SLiang Chen }; 142652e02d37SLiang Chen 142752e02d37SLiang Chen sdmmc0m1_gpio: sdmmc0m1-gpio { 142852e02d37SLiang Chen rockchip,pins = <0 RK_PD6 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 142952e02d37SLiang Chen }; 143052e02d37SLiang Chen }; 143152e02d37SLiang Chen 143252e02d37SLiang Chen sdmmc0 { 143352e02d37SLiang Chen sdmmc0_clk: sdmmc0-clk { 143452e02d37SLiang Chen rockchip,pins = <1 RK_PA6 1 &pcfg_pull_none_4ma>; 143552e02d37SLiang Chen }; 143652e02d37SLiang Chen 143752e02d37SLiang Chen sdmmc0_cmd: sdmmc0-cmd { 143852e02d37SLiang Chen rockchip,pins = <1 RK_PA4 1 &pcfg_pull_up_4ma>; 143952e02d37SLiang Chen }; 144052e02d37SLiang Chen 144152e02d37SLiang Chen sdmmc0_dectn: sdmmc0-dectn { 144252e02d37SLiang Chen rockchip,pins = <1 RK_PA5 1 &pcfg_pull_up_4ma>; 144352e02d37SLiang Chen }; 144452e02d37SLiang Chen 144552e02d37SLiang Chen sdmmc0_wrprt: sdmmc0-wrprt { 144652e02d37SLiang Chen rockchip,pins = <1 RK_PA7 1 &pcfg_pull_up_4ma>; 144752e02d37SLiang Chen }; 144852e02d37SLiang Chen 144952e02d37SLiang Chen sdmmc0_bus1: sdmmc0-bus1 { 145052e02d37SLiang Chen rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up_4ma>; 145152e02d37SLiang Chen }; 145252e02d37SLiang Chen 145352e02d37SLiang Chen sdmmc0_bus4: sdmmc0-bus4 { 145452e02d37SLiang Chen rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up_4ma>, 145552e02d37SLiang Chen <1 RK_PA1 1 &pcfg_pull_up_4ma>, 145652e02d37SLiang Chen <1 RK_PA2 1 &pcfg_pull_up_4ma>, 145752e02d37SLiang Chen <1 RK_PA3 1 &pcfg_pull_up_4ma>; 145852e02d37SLiang Chen }; 145952e02d37SLiang Chen 146052e02d37SLiang Chen sdmmc0_gpio: sdmmc0-gpio { 146152e02d37SLiang Chen rockchip,pins = 146252e02d37SLiang Chen <1 RK_PA6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 146352e02d37SLiang Chen <1 RK_PA4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 146452e02d37SLiang Chen <1 RK_PA5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 146552e02d37SLiang Chen <1 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 146652e02d37SLiang Chen <1 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 146752e02d37SLiang Chen <1 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 146852e02d37SLiang Chen <1 RK_PA1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 146952e02d37SLiang Chen <1 RK_PA0 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 147052e02d37SLiang Chen }; 147152e02d37SLiang Chen }; 147252e02d37SLiang Chen 147352e02d37SLiang Chen sdmmc0ext { 147452e02d37SLiang Chen sdmmc0ext_clk: sdmmc0ext-clk { 147552e02d37SLiang Chen rockchip,pins = <3 RK_PA2 3 &pcfg_pull_none_4ma>; 147652e02d37SLiang Chen }; 147752e02d37SLiang Chen 147852e02d37SLiang Chen sdmmc0ext_cmd: sdmmc0ext-cmd { 147952e02d37SLiang Chen rockchip,pins = <3 RK_PA0 3 &pcfg_pull_up_4ma>; 148052e02d37SLiang Chen }; 148152e02d37SLiang Chen 148252e02d37SLiang Chen sdmmc0ext_wrprt: sdmmc0ext-wrprt { 148352e02d37SLiang Chen rockchip,pins = <3 RK_PA3 3 &pcfg_pull_up_4ma>; 148452e02d37SLiang Chen }; 148552e02d37SLiang Chen 148652e02d37SLiang Chen sdmmc0ext_dectn: sdmmc0ext-dectn { 148752e02d37SLiang Chen rockchip,pins = <3 RK_PA1 3 &pcfg_pull_up_4ma>; 148852e02d37SLiang Chen }; 148952e02d37SLiang Chen 149052e02d37SLiang Chen sdmmc0ext_bus1: sdmmc0ext-bus1 { 149152e02d37SLiang Chen rockchip,pins = <3 RK_PA4 3 &pcfg_pull_up_4ma>; 149252e02d37SLiang Chen }; 149352e02d37SLiang Chen 149452e02d37SLiang Chen sdmmc0ext_bus4: sdmmc0ext-bus4 { 149552e02d37SLiang Chen rockchip,pins = 149652e02d37SLiang Chen <3 RK_PA4 3 &pcfg_pull_up_4ma>, 149752e02d37SLiang Chen <3 RK_PA5 3 &pcfg_pull_up_4ma>, 149852e02d37SLiang Chen <3 RK_PA6 3 &pcfg_pull_up_4ma>, 149952e02d37SLiang Chen <3 RK_PA7 3 &pcfg_pull_up_4ma>; 150052e02d37SLiang Chen }; 150152e02d37SLiang Chen 150252e02d37SLiang Chen sdmmc0ext_gpio: sdmmc0ext-gpio { 150352e02d37SLiang Chen rockchip,pins = 150452e02d37SLiang Chen <3 RK_PA0 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 150552e02d37SLiang Chen <3 RK_PA1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 150652e02d37SLiang Chen <3 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 150752e02d37SLiang Chen <3 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 150852e02d37SLiang Chen <3 RK_PA4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 150952e02d37SLiang Chen <3 RK_PA5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 151052e02d37SLiang Chen <3 RK_PA6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 151152e02d37SLiang Chen <3 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 151252e02d37SLiang Chen }; 151352e02d37SLiang Chen }; 151452e02d37SLiang Chen 151552e02d37SLiang Chen sdmmc1 { 151652e02d37SLiang Chen sdmmc1_clk: sdmmc1-clk { 151752e02d37SLiang Chen rockchip,pins = <1 RK_PB4 1 &pcfg_pull_none_8ma>; 151852e02d37SLiang Chen }; 151952e02d37SLiang Chen 152052e02d37SLiang Chen sdmmc1_cmd: sdmmc1-cmd { 152152e02d37SLiang Chen rockchip,pins = <1 RK_PB5 1 &pcfg_pull_up_8ma>; 152252e02d37SLiang Chen }; 152352e02d37SLiang Chen 152452e02d37SLiang Chen sdmmc1_pwren: sdmmc1-pwren { 152552e02d37SLiang Chen rockchip,pins = <1 RK_PC2 1 &pcfg_pull_up_8ma>; 152652e02d37SLiang Chen }; 152752e02d37SLiang Chen 152852e02d37SLiang Chen sdmmc1_wrprt: sdmmc1-wrprt { 152952e02d37SLiang Chen rockchip,pins = <1 RK_PC4 1 &pcfg_pull_up_8ma>; 153052e02d37SLiang Chen }; 153152e02d37SLiang Chen 153252e02d37SLiang Chen sdmmc1_dectn: sdmmc1-dectn { 153352e02d37SLiang Chen rockchip,pins = <1 RK_PC3 1 &pcfg_pull_up_8ma>; 153452e02d37SLiang Chen }; 153552e02d37SLiang Chen 153652e02d37SLiang Chen sdmmc1_bus1: sdmmc1-bus1 { 153752e02d37SLiang Chen rockchip,pins = <1 RK_PB6 1 &pcfg_pull_up_8ma>; 153852e02d37SLiang Chen }; 153952e02d37SLiang Chen 154052e02d37SLiang Chen sdmmc1_bus4: sdmmc1-bus4 { 154152e02d37SLiang Chen rockchip,pins = <1 RK_PB6 1 &pcfg_pull_up_8ma>, 154252e02d37SLiang Chen <1 RK_PB7 1 &pcfg_pull_up_8ma>, 154352e02d37SLiang Chen <1 RK_PC0 1 &pcfg_pull_up_8ma>, 154452e02d37SLiang Chen <1 RK_PC1 1 &pcfg_pull_up_8ma>; 154552e02d37SLiang Chen }; 154652e02d37SLiang Chen 154752e02d37SLiang Chen sdmmc1_gpio: sdmmc1-gpio { 154852e02d37SLiang Chen rockchip,pins = 154952e02d37SLiang Chen <1 RK_PB4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155052e02d37SLiang Chen <1 RK_PB5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155152e02d37SLiang Chen <1 RK_PB6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155252e02d37SLiang Chen <1 RK_PB7 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155352e02d37SLiang Chen <1 RK_PC0 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155452e02d37SLiang Chen <1 RK_PC1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155552e02d37SLiang Chen <1 RK_PC2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155652e02d37SLiang Chen <1 RK_PC3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155752e02d37SLiang Chen <1 RK_PC4 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 155852e02d37SLiang Chen }; 155952e02d37SLiang Chen }; 156052e02d37SLiang Chen 156152e02d37SLiang Chen emmc { 156252e02d37SLiang Chen emmc_clk: emmc-clk { 156352e02d37SLiang Chen rockchip,pins = <3 RK_PC5 2 &pcfg_pull_none_12ma>; 156452e02d37SLiang Chen }; 156552e02d37SLiang Chen 156652e02d37SLiang Chen emmc_cmd: emmc-cmd { 156752e02d37SLiang Chen rockchip,pins = <3 RK_PC3 2 &pcfg_pull_up_12ma>; 156852e02d37SLiang Chen }; 156952e02d37SLiang Chen 157052e02d37SLiang Chen emmc_pwren: emmc-pwren { 157152e02d37SLiang Chen rockchip,pins = <3 RK_PC6 2 &pcfg_pull_none>; 157252e02d37SLiang Chen }; 157352e02d37SLiang Chen 157452e02d37SLiang Chen emmc_rstnout: emmc-rstnout { 157552e02d37SLiang Chen rockchip,pins = <3 RK_PC4 2 &pcfg_pull_none>; 157652e02d37SLiang Chen }; 157752e02d37SLiang Chen 157852e02d37SLiang Chen emmc_bus1: emmc-bus1 { 157952e02d37SLiang Chen rockchip,pins = <0 RK_PA7 2 &pcfg_pull_up_12ma>; 158052e02d37SLiang Chen }; 158152e02d37SLiang Chen 158252e02d37SLiang Chen emmc_bus4: emmc-bus4 { 158352e02d37SLiang Chen rockchip,pins = 158452e02d37SLiang Chen <0 RK_PA7 2 &pcfg_pull_up_12ma>, 158552e02d37SLiang Chen <2 RK_PD4 2 &pcfg_pull_up_12ma>, 158652e02d37SLiang Chen <2 RK_PD5 2 &pcfg_pull_up_12ma>, 158752e02d37SLiang Chen <2 RK_PD6 2 &pcfg_pull_up_12ma>; 158852e02d37SLiang Chen }; 158952e02d37SLiang Chen 159052e02d37SLiang Chen emmc_bus8: emmc-bus8 { 159152e02d37SLiang Chen rockchip,pins = 159252e02d37SLiang Chen <0 RK_PA7 2 &pcfg_pull_up_12ma>, 159352e02d37SLiang Chen <2 RK_PD4 2 &pcfg_pull_up_12ma>, 159452e02d37SLiang Chen <2 RK_PD5 2 &pcfg_pull_up_12ma>, 159552e02d37SLiang Chen <2 RK_PD6 2 &pcfg_pull_up_12ma>, 159652e02d37SLiang Chen <2 RK_PD7 2 &pcfg_pull_up_12ma>, 159752e02d37SLiang Chen <3 RK_PC0 2 &pcfg_pull_up_12ma>, 159852e02d37SLiang Chen <3 RK_PC1 2 &pcfg_pull_up_12ma>, 159952e02d37SLiang Chen <3 RK_PC2 2 &pcfg_pull_up_12ma>; 160052e02d37SLiang Chen }; 160152e02d37SLiang Chen }; 160252e02d37SLiang Chen 160352e02d37SLiang Chen pwm0 { 160452e02d37SLiang Chen pwm0_pin: pwm0-pin { 160552e02d37SLiang Chen rockchip,pins = <2 RK_PA4 1 &pcfg_pull_none>; 160652e02d37SLiang Chen }; 160752e02d37SLiang Chen }; 160852e02d37SLiang Chen 160952e02d37SLiang Chen pwm1 { 161052e02d37SLiang Chen pwm1_pin: pwm1-pin { 161152e02d37SLiang Chen rockchip,pins = <2 RK_PA5 1 &pcfg_pull_none>; 161252e02d37SLiang Chen }; 161352e02d37SLiang Chen }; 161452e02d37SLiang Chen 161552e02d37SLiang Chen pwm2 { 161652e02d37SLiang Chen pwm2_pin: pwm2-pin { 161752e02d37SLiang Chen rockchip,pins = <2 RK_PA6 1 &pcfg_pull_none>; 161852e02d37SLiang Chen }; 161952e02d37SLiang Chen }; 162052e02d37SLiang Chen 162152e02d37SLiang Chen pwmir { 162252e02d37SLiang Chen pwmir_pin: pwmir-pin { 162352e02d37SLiang Chen rockchip,pins = <2 RK_PA2 1 &pcfg_pull_none>; 162452e02d37SLiang Chen }; 162552e02d37SLiang Chen }; 162652e02d37SLiang Chen 162752e02d37SLiang Chen gmac-1 { 162852e02d37SLiang Chen rgmiim1_pins: rgmiim1-pins { 162952e02d37SLiang Chen rockchip,pins = 163052e02d37SLiang Chen /* mac_txclk */ 163152e02d37SLiang Chen <1 RK_PB4 2 &pcfg_pull_none_12ma>, 163252e02d37SLiang Chen /* mac_rxclk */ 163352e02d37SLiang Chen <1 RK_PB5 2 &pcfg_pull_none_2ma>, 163452e02d37SLiang Chen /* mac_mdio */ 163552e02d37SLiang Chen <1 RK_PC3 2 &pcfg_pull_none_2ma>, 163652e02d37SLiang Chen /* mac_txen */ 163752e02d37SLiang Chen <1 RK_PD1 2 &pcfg_pull_none_12ma>, 163852e02d37SLiang Chen /* mac_clk */ 163952e02d37SLiang Chen <1 RK_PC5 2 &pcfg_pull_none_2ma>, 164052e02d37SLiang Chen /* mac_rxdv */ 164152e02d37SLiang Chen <1 RK_PC6 2 &pcfg_pull_none_2ma>, 164252e02d37SLiang Chen /* mac_mdc */ 164352e02d37SLiang Chen <1 RK_PC7 2 &pcfg_pull_none_2ma>, 164452e02d37SLiang Chen /* mac_rxd1 */ 164552e02d37SLiang Chen <1 RK_PB2 2 &pcfg_pull_none_2ma>, 164652e02d37SLiang Chen /* mac_rxd0 */ 164752e02d37SLiang Chen <1 RK_PB3 2 &pcfg_pull_none_2ma>, 164852e02d37SLiang Chen /* mac_txd1 */ 164952e02d37SLiang Chen <1 RK_PB0 2 &pcfg_pull_none_12ma>, 165052e02d37SLiang Chen /* mac_txd0 */ 165152e02d37SLiang Chen <1 RK_PB1 2 &pcfg_pull_none_12ma>, 165252e02d37SLiang Chen /* mac_rxd3 */ 165352e02d37SLiang Chen <1 RK_PB6 2 &pcfg_pull_none_2ma>, 165452e02d37SLiang Chen /* mac_rxd2 */ 165552e02d37SLiang Chen <1 RK_PB7 2 &pcfg_pull_none_2ma>, 165652e02d37SLiang Chen /* mac_txd3 */ 165752e02d37SLiang Chen <1 RK_PC0 2 &pcfg_pull_none_12ma>, 165852e02d37SLiang Chen /* mac_txd2 */ 165952e02d37SLiang Chen <1 RK_PC1 2 &pcfg_pull_none_12ma>, 166052e02d37SLiang Chen 166152e02d37SLiang Chen /* mac_txclk */ 166252e02d37SLiang Chen <0 RK_PB0 1 &pcfg_pull_none>, 166352e02d37SLiang Chen /* mac_txen */ 166452e02d37SLiang Chen <0 RK_PB4 1 &pcfg_pull_none>, 166552e02d37SLiang Chen /* mac_clk */ 166652e02d37SLiang Chen <0 RK_PD0 1 &pcfg_pull_none>, 166752e02d37SLiang Chen /* mac_txd1 */ 166852e02d37SLiang Chen <0 RK_PC0 1 &pcfg_pull_none>, 166952e02d37SLiang Chen /* mac_txd0 */ 167052e02d37SLiang Chen <0 RK_PC1 1 &pcfg_pull_none>, 167152e02d37SLiang Chen /* mac_txd3 */ 167252e02d37SLiang Chen <0 RK_PC7 1 &pcfg_pull_none>, 167352e02d37SLiang Chen /* mac_txd2 */ 167452e02d37SLiang Chen <0 RK_PC6 1 &pcfg_pull_none>; 167552e02d37SLiang Chen }; 167652e02d37SLiang Chen 167752e02d37SLiang Chen rmiim1_pins: rmiim1-pins { 167852e02d37SLiang Chen rockchip,pins = 167952e02d37SLiang Chen /* mac_mdio */ 168052e02d37SLiang Chen <1 RK_PC3 2 &pcfg_pull_none_2ma>, 168152e02d37SLiang Chen /* mac_txen */ 168252e02d37SLiang Chen <1 RK_PD1 2 &pcfg_pull_none_12ma>, 168352e02d37SLiang Chen /* mac_clk */ 168452e02d37SLiang Chen <1 RK_PC5 2 &pcfg_pull_none_2ma>, 168552e02d37SLiang Chen /* mac_rxer */ 168652e02d37SLiang Chen <1 RK_PD0 2 &pcfg_pull_none_2ma>, 168752e02d37SLiang Chen /* mac_rxdv */ 168852e02d37SLiang Chen <1 RK_PC6 2 &pcfg_pull_none_2ma>, 168952e02d37SLiang Chen /* mac_mdc */ 169052e02d37SLiang Chen <1 RK_PC7 2 &pcfg_pull_none_2ma>, 169152e02d37SLiang Chen /* mac_rxd1 */ 169252e02d37SLiang Chen <1 RK_PB2 2 &pcfg_pull_none_2ma>, 169352e02d37SLiang Chen /* mac_rxd0 */ 169452e02d37SLiang Chen <1 RK_PB3 2 &pcfg_pull_none_2ma>, 169552e02d37SLiang Chen /* mac_txd1 */ 169652e02d37SLiang Chen <1 RK_PB0 2 &pcfg_pull_none_12ma>, 169752e02d37SLiang Chen /* mac_txd0 */ 169852e02d37SLiang Chen <1 RK_PB1 2 &pcfg_pull_none_12ma>, 169952e02d37SLiang Chen 170052e02d37SLiang Chen /* mac_mdio */ 170152e02d37SLiang Chen <0 RK_PB3 1 &pcfg_pull_none>, 170252e02d37SLiang Chen /* mac_txen */ 170352e02d37SLiang Chen <0 RK_PB4 1 &pcfg_pull_none>, 170452e02d37SLiang Chen /* mac_clk */ 170552e02d37SLiang Chen <0 RK_PD0 1 &pcfg_pull_none>, 170652e02d37SLiang Chen /* mac_mdc */ 170752e02d37SLiang Chen <0 RK_PC3 1 &pcfg_pull_none>, 170852e02d37SLiang Chen /* mac_txd1 */ 170952e02d37SLiang Chen <0 RK_PC0 1 &pcfg_pull_none>, 171052e02d37SLiang Chen /* mac_txd0 */ 171152e02d37SLiang Chen <0 RK_PC1 1 &pcfg_pull_none>; 171252e02d37SLiang Chen }; 171352e02d37SLiang Chen }; 171452e02d37SLiang Chen 171552e02d37SLiang Chen gmac2phy { 171652e02d37SLiang Chen fephyled_speed100: fephyled-speed100 { 171752e02d37SLiang Chen rockchip,pins = <0 RK_PD7 1 &pcfg_pull_none>; 171852e02d37SLiang Chen }; 171952e02d37SLiang Chen 172052e02d37SLiang Chen fephyled_speed10: fephyled-speed10 { 172152e02d37SLiang Chen rockchip,pins = <0 RK_PD6 1 &pcfg_pull_none>; 172252e02d37SLiang Chen }; 172352e02d37SLiang Chen 172452e02d37SLiang Chen fephyled_duplex: fephyled-duplex { 172552e02d37SLiang Chen rockchip,pins = <0 RK_PD6 2 &pcfg_pull_none>; 172652e02d37SLiang Chen }; 172752e02d37SLiang Chen 172852e02d37SLiang Chen fephyled_rxm0: fephyled-rxm0 { 172952e02d37SLiang Chen rockchip,pins = <0 RK_PD5 1 &pcfg_pull_none>; 173052e02d37SLiang Chen }; 173152e02d37SLiang Chen 173252e02d37SLiang Chen fephyled_txm0: fephyled-txm0 { 173352e02d37SLiang Chen rockchip,pins = <0 RK_PD5 2 &pcfg_pull_none>; 173452e02d37SLiang Chen }; 173552e02d37SLiang Chen 173652e02d37SLiang Chen fephyled_linkm0: fephyled-linkm0 { 173752e02d37SLiang Chen rockchip,pins = <0 RK_PD4 1 &pcfg_pull_none>; 173852e02d37SLiang Chen }; 173952e02d37SLiang Chen 174052e02d37SLiang Chen fephyled_rxm1: fephyled-rxm1 { 174152e02d37SLiang Chen rockchip,pins = <2 RK_PD1 2 &pcfg_pull_none>; 174252e02d37SLiang Chen }; 174352e02d37SLiang Chen 174452e02d37SLiang Chen fephyled_txm1: fephyled-txm1 { 174552e02d37SLiang Chen rockchip,pins = <2 RK_PD1 3 &pcfg_pull_none>; 174652e02d37SLiang Chen }; 174752e02d37SLiang Chen 174852e02d37SLiang Chen fephyled_linkm1: fephyled-linkm1 { 174952e02d37SLiang Chen rockchip,pins = <2 RK_PD0 2 &pcfg_pull_none>; 175052e02d37SLiang Chen }; 175152e02d37SLiang Chen }; 175252e02d37SLiang Chen 175352e02d37SLiang Chen tsadc_pin { 175452e02d37SLiang Chen tsadc_int: tsadc-int { 175552e02d37SLiang Chen rockchip,pins = <2 RK_PB5 2 &pcfg_pull_none>; 175652e02d37SLiang Chen }; 175752e02d37SLiang Chen tsadc_gpio: tsadc-gpio { 175852e02d37SLiang Chen rockchip,pins = <2 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>; 175952e02d37SLiang Chen }; 176052e02d37SLiang Chen }; 176152e02d37SLiang Chen 176252e02d37SLiang Chen hdmi_pin { 176352e02d37SLiang Chen hdmi_cec: hdmi-cec { 176452e02d37SLiang Chen rockchip,pins = <0 RK_PA3 1 &pcfg_pull_none>; 176552e02d37SLiang Chen }; 176652e02d37SLiang Chen 176752e02d37SLiang Chen hdmi_hpd: hdmi-hpd { 176852e02d37SLiang Chen rockchip,pins = <0 RK_PA4 1 &pcfg_pull_down>; 176952e02d37SLiang Chen }; 177052e02d37SLiang Chen }; 177152e02d37SLiang Chen 177252e02d37SLiang Chen cif-0 { 177352e02d37SLiang Chen dvp_d2d9_m0:dvp-d2d9-m0 { 177452e02d37SLiang Chen rockchip,pins = 177552e02d37SLiang Chen /* cif_d0 */ 177652e02d37SLiang Chen <3 RK_PA4 2 &pcfg_pull_none>, 177752e02d37SLiang Chen /* cif_d1 */ 177852e02d37SLiang Chen <3 RK_PA5 2 &pcfg_pull_none>, 177952e02d37SLiang Chen /* cif_d2 */ 178052e02d37SLiang Chen <3 RK_PA6 2 &pcfg_pull_none>, 178152e02d37SLiang Chen /* cif_d3 */ 178252e02d37SLiang Chen <3 RK_PA7 2 &pcfg_pull_none>, 178352e02d37SLiang Chen /* cif_d4 */ 178452e02d37SLiang Chen <3 RK_PB0 2 &pcfg_pull_none>, 178552e02d37SLiang Chen /* cif_d5m0 */ 178652e02d37SLiang Chen <3 RK_PB1 2 &pcfg_pull_none>, 178752e02d37SLiang Chen /* cif_d6m0 */ 178852e02d37SLiang Chen <3 RK_PB2 2 &pcfg_pull_none>, 178952e02d37SLiang Chen /* cif_d7m0 */ 179052e02d37SLiang Chen <3 RK_PB3 2 &pcfg_pull_none>, 179152e02d37SLiang Chen /* cif_href */ 179252e02d37SLiang Chen <3 RK_PA1 2 &pcfg_pull_none>, 179352e02d37SLiang Chen /* cif_vsync */ 179452e02d37SLiang Chen <3 RK_PA0 2 &pcfg_pull_none>, 179552e02d37SLiang Chen /* cif_clkoutm0 */ 179652e02d37SLiang Chen <3 RK_PA3 2 &pcfg_pull_none>, 179752e02d37SLiang Chen /* cif_clkin */ 179852e02d37SLiang Chen <3 RK_PA2 2 &pcfg_pull_none>; 179952e02d37SLiang Chen }; 180052e02d37SLiang Chen }; 180152e02d37SLiang Chen 180252e02d37SLiang Chen cif-1 { 180352e02d37SLiang Chen dvp_d2d9_m1:dvp-d2d9-m1 { 180452e02d37SLiang Chen rockchip,pins = 180552e02d37SLiang Chen /* cif_d0 */ 180652e02d37SLiang Chen <3 RK_PA4 2 &pcfg_pull_none>, 180752e02d37SLiang Chen /* cif_d1 */ 180852e02d37SLiang Chen <3 RK_PA5 2 &pcfg_pull_none>, 180952e02d37SLiang Chen /* cif_d2 */ 181052e02d37SLiang Chen <3 RK_PA6 2 &pcfg_pull_none>, 181152e02d37SLiang Chen /* cif_d3 */ 181252e02d37SLiang Chen <3 RK_PA7 2 &pcfg_pull_none>, 181352e02d37SLiang Chen /* cif_d4 */ 181452e02d37SLiang Chen <3 RK_PB0 2 &pcfg_pull_none>, 181552e02d37SLiang Chen /* cif_d5m1 */ 181652e02d37SLiang Chen <2 RK_PC0 4 &pcfg_pull_none>, 181752e02d37SLiang Chen /* cif_d6m1 */ 181852e02d37SLiang Chen <2 RK_PC1 4 &pcfg_pull_none>, 181952e02d37SLiang Chen /* cif_d7m1 */ 182052e02d37SLiang Chen <2 RK_PC2 4 &pcfg_pull_none>, 182152e02d37SLiang Chen /* cif_href */ 182252e02d37SLiang Chen <3 RK_PA1 2 &pcfg_pull_none>, 182352e02d37SLiang Chen /* cif_vsync */ 182452e02d37SLiang Chen <3 RK_PA0 2 &pcfg_pull_none>, 182552e02d37SLiang Chen /* cif_clkoutm1 */ 182652e02d37SLiang Chen <2 RK_PB7 4 &pcfg_pull_none>, 182752e02d37SLiang Chen /* cif_clkin */ 182852e02d37SLiang Chen <3 RK_PA2 2 &pcfg_pull_none>; 182952e02d37SLiang Chen }; 183052e02d37SLiang Chen }; 183152e02d37SLiang Chen }; 183252e02d37SLiang Chen}; 1833