14ee99cebSKlaus Goger// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 252e02d37SLiang Chen/* 352e02d37SLiang Chen * Copyright (c) 2017 Fuzhou Rockchip Electronics Co., Ltd 452e02d37SLiang Chen */ 552e02d37SLiang Chen 652e02d37SLiang Chen#include <dt-bindings/clock/rk3328-cru.h> 752e02d37SLiang Chen#include <dt-bindings/gpio/gpio.h> 852e02d37SLiang Chen#include <dt-bindings/interrupt-controller/arm-gic.h> 952e02d37SLiang Chen#include <dt-bindings/interrupt-controller/irq.h> 1052e02d37SLiang Chen#include <dt-bindings/pinctrl/rockchip.h> 1152e02d37SLiang Chen#include <dt-bindings/power/rk3328-power.h> 1252e02d37SLiang Chen#include <dt-bindings/soc/rockchip,boot-mode.h> 1387e0d607SRocky Hao#include <dt-bindings/thermal/thermal.h> 1452e02d37SLiang Chen 1552e02d37SLiang Chen/ { 1652e02d37SLiang Chen compatible = "rockchip,rk3328"; 1752e02d37SLiang Chen 1852e02d37SLiang Chen interrupt-parent = <&gic>; 1952e02d37SLiang Chen #address-cells = <2>; 2052e02d37SLiang Chen #size-cells = <2>; 2152e02d37SLiang Chen 2252e02d37SLiang Chen aliases { 2352e02d37SLiang Chen serial0 = &uart0; 2452e02d37SLiang Chen serial1 = &uart1; 2552e02d37SLiang Chen serial2 = &uart2; 2652e02d37SLiang Chen i2c0 = &i2c0; 2752e02d37SLiang Chen i2c1 = &i2c1; 2852e02d37SLiang Chen i2c2 = &i2c2; 2952e02d37SLiang Chen i2c3 = &i2c3; 309c4cc910SDavid Wu ethernet0 = &gmac2io; 319c4cc910SDavid Wu ethernet1 = &gmac2phy; 3252e02d37SLiang Chen }; 3352e02d37SLiang Chen 3452e02d37SLiang Chen cpus { 3552e02d37SLiang Chen #address-cells = <2>; 3652e02d37SLiang Chen #size-cells = <0>; 3752e02d37SLiang Chen 3852e02d37SLiang Chen cpu0: cpu@0 { 3952e02d37SLiang Chen device_type = "cpu"; 4031af04cdSRob Herring compatible = "arm,cortex-a53"; 4152e02d37SLiang Chen reg = <0x0 0x0>; 4252e02d37SLiang Chen clocks = <&cru ARMCLK>; 4387e0d607SRocky Hao #cooling-cells = <2>; 44*4f279f9fSRobin Murphy cpu-idle-states = <&CPU_SLEEP>; 4587e0d607SRocky Hao dynamic-power-coefficient = <120>; 4652e02d37SLiang Chen enable-method = "psci"; 4752e02d37SLiang Chen next-level-cache = <&l2>; 48e997a6a4SFinley Xiao operating-points-v2 = <&cpu0_opp_table>; 4952e02d37SLiang Chen }; 5052e02d37SLiang Chen 5152e02d37SLiang Chen cpu1: cpu@1 { 5252e02d37SLiang Chen device_type = "cpu"; 5331af04cdSRob Herring compatible = "arm,cortex-a53"; 5452e02d37SLiang Chen reg = <0x0 0x1>; 5552e02d37SLiang Chen clocks = <&cru ARMCLK>; 56cc9b0918SViresh Kumar #cooling-cells = <2>; 57*4f279f9fSRobin Murphy cpu-idle-states = <&CPU_SLEEP>; 5887e0d607SRocky Hao dynamic-power-coefficient = <120>; 5952e02d37SLiang Chen enable-method = "psci"; 6052e02d37SLiang Chen next-level-cache = <&l2>; 61e997a6a4SFinley Xiao operating-points-v2 = <&cpu0_opp_table>; 6252e02d37SLiang Chen }; 6352e02d37SLiang Chen 6452e02d37SLiang Chen cpu2: cpu@2 { 6552e02d37SLiang Chen device_type = "cpu"; 6631af04cdSRob Herring compatible = "arm,cortex-a53"; 6752e02d37SLiang Chen reg = <0x0 0x2>; 6852e02d37SLiang Chen clocks = <&cru ARMCLK>; 69cc9b0918SViresh Kumar #cooling-cells = <2>; 70*4f279f9fSRobin Murphy cpu-idle-states = <&CPU_SLEEP>; 7187e0d607SRocky Hao dynamic-power-coefficient = <120>; 7252e02d37SLiang Chen enable-method = "psci"; 7352e02d37SLiang Chen next-level-cache = <&l2>; 74e997a6a4SFinley Xiao operating-points-v2 = <&cpu0_opp_table>; 7552e02d37SLiang Chen }; 7652e02d37SLiang Chen 7752e02d37SLiang Chen cpu3: cpu@3 { 7852e02d37SLiang Chen device_type = "cpu"; 7931af04cdSRob Herring compatible = "arm,cortex-a53"; 8052e02d37SLiang Chen reg = <0x0 0x3>; 8152e02d37SLiang Chen clocks = <&cru ARMCLK>; 82cc9b0918SViresh Kumar #cooling-cells = <2>; 83*4f279f9fSRobin Murphy cpu-idle-states = <&CPU_SLEEP>; 8487e0d607SRocky Hao dynamic-power-coefficient = <120>; 8552e02d37SLiang Chen enable-method = "psci"; 8652e02d37SLiang Chen next-level-cache = <&l2>; 87e997a6a4SFinley Xiao operating-points-v2 = <&cpu0_opp_table>; 8852e02d37SLiang Chen }; 8952e02d37SLiang Chen 90*4f279f9fSRobin Murphy idle-states { 91*4f279f9fSRobin Murphy entry-method = "psci"; 92*4f279f9fSRobin Murphy 93*4f279f9fSRobin Murphy CPU_SLEEP: cpu-sleep { 94*4f279f9fSRobin Murphy compatible = "arm,idle-state"; 95*4f279f9fSRobin Murphy local-timer-stop; 96*4f279f9fSRobin Murphy arm,psci-suspend-param = <0x0010000>; 97*4f279f9fSRobin Murphy entry-latency-us = <120>; 98*4f279f9fSRobin Murphy exit-latency-us = <250>; 99*4f279f9fSRobin Murphy min-residency-us = <900>; 100*4f279f9fSRobin Murphy }; 101*4f279f9fSRobin Murphy }; 102*4f279f9fSRobin Murphy 10352e02d37SLiang Chen l2: l2-cache0 { 10452e02d37SLiang Chen compatible = "cache"; 10552e02d37SLiang Chen }; 10652e02d37SLiang Chen }; 10752e02d37SLiang Chen 108e997a6a4SFinley Xiao cpu0_opp_table: opp_table0 { 109e997a6a4SFinley Xiao compatible = "operating-points-v2"; 110e997a6a4SFinley Xiao opp-shared; 111e997a6a4SFinley Xiao 112e997a6a4SFinley Xiao opp-408000000 { 113e997a6a4SFinley Xiao opp-hz = /bits/ 64 <408000000>; 114e997a6a4SFinley Xiao opp-microvolt = <950000>; 115e997a6a4SFinley Xiao clock-latency-ns = <40000>; 116e997a6a4SFinley Xiao opp-suspend; 117e997a6a4SFinley Xiao }; 118e997a6a4SFinley Xiao opp-600000000 { 119e997a6a4SFinley Xiao opp-hz = /bits/ 64 <600000000>; 120e997a6a4SFinley Xiao opp-microvolt = <950000>; 121e997a6a4SFinley Xiao clock-latency-ns = <40000>; 122e997a6a4SFinley Xiao }; 123e997a6a4SFinley Xiao opp-816000000 { 124e997a6a4SFinley Xiao opp-hz = /bits/ 64 <816000000>; 125e997a6a4SFinley Xiao opp-microvolt = <1000000>; 126e997a6a4SFinley Xiao clock-latency-ns = <40000>; 127e997a6a4SFinley Xiao }; 128e997a6a4SFinley Xiao opp-1008000000 { 129e997a6a4SFinley Xiao opp-hz = /bits/ 64 <1008000000>; 130e997a6a4SFinley Xiao opp-microvolt = <1100000>; 131e997a6a4SFinley Xiao clock-latency-ns = <40000>; 132e997a6a4SFinley Xiao }; 133e997a6a4SFinley Xiao opp-1200000000 { 134e997a6a4SFinley Xiao opp-hz = /bits/ 64 <1200000000>; 135e997a6a4SFinley Xiao opp-microvolt = <1225000>; 136e997a6a4SFinley Xiao clock-latency-ns = <40000>; 137e997a6a4SFinley Xiao }; 138e997a6a4SFinley Xiao opp-1296000000 { 139e997a6a4SFinley Xiao opp-hz = /bits/ 64 <1296000000>; 140e997a6a4SFinley Xiao opp-microvolt = <1300000>; 141e997a6a4SFinley Xiao clock-latency-ns = <40000>; 142e997a6a4SFinley Xiao }; 143e997a6a4SFinley Xiao }; 144e997a6a4SFinley Xiao 14552e02d37SLiang Chen amba { 14652e02d37SLiang Chen compatible = "simple-bus"; 14752e02d37SLiang Chen #address-cells = <2>; 14852e02d37SLiang Chen #size-cells = <2>; 14952e02d37SLiang Chen ranges; 15052e02d37SLiang Chen 15152e02d37SLiang Chen dmac: dmac@ff1f0000 { 15252e02d37SLiang Chen compatible = "arm,pl330", "arm,primecell"; 15352e02d37SLiang Chen reg = <0x0 0xff1f0000 0x0 0x4000>; 15452e02d37SLiang Chen interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 15552e02d37SLiang Chen <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 15652e02d37SLiang Chen clocks = <&cru ACLK_DMAC>; 15752e02d37SLiang Chen clock-names = "apb_pclk"; 15852e02d37SLiang Chen #dma-cells = <1>; 15952e02d37SLiang Chen }; 16052e02d37SLiang Chen }; 16152e02d37SLiang Chen 16229e8976eSRobin Murphy analog_sound: analog-sound { 16329e8976eSRobin Murphy compatible = "simple-audio-card"; 16429e8976eSRobin Murphy simple-audio-card,format = "i2s"; 16529e8976eSRobin Murphy simple-audio-card,mclk-fs = <256>; 16629e8976eSRobin Murphy simple-audio-card,name = "Analog"; 16729e8976eSRobin Murphy status = "disabled"; 16829e8976eSRobin Murphy 16929e8976eSRobin Murphy simple-audio-card,cpu { 17029e8976eSRobin Murphy sound-dai = <&i2s1>; 17129e8976eSRobin Murphy }; 17229e8976eSRobin Murphy 17329e8976eSRobin Murphy simple-audio-card,codec { 17429e8976eSRobin Murphy sound-dai = <&codec>; 17529e8976eSRobin Murphy }; 17629e8976eSRobin Murphy }; 17729e8976eSRobin Murphy 17852e02d37SLiang Chen arm-pmu { 17952e02d37SLiang Chen compatible = "arm,cortex-a53-pmu"; 18052e02d37SLiang Chen interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 18152e02d37SLiang Chen <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 18252e02d37SLiang Chen <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 18352e02d37SLiang Chen <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>; 18452e02d37SLiang Chen interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 18552e02d37SLiang Chen }; 18652e02d37SLiang Chen 187725e351cSHeiko Stuebner display_subsystem: display-subsystem { 188725e351cSHeiko Stuebner compatible = "rockchip,display-subsystem"; 189725e351cSHeiko Stuebner ports = <&vop_out>; 190725e351cSHeiko Stuebner }; 191725e351cSHeiko Stuebner 19229e8976eSRobin Murphy hdmi_sound: hdmi-sound { 19329e8976eSRobin Murphy compatible = "simple-audio-card"; 19429e8976eSRobin Murphy simple-audio-card,format = "i2s"; 19529e8976eSRobin Murphy simple-audio-card,mclk-fs = <128>; 19629e8976eSRobin Murphy simple-audio-card,name = "HDMI"; 19729e8976eSRobin Murphy status = "disabled"; 19829e8976eSRobin Murphy 19929e8976eSRobin Murphy simple-audio-card,cpu { 20029e8976eSRobin Murphy sound-dai = <&i2s0>; 20129e8976eSRobin Murphy }; 20229e8976eSRobin Murphy 20329e8976eSRobin Murphy simple-audio-card,codec { 20429e8976eSRobin Murphy sound-dai = <&hdmi>; 20529e8976eSRobin Murphy }; 20629e8976eSRobin Murphy }; 20729e8976eSRobin Murphy 20852e02d37SLiang Chen psci { 20952e02d37SLiang Chen compatible = "arm,psci-1.0", "arm,psci-0.2"; 21052e02d37SLiang Chen method = "smc"; 21152e02d37SLiang Chen }; 21252e02d37SLiang Chen 21352e02d37SLiang Chen timer { 21452e02d37SLiang Chen compatible = "arm,armv8-timer"; 21552e02d37SLiang Chen interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 21652e02d37SLiang Chen <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 21752e02d37SLiang Chen <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 21852e02d37SLiang Chen <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 21952e02d37SLiang Chen }; 22052e02d37SLiang Chen 22152e02d37SLiang Chen xin24m: xin24m { 22252e02d37SLiang Chen compatible = "fixed-clock"; 22352e02d37SLiang Chen #clock-cells = <0>; 22452e02d37SLiang Chen clock-frequency = <24000000>; 22552e02d37SLiang Chen clock-output-names = "xin24m"; 22652e02d37SLiang Chen }; 22752e02d37SLiang Chen 228d80ef50aSSugar Zhang i2s0: i2s@ff000000 { 229d80ef50aSSugar Zhang compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 230d80ef50aSSugar Zhang reg = <0x0 0xff000000 0x0 0x1000>; 231d80ef50aSSugar Zhang interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 232d80ef50aSSugar Zhang clocks = <&cru SCLK_I2S0>, <&cru HCLK_I2S0_8CH>; 233d80ef50aSSugar Zhang clock-names = "i2s_clk", "i2s_hclk"; 234d80ef50aSSugar Zhang dmas = <&dmac 11>, <&dmac 12>; 235d80ef50aSSugar Zhang dma-names = "tx", "rx"; 236b78442b8SHeiko Stuebner #sound-dai-cells = <0>; 237d80ef50aSSugar Zhang status = "disabled"; 238d80ef50aSSugar Zhang }; 239d80ef50aSSugar Zhang 240d80ef50aSSugar Zhang i2s1: i2s@ff010000 { 241d80ef50aSSugar Zhang compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 242d80ef50aSSugar Zhang reg = <0x0 0xff010000 0x0 0x1000>; 243d80ef50aSSugar Zhang interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 244d80ef50aSSugar Zhang clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1_8CH>; 245d80ef50aSSugar Zhang clock-names = "i2s_clk", "i2s_hclk"; 246d80ef50aSSugar Zhang dmas = <&dmac 14>, <&dmac 15>; 247d80ef50aSSugar Zhang dma-names = "tx", "rx"; 248b78442b8SHeiko Stuebner #sound-dai-cells = <0>; 249d80ef50aSSugar Zhang status = "disabled"; 250d80ef50aSSugar Zhang }; 251d80ef50aSSugar Zhang 252d80ef50aSSugar Zhang i2s2: i2s@ff020000 { 253d80ef50aSSugar Zhang compatible = "rockchip,rk3328-i2s", "rockchip,rk3066-i2s"; 254d80ef50aSSugar Zhang reg = <0x0 0xff020000 0x0 0x1000>; 255d80ef50aSSugar Zhang interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 256d80ef50aSSugar Zhang clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2_2CH>; 257d80ef50aSSugar Zhang clock-names = "i2s_clk", "i2s_hclk"; 258d80ef50aSSugar Zhang dmas = <&dmac 0>, <&dmac 1>; 259d80ef50aSSugar Zhang dma-names = "tx", "rx"; 260b78442b8SHeiko Stuebner #sound-dai-cells = <0>; 261d80ef50aSSugar Zhang status = "disabled"; 262d80ef50aSSugar Zhang }; 263d80ef50aSSugar Zhang 264fc982e0bSSugar Zhang spdif: spdif@ff030000 { 265fc982e0bSSugar Zhang compatible = "rockchip,rk3328-spdif"; 266fc982e0bSSugar Zhang reg = <0x0 0xff030000 0x0 0x1000>; 267fc982e0bSSugar Zhang interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 268fc982e0bSSugar Zhang clocks = <&cru SCLK_SPDIF>, <&cru HCLK_SPDIF_8CH>; 269fc982e0bSSugar Zhang clock-names = "mclk", "hclk"; 270fc982e0bSSugar Zhang dmas = <&dmac 10>; 271fc982e0bSSugar Zhang dma-names = "tx"; 272fc982e0bSSugar Zhang pinctrl-names = "default"; 273fc982e0bSSugar Zhang pinctrl-0 = <&spdifm2_tx>; 274b78442b8SHeiko Stuebner #sound-dai-cells = <0>; 275fc982e0bSSugar Zhang status = "disabled"; 276fc982e0bSSugar Zhang }; 277fc982e0bSSugar Zhang 27813ed1501SSugar Zhang pdm: pdm@ff040000 { 27913ed1501SSugar Zhang compatible = "rockchip,pdm"; 28013ed1501SSugar Zhang reg = <0x0 0xff040000 0x0 0x1000>; 28113ed1501SSugar Zhang clocks = <&cru SCLK_PDM>, <&cru HCLK_PDM>; 28213ed1501SSugar Zhang clock-names = "pdm_clk", "pdm_hclk"; 28313ed1501SSugar Zhang dmas = <&dmac 16>; 28413ed1501SSugar Zhang dma-names = "rx"; 28513ed1501SSugar Zhang pinctrl-names = "default", "sleep"; 28613ed1501SSugar Zhang pinctrl-0 = <&pdmm0_clk 28713ed1501SSugar Zhang &pdmm0_sdi0 28813ed1501SSugar Zhang &pdmm0_sdi1 28913ed1501SSugar Zhang &pdmm0_sdi2 29013ed1501SSugar Zhang &pdmm0_sdi3>; 29113ed1501SSugar Zhang pinctrl-1 = <&pdmm0_clk_sleep 29213ed1501SSugar Zhang &pdmm0_sdi0_sleep 29313ed1501SSugar Zhang &pdmm0_sdi1_sleep 29413ed1501SSugar Zhang &pdmm0_sdi2_sleep 29513ed1501SSugar Zhang &pdmm0_sdi3_sleep>; 29613ed1501SSugar Zhang status = "disabled"; 29713ed1501SSugar Zhang }; 29813ed1501SSugar Zhang 29952e02d37SLiang Chen grf: syscon@ff100000 { 30052e02d37SLiang Chen compatible = "rockchip,rk3328-grf", "syscon", "simple-mfd"; 30152e02d37SLiang Chen reg = <0x0 0xff100000 0x0 0x1000>; 30252e02d37SLiang Chen #address-cells = <1>; 30352e02d37SLiang Chen #size-cells = <1>; 30452e02d37SLiang Chen 305cc51f503SDavid Wu io_domains: io-domains { 306cc51f503SDavid Wu compatible = "rockchip,rk3328-io-voltage-domain"; 307cc51f503SDavid Wu status = "disabled"; 308cc51f503SDavid Wu }; 309cc51f503SDavid Wu 310692ff61eSLevin Du grf_gpio: grf-gpio { 311692ff61eSLevin Du compatible = "rockchip,rk3328-grf-gpio"; 312692ff61eSLevin Du gpio-controller; 313692ff61eSLevin Du #gpio-cells = <2>; 314692ff61eSLevin Du }; 315692ff61eSLevin Du 31652e02d37SLiang Chen power: power-controller { 31752e02d37SLiang Chen compatible = "rockchip,rk3328-power-controller"; 31852e02d37SLiang Chen #power-domain-cells = <1>; 31952e02d37SLiang Chen #address-cells = <1>; 32052e02d37SLiang Chen #size-cells = <0>; 32152e02d37SLiang Chen 32252e02d37SLiang Chen pd_hevc@RK3328_PD_HEVC { 32352e02d37SLiang Chen reg = <RK3328_PD_HEVC>; 32452e02d37SLiang Chen }; 32552e02d37SLiang Chen pd_video@RK3328_PD_VIDEO { 32652e02d37SLiang Chen reg = <RK3328_PD_VIDEO>; 32752e02d37SLiang Chen }; 32852e02d37SLiang Chen pd_vpu@RK3328_PD_VPU { 32952e02d37SLiang Chen reg = <RK3328_PD_VPU>; 330e8cae2e6SJonas Karlman clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 33152e02d37SLiang Chen }; 33252e02d37SLiang Chen }; 33352e02d37SLiang Chen 33452e02d37SLiang Chen reboot-mode { 33552e02d37SLiang Chen compatible = "syscon-reboot-mode"; 33652e02d37SLiang Chen offset = <0x5c8>; 33752e02d37SLiang Chen mode-normal = <BOOT_NORMAL>; 33852e02d37SLiang Chen mode-recovery = <BOOT_RECOVERY>; 33952e02d37SLiang Chen mode-bootloader = <BOOT_FASTBOOT>; 34052e02d37SLiang Chen mode-loader = <BOOT_BL_DOWNLOAD>; 34152e02d37SLiang Chen }; 34252e02d37SLiang Chen }; 34352e02d37SLiang Chen 34452e02d37SLiang Chen uart0: serial@ff110000 { 34552e02d37SLiang Chen compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 34652e02d37SLiang Chen reg = <0x0 0xff110000 0x0 0x100>; 34752e02d37SLiang Chen interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>; 34852e02d37SLiang Chen clocks = <&cru SCLK_UART0>, <&cru PCLK_UART0>; 34952e02d37SLiang Chen clock-names = "baudclk", "apb_pclk"; 35052e02d37SLiang Chen dmas = <&dmac 2>, <&dmac 3>; 3511255fe03SRobin Murphy dma-names = "tx", "rx"; 35252e02d37SLiang Chen pinctrl-names = "default"; 35352e02d37SLiang Chen pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>; 35452e02d37SLiang Chen reg-io-width = <4>; 35552e02d37SLiang Chen reg-shift = <2>; 35652e02d37SLiang Chen status = "disabled"; 35752e02d37SLiang Chen }; 35852e02d37SLiang Chen 35952e02d37SLiang Chen uart1: serial@ff120000 { 36052e02d37SLiang Chen compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 36152e02d37SLiang Chen reg = <0x0 0xff120000 0x0 0x100>; 36252e02d37SLiang Chen interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>; 36352e02d37SLiang Chen clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>; 364d0414fddSHuibin Hong clock-names = "baudclk", "apb_pclk"; 36552e02d37SLiang Chen dmas = <&dmac 4>, <&dmac 5>; 3661255fe03SRobin Murphy dma-names = "tx", "rx"; 36752e02d37SLiang Chen pinctrl-names = "default"; 36852e02d37SLiang Chen pinctrl-0 = <&uart1_xfer &uart1_cts &uart1_rts>; 36952e02d37SLiang Chen reg-io-width = <4>; 37052e02d37SLiang Chen reg-shift = <2>; 37152e02d37SLiang Chen status = "disabled"; 37252e02d37SLiang Chen }; 37352e02d37SLiang Chen 37452e02d37SLiang Chen uart2: serial@ff130000 { 37552e02d37SLiang Chen compatible = "rockchip,rk3328-uart", "snps,dw-apb-uart"; 37652e02d37SLiang Chen reg = <0x0 0xff130000 0x0 0x100>; 37752e02d37SLiang Chen interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>; 37852e02d37SLiang Chen clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>; 37952e02d37SLiang Chen clock-names = "baudclk", "apb_pclk"; 38052e02d37SLiang Chen dmas = <&dmac 6>, <&dmac 7>; 3811255fe03SRobin Murphy dma-names = "tx", "rx"; 38252e02d37SLiang Chen pinctrl-names = "default"; 38352e02d37SLiang Chen pinctrl-0 = <&uart2m1_xfer>; 38452e02d37SLiang Chen reg-io-width = <4>; 38552e02d37SLiang Chen reg-shift = <2>; 38652e02d37SLiang Chen status = "disabled"; 38752e02d37SLiang Chen }; 38852e02d37SLiang Chen 38952e02d37SLiang Chen i2c0: i2c@ff150000 { 39052e02d37SLiang Chen compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 39152e02d37SLiang Chen reg = <0x0 0xff150000 0x0 0x1000>; 39252e02d37SLiang Chen interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 39352e02d37SLiang Chen #address-cells = <1>; 39452e02d37SLiang Chen #size-cells = <0>; 39552e02d37SLiang Chen clocks = <&cru SCLK_I2C0>, <&cru PCLK_I2C0>; 39652e02d37SLiang Chen clock-names = "i2c", "pclk"; 39752e02d37SLiang Chen pinctrl-names = "default"; 39852e02d37SLiang Chen pinctrl-0 = <&i2c0_xfer>; 39952e02d37SLiang Chen status = "disabled"; 40052e02d37SLiang Chen }; 40152e02d37SLiang Chen 40252e02d37SLiang Chen i2c1: i2c@ff160000 { 40352e02d37SLiang Chen compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 40452e02d37SLiang Chen reg = <0x0 0xff160000 0x0 0x1000>; 40552e02d37SLiang Chen interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 40652e02d37SLiang Chen #address-cells = <1>; 40752e02d37SLiang Chen #size-cells = <0>; 40852e02d37SLiang Chen clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>; 40952e02d37SLiang Chen clock-names = "i2c", "pclk"; 41052e02d37SLiang Chen pinctrl-names = "default"; 41152e02d37SLiang Chen pinctrl-0 = <&i2c1_xfer>; 41252e02d37SLiang Chen status = "disabled"; 41352e02d37SLiang Chen }; 41452e02d37SLiang Chen 41552e02d37SLiang Chen i2c2: i2c@ff170000 { 41652e02d37SLiang Chen compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 41752e02d37SLiang Chen reg = <0x0 0xff170000 0x0 0x1000>; 41852e02d37SLiang Chen interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 41952e02d37SLiang Chen #address-cells = <1>; 42052e02d37SLiang Chen #size-cells = <0>; 42152e02d37SLiang Chen clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>; 42252e02d37SLiang Chen clock-names = "i2c", "pclk"; 42352e02d37SLiang Chen pinctrl-names = "default"; 42452e02d37SLiang Chen pinctrl-0 = <&i2c2_xfer>; 42552e02d37SLiang Chen status = "disabled"; 42652e02d37SLiang Chen }; 42752e02d37SLiang Chen 42852e02d37SLiang Chen i2c3: i2c@ff180000 { 42952e02d37SLiang Chen compatible = "rockchip,rk3328-i2c", "rockchip,rk3399-i2c"; 43052e02d37SLiang Chen reg = <0x0 0xff180000 0x0 0x1000>; 43152e02d37SLiang Chen interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>; 43252e02d37SLiang Chen #address-cells = <1>; 43352e02d37SLiang Chen #size-cells = <0>; 43452e02d37SLiang Chen clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>; 43552e02d37SLiang Chen clock-names = "i2c", "pclk"; 43652e02d37SLiang Chen pinctrl-names = "default"; 43752e02d37SLiang Chen pinctrl-0 = <&i2c3_xfer>; 43852e02d37SLiang Chen status = "disabled"; 43952e02d37SLiang Chen }; 44052e02d37SLiang Chen 44152e02d37SLiang Chen spi0: spi@ff190000 { 44252e02d37SLiang Chen compatible = "rockchip,rk3328-spi", "rockchip,rk3066-spi"; 44352e02d37SLiang Chen reg = <0x0 0xff190000 0x0 0x1000>; 44452e02d37SLiang Chen interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 44552e02d37SLiang Chen #address-cells = <1>; 44652e02d37SLiang Chen #size-cells = <0>; 44752e02d37SLiang Chen clocks = <&cru SCLK_SPI>, <&cru PCLK_SPI>; 44852e02d37SLiang Chen clock-names = "spiclk", "apb_pclk"; 44952e02d37SLiang Chen dmas = <&dmac 8>, <&dmac 9>; 45052e02d37SLiang Chen dma-names = "tx", "rx"; 45152e02d37SLiang Chen pinctrl-names = "default"; 45252e02d37SLiang Chen pinctrl-0 = <&spi0m2_clk &spi0m2_tx &spi0m2_rx &spi0m2_cs0>; 45352e02d37SLiang Chen status = "disabled"; 45452e02d37SLiang Chen }; 45552e02d37SLiang Chen 45652e02d37SLiang Chen wdt: watchdog@ff1a0000 { 45752e02d37SLiang Chen compatible = "snps,dw-wdt"; 45852e02d37SLiang Chen reg = <0x0 0xff1a0000 0x0 0x100>; 45952e02d37SLiang Chen interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 460c9a8af80SLeonidas P. Papadakos clocks = <&cru PCLK_WDT>; 46152e02d37SLiang Chen }; 46252e02d37SLiang Chen 4630bb2ef61SDavid Wu pwm0: pwm@ff1b0000 { 4640bb2ef61SDavid Wu compatible = "rockchip,rk3328-pwm"; 4650bb2ef61SDavid Wu reg = <0x0 0xff1b0000 0x0 0x10>; 4660bb2ef61SDavid Wu clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 4670bb2ef61SDavid Wu clock-names = "pwm", "pclk"; 4680bb2ef61SDavid Wu pinctrl-names = "default"; 4690bb2ef61SDavid Wu pinctrl-0 = <&pwm0_pin>; 4700bb2ef61SDavid Wu #pwm-cells = <3>; 4710bb2ef61SDavid Wu status = "disabled"; 4720bb2ef61SDavid Wu }; 4730bb2ef61SDavid Wu 4740bb2ef61SDavid Wu pwm1: pwm@ff1b0010 { 4750bb2ef61SDavid Wu compatible = "rockchip,rk3328-pwm"; 4760bb2ef61SDavid Wu reg = <0x0 0xff1b0010 0x0 0x10>; 4770bb2ef61SDavid Wu clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 4780bb2ef61SDavid Wu clock-names = "pwm", "pclk"; 4790bb2ef61SDavid Wu pinctrl-names = "default"; 4800bb2ef61SDavid Wu pinctrl-0 = <&pwm1_pin>; 4810bb2ef61SDavid Wu #pwm-cells = <3>; 4820bb2ef61SDavid Wu status = "disabled"; 4830bb2ef61SDavid Wu }; 4840bb2ef61SDavid Wu 4850bb2ef61SDavid Wu pwm2: pwm@ff1b0020 { 4860bb2ef61SDavid Wu compatible = "rockchip,rk3328-pwm"; 4870bb2ef61SDavid Wu reg = <0x0 0xff1b0020 0x0 0x10>; 4880bb2ef61SDavid Wu clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 4890bb2ef61SDavid Wu clock-names = "pwm", "pclk"; 4900bb2ef61SDavid Wu pinctrl-names = "default"; 4910bb2ef61SDavid Wu pinctrl-0 = <&pwm2_pin>; 4920bb2ef61SDavid Wu #pwm-cells = <3>; 4930bb2ef61SDavid Wu status = "disabled"; 4940bb2ef61SDavid Wu }; 4950bb2ef61SDavid Wu 4960bb2ef61SDavid Wu pwm3: pwm@ff1b0030 { 4970bb2ef61SDavid Wu compatible = "rockchip,rk3328-pwm"; 4980bb2ef61SDavid Wu reg = <0x0 0xff1b0030 0x0 0x10>; 4990bb2ef61SDavid Wu interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 5000bb2ef61SDavid Wu clocks = <&cru SCLK_PWM>, <&cru PCLK_PWM>; 5010bb2ef61SDavid Wu clock-names = "pwm", "pclk"; 5020bb2ef61SDavid Wu pinctrl-names = "default"; 5030bb2ef61SDavid Wu pinctrl-0 = <&pwmir_pin>; 5040bb2ef61SDavid Wu #pwm-cells = <3>; 5050bb2ef61SDavid Wu status = "disabled"; 5060bb2ef61SDavid Wu }; 5070bb2ef61SDavid Wu 50887e0d607SRocky Hao thermal-zones { 50987e0d607SRocky Hao soc_thermal: soc-thermal { 51087e0d607SRocky Hao polling-delay-passive = <20>; 51187e0d607SRocky Hao polling-delay = <1000>; 51287e0d607SRocky Hao sustainable-power = <1000>; 51387e0d607SRocky Hao 51487e0d607SRocky Hao thermal-sensors = <&tsadc 0>; 51587e0d607SRocky Hao 51687e0d607SRocky Hao trips { 51787e0d607SRocky Hao threshold: trip-point0 { 51887e0d607SRocky Hao temperature = <70000>; 51987e0d607SRocky Hao hysteresis = <2000>; 52087e0d607SRocky Hao type = "passive"; 52187e0d607SRocky Hao }; 52287e0d607SRocky Hao target: trip-point1 { 52387e0d607SRocky Hao temperature = <85000>; 52487e0d607SRocky Hao hysteresis = <2000>; 52587e0d607SRocky Hao type = "passive"; 52687e0d607SRocky Hao }; 52787e0d607SRocky Hao soc_crit: soc-crit { 52887e0d607SRocky Hao temperature = <95000>; 52987e0d607SRocky Hao hysteresis = <2000>; 53087e0d607SRocky Hao type = "critical"; 53187e0d607SRocky Hao }; 53287e0d607SRocky Hao }; 53387e0d607SRocky Hao 53487e0d607SRocky Hao cooling-maps { 53587e0d607SRocky Hao map0 { 53687e0d607SRocky Hao trip = <&target>; 537cdd46460SViresh Kumar cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 538cdd46460SViresh Kumar <&cpu1 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 539cdd46460SViresh Kumar <&cpu2 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>, 540cdd46460SViresh Kumar <&cpu3 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>; 54187e0d607SRocky Hao contribution = <4096>; 54287e0d607SRocky Hao }; 54387e0d607SRocky Hao }; 54487e0d607SRocky Hao }; 54587e0d607SRocky Hao 54687e0d607SRocky Hao }; 54787e0d607SRocky Hao 54820590de2SRocky Hao tsadc: tsadc@ff250000 { 54920590de2SRocky Hao compatible = "rockchip,rk3328-tsadc"; 55020590de2SRocky Hao reg = <0x0 0xff250000 0x0 0x100>; 5513fa8c49fSHeiko Stuebner interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>; 55220590de2SRocky Hao assigned-clocks = <&cru SCLK_TSADC>; 55320590de2SRocky Hao assigned-clock-rates = <50000>; 55420590de2SRocky Hao clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>; 55520590de2SRocky Hao clock-names = "tsadc", "apb_pclk"; 55620590de2SRocky Hao pinctrl-names = "init", "default", "sleep"; 55720590de2SRocky Hao pinctrl-0 = <&otp_gpio>; 55820590de2SRocky Hao pinctrl-1 = <&otp_out>; 55920590de2SRocky Hao pinctrl-2 = <&otp_gpio>; 56020590de2SRocky Hao resets = <&cru SRST_TSADC>; 56120590de2SRocky Hao reset-names = "tsadc-apb"; 56220590de2SRocky Hao rockchip,grf = <&grf>; 56320590de2SRocky Hao rockchip,hw-tshut-temp = <100000>; 56420590de2SRocky Hao #thermal-sensor-cells = <1>; 56520590de2SRocky Hao status = "disabled"; 56620590de2SRocky Hao }; 56720590de2SRocky Hao 56813bc2c0aSFinley Xiao efuse: efuse@ff260000 { 56913bc2c0aSFinley Xiao compatible = "rockchip,rk3328-efuse"; 57013bc2c0aSFinley Xiao reg = <0x0 0xff260000 0x0 0x50>; 57113bc2c0aSFinley Xiao #address-cells = <1>; 57213bc2c0aSFinley Xiao #size-cells = <1>; 57313bc2c0aSFinley Xiao clocks = <&cru SCLK_EFUSE>; 57413bc2c0aSFinley Xiao clock-names = "pclk_efuse"; 57513bc2c0aSFinley Xiao rockchip,efuse-size = <0x20>; 57613bc2c0aSFinley Xiao 57713bc2c0aSFinley Xiao /* Data cells */ 57813bc2c0aSFinley Xiao efuse_id: id@7 { 57913bc2c0aSFinley Xiao reg = <0x07 0x10>; 58013bc2c0aSFinley Xiao }; 58113bc2c0aSFinley Xiao cpu_leakage: cpu-leakage@17 { 58213bc2c0aSFinley Xiao reg = <0x17 0x1>; 58313bc2c0aSFinley Xiao }; 58413bc2c0aSFinley Xiao logic_leakage: logic-leakage@19 { 58513bc2c0aSFinley Xiao reg = <0x19 0x1>; 58613bc2c0aSFinley Xiao }; 58713bc2c0aSFinley Xiao efuse_cpu_version: cpu-version@1a { 58813bc2c0aSFinley Xiao reg = <0x1a 0x1>; 58913bc2c0aSFinley Xiao bits = <3 3>; 59013bc2c0aSFinley Xiao }; 59113bc2c0aSFinley Xiao }; 59213bc2c0aSFinley Xiao 59352e02d37SLiang Chen saradc: adc@ff280000 { 59452e02d37SLiang Chen compatible = "rockchip,rk3328-saradc", "rockchip,rk3399-saradc"; 59552e02d37SLiang Chen reg = <0x0 0xff280000 0x0 0x100>; 59652e02d37SLiang Chen interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; 59752e02d37SLiang Chen #io-channel-cells = <1>; 59852e02d37SLiang Chen clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>; 59952e02d37SLiang Chen clock-names = "saradc", "apb_pclk"; 60052e02d37SLiang Chen resets = <&cru SRST_SARADC_P>; 60152e02d37SLiang Chen reset-names = "saradc-apb"; 60252e02d37SLiang Chen status = "disabled"; 60352e02d37SLiang Chen }; 60452e02d37SLiang Chen 605752fbc0cSHeiko Stuebner gpu: gpu@ff300000 { 606752fbc0cSHeiko Stuebner compatible = "rockchip,rk3328-mali", "arm,mali-450"; 607752fbc0cSHeiko Stuebner reg = <0x0 0xff300000 0x0 0x40000>; 608752fbc0cSHeiko Stuebner interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>, 609752fbc0cSHeiko Stuebner <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 610752fbc0cSHeiko Stuebner <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>, 611752fbc0cSHeiko Stuebner <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>, 612752fbc0cSHeiko Stuebner <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 613752fbc0cSHeiko Stuebner <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>, 614752fbc0cSHeiko Stuebner <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 615752fbc0cSHeiko Stuebner interrupt-names = "gp", 616752fbc0cSHeiko Stuebner "gpmmu", 617752fbc0cSHeiko Stuebner "pp", 618752fbc0cSHeiko Stuebner "pp0", 619752fbc0cSHeiko Stuebner "ppmmu0", 620752fbc0cSHeiko Stuebner "pp1", 621752fbc0cSHeiko Stuebner "ppmmu1"; 622752fbc0cSHeiko Stuebner clocks = <&cru ACLK_GPU>, <&cru ACLK_GPU>; 623752fbc0cSHeiko Stuebner clock-names = "bus", "core"; 624752fbc0cSHeiko Stuebner resets = <&cru SRST_GPU_A>; 625752fbc0cSHeiko Stuebner }; 626752fbc0cSHeiko Stuebner 62749c82f2bSSimon Xue h265e_mmu: iommu@ff330200 { 62849c82f2bSSimon Xue compatible = "rockchip,iommu"; 62949c82f2bSSimon Xue reg = <0x0 0xff330200 0 0x100>; 63049c82f2bSSimon Xue interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 63149c82f2bSSimon Xue interrupt-names = "h265e_mmu"; 632df3bcde7SJeffy Chen clocks = <&cru ACLK_H265>, <&cru PCLK_H265>; 633df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 63449c82f2bSSimon Xue #iommu-cells = <0>; 63549c82f2bSSimon Xue status = "disabled"; 63649c82f2bSSimon Xue }; 63749c82f2bSSimon Xue 63849c82f2bSSimon Xue vepu_mmu: iommu@ff340800 { 63949c82f2bSSimon Xue compatible = "rockchip,iommu"; 64049c82f2bSSimon Xue reg = <0x0 0xff340800 0x0 0x40>; 64149c82f2bSSimon Xue interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>; 64249c82f2bSSimon Xue interrupt-names = "vepu_mmu"; 643df3bcde7SJeffy Chen clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 644df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 64549c82f2bSSimon Xue #iommu-cells = <0>; 64649c82f2bSSimon Xue status = "disabled"; 64749c82f2bSSimon Xue }; 64849c82f2bSSimon Xue 649e8cae2e6SJonas Karlman vpu: video-codec@ff350000 { 650e8cae2e6SJonas Karlman compatible = "rockchip,rk3328-vpu"; 651e8cae2e6SJonas Karlman reg = <0x0 0xff350000 0x0 0x800>; 652e8cae2e6SJonas Karlman interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 653e8cae2e6SJonas Karlman interrupt-names = "vdpu"; 654e8cae2e6SJonas Karlman clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 655e8cae2e6SJonas Karlman clock-names = "aclk", "hclk"; 656e8cae2e6SJonas Karlman iommus = <&vpu_mmu>; 657e8cae2e6SJonas Karlman power-domains = <&power RK3328_PD_VPU>; 658e8cae2e6SJonas Karlman }; 659e8cae2e6SJonas Karlman 66049c82f2bSSimon Xue vpu_mmu: iommu@ff350800 { 66149c82f2bSSimon Xue compatible = "rockchip,iommu"; 66249c82f2bSSimon Xue reg = <0x0 0xff350800 0x0 0x40>; 66349c82f2bSSimon Xue interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 66449c82f2bSSimon Xue interrupt-names = "vpu_mmu"; 665df3bcde7SJeffy Chen clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>; 666df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 66749c82f2bSSimon Xue #iommu-cells = <0>; 668e8cae2e6SJonas Karlman power-domains = <&power RK3328_PD_VPU>; 66949c82f2bSSimon Xue }; 67049c82f2bSSimon Xue 67149c82f2bSSimon Xue rkvdec_mmu: iommu@ff360480 { 67249c82f2bSSimon Xue compatible = "rockchip,iommu"; 67349c82f2bSSimon Xue reg = <0x0 0xff360480 0x0 0x40>, <0x0 0xff3604c0 0x0 0x40>; 67449c82f2bSSimon Xue interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 67549c82f2bSSimon Xue interrupt-names = "rkvdec_mmu"; 676df3bcde7SJeffy Chen clocks = <&cru ACLK_RKVDEC>, <&cru HCLK_RKVDEC>; 677df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 67849c82f2bSSimon Xue #iommu-cells = <0>; 67949c82f2bSSimon Xue status = "disabled"; 68049c82f2bSSimon Xue }; 68149c82f2bSSimon Xue 682725e351cSHeiko Stuebner vop: vop@ff370000 { 683725e351cSHeiko Stuebner compatible = "rockchip,rk3328-vop"; 684725e351cSHeiko Stuebner reg = <0x0 0xff370000 0x0 0x3efc>; 685725e351cSHeiko Stuebner interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 686725e351cSHeiko Stuebner clocks = <&cru ACLK_VOP>, <&cru DCLK_LCDC>, <&cru HCLK_VOP>; 687725e351cSHeiko Stuebner clock-names = "aclk_vop", "dclk_vop", "hclk_vop"; 688725e351cSHeiko Stuebner resets = <&cru SRST_VOP_A>, <&cru SRST_VOP_H>, <&cru SRST_VOP_D>; 689725e351cSHeiko Stuebner reset-names = "axi", "ahb", "dclk"; 690725e351cSHeiko Stuebner iommus = <&vop_mmu>; 691725e351cSHeiko Stuebner status = "disabled"; 692725e351cSHeiko Stuebner 693725e351cSHeiko Stuebner vop_out: port { 694725e351cSHeiko Stuebner #address-cells = <1>; 695725e351cSHeiko Stuebner #size-cells = <0>; 696725e351cSHeiko Stuebner 697725e351cSHeiko Stuebner vop_out_hdmi: endpoint@0 { 698725e351cSHeiko Stuebner reg = <0>; 699725e351cSHeiko Stuebner remote-endpoint = <&hdmi_in_vop>; 700725e351cSHeiko Stuebner }; 701725e351cSHeiko Stuebner }; 702725e351cSHeiko Stuebner }; 703725e351cSHeiko Stuebner 70449c82f2bSSimon Xue vop_mmu: iommu@ff373f00 { 70549c82f2bSSimon Xue compatible = "rockchip,iommu"; 70649c82f2bSSimon Xue reg = <0x0 0xff373f00 0x0 0x100>; 707b521102dSArnd Bergmann interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 70849c82f2bSSimon Xue interrupt-names = "vop_mmu"; 709df3bcde7SJeffy Chen clocks = <&cru ACLK_VOP>, <&cru HCLK_VOP>; 710df3bcde7SJeffy Chen clock-names = "aclk", "iface"; 71149c82f2bSSimon Xue #iommu-cells = <0>; 71249c82f2bSSimon Xue status = "disabled"; 71349c82f2bSSimon Xue }; 71449c82f2bSSimon Xue 715725e351cSHeiko Stuebner hdmi: hdmi@ff3c0000 { 716725e351cSHeiko Stuebner compatible = "rockchip,rk3328-dw-hdmi"; 717725e351cSHeiko Stuebner reg = <0x0 0xff3c0000 0x0 0x20000>; 718725e351cSHeiko Stuebner reg-io-width = <4>; 719725e351cSHeiko Stuebner interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 720725e351cSHeiko Stuebner <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 721725e351cSHeiko Stuebner clocks = <&cru PCLK_HDMI>, 722443f27e5SJonas Karlman <&cru SCLK_HDMI_SFC>, 723443f27e5SJonas Karlman <&cru SCLK_RTC32K>; 724725e351cSHeiko Stuebner clock-names = "iahb", 725443f27e5SJonas Karlman "isfr", 726443f27e5SJonas Karlman "cec"; 727725e351cSHeiko Stuebner phys = <&hdmiphy>; 728725e351cSHeiko Stuebner phy-names = "hdmi"; 729725e351cSHeiko Stuebner pinctrl-names = "default"; 730725e351cSHeiko Stuebner pinctrl-0 = <&hdmi_cec &hdmii2c_xfer &hdmi_hpd>; 731725e351cSHeiko Stuebner rockchip,grf = <&grf>; 7323e892ed2SKatsuhiro Suzuki #sound-dai-cells = <0>; 733725e351cSHeiko Stuebner status = "disabled"; 734725e351cSHeiko Stuebner 735725e351cSHeiko Stuebner ports { 736725e351cSHeiko Stuebner hdmi_in: port { 737725e351cSHeiko Stuebner hdmi_in_vop: endpoint { 738725e351cSHeiko Stuebner remote-endpoint = <&vop_out_hdmi>; 739725e351cSHeiko Stuebner }; 740725e351cSHeiko Stuebner }; 741725e351cSHeiko Stuebner }; 742725e351cSHeiko Stuebner }; 743725e351cSHeiko Stuebner 744c0975706SKatsuhiro Suzuki codec: codec@ff410000 { 745c0975706SKatsuhiro Suzuki compatible = "rockchip,rk3328-codec"; 746c0975706SKatsuhiro Suzuki reg = <0x0 0xff410000 0x0 0x1000>; 747c0975706SKatsuhiro Suzuki clocks = <&cru PCLK_ACODECPHY>, <&cru SCLK_I2S1>; 748c0975706SKatsuhiro Suzuki clock-names = "pclk", "mclk"; 749c0975706SKatsuhiro Suzuki rockchip,grf = <&grf>; 750c0975706SKatsuhiro Suzuki #sound-dai-cells = <0>; 751c0975706SKatsuhiro Suzuki status = "disabled"; 752c0975706SKatsuhiro Suzuki }; 753c0975706SKatsuhiro Suzuki 7546c69dfe2SHeiko Stuebner hdmiphy: phy@ff430000 { 7556c69dfe2SHeiko Stuebner compatible = "rockchip,rk3328-hdmi-phy"; 7566c69dfe2SHeiko Stuebner reg = <0x0 0xff430000 0x0 0x10000>; 7576c69dfe2SHeiko Stuebner interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 7586c69dfe2SHeiko Stuebner clocks = <&cru PCLK_HDMIPHY>, <&xin24m>, <&cru DCLK_HDMIPHY>; 7596c69dfe2SHeiko Stuebner clock-names = "sysclk", "refoclk", "refpclk"; 7606c69dfe2SHeiko Stuebner clock-output-names = "hdmi_phy"; 7616c69dfe2SHeiko Stuebner #clock-cells = <0>; 7626c69dfe2SHeiko Stuebner nvmem-cells = <&efuse_cpu_version>; 7636c69dfe2SHeiko Stuebner nvmem-cell-names = "cpu-version"; 7646c69dfe2SHeiko Stuebner #phy-cells = <0>; 7656c69dfe2SHeiko Stuebner status = "disabled"; 7666c69dfe2SHeiko Stuebner }; 7676c69dfe2SHeiko Stuebner 76852e02d37SLiang Chen cru: clock-controller@ff440000 { 76952e02d37SLiang Chen compatible = "rockchip,rk3328-cru", "rockchip,cru", "syscon"; 77052e02d37SLiang Chen reg = <0x0 0xff440000 0x0 0x1000>; 77152e02d37SLiang Chen rockchip,grf = <&grf>; 77252e02d37SLiang Chen #clock-cells = <1>; 77352e02d37SLiang Chen #reset-cells = <1>; 77452e02d37SLiang Chen assigned-clocks = 77552e02d37SLiang Chen /* 77652e02d37SLiang Chen * CPLL should run at 1200, but that is to high for 77752e02d37SLiang Chen * the initial dividers of most of its children. 77852e02d37SLiang Chen * We need set cpll child clk div first, 77952e02d37SLiang Chen * and then set the cpll frequency. 78052e02d37SLiang Chen */ 78152e02d37SLiang Chen <&cru DCLK_LCDC>, <&cru SCLK_PDM>, 78252e02d37SLiang Chen <&cru SCLK_RTC32K>, <&cru SCLK_UART0>, 78352e02d37SLiang Chen <&cru SCLK_UART1>, <&cru SCLK_UART2>, 78452e02d37SLiang Chen <&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>, 78552e02d37SLiang Chen <&cru ACLK_VIO_PRE>, <&cru ACLK_RGA_PRE>, 78652e02d37SLiang Chen <&cru ACLK_VOP_PRE>, <&cru ACLK_RKVDEC_PRE>, 78752e02d37SLiang Chen <&cru ACLK_RKVENC>, <&cru ACLK_VPU_PRE>, 78852e02d37SLiang Chen <&cru SCLK_VDEC_CABAC>, <&cru SCLK_VDEC_CORE>, 78952e02d37SLiang Chen <&cru SCLK_VENC_CORE>, <&cru SCLK_VENC_DSP>, 79052e02d37SLiang Chen <&cru SCLK_SDIO>, <&cru SCLK_TSP>, 79152e02d37SLiang Chen <&cru SCLK_WIFI>, <&cru ARMCLK>, 79252e02d37SLiang Chen <&cru PLL_GPLL>, <&cru PLL_CPLL>, 79352e02d37SLiang Chen <&cru ACLK_BUS_PRE>, <&cru HCLK_BUS_PRE>, 79452e02d37SLiang Chen <&cru PCLK_BUS_PRE>, <&cru ACLK_PERI_PRE>, 79552e02d37SLiang Chen <&cru HCLK_PERI>, <&cru PCLK_PERI>, 79652e02d37SLiang Chen <&cru SCLK_RTC32K>; 79752e02d37SLiang Chen assigned-clock-parents = 79852e02d37SLiang Chen <&cru HDMIPHY>, <&cru PLL_APLL>, 79952e02d37SLiang Chen <&cru PLL_GPLL>, <&xin24m>, 80052e02d37SLiang Chen <&xin24m>, <&xin24m>; 80152e02d37SLiang Chen assigned-clock-rates = 80252e02d37SLiang Chen <0>, <61440000>, 80352e02d37SLiang Chen <0>, <24000000>, 80452e02d37SLiang Chen <24000000>, <24000000>, 80552e02d37SLiang Chen <15000000>, <15000000>, 80652e02d37SLiang Chen <100000000>, <100000000>, 80752e02d37SLiang Chen <100000000>, <100000000>, 80852e02d37SLiang Chen <50000000>, <100000000>, 80952e02d37SLiang Chen <100000000>, <100000000>, 81052e02d37SLiang Chen <50000000>, <50000000>, 81152e02d37SLiang Chen <50000000>, <50000000>, 81252e02d37SLiang Chen <24000000>, <600000000>, 81352e02d37SLiang Chen <491520000>, <1200000000>, 81452e02d37SLiang Chen <150000000>, <75000000>, 81552e02d37SLiang Chen <75000000>, <150000000>, 81652e02d37SLiang Chen <75000000>, <75000000>, 81752e02d37SLiang Chen <32768>; 81852e02d37SLiang Chen }; 81952e02d37SLiang Chen 820c60c0373SWilliam Wu usb2phy_grf: syscon@ff450000 { 821c60c0373SWilliam Wu compatible = "rockchip,rk3328-usb2phy-grf", "syscon", 822c60c0373SWilliam Wu "simple-mfd"; 823c60c0373SWilliam Wu reg = <0x0 0xff450000 0x0 0x10000>; 824c60c0373SWilliam Wu #address-cells = <1>; 825c60c0373SWilliam Wu #size-cells = <1>; 826c60c0373SWilliam Wu 827c60c0373SWilliam Wu u2phy: usb2-phy@100 { 828c60c0373SWilliam Wu compatible = "rockchip,rk3328-usb2phy"; 829c60c0373SWilliam Wu reg = <0x100 0x10>; 830c60c0373SWilliam Wu clocks = <&xin24m>; 831c60c0373SWilliam Wu clock-names = "phyclk"; 832c60c0373SWilliam Wu clock-output-names = "usb480m_phy"; 833c60c0373SWilliam Wu #clock-cells = <0>; 834c60c0373SWilliam Wu assigned-clocks = <&cru USB480M>; 835c60c0373SWilliam Wu assigned-clock-parents = <&u2phy>; 836c60c0373SWilliam Wu status = "disabled"; 837c60c0373SWilliam Wu 838c60c0373SWilliam Wu u2phy_otg: otg-port { 839c60c0373SWilliam Wu #phy-cells = <0>; 840c60c0373SWilliam Wu interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 841c60c0373SWilliam Wu <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>, 842c60c0373SWilliam Wu <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 843c60c0373SWilliam Wu interrupt-names = "otg-bvalid", "otg-id", 844c60c0373SWilliam Wu "linestate"; 845c60c0373SWilliam Wu status = "disabled"; 846c60c0373SWilliam Wu }; 847c60c0373SWilliam Wu 848c60c0373SWilliam Wu u2phy_host: host-port { 849c60c0373SWilliam Wu #phy-cells = <0>; 850c60c0373SWilliam Wu interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 851c60c0373SWilliam Wu interrupt-names = "linestate"; 852c60c0373SWilliam Wu status = "disabled"; 853c60c0373SWilliam Wu }; 854c60c0373SWilliam Wu }; 855c60c0373SWilliam Wu }; 856c60c0373SWilliam Wu 857d717f735SShawn Lin sdmmc: dwmmc@ff500000 { 858d717f735SShawn Lin compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 859d717f735SShawn Lin reg = <0x0 0xff500000 0x0 0x4000>; 860d717f735SShawn Lin interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>; 861d717f735SShawn Lin clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>, 862d717f735SShawn Lin <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>; 863ca9eee95SRobin Murphy clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 864d717f735SShawn Lin fifo-depth = <0x100>; 86503e61929SShawn Lin max-frequency = <150000000>; 866d717f735SShawn Lin status = "disabled"; 867d717f735SShawn Lin }; 868d717f735SShawn Lin 869d717f735SShawn Lin sdio: dwmmc@ff510000 { 870d717f735SShawn Lin compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 871d717f735SShawn Lin reg = <0x0 0xff510000 0x0 0x4000>; 872d717f735SShawn Lin interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>; 873d717f735SShawn Lin clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>, 874d717f735SShawn Lin <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>; 875ca9eee95SRobin Murphy clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 876d717f735SShawn Lin fifo-depth = <0x100>; 87703e61929SShawn Lin max-frequency = <150000000>; 878d717f735SShawn Lin status = "disabled"; 879d717f735SShawn Lin }; 880d717f735SShawn Lin 881d717f735SShawn Lin emmc: dwmmc@ff520000 { 882d717f735SShawn Lin compatible = "rockchip,rk3328-dw-mshc", "rockchip,rk3288-dw-mshc"; 883d717f735SShawn Lin reg = <0x0 0xff520000 0x0 0x4000>; 884d717f735SShawn Lin interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 885d717f735SShawn Lin clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>, 886d717f735SShawn Lin <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>; 887ca9eee95SRobin Murphy clock-names = "biu", "ciu", "ciu-drive", "ciu-sample"; 888d717f735SShawn Lin fifo-depth = <0x100>; 88903e61929SShawn Lin max-frequency = <150000000>; 890d717f735SShawn Lin status = "disabled"; 891d717f735SShawn Lin }; 892d717f735SShawn Lin 89352e02d37SLiang Chen gmac2io: ethernet@ff540000 { 89452e02d37SLiang Chen compatible = "rockchip,rk3328-gmac"; 89552e02d37SLiang Chen reg = <0x0 0xff540000 0x0 0x10000>; 89652e02d37SLiang Chen interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 89752e02d37SLiang Chen interrupt-names = "macirq"; 89852e02d37SLiang Chen clocks = <&cru SCLK_MAC2IO>, <&cru SCLK_MAC2IO_RX>, 89952e02d37SLiang Chen <&cru SCLK_MAC2IO_TX>, <&cru SCLK_MAC2IO_REF>, 90052e02d37SLiang Chen <&cru SCLK_MAC2IO_REFOUT>, <&cru ACLK_MAC2IO>, 90152e02d37SLiang Chen <&cru PCLK_MAC2IO>; 90252e02d37SLiang Chen clock-names = "stmmaceth", "mac_clk_rx", 90352e02d37SLiang Chen "mac_clk_tx", "clk_mac_ref", 90452e02d37SLiang Chen "clk_mac_refout", "aclk_mac", 90552e02d37SLiang Chen "pclk_mac"; 90652e02d37SLiang Chen resets = <&cru SRST_GMAC2IO_A>; 90752e02d37SLiang Chen reset-names = "stmmaceth"; 90852e02d37SLiang Chen rockchip,grf = <&grf>; 90952e02d37SLiang Chen status = "disabled"; 91052e02d37SLiang Chen }; 91152e02d37SLiang Chen 9129c4cc910SDavid Wu gmac2phy: ethernet@ff550000 { 9139c4cc910SDavid Wu compatible = "rockchip,rk3328-gmac"; 9149c4cc910SDavid Wu reg = <0x0 0xff550000 0x0 0x10000>; 9159c4cc910SDavid Wu rockchip,grf = <&grf>; 9169c4cc910SDavid Wu interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 9179c4cc910SDavid Wu interrupt-names = "macirq"; 9189c4cc910SDavid Wu clocks = <&cru SCLK_MAC2PHY_SRC>, <&cru SCLK_MAC2PHY_RXTX>, 9199c4cc910SDavid Wu <&cru SCLK_MAC2PHY_RXTX>, <&cru SCLK_MAC2PHY_REF>, 9209c4cc910SDavid Wu <&cru ACLK_MAC2PHY>, <&cru PCLK_MAC2PHY>, 9219c4cc910SDavid Wu <&cru SCLK_MAC2PHY_OUT>; 9229c4cc910SDavid Wu clock-names = "stmmaceth", "mac_clk_rx", 9239c4cc910SDavid Wu "mac_clk_tx", "clk_mac_ref", 9249c4cc910SDavid Wu "aclk_mac", "pclk_mac", 9259c4cc910SDavid Wu "clk_macphy"; 9269c4cc910SDavid Wu resets = <&cru SRST_GMAC2PHY_A>, <&cru SRST_MACPHY>; 9279c4cc910SDavid Wu reset-names = "stmmaceth", "mac-phy"; 9289c4cc910SDavid Wu phy-mode = "rmii"; 9299c4cc910SDavid Wu phy-handle = <&phy>; 9309c4cc910SDavid Wu status = "disabled"; 9319c4cc910SDavid Wu 9329c4cc910SDavid Wu mdio { 9339c4cc910SDavid Wu compatible = "snps,dwmac-mdio"; 9349c4cc910SDavid Wu #address-cells = <1>; 9359c4cc910SDavid Wu #size-cells = <0>; 9369c4cc910SDavid Wu 9379c4cc910SDavid Wu phy: phy@0 { 9389c4cc910SDavid Wu compatible = "ethernet-phy-id1234.d400", "ethernet-phy-ieee802.3-c22"; 9399c4cc910SDavid Wu reg = <0>; 9409c4cc910SDavid Wu clocks = <&cru SCLK_MAC2PHY_OUT>; 9419c4cc910SDavid Wu resets = <&cru SRST_MACPHY>; 9429c4cc910SDavid Wu pinctrl-names = "default"; 9439c4cc910SDavid Wu pinctrl-0 = <&fephyled_rxm1 &fephyled_linkm1>; 9449c4cc910SDavid Wu phy-is-integrated; 9459c4cc910SDavid Wu }; 9469c4cc910SDavid Wu }; 9479c4cc910SDavid Wu }; 9489c4cc910SDavid Wu 949c60c0373SWilliam Wu usb20_otg: usb@ff580000 { 950c60c0373SWilliam Wu compatible = "rockchip,rk3328-usb", "rockchip,rk3066-usb", 951c60c0373SWilliam Wu "snps,dwc2"; 952c60c0373SWilliam Wu reg = <0x0 0xff580000 0x0 0x40000>; 953c60c0373SWilliam Wu interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 954c60c0373SWilliam Wu clocks = <&cru HCLK_OTG>; 955c60c0373SWilliam Wu clock-names = "otg"; 956c60c0373SWilliam Wu dr_mode = "otg"; 957c60c0373SWilliam Wu g-np-tx-fifo-size = <16>; 958c60c0373SWilliam Wu g-rx-fifo-size = <280>; 959c60c0373SWilliam Wu g-tx-fifo-size = <256 128 128 64 32 16>; 960c60c0373SWilliam Wu g-use-dma; 961c60c0373SWilliam Wu phys = <&u2phy_otg>; 962c60c0373SWilliam Wu phy-names = "usb2-phy"; 963c60c0373SWilliam Wu status = "disabled"; 964c60c0373SWilliam Wu }; 965c60c0373SWilliam Wu 966c60c0373SWilliam Wu usb_host0_ehci: usb@ff5c0000 { 967c60c0373SWilliam Wu compatible = "generic-ehci"; 968c60c0373SWilliam Wu reg = <0x0 0xff5c0000 0x0 0x10000>; 969c60c0373SWilliam Wu interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>; 970c60c0373SWilliam Wu clocks = <&cru HCLK_HOST0>, <&u2phy>; 971c60c0373SWilliam Wu clock-names = "usbhost", "utmi"; 972c60c0373SWilliam Wu phys = <&u2phy_host>; 973c60c0373SWilliam Wu phy-names = "usb"; 974c60c0373SWilliam Wu status = "disabled"; 975c60c0373SWilliam Wu }; 976c60c0373SWilliam Wu 977c60c0373SWilliam Wu usb_host0_ohci: usb@ff5d0000 { 978c60c0373SWilliam Wu compatible = "generic-ohci"; 979c60c0373SWilliam Wu reg = <0x0 0xff5d0000 0x0 0x10000>; 980c60c0373SWilliam Wu interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 981c60c0373SWilliam Wu clocks = <&cru HCLK_HOST0>, <&u2phy>; 982c60c0373SWilliam Wu clock-names = "usbhost", "utmi"; 983c60c0373SWilliam Wu phys = <&u2phy_host>; 984c60c0373SWilliam Wu phy-names = "usb"; 985c60c0373SWilliam Wu status = "disabled"; 986c60c0373SWilliam Wu }; 987c60c0373SWilliam Wu 98852e02d37SLiang Chen gic: interrupt-controller@ff811000 { 98952e02d37SLiang Chen compatible = "arm,gic-400"; 99052e02d37SLiang Chen #interrupt-cells = <3>; 99152e02d37SLiang Chen #address-cells = <0>; 99252e02d37SLiang Chen interrupt-controller; 99352e02d37SLiang Chen reg = <0x0 0xff811000 0 0x1000>, 99452e02d37SLiang Chen <0x0 0xff812000 0 0x2000>, 99552e02d37SLiang Chen <0x0 0xff814000 0 0x2000>, 99652e02d37SLiang Chen <0x0 0xff816000 0 0x2000>; 99752e02d37SLiang Chen interrupts = <GIC_PPI 9 99852e02d37SLiang Chen (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 99952e02d37SLiang Chen }; 100052e02d37SLiang Chen 100152e02d37SLiang Chen pinctrl: pinctrl { 100252e02d37SLiang Chen compatible = "rockchip,rk3328-pinctrl"; 100352e02d37SLiang Chen rockchip,grf = <&grf>; 100452e02d37SLiang Chen #address-cells = <2>; 100552e02d37SLiang Chen #size-cells = <2>; 100652e02d37SLiang Chen ranges; 100752e02d37SLiang Chen 100852e02d37SLiang Chen gpio0: gpio0@ff210000 { 100952e02d37SLiang Chen compatible = "rockchip,gpio-bank"; 101052e02d37SLiang Chen reg = <0x0 0xff210000 0x0 0x100>; 101152e02d37SLiang Chen interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>; 101252e02d37SLiang Chen clocks = <&cru PCLK_GPIO0>; 101352e02d37SLiang Chen 101452e02d37SLiang Chen gpio-controller; 101552e02d37SLiang Chen #gpio-cells = <2>; 101652e02d37SLiang Chen 101752e02d37SLiang Chen interrupt-controller; 101852e02d37SLiang Chen #interrupt-cells = <2>; 101952e02d37SLiang Chen }; 102052e02d37SLiang Chen 102152e02d37SLiang Chen gpio1: gpio1@ff220000 { 102252e02d37SLiang Chen compatible = "rockchip,gpio-bank"; 102352e02d37SLiang Chen reg = <0x0 0xff220000 0x0 0x100>; 102452e02d37SLiang Chen interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; 102552e02d37SLiang Chen clocks = <&cru PCLK_GPIO1>; 102652e02d37SLiang Chen 102752e02d37SLiang Chen gpio-controller; 102852e02d37SLiang Chen #gpio-cells = <2>; 102952e02d37SLiang Chen 103052e02d37SLiang Chen interrupt-controller; 103152e02d37SLiang Chen #interrupt-cells = <2>; 103252e02d37SLiang Chen }; 103352e02d37SLiang Chen 103452e02d37SLiang Chen gpio2: gpio2@ff230000 { 103552e02d37SLiang Chen compatible = "rockchip,gpio-bank"; 103652e02d37SLiang Chen reg = <0x0 0xff230000 0x0 0x100>; 103752e02d37SLiang Chen interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 103852e02d37SLiang Chen clocks = <&cru PCLK_GPIO2>; 103952e02d37SLiang Chen 104052e02d37SLiang Chen gpio-controller; 104152e02d37SLiang Chen #gpio-cells = <2>; 104252e02d37SLiang Chen 104352e02d37SLiang Chen interrupt-controller; 104452e02d37SLiang Chen #interrupt-cells = <2>; 104552e02d37SLiang Chen }; 104652e02d37SLiang Chen 104752e02d37SLiang Chen gpio3: gpio3@ff240000 { 104852e02d37SLiang Chen compatible = "rockchip,gpio-bank"; 104952e02d37SLiang Chen reg = <0x0 0xff240000 0x0 0x100>; 105052e02d37SLiang Chen interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; 105152e02d37SLiang Chen clocks = <&cru PCLK_GPIO3>; 105252e02d37SLiang Chen 105352e02d37SLiang Chen gpio-controller; 105452e02d37SLiang Chen #gpio-cells = <2>; 105552e02d37SLiang Chen 105652e02d37SLiang Chen interrupt-controller; 105752e02d37SLiang Chen #interrupt-cells = <2>; 105852e02d37SLiang Chen }; 105952e02d37SLiang Chen 106052e02d37SLiang Chen pcfg_pull_up: pcfg-pull-up { 106152e02d37SLiang Chen bias-pull-up; 106252e02d37SLiang Chen }; 106352e02d37SLiang Chen 106452e02d37SLiang Chen pcfg_pull_down: pcfg-pull-down { 106552e02d37SLiang Chen bias-pull-down; 106652e02d37SLiang Chen }; 106752e02d37SLiang Chen 106852e02d37SLiang Chen pcfg_pull_none: pcfg-pull-none { 106952e02d37SLiang Chen bias-disable; 107052e02d37SLiang Chen }; 107152e02d37SLiang Chen 107252e02d37SLiang Chen pcfg_pull_none_2ma: pcfg-pull-none-2ma { 107352e02d37SLiang Chen bias-disable; 107452e02d37SLiang Chen drive-strength = <2>; 107552e02d37SLiang Chen }; 107652e02d37SLiang Chen 107752e02d37SLiang Chen pcfg_pull_up_2ma: pcfg-pull-up-2ma { 107852e02d37SLiang Chen bias-pull-up; 107952e02d37SLiang Chen drive-strength = <2>; 108052e02d37SLiang Chen }; 108152e02d37SLiang Chen 108252e02d37SLiang Chen pcfg_pull_up_4ma: pcfg-pull-up-4ma { 108352e02d37SLiang Chen bias-pull-up; 108452e02d37SLiang Chen drive-strength = <4>; 108552e02d37SLiang Chen }; 108652e02d37SLiang Chen 108752e02d37SLiang Chen pcfg_pull_none_4ma: pcfg-pull-none-4ma { 108852e02d37SLiang Chen bias-disable; 108952e02d37SLiang Chen drive-strength = <4>; 109052e02d37SLiang Chen }; 109152e02d37SLiang Chen 109252e02d37SLiang Chen pcfg_pull_down_4ma: pcfg-pull-down-4ma { 109352e02d37SLiang Chen bias-pull-down; 109452e02d37SLiang Chen drive-strength = <4>; 109552e02d37SLiang Chen }; 109652e02d37SLiang Chen 109752e02d37SLiang Chen pcfg_pull_none_8ma: pcfg-pull-none-8ma { 109852e02d37SLiang Chen bias-disable; 109952e02d37SLiang Chen drive-strength = <8>; 110052e02d37SLiang Chen }; 110152e02d37SLiang Chen 110252e02d37SLiang Chen pcfg_pull_up_8ma: pcfg-pull-up-8ma { 110352e02d37SLiang Chen bias-pull-up; 110452e02d37SLiang Chen drive-strength = <8>; 110552e02d37SLiang Chen }; 110652e02d37SLiang Chen 110752e02d37SLiang Chen pcfg_pull_none_12ma: pcfg-pull-none-12ma { 110852e02d37SLiang Chen bias-disable; 110952e02d37SLiang Chen drive-strength = <12>; 111052e02d37SLiang Chen }; 111152e02d37SLiang Chen 111252e02d37SLiang Chen pcfg_pull_up_12ma: pcfg-pull-up-12ma { 111352e02d37SLiang Chen bias-pull-up; 111452e02d37SLiang Chen drive-strength = <12>; 111552e02d37SLiang Chen }; 111652e02d37SLiang Chen 111752e02d37SLiang Chen pcfg_output_high: pcfg-output-high { 111852e02d37SLiang Chen output-high; 111952e02d37SLiang Chen }; 112052e02d37SLiang Chen 112152e02d37SLiang Chen pcfg_output_low: pcfg-output-low { 112252e02d37SLiang Chen output-low; 112352e02d37SLiang Chen }; 112452e02d37SLiang Chen 112552e02d37SLiang Chen pcfg_input_high: pcfg-input-high { 112652e02d37SLiang Chen bias-pull-up; 112752e02d37SLiang Chen input-enable; 112852e02d37SLiang Chen }; 112952e02d37SLiang Chen 113052e02d37SLiang Chen pcfg_input: pcfg-input { 113152e02d37SLiang Chen input-enable; 113252e02d37SLiang Chen }; 113352e02d37SLiang Chen 113452e02d37SLiang Chen i2c0 { 113552e02d37SLiang Chen i2c0_xfer: i2c0-xfer { 113652e02d37SLiang Chen rockchip,pins = <2 RK_PD0 1 &pcfg_pull_none>, 113752e02d37SLiang Chen <2 RK_PD1 1 &pcfg_pull_none>; 113852e02d37SLiang Chen }; 113952e02d37SLiang Chen }; 114052e02d37SLiang Chen 114152e02d37SLiang Chen i2c1 { 114252e02d37SLiang Chen i2c1_xfer: i2c1-xfer { 114352e02d37SLiang Chen rockchip,pins = <2 RK_PA4 2 &pcfg_pull_none>, 114452e02d37SLiang Chen <2 RK_PA5 2 &pcfg_pull_none>; 114552e02d37SLiang Chen }; 114652e02d37SLiang Chen }; 114752e02d37SLiang Chen 114852e02d37SLiang Chen i2c2 { 114952e02d37SLiang Chen i2c2_xfer: i2c2-xfer { 115052e02d37SLiang Chen rockchip,pins = <2 RK_PB5 1 &pcfg_pull_none>, 115152e02d37SLiang Chen <2 RK_PB6 1 &pcfg_pull_none>; 115252e02d37SLiang Chen }; 115352e02d37SLiang Chen }; 115452e02d37SLiang Chen 115552e02d37SLiang Chen i2c3 { 115652e02d37SLiang Chen i2c3_xfer: i2c3-xfer { 115752e02d37SLiang Chen rockchip,pins = <0 RK_PA5 2 &pcfg_pull_none>, 115852e02d37SLiang Chen <0 RK_PA6 2 &pcfg_pull_none>; 115952e02d37SLiang Chen }; 116052e02d37SLiang Chen i2c3_gpio: i2c3-gpio { 116152e02d37SLiang Chen rockchip,pins = 116252e02d37SLiang Chen <0 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>, 116352e02d37SLiang Chen <0 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>; 116452e02d37SLiang Chen }; 116552e02d37SLiang Chen }; 116652e02d37SLiang Chen 116752e02d37SLiang Chen hdmi_i2c { 116852e02d37SLiang Chen hdmii2c_xfer: hdmii2c-xfer { 116952e02d37SLiang Chen rockchip,pins = <0 RK_PA5 1 &pcfg_pull_none>, 117052e02d37SLiang Chen <0 RK_PA6 1 &pcfg_pull_none>; 117152e02d37SLiang Chen }; 117252e02d37SLiang Chen }; 117352e02d37SLiang Chen 117413ed1501SSugar Zhang pdm-0 { 117513ed1501SSugar Zhang pdmm0_clk: pdmm0-clk { 117613ed1501SSugar Zhang rockchip,pins = <2 RK_PC2 2 &pcfg_pull_none>; 117713ed1501SSugar Zhang }; 117813ed1501SSugar Zhang 117913ed1501SSugar Zhang pdmm0_fsync: pdmm0-fsync { 118013ed1501SSugar Zhang rockchip,pins = <2 RK_PC7 2 &pcfg_pull_none>; 118113ed1501SSugar Zhang }; 118213ed1501SSugar Zhang 118313ed1501SSugar Zhang pdmm0_sdi0: pdmm0-sdi0 { 118413ed1501SSugar Zhang rockchip,pins = <2 RK_PC3 2 &pcfg_pull_none>; 118513ed1501SSugar Zhang }; 118613ed1501SSugar Zhang 118713ed1501SSugar Zhang pdmm0_sdi1: pdmm0-sdi1 { 118813ed1501SSugar Zhang rockchip,pins = <2 RK_PC4 2 &pcfg_pull_none>; 118913ed1501SSugar Zhang }; 119013ed1501SSugar Zhang 119113ed1501SSugar Zhang pdmm0_sdi2: pdmm0-sdi2 { 119213ed1501SSugar Zhang rockchip,pins = <2 RK_PC5 2 &pcfg_pull_none>; 119313ed1501SSugar Zhang }; 119413ed1501SSugar Zhang 119513ed1501SSugar Zhang pdmm0_sdi3: pdmm0-sdi3 { 119613ed1501SSugar Zhang rockchip,pins = <2 RK_PC6 2 &pcfg_pull_none>; 119713ed1501SSugar Zhang }; 119813ed1501SSugar Zhang 119913ed1501SSugar Zhang pdmm0_clk_sleep: pdmm0-clk-sleep { 120013ed1501SSugar Zhang rockchip,pins = 120113ed1501SSugar Zhang <2 RK_PC2 RK_FUNC_GPIO &pcfg_input_high>; 120213ed1501SSugar Zhang }; 120313ed1501SSugar Zhang 120413ed1501SSugar Zhang pdmm0_sdi0_sleep: pdmm0-sdi0-sleep { 120513ed1501SSugar Zhang rockchip,pins = 120613ed1501SSugar Zhang <2 RK_PC3 RK_FUNC_GPIO &pcfg_input_high>; 120713ed1501SSugar Zhang }; 120813ed1501SSugar Zhang 120913ed1501SSugar Zhang pdmm0_sdi1_sleep: pdmm0-sdi1-sleep { 121013ed1501SSugar Zhang rockchip,pins = 121113ed1501SSugar Zhang <2 RK_PC4 RK_FUNC_GPIO &pcfg_input_high>; 121213ed1501SSugar Zhang }; 121313ed1501SSugar Zhang 121413ed1501SSugar Zhang pdmm0_sdi2_sleep: pdmm0-sdi2-sleep { 121513ed1501SSugar Zhang rockchip,pins = 121613ed1501SSugar Zhang <2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>; 121713ed1501SSugar Zhang }; 121813ed1501SSugar Zhang 121913ed1501SSugar Zhang pdmm0_sdi3_sleep: pdmm0-sdi3-sleep { 122013ed1501SSugar Zhang rockchip,pins = 122113ed1501SSugar Zhang <2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>; 122213ed1501SSugar Zhang }; 122313ed1501SSugar Zhang 122413ed1501SSugar Zhang pdmm0_fsync_sleep: pdmm0-fsync-sleep { 122513ed1501SSugar Zhang rockchip,pins = 122613ed1501SSugar Zhang <2 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>; 122713ed1501SSugar Zhang }; 122813ed1501SSugar Zhang }; 122913ed1501SSugar Zhang 123052e02d37SLiang Chen tsadc { 123152e02d37SLiang Chen otp_gpio: otp-gpio { 123252e02d37SLiang Chen rockchip,pins = <2 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>; 123352e02d37SLiang Chen }; 123452e02d37SLiang Chen 123552e02d37SLiang Chen otp_out: otp-out { 123652e02d37SLiang Chen rockchip,pins = <2 RK_PB5 1 &pcfg_pull_none>; 123752e02d37SLiang Chen }; 123852e02d37SLiang Chen }; 123952e02d37SLiang Chen 124052e02d37SLiang Chen uart0 { 124152e02d37SLiang Chen uart0_xfer: uart0-xfer { 124252e02d37SLiang Chen rockchip,pins = <1 RK_PB1 1 &pcfg_pull_up>, 124352e02d37SLiang Chen <1 RK_PB0 1 &pcfg_pull_none>; 124452e02d37SLiang Chen }; 124552e02d37SLiang Chen 124652e02d37SLiang Chen uart0_cts: uart0-cts { 124752e02d37SLiang Chen rockchip,pins = <1 RK_PB3 1 &pcfg_pull_none>; 124852e02d37SLiang Chen }; 124952e02d37SLiang Chen 125052e02d37SLiang Chen uart0_rts: uart0-rts { 125152e02d37SLiang Chen rockchip,pins = <1 RK_PB2 1 &pcfg_pull_none>; 125252e02d37SLiang Chen }; 125352e02d37SLiang Chen 125452e02d37SLiang Chen uart0_rts_gpio: uart0-rts-gpio { 125552e02d37SLiang Chen rockchip,pins = <1 RK_PB2 RK_FUNC_GPIO &pcfg_pull_none>; 125652e02d37SLiang Chen }; 125752e02d37SLiang Chen }; 125852e02d37SLiang Chen 125952e02d37SLiang Chen uart1 { 126052e02d37SLiang Chen uart1_xfer: uart1-xfer { 126152e02d37SLiang Chen rockchip,pins = <3 RK_PA4 4 &pcfg_pull_up>, 126252e02d37SLiang Chen <3 RK_PA6 4 &pcfg_pull_none>; 126352e02d37SLiang Chen }; 126452e02d37SLiang Chen 126552e02d37SLiang Chen uart1_cts: uart1-cts { 126652e02d37SLiang Chen rockchip,pins = <3 RK_PA7 4 &pcfg_pull_none>; 126752e02d37SLiang Chen }; 126852e02d37SLiang Chen 126952e02d37SLiang Chen uart1_rts: uart1-rts { 127052e02d37SLiang Chen rockchip,pins = <3 RK_PA5 4 &pcfg_pull_none>; 127152e02d37SLiang Chen }; 127252e02d37SLiang Chen 127352e02d37SLiang Chen uart1_rts_gpio: uart1-rts-gpio { 127452e02d37SLiang Chen rockchip,pins = <3 RK_PA5 RK_FUNC_GPIO &pcfg_pull_none>; 127552e02d37SLiang Chen }; 127652e02d37SLiang Chen }; 127752e02d37SLiang Chen 127852e02d37SLiang Chen uart2-0 { 127952e02d37SLiang Chen uart2m0_xfer: uart2m0-xfer { 128052e02d37SLiang Chen rockchip,pins = <1 RK_PA0 2 &pcfg_pull_up>, 128152e02d37SLiang Chen <1 RK_PA1 2 &pcfg_pull_none>; 128252e02d37SLiang Chen }; 128352e02d37SLiang Chen }; 128452e02d37SLiang Chen 128552e02d37SLiang Chen uart2-1 { 128652e02d37SLiang Chen uart2m1_xfer: uart2m1-xfer { 128752e02d37SLiang Chen rockchip,pins = <2 RK_PA0 1 &pcfg_pull_up>, 128852e02d37SLiang Chen <2 RK_PA1 1 &pcfg_pull_none>; 128952e02d37SLiang Chen }; 129052e02d37SLiang Chen }; 129152e02d37SLiang Chen 129252e02d37SLiang Chen spi0-0 { 129352e02d37SLiang Chen spi0m0_clk: spi0m0-clk { 129452e02d37SLiang Chen rockchip,pins = <2 RK_PB0 1 &pcfg_pull_up>; 129552e02d37SLiang Chen }; 129652e02d37SLiang Chen 129752e02d37SLiang Chen spi0m0_cs0: spi0m0-cs0 { 129852e02d37SLiang Chen rockchip,pins = <2 RK_PB3 1 &pcfg_pull_up>; 129952e02d37SLiang Chen }; 130052e02d37SLiang Chen 130152e02d37SLiang Chen spi0m0_tx: spi0m0-tx { 130252e02d37SLiang Chen rockchip,pins = <2 RK_PB1 1 &pcfg_pull_up>; 130352e02d37SLiang Chen }; 130452e02d37SLiang Chen 130552e02d37SLiang Chen spi0m0_rx: spi0m0-rx { 130652e02d37SLiang Chen rockchip,pins = <2 RK_PB2 1 &pcfg_pull_up>; 130752e02d37SLiang Chen }; 130852e02d37SLiang Chen 130952e02d37SLiang Chen spi0m0_cs1: spi0m0-cs1 { 131052e02d37SLiang Chen rockchip,pins = <2 RK_PB4 1 &pcfg_pull_up>; 131152e02d37SLiang Chen }; 131252e02d37SLiang Chen }; 131352e02d37SLiang Chen 131452e02d37SLiang Chen spi0-1 { 131552e02d37SLiang Chen spi0m1_clk: spi0m1-clk { 131652e02d37SLiang Chen rockchip,pins = <3 RK_PC7 2 &pcfg_pull_up>; 131752e02d37SLiang Chen }; 131852e02d37SLiang Chen 131952e02d37SLiang Chen spi0m1_cs0: spi0m1-cs0 { 132052e02d37SLiang Chen rockchip,pins = <3 RK_PD2 2 &pcfg_pull_up>; 132152e02d37SLiang Chen }; 132252e02d37SLiang Chen 132352e02d37SLiang Chen spi0m1_tx: spi0m1-tx { 132452e02d37SLiang Chen rockchip,pins = <3 RK_PD1 2 &pcfg_pull_up>; 132552e02d37SLiang Chen }; 132652e02d37SLiang Chen 132752e02d37SLiang Chen spi0m1_rx: spi0m1-rx { 132852e02d37SLiang Chen rockchip,pins = <3 RK_PD0 2 &pcfg_pull_up>; 132952e02d37SLiang Chen }; 133052e02d37SLiang Chen 133152e02d37SLiang Chen spi0m1_cs1: spi0m1-cs1 { 133252e02d37SLiang Chen rockchip,pins = <3 RK_PD3 2 &pcfg_pull_up>; 133352e02d37SLiang Chen }; 133452e02d37SLiang Chen }; 133552e02d37SLiang Chen 133652e02d37SLiang Chen spi0-2 { 133752e02d37SLiang Chen spi0m2_clk: spi0m2-clk { 133852e02d37SLiang Chen rockchip,pins = <3 RK_PA0 4 &pcfg_pull_up>; 133952e02d37SLiang Chen }; 134052e02d37SLiang Chen 134152e02d37SLiang Chen spi0m2_cs0: spi0m2-cs0 { 134252e02d37SLiang Chen rockchip,pins = <3 RK_PB0 3 &pcfg_pull_up>; 134352e02d37SLiang Chen }; 134452e02d37SLiang Chen 134552e02d37SLiang Chen spi0m2_tx: spi0m2-tx { 134652e02d37SLiang Chen rockchip,pins = <3 RK_PA1 4 &pcfg_pull_up>; 134752e02d37SLiang Chen }; 134852e02d37SLiang Chen 134952e02d37SLiang Chen spi0m2_rx: spi0m2-rx { 135052e02d37SLiang Chen rockchip,pins = <3 RK_PA2 4 &pcfg_pull_up>; 135152e02d37SLiang Chen }; 135252e02d37SLiang Chen }; 135352e02d37SLiang Chen 135452e02d37SLiang Chen i2s1 { 135552e02d37SLiang Chen i2s1_mclk: i2s1-mclk { 135652e02d37SLiang Chen rockchip,pins = <2 RK_PB7 1 &pcfg_pull_none>; 135752e02d37SLiang Chen }; 135852e02d37SLiang Chen 135952e02d37SLiang Chen i2s1_sclk: i2s1-sclk { 136052e02d37SLiang Chen rockchip,pins = <2 RK_PC2 1 &pcfg_pull_none>; 136152e02d37SLiang Chen }; 136252e02d37SLiang Chen 136352e02d37SLiang Chen i2s1_lrckrx: i2s1-lrckrx { 136452e02d37SLiang Chen rockchip,pins = <2 RK_PC0 1 &pcfg_pull_none>; 136552e02d37SLiang Chen }; 136652e02d37SLiang Chen 136752e02d37SLiang Chen i2s1_lrcktx: i2s1-lrcktx { 136852e02d37SLiang Chen rockchip,pins = <2 RK_PC1 1 &pcfg_pull_none>; 136952e02d37SLiang Chen }; 137052e02d37SLiang Chen 137152e02d37SLiang Chen i2s1_sdi: i2s1-sdi { 137252e02d37SLiang Chen rockchip,pins = <2 RK_PC3 1 &pcfg_pull_none>; 137352e02d37SLiang Chen }; 137452e02d37SLiang Chen 137552e02d37SLiang Chen i2s1_sdo: i2s1-sdo { 137652e02d37SLiang Chen rockchip,pins = <2 RK_PC7 1 &pcfg_pull_none>; 137752e02d37SLiang Chen }; 137852e02d37SLiang Chen 137952e02d37SLiang Chen i2s1_sdio1: i2s1-sdio1 { 138052e02d37SLiang Chen rockchip,pins = <2 RK_PC4 1 &pcfg_pull_none>; 138152e02d37SLiang Chen }; 138252e02d37SLiang Chen 138352e02d37SLiang Chen i2s1_sdio2: i2s1-sdio2 { 138452e02d37SLiang Chen rockchip,pins = <2 RK_PC5 1 &pcfg_pull_none>; 138552e02d37SLiang Chen }; 138652e02d37SLiang Chen 138752e02d37SLiang Chen i2s1_sdio3: i2s1-sdio3 { 138852e02d37SLiang Chen rockchip,pins = <2 RK_PC6 1 &pcfg_pull_none>; 138952e02d37SLiang Chen }; 139052e02d37SLiang Chen 139152e02d37SLiang Chen i2s1_sleep: i2s1-sleep { 139252e02d37SLiang Chen rockchip,pins = 139352e02d37SLiang Chen <2 RK_PB7 RK_FUNC_GPIO &pcfg_input_high>, 139452e02d37SLiang Chen <2 RK_PC0 RK_FUNC_GPIO &pcfg_input_high>, 139552e02d37SLiang Chen <2 RK_PC1 RK_FUNC_GPIO &pcfg_input_high>, 139652e02d37SLiang Chen <2 RK_PC2 RK_FUNC_GPIO &pcfg_input_high>, 139752e02d37SLiang Chen <2 RK_PC3 RK_FUNC_GPIO &pcfg_input_high>, 139852e02d37SLiang Chen <2 RK_PC4 RK_FUNC_GPIO &pcfg_input_high>, 139952e02d37SLiang Chen <2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 140052e02d37SLiang Chen <2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>, 140152e02d37SLiang Chen <2 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>; 140252e02d37SLiang Chen }; 140352e02d37SLiang Chen }; 140452e02d37SLiang Chen 140552e02d37SLiang Chen i2s2-0 { 140652e02d37SLiang Chen i2s2m0_mclk: i2s2m0-mclk { 140752e02d37SLiang Chen rockchip,pins = <1 RK_PC5 1 &pcfg_pull_none>; 140852e02d37SLiang Chen }; 140952e02d37SLiang Chen 141052e02d37SLiang Chen i2s2m0_sclk: i2s2m0-sclk { 141152e02d37SLiang Chen rockchip,pins = <1 RK_PC6 1 &pcfg_pull_none>; 141252e02d37SLiang Chen }; 141352e02d37SLiang Chen 141452e02d37SLiang Chen i2s2m0_lrckrx: i2s2m0-lrckrx { 141552e02d37SLiang Chen rockchip,pins = <1 RK_PD2 1 &pcfg_pull_none>; 141652e02d37SLiang Chen }; 141752e02d37SLiang Chen 141852e02d37SLiang Chen i2s2m0_lrcktx: i2s2m0-lrcktx { 141952e02d37SLiang Chen rockchip,pins = <1 RK_PC7 1 &pcfg_pull_none>; 142052e02d37SLiang Chen }; 142152e02d37SLiang Chen 142252e02d37SLiang Chen i2s2m0_sdi: i2s2m0-sdi { 142352e02d37SLiang Chen rockchip,pins = <1 RK_PD0 1 &pcfg_pull_none>; 142452e02d37SLiang Chen }; 142552e02d37SLiang Chen 142652e02d37SLiang Chen i2s2m0_sdo: i2s2m0-sdo { 142752e02d37SLiang Chen rockchip,pins = <1 RK_PD1 1 &pcfg_pull_none>; 142852e02d37SLiang Chen }; 142952e02d37SLiang Chen 143052e02d37SLiang Chen i2s2m0_sleep: i2s2m0-sleep { 143152e02d37SLiang Chen rockchip,pins = 143252e02d37SLiang Chen <1 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 143352e02d37SLiang Chen <1 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>, 143452e02d37SLiang Chen <1 RK_PD2 RK_FUNC_GPIO &pcfg_input_high>, 143552e02d37SLiang Chen <1 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>, 143652e02d37SLiang Chen <1 RK_PD0 RK_FUNC_GPIO &pcfg_input_high>, 143752e02d37SLiang Chen <1 RK_PD1 RK_FUNC_GPIO &pcfg_input_high>; 143852e02d37SLiang Chen }; 143952e02d37SLiang Chen }; 144052e02d37SLiang Chen 144152e02d37SLiang Chen i2s2-1 { 144252e02d37SLiang Chen i2s2m1_mclk: i2s2m1-mclk { 144352e02d37SLiang Chen rockchip,pins = <1 RK_PC5 1 &pcfg_pull_none>; 144452e02d37SLiang Chen }; 144552e02d37SLiang Chen 144652e02d37SLiang Chen i2s2m1_sclk: i2s2m1-sclk { 144752e02d37SLiang Chen rockchip,pins = <3 RK_PA0 6 &pcfg_pull_none>; 144852e02d37SLiang Chen }; 144952e02d37SLiang Chen 145052e02d37SLiang Chen i2s2m1_lrckrx: i2sm1-lrckrx { 145152e02d37SLiang Chen rockchip,pins = <3 RK_PB0 6 &pcfg_pull_none>; 145252e02d37SLiang Chen }; 145352e02d37SLiang Chen 145452e02d37SLiang Chen i2s2m1_lrcktx: i2s2m1-lrcktx { 145552e02d37SLiang Chen rockchip,pins = <3 RK_PB0 4 &pcfg_pull_none>; 145652e02d37SLiang Chen }; 145752e02d37SLiang Chen 145852e02d37SLiang Chen i2s2m1_sdi: i2s2m1-sdi { 145952e02d37SLiang Chen rockchip,pins = <3 RK_PA2 6 &pcfg_pull_none>; 146052e02d37SLiang Chen }; 146152e02d37SLiang Chen 146252e02d37SLiang Chen i2s2m1_sdo: i2s2m1-sdo { 146352e02d37SLiang Chen rockchip,pins = <3 RK_PA1 6 &pcfg_pull_none>; 146452e02d37SLiang Chen }; 146552e02d37SLiang Chen 146652e02d37SLiang Chen i2s2m1_sleep: i2s2m1-sleep { 146752e02d37SLiang Chen rockchip,pins = 146852e02d37SLiang Chen <1 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>, 146952e02d37SLiang Chen <3 RK_PA0 RK_FUNC_GPIO &pcfg_input_high>, 147052e02d37SLiang Chen <3 RK_PB0 RK_FUNC_GPIO &pcfg_input_high>, 147152e02d37SLiang Chen <3 RK_PA2 RK_FUNC_GPIO &pcfg_input_high>, 147252e02d37SLiang Chen <3 RK_PA1 RK_FUNC_GPIO &pcfg_input_high>; 147352e02d37SLiang Chen }; 147452e02d37SLiang Chen }; 147552e02d37SLiang Chen 147652e02d37SLiang Chen spdif-0 { 147752e02d37SLiang Chen spdifm0_tx: spdifm0-tx { 147852e02d37SLiang Chen rockchip,pins = <0 RK_PD3 1 &pcfg_pull_none>; 147952e02d37SLiang Chen }; 148052e02d37SLiang Chen }; 148152e02d37SLiang Chen 148252e02d37SLiang Chen spdif-1 { 148352e02d37SLiang Chen spdifm1_tx: spdifm1-tx { 148452e02d37SLiang Chen rockchip,pins = <2 RK_PC1 2 &pcfg_pull_none>; 148552e02d37SLiang Chen }; 148652e02d37SLiang Chen }; 148752e02d37SLiang Chen 148852e02d37SLiang Chen spdif-2 { 148952e02d37SLiang Chen spdifm2_tx: spdifm2-tx { 149052e02d37SLiang Chen rockchip,pins = <0 RK_PA2 2 &pcfg_pull_none>; 149152e02d37SLiang Chen }; 149252e02d37SLiang Chen }; 149352e02d37SLiang Chen 149452e02d37SLiang Chen sdmmc0-0 { 149552e02d37SLiang Chen sdmmc0m0_pwren: sdmmc0m0-pwren { 149652e02d37SLiang Chen rockchip,pins = <2 RK_PA7 1 &pcfg_pull_up_4ma>; 149752e02d37SLiang Chen }; 149852e02d37SLiang Chen 149952e02d37SLiang Chen sdmmc0m0_gpio: sdmmc0m0-gpio { 150052e02d37SLiang Chen rockchip,pins = <2 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 150152e02d37SLiang Chen }; 150252e02d37SLiang Chen }; 150352e02d37SLiang Chen 150452e02d37SLiang Chen sdmmc0-1 { 150552e02d37SLiang Chen sdmmc0m1_pwren: sdmmc0m1-pwren { 150652e02d37SLiang Chen rockchip,pins = <0 RK_PD6 3 &pcfg_pull_up_4ma>; 150752e02d37SLiang Chen }; 150852e02d37SLiang Chen 150952e02d37SLiang Chen sdmmc0m1_gpio: sdmmc0m1-gpio { 151052e02d37SLiang Chen rockchip,pins = <0 RK_PD6 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 151152e02d37SLiang Chen }; 151252e02d37SLiang Chen }; 151352e02d37SLiang Chen 151452e02d37SLiang Chen sdmmc0 { 151552e02d37SLiang Chen sdmmc0_clk: sdmmc0-clk { 151609f91381SPeter Geis rockchip,pins = <1 RK_PA6 1 &pcfg_pull_none_8ma>; 151752e02d37SLiang Chen }; 151852e02d37SLiang Chen 151952e02d37SLiang Chen sdmmc0_cmd: sdmmc0-cmd { 152009f91381SPeter Geis rockchip,pins = <1 RK_PA4 1 &pcfg_pull_up_8ma>; 152152e02d37SLiang Chen }; 152252e02d37SLiang Chen 152352e02d37SLiang Chen sdmmc0_dectn: sdmmc0-dectn { 152452e02d37SLiang Chen rockchip,pins = <1 RK_PA5 1 &pcfg_pull_up_4ma>; 152552e02d37SLiang Chen }; 152652e02d37SLiang Chen 152752e02d37SLiang Chen sdmmc0_wrprt: sdmmc0-wrprt { 152852e02d37SLiang Chen rockchip,pins = <1 RK_PA7 1 &pcfg_pull_up_4ma>; 152952e02d37SLiang Chen }; 153052e02d37SLiang Chen 153152e02d37SLiang Chen sdmmc0_bus1: sdmmc0-bus1 { 153209f91381SPeter Geis rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up_8ma>; 153352e02d37SLiang Chen }; 153452e02d37SLiang Chen 153552e02d37SLiang Chen sdmmc0_bus4: sdmmc0-bus4 { 153609f91381SPeter Geis rockchip,pins = <1 RK_PA0 1 &pcfg_pull_up_8ma>, 153709f91381SPeter Geis <1 RK_PA1 1 &pcfg_pull_up_8ma>, 153809f91381SPeter Geis <1 RK_PA2 1 &pcfg_pull_up_8ma>, 153909f91381SPeter Geis <1 RK_PA3 1 &pcfg_pull_up_8ma>; 154052e02d37SLiang Chen }; 154152e02d37SLiang Chen 154252e02d37SLiang Chen sdmmc0_gpio: sdmmc0-gpio { 154352e02d37SLiang Chen rockchip,pins = 154452e02d37SLiang Chen <1 RK_PA6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 154552e02d37SLiang Chen <1 RK_PA4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 154652e02d37SLiang Chen <1 RK_PA5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 154752e02d37SLiang Chen <1 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 154852e02d37SLiang Chen <1 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 154952e02d37SLiang Chen <1 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155052e02d37SLiang Chen <1 RK_PA1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 155152e02d37SLiang Chen <1 RK_PA0 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 155252e02d37SLiang Chen }; 155352e02d37SLiang Chen }; 155452e02d37SLiang Chen 155552e02d37SLiang Chen sdmmc0ext { 155652e02d37SLiang Chen sdmmc0ext_clk: sdmmc0ext-clk { 155752e02d37SLiang Chen rockchip,pins = <3 RK_PA2 3 &pcfg_pull_none_4ma>; 155852e02d37SLiang Chen }; 155952e02d37SLiang Chen 156052e02d37SLiang Chen sdmmc0ext_cmd: sdmmc0ext-cmd { 156152e02d37SLiang Chen rockchip,pins = <3 RK_PA0 3 &pcfg_pull_up_4ma>; 156252e02d37SLiang Chen }; 156352e02d37SLiang Chen 156452e02d37SLiang Chen sdmmc0ext_wrprt: sdmmc0ext-wrprt { 156552e02d37SLiang Chen rockchip,pins = <3 RK_PA3 3 &pcfg_pull_up_4ma>; 156652e02d37SLiang Chen }; 156752e02d37SLiang Chen 156852e02d37SLiang Chen sdmmc0ext_dectn: sdmmc0ext-dectn { 156952e02d37SLiang Chen rockchip,pins = <3 RK_PA1 3 &pcfg_pull_up_4ma>; 157052e02d37SLiang Chen }; 157152e02d37SLiang Chen 157252e02d37SLiang Chen sdmmc0ext_bus1: sdmmc0ext-bus1 { 157352e02d37SLiang Chen rockchip,pins = <3 RK_PA4 3 &pcfg_pull_up_4ma>; 157452e02d37SLiang Chen }; 157552e02d37SLiang Chen 157652e02d37SLiang Chen sdmmc0ext_bus4: sdmmc0ext-bus4 { 157752e02d37SLiang Chen rockchip,pins = 157852e02d37SLiang Chen <3 RK_PA4 3 &pcfg_pull_up_4ma>, 157952e02d37SLiang Chen <3 RK_PA5 3 &pcfg_pull_up_4ma>, 158052e02d37SLiang Chen <3 RK_PA6 3 &pcfg_pull_up_4ma>, 158152e02d37SLiang Chen <3 RK_PA7 3 &pcfg_pull_up_4ma>; 158252e02d37SLiang Chen }; 158352e02d37SLiang Chen 158452e02d37SLiang Chen sdmmc0ext_gpio: sdmmc0ext-gpio { 158552e02d37SLiang Chen rockchip,pins = 158652e02d37SLiang Chen <3 RK_PA0 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 158752e02d37SLiang Chen <3 RK_PA1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 158852e02d37SLiang Chen <3 RK_PA2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 158952e02d37SLiang Chen <3 RK_PA3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 159052e02d37SLiang Chen <3 RK_PA4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 159152e02d37SLiang Chen <3 RK_PA5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 159252e02d37SLiang Chen <3 RK_PA6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 159352e02d37SLiang Chen <3 RK_PA7 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 159452e02d37SLiang Chen }; 159552e02d37SLiang Chen }; 159652e02d37SLiang Chen 159752e02d37SLiang Chen sdmmc1 { 159852e02d37SLiang Chen sdmmc1_clk: sdmmc1-clk { 159952e02d37SLiang Chen rockchip,pins = <1 RK_PB4 1 &pcfg_pull_none_8ma>; 160052e02d37SLiang Chen }; 160152e02d37SLiang Chen 160252e02d37SLiang Chen sdmmc1_cmd: sdmmc1-cmd { 160352e02d37SLiang Chen rockchip,pins = <1 RK_PB5 1 &pcfg_pull_up_8ma>; 160452e02d37SLiang Chen }; 160552e02d37SLiang Chen 160652e02d37SLiang Chen sdmmc1_pwren: sdmmc1-pwren { 160752e02d37SLiang Chen rockchip,pins = <1 RK_PC2 1 &pcfg_pull_up_8ma>; 160852e02d37SLiang Chen }; 160952e02d37SLiang Chen 161052e02d37SLiang Chen sdmmc1_wrprt: sdmmc1-wrprt { 161152e02d37SLiang Chen rockchip,pins = <1 RK_PC4 1 &pcfg_pull_up_8ma>; 161252e02d37SLiang Chen }; 161352e02d37SLiang Chen 161452e02d37SLiang Chen sdmmc1_dectn: sdmmc1-dectn { 161552e02d37SLiang Chen rockchip,pins = <1 RK_PC3 1 &pcfg_pull_up_8ma>; 161652e02d37SLiang Chen }; 161752e02d37SLiang Chen 161852e02d37SLiang Chen sdmmc1_bus1: sdmmc1-bus1 { 161952e02d37SLiang Chen rockchip,pins = <1 RK_PB6 1 &pcfg_pull_up_8ma>; 162052e02d37SLiang Chen }; 162152e02d37SLiang Chen 162252e02d37SLiang Chen sdmmc1_bus4: sdmmc1-bus4 { 162352e02d37SLiang Chen rockchip,pins = <1 RK_PB6 1 &pcfg_pull_up_8ma>, 162452e02d37SLiang Chen <1 RK_PB7 1 &pcfg_pull_up_8ma>, 162552e02d37SLiang Chen <1 RK_PC0 1 &pcfg_pull_up_8ma>, 162652e02d37SLiang Chen <1 RK_PC1 1 &pcfg_pull_up_8ma>; 162752e02d37SLiang Chen }; 162852e02d37SLiang Chen 162952e02d37SLiang Chen sdmmc1_gpio: sdmmc1-gpio { 163052e02d37SLiang Chen rockchip,pins = 163152e02d37SLiang Chen <1 RK_PB4 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 163252e02d37SLiang Chen <1 RK_PB5 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 163352e02d37SLiang Chen <1 RK_PB6 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 163452e02d37SLiang Chen <1 RK_PB7 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 163552e02d37SLiang Chen <1 RK_PC0 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 163652e02d37SLiang Chen <1 RK_PC1 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 163752e02d37SLiang Chen <1 RK_PC2 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 163852e02d37SLiang Chen <1 RK_PC3 RK_FUNC_GPIO &pcfg_pull_up_4ma>, 163952e02d37SLiang Chen <1 RK_PC4 RK_FUNC_GPIO &pcfg_pull_up_4ma>; 164052e02d37SLiang Chen }; 164152e02d37SLiang Chen }; 164252e02d37SLiang Chen 164352e02d37SLiang Chen emmc { 164452e02d37SLiang Chen emmc_clk: emmc-clk { 164552e02d37SLiang Chen rockchip,pins = <3 RK_PC5 2 &pcfg_pull_none_12ma>; 164652e02d37SLiang Chen }; 164752e02d37SLiang Chen 164852e02d37SLiang Chen emmc_cmd: emmc-cmd { 164952e02d37SLiang Chen rockchip,pins = <3 RK_PC3 2 &pcfg_pull_up_12ma>; 165052e02d37SLiang Chen }; 165152e02d37SLiang Chen 165252e02d37SLiang Chen emmc_pwren: emmc-pwren { 165352e02d37SLiang Chen rockchip,pins = <3 RK_PC6 2 &pcfg_pull_none>; 165452e02d37SLiang Chen }; 165552e02d37SLiang Chen 165652e02d37SLiang Chen emmc_rstnout: emmc-rstnout { 165752e02d37SLiang Chen rockchip,pins = <3 RK_PC4 2 &pcfg_pull_none>; 165852e02d37SLiang Chen }; 165952e02d37SLiang Chen 166052e02d37SLiang Chen emmc_bus1: emmc-bus1 { 166152e02d37SLiang Chen rockchip,pins = <0 RK_PA7 2 &pcfg_pull_up_12ma>; 166252e02d37SLiang Chen }; 166352e02d37SLiang Chen 166452e02d37SLiang Chen emmc_bus4: emmc-bus4 { 166552e02d37SLiang Chen rockchip,pins = 166652e02d37SLiang Chen <0 RK_PA7 2 &pcfg_pull_up_12ma>, 166752e02d37SLiang Chen <2 RK_PD4 2 &pcfg_pull_up_12ma>, 166852e02d37SLiang Chen <2 RK_PD5 2 &pcfg_pull_up_12ma>, 166952e02d37SLiang Chen <2 RK_PD6 2 &pcfg_pull_up_12ma>; 167052e02d37SLiang Chen }; 167152e02d37SLiang Chen 167252e02d37SLiang Chen emmc_bus8: emmc-bus8 { 167352e02d37SLiang Chen rockchip,pins = 167452e02d37SLiang Chen <0 RK_PA7 2 &pcfg_pull_up_12ma>, 167552e02d37SLiang Chen <2 RK_PD4 2 &pcfg_pull_up_12ma>, 167652e02d37SLiang Chen <2 RK_PD5 2 &pcfg_pull_up_12ma>, 167752e02d37SLiang Chen <2 RK_PD6 2 &pcfg_pull_up_12ma>, 167852e02d37SLiang Chen <2 RK_PD7 2 &pcfg_pull_up_12ma>, 167952e02d37SLiang Chen <3 RK_PC0 2 &pcfg_pull_up_12ma>, 168052e02d37SLiang Chen <3 RK_PC1 2 &pcfg_pull_up_12ma>, 168152e02d37SLiang Chen <3 RK_PC2 2 &pcfg_pull_up_12ma>; 168252e02d37SLiang Chen }; 168352e02d37SLiang Chen }; 168452e02d37SLiang Chen 168552e02d37SLiang Chen pwm0 { 168652e02d37SLiang Chen pwm0_pin: pwm0-pin { 168752e02d37SLiang Chen rockchip,pins = <2 RK_PA4 1 &pcfg_pull_none>; 168852e02d37SLiang Chen }; 168952e02d37SLiang Chen }; 169052e02d37SLiang Chen 169152e02d37SLiang Chen pwm1 { 169252e02d37SLiang Chen pwm1_pin: pwm1-pin { 169352e02d37SLiang Chen rockchip,pins = <2 RK_PA5 1 &pcfg_pull_none>; 169452e02d37SLiang Chen }; 169552e02d37SLiang Chen }; 169652e02d37SLiang Chen 169752e02d37SLiang Chen pwm2 { 169852e02d37SLiang Chen pwm2_pin: pwm2-pin { 169952e02d37SLiang Chen rockchip,pins = <2 RK_PA6 1 &pcfg_pull_none>; 170052e02d37SLiang Chen }; 170152e02d37SLiang Chen }; 170252e02d37SLiang Chen 170352e02d37SLiang Chen pwmir { 170452e02d37SLiang Chen pwmir_pin: pwmir-pin { 170552e02d37SLiang Chen rockchip,pins = <2 RK_PA2 1 &pcfg_pull_none>; 170652e02d37SLiang Chen }; 170752e02d37SLiang Chen }; 170852e02d37SLiang Chen 170952e02d37SLiang Chen gmac-1 { 171052e02d37SLiang Chen rgmiim1_pins: rgmiim1-pins { 171152e02d37SLiang Chen rockchip,pins = 171252e02d37SLiang Chen /* mac_txclk */ 17136fd8b978SPeter Geis <1 RK_PB4 2 &pcfg_pull_none_8ma>, 171452e02d37SLiang Chen /* mac_rxclk */ 17156fd8b978SPeter Geis <1 RK_PB5 2 &pcfg_pull_none_4ma>, 171652e02d37SLiang Chen /* mac_mdio */ 17176fd8b978SPeter Geis <1 RK_PC3 2 &pcfg_pull_none_4ma>, 171852e02d37SLiang Chen /* mac_txen */ 17196fd8b978SPeter Geis <1 RK_PD1 2 &pcfg_pull_none_8ma>, 172052e02d37SLiang Chen /* mac_clk */ 17216fd8b978SPeter Geis <1 RK_PC5 2 &pcfg_pull_none_4ma>, 172252e02d37SLiang Chen /* mac_rxdv */ 17236fd8b978SPeter Geis <1 RK_PC6 2 &pcfg_pull_none_4ma>, 172452e02d37SLiang Chen /* mac_mdc */ 17256fd8b978SPeter Geis <1 RK_PC7 2 &pcfg_pull_none_4ma>, 172652e02d37SLiang Chen /* mac_rxd1 */ 17276fd8b978SPeter Geis <1 RK_PB2 2 &pcfg_pull_none_4ma>, 172852e02d37SLiang Chen /* mac_rxd0 */ 17296fd8b978SPeter Geis <1 RK_PB3 2 &pcfg_pull_none_4ma>, 173052e02d37SLiang Chen /* mac_txd1 */ 17316fd8b978SPeter Geis <1 RK_PB0 2 &pcfg_pull_none_8ma>, 173252e02d37SLiang Chen /* mac_txd0 */ 17336fd8b978SPeter Geis <1 RK_PB1 2 &pcfg_pull_none_8ma>, 173452e02d37SLiang Chen /* mac_rxd3 */ 17356fd8b978SPeter Geis <1 RK_PB6 2 &pcfg_pull_none_4ma>, 173652e02d37SLiang Chen /* mac_rxd2 */ 17376fd8b978SPeter Geis <1 RK_PB7 2 &pcfg_pull_none_4ma>, 173852e02d37SLiang Chen /* mac_txd3 */ 17396fd8b978SPeter Geis <1 RK_PC0 2 &pcfg_pull_none_8ma>, 174052e02d37SLiang Chen /* mac_txd2 */ 17416fd8b978SPeter Geis <1 RK_PC1 2 &pcfg_pull_none_8ma>, 174252e02d37SLiang Chen 174352e02d37SLiang Chen /* mac_txclk */ 17446fd8b978SPeter Geis <0 RK_PB0 1 &pcfg_pull_none_8ma>, 174552e02d37SLiang Chen /* mac_txen */ 17466fd8b978SPeter Geis <0 RK_PB4 1 &pcfg_pull_none_8ma>, 174752e02d37SLiang Chen /* mac_clk */ 17486fd8b978SPeter Geis <0 RK_PD0 1 &pcfg_pull_none_4ma>, 174952e02d37SLiang Chen /* mac_txd1 */ 17506fd8b978SPeter Geis <0 RK_PC0 1 &pcfg_pull_none_8ma>, 175152e02d37SLiang Chen /* mac_txd0 */ 17526fd8b978SPeter Geis <0 RK_PC1 1 &pcfg_pull_none_8ma>, 175352e02d37SLiang Chen /* mac_txd3 */ 17546fd8b978SPeter Geis <0 RK_PC7 1 &pcfg_pull_none_8ma>, 175552e02d37SLiang Chen /* mac_txd2 */ 17566fd8b978SPeter Geis <0 RK_PC6 1 &pcfg_pull_none_8ma>; 175752e02d37SLiang Chen }; 175852e02d37SLiang Chen 175952e02d37SLiang Chen rmiim1_pins: rmiim1-pins { 176052e02d37SLiang Chen rockchip,pins = 176152e02d37SLiang Chen /* mac_mdio */ 176252e02d37SLiang Chen <1 RK_PC3 2 &pcfg_pull_none_2ma>, 176352e02d37SLiang Chen /* mac_txen */ 176452e02d37SLiang Chen <1 RK_PD1 2 &pcfg_pull_none_12ma>, 176552e02d37SLiang Chen /* mac_clk */ 176652e02d37SLiang Chen <1 RK_PC5 2 &pcfg_pull_none_2ma>, 176752e02d37SLiang Chen /* mac_rxer */ 176852e02d37SLiang Chen <1 RK_PD0 2 &pcfg_pull_none_2ma>, 176952e02d37SLiang Chen /* mac_rxdv */ 177052e02d37SLiang Chen <1 RK_PC6 2 &pcfg_pull_none_2ma>, 177152e02d37SLiang Chen /* mac_mdc */ 177252e02d37SLiang Chen <1 RK_PC7 2 &pcfg_pull_none_2ma>, 177352e02d37SLiang Chen /* mac_rxd1 */ 177452e02d37SLiang Chen <1 RK_PB2 2 &pcfg_pull_none_2ma>, 177552e02d37SLiang Chen /* mac_rxd0 */ 177652e02d37SLiang Chen <1 RK_PB3 2 &pcfg_pull_none_2ma>, 177752e02d37SLiang Chen /* mac_txd1 */ 177852e02d37SLiang Chen <1 RK_PB0 2 &pcfg_pull_none_12ma>, 177952e02d37SLiang Chen /* mac_txd0 */ 178052e02d37SLiang Chen <1 RK_PB1 2 &pcfg_pull_none_12ma>, 178152e02d37SLiang Chen 178252e02d37SLiang Chen /* mac_mdio */ 178352e02d37SLiang Chen <0 RK_PB3 1 &pcfg_pull_none>, 178452e02d37SLiang Chen /* mac_txen */ 178552e02d37SLiang Chen <0 RK_PB4 1 &pcfg_pull_none>, 178652e02d37SLiang Chen /* mac_clk */ 178752e02d37SLiang Chen <0 RK_PD0 1 &pcfg_pull_none>, 178852e02d37SLiang Chen /* mac_mdc */ 178952e02d37SLiang Chen <0 RK_PC3 1 &pcfg_pull_none>, 179052e02d37SLiang Chen /* mac_txd1 */ 179152e02d37SLiang Chen <0 RK_PC0 1 &pcfg_pull_none>, 179252e02d37SLiang Chen /* mac_txd0 */ 179352e02d37SLiang Chen <0 RK_PC1 1 &pcfg_pull_none>; 179452e02d37SLiang Chen }; 179552e02d37SLiang Chen }; 179652e02d37SLiang Chen 179752e02d37SLiang Chen gmac2phy { 179852e02d37SLiang Chen fephyled_speed100: fephyled-speed100 { 179952e02d37SLiang Chen rockchip,pins = <0 RK_PD7 1 &pcfg_pull_none>; 180052e02d37SLiang Chen }; 180152e02d37SLiang Chen 180252e02d37SLiang Chen fephyled_speed10: fephyled-speed10 { 180352e02d37SLiang Chen rockchip,pins = <0 RK_PD6 1 &pcfg_pull_none>; 180452e02d37SLiang Chen }; 180552e02d37SLiang Chen 180652e02d37SLiang Chen fephyled_duplex: fephyled-duplex { 180752e02d37SLiang Chen rockchip,pins = <0 RK_PD6 2 &pcfg_pull_none>; 180852e02d37SLiang Chen }; 180952e02d37SLiang Chen 181052e02d37SLiang Chen fephyled_rxm0: fephyled-rxm0 { 181152e02d37SLiang Chen rockchip,pins = <0 RK_PD5 1 &pcfg_pull_none>; 181252e02d37SLiang Chen }; 181352e02d37SLiang Chen 181452e02d37SLiang Chen fephyled_txm0: fephyled-txm0 { 181552e02d37SLiang Chen rockchip,pins = <0 RK_PD5 2 &pcfg_pull_none>; 181652e02d37SLiang Chen }; 181752e02d37SLiang Chen 181852e02d37SLiang Chen fephyled_linkm0: fephyled-linkm0 { 181952e02d37SLiang Chen rockchip,pins = <0 RK_PD4 1 &pcfg_pull_none>; 182052e02d37SLiang Chen }; 182152e02d37SLiang Chen 182252e02d37SLiang Chen fephyled_rxm1: fephyled-rxm1 { 182352e02d37SLiang Chen rockchip,pins = <2 RK_PD1 2 &pcfg_pull_none>; 182452e02d37SLiang Chen }; 182552e02d37SLiang Chen 182652e02d37SLiang Chen fephyled_txm1: fephyled-txm1 { 182752e02d37SLiang Chen rockchip,pins = <2 RK_PD1 3 &pcfg_pull_none>; 182852e02d37SLiang Chen }; 182952e02d37SLiang Chen 183052e02d37SLiang Chen fephyled_linkm1: fephyled-linkm1 { 183152e02d37SLiang Chen rockchip,pins = <2 RK_PD0 2 &pcfg_pull_none>; 183252e02d37SLiang Chen }; 183352e02d37SLiang Chen }; 183452e02d37SLiang Chen 183552e02d37SLiang Chen tsadc_pin { 183652e02d37SLiang Chen tsadc_int: tsadc-int { 183752e02d37SLiang Chen rockchip,pins = <2 RK_PB5 2 &pcfg_pull_none>; 183852e02d37SLiang Chen }; 183952e02d37SLiang Chen tsadc_gpio: tsadc-gpio { 184052e02d37SLiang Chen rockchip,pins = <2 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>; 184152e02d37SLiang Chen }; 184252e02d37SLiang Chen }; 184352e02d37SLiang Chen 184452e02d37SLiang Chen hdmi_pin { 184552e02d37SLiang Chen hdmi_cec: hdmi-cec { 184652e02d37SLiang Chen rockchip,pins = <0 RK_PA3 1 &pcfg_pull_none>; 184752e02d37SLiang Chen }; 184852e02d37SLiang Chen 184952e02d37SLiang Chen hdmi_hpd: hdmi-hpd { 185052e02d37SLiang Chen rockchip,pins = <0 RK_PA4 1 &pcfg_pull_down>; 185152e02d37SLiang Chen }; 185252e02d37SLiang Chen }; 185352e02d37SLiang Chen 185452e02d37SLiang Chen cif-0 { 185552e02d37SLiang Chen dvp_d2d9_m0:dvp-d2d9-m0 { 185652e02d37SLiang Chen rockchip,pins = 185752e02d37SLiang Chen /* cif_d0 */ 185852e02d37SLiang Chen <3 RK_PA4 2 &pcfg_pull_none>, 185952e02d37SLiang Chen /* cif_d1 */ 186052e02d37SLiang Chen <3 RK_PA5 2 &pcfg_pull_none>, 186152e02d37SLiang Chen /* cif_d2 */ 186252e02d37SLiang Chen <3 RK_PA6 2 &pcfg_pull_none>, 186352e02d37SLiang Chen /* cif_d3 */ 186452e02d37SLiang Chen <3 RK_PA7 2 &pcfg_pull_none>, 186552e02d37SLiang Chen /* cif_d4 */ 186652e02d37SLiang Chen <3 RK_PB0 2 &pcfg_pull_none>, 186752e02d37SLiang Chen /* cif_d5m0 */ 186852e02d37SLiang Chen <3 RK_PB1 2 &pcfg_pull_none>, 186952e02d37SLiang Chen /* cif_d6m0 */ 187052e02d37SLiang Chen <3 RK_PB2 2 &pcfg_pull_none>, 187152e02d37SLiang Chen /* cif_d7m0 */ 187252e02d37SLiang Chen <3 RK_PB3 2 &pcfg_pull_none>, 187352e02d37SLiang Chen /* cif_href */ 187452e02d37SLiang Chen <3 RK_PA1 2 &pcfg_pull_none>, 187552e02d37SLiang Chen /* cif_vsync */ 187652e02d37SLiang Chen <3 RK_PA0 2 &pcfg_pull_none>, 187752e02d37SLiang Chen /* cif_clkoutm0 */ 187852e02d37SLiang Chen <3 RK_PA3 2 &pcfg_pull_none>, 187952e02d37SLiang Chen /* cif_clkin */ 188052e02d37SLiang Chen <3 RK_PA2 2 &pcfg_pull_none>; 188152e02d37SLiang Chen }; 188252e02d37SLiang Chen }; 188352e02d37SLiang Chen 188452e02d37SLiang Chen cif-1 { 188552e02d37SLiang Chen dvp_d2d9_m1:dvp-d2d9-m1 { 188652e02d37SLiang Chen rockchip,pins = 188752e02d37SLiang Chen /* cif_d0 */ 188852e02d37SLiang Chen <3 RK_PA4 2 &pcfg_pull_none>, 188952e02d37SLiang Chen /* cif_d1 */ 189052e02d37SLiang Chen <3 RK_PA5 2 &pcfg_pull_none>, 189152e02d37SLiang Chen /* cif_d2 */ 189252e02d37SLiang Chen <3 RK_PA6 2 &pcfg_pull_none>, 189352e02d37SLiang Chen /* cif_d3 */ 189452e02d37SLiang Chen <3 RK_PA7 2 &pcfg_pull_none>, 189552e02d37SLiang Chen /* cif_d4 */ 189652e02d37SLiang Chen <3 RK_PB0 2 &pcfg_pull_none>, 189752e02d37SLiang Chen /* cif_d5m1 */ 189852e02d37SLiang Chen <2 RK_PC0 4 &pcfg_pull_none>, 189952e02d37SLiang Chen /* cif_d6m1 */ 190052e02d37SLiang Chen <2 RK_PC1 4 &pcfg_pull_none>, 190152e02d37SLiang Chen /* cif_d7m1 */ 190252e02d37SLiang Chen <2 RK_PC2 4 &pcfg_pull_none>, 190352e02d37SLiang Chen /* cif_href */ 190452e02d37SLiang Chen <3 RK_PA1 2 &pcfg_pull_none>, 190552e02d37SLiang Chen /* cif_vsync */ 190652e02d37SLiang Chen <3 RK_PA0 2 &pcfg_pull_none>, 190752e02d37SLiang Chen /* cif_clkoutm1 */ 190852e02d37SLiang Chen <2 RK_PB7 4 &pcfg_pull_none>, 190952e02d37SLiang Chen /* cif_clkin */ 191052e02d37SLiang Chen <3 RK_PA2 2 &pcfg_pull_none>; 191152e02d37SLiang Chen }; 191252e02d37SLiang Chen }; 191352e02d37SLiang Chen }; 191452e02d37SLiang Chen}; 1915