17053e06bSLiang Chen// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
27053e06bSLiang Chen/*
37053e06bSLiang Chen * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
47053e06bSLiang Chen */
57053e06bSLiang Chen
67053e06bSLiang Chen#include <dt-bindings/clock/px30-cru.h>
77053e06bSLiang Chen#include <dt-bindings/gpio/gpio.h>
87053e06bSLiang Chen#include <dt-bindings/interrupt-controller/arm-gic.h>
97053e06bSLiang Chen#include <dt-bindings/interrupt-controller/irq.h>
107053e06bSLiang Chen#include <dt-bindings/pinctrl/rockchip.h>
117053e06bSLiang Chen#include <dt-bindings/power/px30-power.h>
127053e06bSLiang Chen#include <dt-bindings/soc/rockchip,boot-mode.h>
13023115cdSHeiko Stuebner#include <dt-bindings/thermal/thermal.h>
147053e06bSLiang Chen
157053e06bSLiang Chen/ {
167053e06bSLiang Chen	compatible = "rockchip,px30";
177053e06bSLiang Chen
187053e06bSLiang Chen	interrupt-parent = <&gic>;
197053e06bSLiang Chen	#address-cells = <2>;
207053e06bSLiang Chen	#size-cells = <2>;
217053e06bSLiang Chen
227053e06bSLiang Chen	aliases {
237053e06bSLiang Chen		ethernet0 = &gmac;
247053e06bSLiang Chen		i2c0 = &i2c0;
257053e06bSLiang Chen		i2c1 = &i2c1;
267053e06bSLiang Chen		i2c2 = &i2c2;
277053e06bSLiang Chen		i2c3 = &i2c3;
287053e06bSLiang Chen		serial0 = &uart0;
297053e06bSLiang Chen		serial1 = &uart1;
307053e06bSLiang Chen		serial2 = &uart2;
317053e06bSLiang Chen		serial3 = &uart3;
327053e06bSLiang Chen		serial4 = &uart4;
337053e06bSLiang Chen		serial5 = &uart5;
347053e06bSLiang Chen		spi0 = &spi0;
357053e06bSLiang Chen		spi1 = &spi1;
367053e06bSLiang Chen	};
377053e06bSLiang Chen
387053e06bSLiang Chen	cpus {
397053e06bSLiang Chen		#address-cells = <2>;
407053e06bSLiang Chen		#size-cells = <0>;
417053e06bSLiang Chen
427053e06bSLiang Chen		cpu0: cpu@0 {
437053e06bSLiang Chen			device_type = "cpu";
4431af04cdSRob Herring			compatible = "arm,cortex-a35";
457053e06bSLiang Chen			reg = <0x0 0x0>;
467053e06bSLiang Chen			enable-method = "psci";
477053e06bSLiang Chen			clocks = <&cru ARMCLK>;
487053e06bSLiang Chen			#cooling-cells = <2>;
497053e06bSLiang Chen			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
507053e06bSLiang Chen			dynamic-power-coefficient = <90>;
517053e06bSLiang Chen			operating-points-v2 = <&cpu0_opp_table>;
527053e06bSLiang Chen		};
537053e06bSLiang Chen
547053e06bSLiang Chen		cpu1: cpu@1 {
557053e06bSLiang Chen			device_type = "cpu";
5631af04cdSRob Herring			compatible = "arm,cortex-a35";
577053e06bSLiang Chen			reg = <0x0 0x1>;
587053e06bSLiang Chen			enable-method = "psci";
597053e06bSLiang Chen			clocks = <&cru ARMCLK>;
607053e06bSLiang Chen			#cooling-cells = <2>;
617053e06bSLiang Chen			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
627053e06bSLiang Chen			dynamic-power-coefficient = <90>;
637053e06bSLiang Chen			operating-points-v2 = <&cpu0_opp_table>;
647053e06bSLiang Chen		};
657053e06bSLiang Chen
667053e06bSLiang Chen		cpu2: cpu@2 {
677053e06bSLiang Chen			device_type = "cpu";
6831af04cdSRob Herring			compatible = "arm,cortex-a35";
697053e06bSLiang Chen			reg = <0x0 0x2>;
707053e06bSLiang Chen			enable-method = "psci";
717053e06bSLiang Chen			clocks = <&cru ARMCLK>;
727053e06bSLiang Chen			#cooling-cells = <2>;
737053e06bSLiang Chen			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
747053e06bSLiang Chen			dynamic-power-coefficient = <90>;
757053e06bSLiang Chen			operating-points-v2 = <&cpu0_opp_table>;
767053e06bSLiang Chen		};
777053e06bSLiang Chen
787053e06bSLiang Chen		cpu3: cpu@3 {
797053e06bSLiang Chen			device_type = "cpu";
8031af04cdSRob Herring			compatible = "arm,cortex-a35";
817053e06bSLiang Chen			reg = <0x0 0x3>;
827053e06bSLiang Chen			enable-method = "psci";
837053e06bSLiang Chen			clocks = <&cru ARMCLK>;
847053e06bSLiang Chen			#cooling-cells = <2>;
857053e06bSLiang Chen			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
867053e06bSLiang Chen			dynamic-power-coefficient = <90>;
877053e06bSLiang Chen			operating-points-v2 = <&cpu0_opp_table>;
887053e06bSLiang Chen		};
897053e06bSLiang Chen
907053e06bSLiang Chen		idle-states {
917053e06bSLiang Chen			entry-method = "psci";
927053e06bSLiang Chen
937053e06bSLiang Chen			CPU_SLEEP: cpu-sleep {
947053e06bSLiang Chen				compatible = "arm,idle-state";
957053e06bSLiang Chen				local-timer-stop;
967053e06bSLiang Chen				arm,psci-suspend-param = <0x0010000>;
977053e06bSLiang Chen				entry-latency-us = <120>;
987053e06bSLiang Chen				exit-latency-us = <250>;
997053e06bSLiang Chen				min-residency-us = <900>;
1007053e06bSLiang Chen			};
1017053e06bSLiang Chen
1027053e06bSLiang Chen			CLUSTER_SLEEP: cluster-sleep {
1037053e06bSLiang Chen				compatible = "arm,idle-state";
1047053e06bSLiang Chen				local-timer-stop;
1057053e06bSLiang Chen				arm,psci-suspend-param = <0x1010000>;
1067053e06bSLiang Chen				entry-latency-us = <400>;
1077053e06bSLiang Chen				exit-latency-us = <500>;
1087053e06bSLiang Chen				min-residency-us = <2000>;
1097053e06bSLiang Chen			};
1107053e06bSLiang Chen		};
1117053e06bSLiang Chen	};
1127053e06bSLiang Chen
113a30f3d90SKrzysztof Kozlowski	cpu0_opp_table: opp-table-0 {
1147053e06bSLiang Chen		compatible = "operating-points-v2";
1157053e06bSLiang Chen		opp-shared;
1167053e06bSLiang Chen
1177053e06bSLiang Chen		opp-600000000 {
1187053e06bSLiang Chen			opp-hz = /bits/ 64 <600000000>;
1197053e06bSLiang Chen			opp-microvolt = <950000 950000 1350000>;
1207053e06bSLiang Chen			clock-latency-ns = <40000>;
1218554723eSHeiko Stuebner			opp-suspend;
1227053e06bSLiang Chen		};
1237053e06bSLiang Chen		opp-816000000 {
1247053e06bSLiang Chen			opp-hz = /bits/ 64 <816000000>;
1257053e06bSLiang Chen			opp-microvolt = <1050000 1050000 1350000>;
1267053e06bSLiang Chen			clock-latency-ns = <40000>;
1277053e06bSLiang Chen		};
1287053e06bSLiang Chen		opp-1008000000 {
1297053e06bSLiang Chen			opp-hz = /bits/ 64 <1008000000>;
1307053e06bSLiang Chen			opp-microvolt = <1175000 1175000 1350000>;
1317053e06bSLiang Chen			clock-latency-ns = <40000>;
1327053e06bSLiang Chen		};
1337053e06bSLiang Chen		opp-1200000000 {
1347053e06bSLiang Chen			opp-hz = /bits/ 64 <1200000000>;
1357053e06bSLiang Chen			opp-microvolt = <1300000 1300000 1350000>;
1367053e06bSLiang Chen			clock-latency-ns = <40000>;
1377053e06bSLiang Chen		};
1387053e06bSLiang Chen		opp-1296000000 {
1397053e06bSLiang Chen			opp-hz = /bits/ 64 <1296000000>;
1407053e06bSLiang Chen			opp-microvolt = <1350000 1350000 1350000>;
1417053e06bSLiang Chen			clock-latency-ns = <40000>;
1427053e06bSLiang Chen		};
1437053e06bSLiang Chen	};
1447053e06bSLiang Chen
1457053e06bSLiang Chen	arm-pmu {
1465944eb7aSRobin Murphy		compatible = "arm,cortex-a35-pmu";
1477053e06bSLiang Chen		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
1487053e06bSLiang Chen			     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
1497053e06bSLiang Chen			     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
1507053e06bSLiang Chen			     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
1517053e06bSLiang Chen		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
1527053e06bSLiang Chen	};
1537053e06bSLiang Chen
1547053e06bSLiang Chen	display_subsystem: display-subsystem {
1557053e06bSLiang Chen		compatible = "rockchip,display-subsystem";
156967c1464SSandy Huang		ports = <&vopb_out>, <&vopl_out>;
1577053e06bSLiang Chen		status = "disabled";
1587053e06bSLiang Chen	};
1597053e06bSLiang Chen
1607053e06bSLiang Chen	gmac_clkin: external-gmac-clock {
1617053e06bSLiang Chen		compatible = "fixed-clock";
1627053e06bSLiang Chen		clock-frequency = <50000000>;
1637053e06bSLiang Chen		clock-output-names = "gmac_clkin";
1647053e06bSLiang Chen		#clock-cells = <0>;
1657053e06bSLiang Chen	};
1667053e06bSLiang Chen
1677053e06bSLiang Chen	psci {
1687053e06bSLiang Chen		compatible = "arm,psci-1.0";
1697053e06bSLiang Chen		method = "smc";
1707053e06bSLiang Chen	};
1717053e06bSLiang Chen
1727053e06bSLiang Chen	timer {
1737053e06bSLiang Chen		compatible = "arm,armv8-timer";
1747053e06bSLiang Chen		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1757053e06bSLiang Chen			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1767053e06bSLiang Chen			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1777053e06bSLiang Chen			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1787053e06bSLiang Chen	};
1797053e06bSLiang Chen
180023115cdSHeiko Stuebner	thermal_zones: thermal-zones {
181023115cdSHeiko Stuebner		soc_thermal: soc-thermal {
182023115cdSHeiko Stuebner			polling-delay-passive = <20>;
183023115cdSHeiko Stuebner			polling-delay = <1000>;
184023115cdSHeiko Stuebner			sustainable-power = <750>;
185023115cdSHeiko Stuebner			thermal-sensors = <&tsadc 0>;
186023115cdSHeiko Stuebner
187023115cdSHeiko Stuebner			trips {
188023115cdSHeiko Stuebner				threshold: trip-point-0 {
189023115cdSHeiko Stuebner					temperature = <70000>;
190023115cdSHeiko Stuebner					hysteresis = <2000>;
191023115cdSHeiko Stuebner					type = "passive";
192023115cdSHeiko Stuebner				};
193023115cdSHeiko Stuebner
194023115cdSHeiko Stuebner				target: trip-point-1 {
195023115cdSHeiko Stuebner					temperature = <85000>;
196023115cdSHeiko Stuebner					hysteresis = <2000>;
197023115cdSHeiko Stuebner					type = "passive";
198023115cdSHeiko Stuebner				};
199023115cdSHeiko Stuebner
200023115cdSHeiko Stuebner				soc_crit: soc-crit {
201023115cdSHeiko Stuebner					temperature = <115000>;
202023115cdSHeiko Stuebner					hysteresis = <2000>;
203023115cdSHeiko Stuebner					type = "critical";
204023115cdSHeiko Stuebner				};
205023115cdSHeiko Stuebner			};
206023115cdSHeiko Stuebner
207023115cdSHeiko Stuebner			cooling-maps {
208023115cdSHeiko Stuebner				map0 {
209023115cdSHeiko Stuebner					trip = <&target>;
210023115cdSHeiko Stuebner					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
211023115cdSHeiko Stuebner					contribution = <4096>;
212023115cdSHeiko Stuebner				};
213a07f34a0SHeiko Stuebner
214a07f34a0SHeiko Stuebner				map1 {
215a07f34a0SHeiko Stuebner					trip = <&target>;
216a07f34a0SHeiko Stuebner					cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
217a07f34a0SHeiko Stuebner					contribution = <4096>;
218a07f34a0SHeiko Stuebner				};
219023115cdSHeiko Stuebner			};
220023115cdSHeiko Stuebner		};
221023115cdSHeiko Stuebner
222023115cdSHeiko Stuebner		gpu_thermal: gpu-thermal {
223023115cdSHeiko Stuebner			polling-delay-passive = <100>; /* milliseconds */
224023115cdSHeiko Stuebner			polling-delay = <1000>; /* milliseconds */
225023115cdSHeiko Stuebner			thermal-sensors = <&tsadc 1>;
226023115cdSHeiko Stuebner		};
227023115cdSHeiko Stuebner	};
228023115cdSHeiko Stuebner
2297053e06bSLiang Chen	xin24m: xin24m {
2307053e06bSLiang Chen		compatible = "fixed-clock";
2317053e06bSLiang Chen		#clock-cells = <0>;
2327053e06bSLiang Chen		clock-frequency = <24000000>;
2337053e06bSLiang Chen		clock-output-names = "xin24m";
2347053e06bSLiang Chen	};
2357053e06bSLiang Chen
2367053e06bSLiang Chen	pmu: power-management@ff000000 {
2377053e06bSLiang Chen		compatible = "rockchip,px30-pmu", "syscon", "simple-mfd";
2387053e06bSLiang Chen		reg = <0x0 0xff000000 0x0 0x1000>;
2397053e06bSLiang Chen
2407053e06bSLiang Chen		power: power-controller {
2417053e06bSLiang Chen			compatible = "rockchip,px30-power-controller";
2427053e06bSLiang Chen			#power-domain-cells = <1>;
2437053e06bSLiang Chen			#address-cells = <1>;
2447053e06bSLiang Chen			#size-cells = <0>;
2457053e06bSLiang Chen
2467053e06bSLiang Chen			/* These power domains are grouped by VD_LOGIC */
247d5de0d68SElaine Zhang			power-domain@PX30_PD_USB {
2487053e06bSLiang Chen				reg = <PX30_PD_USB>;
2497053e06bSLiang Chen				clocks = <&cru HCLK_HOST>,
2507053e06bSLiang Chen					 <&cru HCLK_OTG>,
2517053e06bSLiang Chen					 <&cru SCLK_OTG_ADP>;
2527053e06bSLiang Chen				pm_qos = <&qos_usb_host>, <&qos_usb_otg>;
253837188d4SJohan Jonker				#power-domain-cells = <0>;
2547053e06bSLiang Chen			};
255d5de0d68SElaine Zhang			power-domain@PX30_PD_SDCARD {
2567053e06bSLiang Chen				reg = <PX30_PD_SDCARD>;
2577053e06bSLiang Chen				clocks = <&cru HCLK_SDMMC>,
2587053e06bSLiang Chen					 <&cru SCLK_SDMMC>;
2597053e06bSLiang Chen				pm_qos = <&qos_sdmmc>;
260837188d4SJohan Jonker				#power-domain-cells = <0>;
2617053e06bSLiang Chen			};
262d5de0d68SElaine Zhang			power-domain@PX30_PD_GMAC {
2637053e06bSLiang Chen				reg = <PX30_PD_GMAC>;
2647053e06bSLiang Chen				clocks = <&cru ACLK_GMAC>,
2657053e06bSLiang Chen					 <&cru PCLK_GMAC>,
2667053e06bSLiang Chen					 <&cru SCLK_MAC_REF>,
2677053e06bSLiang Chen					 <&cru SCLK_GMAC_RX_TX>;
2687053e06bSLiang Chen				pm_qos = <&qos_gmac>;
269837188d4SJohan Jonker				#power-domain-cells = <0>;
2707053e06bSLiang Chen			};
271d5de0d68SElaine Zhang			power-domain@PX30_PD_MMC_NAND {
2727053e06bSLiang Chen				reg = <PX30_PD_MMC_NAND>;
2737053e06bSLiang Chen				clocks =  <&cru HCLK_NANDC>,
2747053e06bSLiang Chen					  <&cru HCLK_EMMC>,
2757053e06bSLiang Chen					  <&cru HCLK_SDIO>,
2767053e06bSLiang Chen					  <&cru HCLK_SFC>,
2777053e06bSLiang Chen					  <&cru SCLK_EMMC>,
2787053e06bSLiang Chen					  <&cru SCLK_NANDC>,
2797053e06bSLiang Chen					  <&cru SCLK_SDIO>,
2807053e06bSLiang Chen					  <&cru SCLK_SFC>;
2817053e06bSLiang Chen				pm_qos = <&qos_emmc>, <&qos_nand>,
2827053e06bSLiang Chen					 <&qos_sdio>, <&qos_sfc>;
283837188d4SJohan Jonker				#power-domain-cells = <0>;
2847053e06bSLiang Chen			};
285d5de0d68SElaine Zhang			power-domain@PX30_PD_VPU {
2867053e06bSLiang Chen				reg = <PX30_PD_VPU>;
2877053e06bSLiang Chen				clocks = <&cru ACLK_VPU>,
2887053e06bSLiang Chen					 <&cru HCLK_VPU>,
2897053e06bSLiang Chen					 <&cru SCLK_CORE_VPU>;
2907053e06bSLiang Chen				pm_qos = <&qos_vpu>, <&qos_vpu_r128>;
291837188d4SJohan Jonker				#power-domain-cells = <0>;
2927053e06bSLiang Chen			};
293d5de0d68SElaine Zhang			power-domain@PX30_PD_VO {
2947053e06bSLiang Chen				reg = <PX30_PD_VO>;
2957053e06bSLiang Chen				clocks = <&cru ACLK_RGA>,
2967053e06bSLiang Chen					 <&cru ACLK_VOPB>,
2977053e06bSLiang Chen					 <&cru ACLK_VOPL>,
2987053e06bSLiang Chen					 <&cru DCLK_VOPB>,
2997053e06bSLiang Chen					 <&cru DCLK_VOPL>,
3007053e06bSLiang Chen					 <&cru HCLK_RGA>,
3017053e06bSLiang Chen					 <&cru HCLK_VOPB>,
3027053e06bSLiang Chen					 <&cru HCLK_VOPL>,
3037053e06bSLiang Chen					 <&cru PCLK_MIPI_DSI>,
3047053e06bSLiang Chen					 <&cru SCLK_RGA_CORE>,
3057053e06bSLiang Chen					 <&cru SCLK_VOPB_PWM>;
3067053e06bSLiang Chen				pm_qos = <&qos_rga_rd>, <&qos_rga_wr>,
3077053e06bSLiang Chen					 <&qos_vop_m0>, <&qos_vop_m1>;
308837188d4SJohan Jonker				#power-domain-cells = <0>;
3097053e06bSLiang Chen			};
310d5de0d68SElaine Zhang			power-domain@PX30_PD_VI {
3117053e06bSLiang Chen				reg = <PX30_PD_VI>;
3127053e06bSLiang Chen				clocks = <&cru ACLK_CIF>,
3137053e06bSLiang Chen					 <&cru ACLK_ISP>,
3147053e06bSLiang Chen					 <&cru HCLK_CIF>,
3157053e06bSLiang Chen					 <&cru HCLK_ISP>,
3167053e06bSLiang Chen					 <&cru SCLK_ISP>;
3177053e06bSLiang Chen				pm_qos = <&qos_isp_128>, <&qos_isp_rd>,
3187053e06bSLiang Chen					 <&qos_isp_wr>, <&qos_isp_m1>,
3197053e06bSLiang Chen					 <&qos_vip>;
320837188d4SJohan Jonker				#power-domain-cells = <0>;
3217053e06bSLiang Chen			};
322d5de0d68SElaine Zhang			power-domain@PX30_PD_GPU {
3237053e06bSLiang Chen				reg = <PX30_PD_GPU>;
3247053e06bSLiang Chen				clocks = <&cru SCLK_GPU>;
3257053e06bSLiang Chen				pm_qos = <&qos_gpu>;
326837188d4SJohan Jonker				#power-domain-cells = <0>;
3277053e06bSLiang Chen			};
3287053e06bSLiang Chen		};
3297053e06bSLiang Chen	};
3307053e06bSLiang Chen
3317053e06bSLiang Chen	pmugrf: syscon@ff010000 {
3327053e06bSLiang Chen		compatible = "rockchip,px30-pmugrf", "syscon", "simple-mfd";
3337053e06bSLiang Chen		reg = <0x0 0xff010000 0x0 0x1000>;
3347053e06bSLiang Chen		#address-cells = <1>;
3357053e06bSLiang Chen		#size-cells = <1>;
3367053e06bSLiang Chen
3377053e06bSLiang Chen		pmu_io_domains: io-domains {
3387053e06bSLiang Chen			compatible = "rockchip,px30-pmu-io-voltage-domain";
3397053e06bSLiang Chen			status = "disabled";
3407053e06bSLiang Chen		};
3417053e06bSLiang Chen
3427053e06bSLiang Chen		reboot-mode {
3437053e06bSLiang Chen			compatible = "syscon-reboot-mode";
3447053e06bSLiang Chen			offset = <0x200>;
3457053e06bSLiang Chen			mode-bootloader = <BOOT_BL_DOWNLOAD>;
3467053e06bSLiang Chen			mode-fastboot = <BOOT_FASTBOOT>;
3477053e06bSLiang Chen			mode-loader = <BOOT_BL_DOWNLOAD>;
3487053e06bSLiang Chen			mode-normal = <BOOT_NORMAL>;
3497053e06bSLiang Chen			mode-recovery = <BOOT_RECOVERY>;
3507053e06bSLiang Chen		};
3517053e06bSLiang Chen	};
3527053e06bSLiang Chen
3537053e06bSLiang Chen	uart0: serial@ff030000 {
3547053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
3557053e06bSLiang Chen		reg = <0x0 0xff030000 0x0 0x100>;
3567053e06bSLiang Chen		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
3577053e06bSLiang Chen		clocks = <&pmucru SCLK_UART0_PMU>, <&pmucru PCLK_UART0_PMU>;
3587053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
3597053e06bSLiang Chen		dmas = <&dmac 0>, <&dmac 1>;
3607053e06bSLiang Chen		dma-names = "tx", "rx";
3617053e06bSLiang Chen		reg-shift = <2>;
3627053e06bSLiang Chen		reg-io-width = <4>;
3637053e06bSLiang Chen		pinctrl-names = "default";
3647053e06bSLiang Chen		pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
3657053e06bSLiang Chen		status = "disabled";
3667053e06bSLiang Chen	};
3677053e06bSLiang Chen
368*27c92c60SQuentin Schulz	i2s0_8ch: i2s@ff060000 {
369*27c92c60SQuentin Schulz		compatible = "rockchip,px30-i2s-tdm";
370*27c92c60SQuentin Schulz		reg = <0x0 0xff060000 0x0 0x1000>;
371*27c92c60SQuentin Schulz		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
372*27c92c60SQuentin Schulz		clocks = <&cru SCLK_I2S0_TX>, <&cru SCLK_I2S0_RX>, <&cru HCLK_I2S0>;
373*27c92c60SQuentin Schulz		clock-names = "mclk_tx", "mclk_rx", "hclk";
374*27c92c60SQuentin Schulz		dmas = <&dmac 16>, <&dmac 17>;
375*27c92c60SQuentin Schulz		dma-names = "tx", "rx";
376*27c92c60SQuentin Schulz		rockchip,grf = <&grf>;
377*27c92c60SQuentin Schulz		resets = <&cru SRST_I2S0_TX>, <&cru SRST_I2S0_RX>;
378*27c92c60SQuentin Schulz		reset-names = "tx-m", "rx-m";
379*27c92c60SQuentin Schulz		pinctrl-names = "default";
380*27c92c60SQuentin Schulz		pinctrl-0 = <&i2s0_8ch_sclktx &i2s0_8ch_sclkrx
381*27c92c60SQuentin Schulz			     &i2s0_8ch_lrcktx &i2s0_8ch_lrckrx
382*27c92c60SQuentin Schulz			     &i2s0_8ch_sdo0 &i2s0_8ch_sdi0
383*27c92c60SQuentin Schulz			     &i2s0_8ch_sdo1 &i2s0_8ch_sdi1
384*27c92c60SQuentin Schulz			     &i2s0_8ch_sdo2 &i2s0_8ch_sdi2
385*27c92c60SQuentin Schulz			     &i2s0_8ch_sdo3 &i2s0_8ch_sdi3>;
386*27c92c60SQuentin Schulz		#sound-dai-cells = <0>;
387*27c92c60SQuentin Schulz		status = "disabled";
388*27c92c60SQuentin Schulz	};
389*27c92c60SQuentin Schulz
3907053e06bSLiang Chen	i2s1_2ch: i2s@ff070000 {
3917053e06bSLiang Chen		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
3927053e06bSLiang Chen		reg = <0x0 0xff070000 0x0 0x1000>;
3937053e06bSLiang Chen		interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
3947053e06bSLiang Chen		clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1>;
3957053e06bSLiang Chen		clock-names = "i2s_clk", "i2s_hclk";
3967053e06bSLiang Chen		dmas = <&dmac 18>, <&dmac 19>;
3977053e06bSLiang Chen		dma-names = "tx", "rx";
3987053e06bSLiang Chen		pinctrl-names = "default";
3997053e06bSLiang Chen		pinctrl-0 = <&i2s1_2ch_sclk &i2s1_2ch_lrck
4007053e06bSLiang Chen			     &i2s1_2ch_sdi &i2s1_2ch_sdo>;
4017053e06bSLiang Chen		#sound-dai-cells = <0>;
4027053e06bSLiang Chen		status = "disabled";
4037053e06bSLiang Chen	};
4047053e06bSLiang Chen
4057053e06bSLiang Chen	i2s2_2ch: i2s@ff080000 {
4067053e06bSLiang Chen		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
4077053e06bSLiang Chen		reg = <0x0 0xff080000 0x0 0x1000>;
4087053e06bSLiang Chen		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
4097053e06bSLiang Chen		clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2>;
4107053e06bSLiang Chen		clock-names = "i2s_clk", "i2s_hclk";
4117053e06bSLiang Chen		dmas = <&dmac 20>, <&dmac 21>;
4127053e06bSLiang Chen		dma-names = "tx", "rx";
4137053e06bSLiang Chen		pinctrl-names = "default";
4147053e06bSLiang Chen		pinctrl-0 = <&i2s2_2ch_sclk &i2s2_2ch_lrck
4157053e06bSLiang Chen			     &i2s2_2ch_sdi &i2s2_2ch_sdo>;
4167053e06bSLiang Chen		#sound-dai-cells = <0>;
4177053e06bSLiang Chen		status = "disabled";
4187053e06bSLiang Chen	};
4197053e06bSLiang Chen
4207053e06bSLiang Chen	gic: interrupt-controller@ff131000 {
4217053e06bSLiang Chen		compatible = "arm,gic-400";
4227053e06bSLiang Chen		#interrupt-cells = <3>;
4237053e06bSLiang Chen		#address-cells = <0>;
4247053e06bSLiang Chen		interrupt-controller;
4257053e06bSLiang Chen		reg = <0x0 0xff131000 0 0x1000>,
4267053e06bSLiang Chen		      <0x0 0xff132000 0 0x2000>,
4277053e06bSLiang Chen		      <0x0 0xff134000 0 0x2000>,
4287053e06bSLiang Chen		      <0x0 0xff136000 0 0x2000>;
4297053e06bSLiang Chen		interrupts = <GIC_PPI 9
4307053e06bSLiang Chen		      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
4317053e06bSLiang Chen	};
4327053e06bSLiang Chen
4337053e06bSLiang Chen	grf: syscon@ff140000 {
4347053e06bSLiang Chen		compatible = "rockchip,px30-grf", "syscon", "simple-mfd";
4357053e06bSLiang Chen		reg = <0x0 0xff140000 0x0 0x1000>;
4367053e06bSLiang Chen		#address-cells = <1>;
4377053e06bSLiang Chen		#size-cells = <1>;
4387053e06bSLiang Chen
4397053e06bSLiang Chen		io_domains: io-domains {
4407053e06bSLiang Chen			compatible = "rockchip,px30-io-voltage-domain";
4417053e06bSLiang Chen			status = "disabled";
4427053e06bSLiang Chen		};
443dbb6f778SMiquel Raynal
444dbb6f778SMiquel Raynal		lvds: lvds {
445dbb6f778SMiquel Raynal			compatible = "rockchip,px30-lvds";
446dbb6f778SMiquel Raynal			phys = <&dsi_dphy>;
447dbb6f778SMiquel Raynal			phy-names = "dphy";
448dbb6f778SMiquel Raynal			rockchip,grf = <&grf>;
449dbb6f778SMiquel Raynal			rockchip,output = "lvds";
450dbb6f778SMiquel Raynal			status = "disabled";
451dbb6f778SMiquel Raynal
452186444c1SHeiko Stuebner			ports {
453186444c1SHeiko Stuebner				#address-cells = <1>;
454186444c1SHeiko Stuebner				#size-cells = <0>;
455186444c1SHeiko Stuebner
456dbb6f778SMiquel Raynal				port@0 {
457dbb6f778SMiquel Raynal					reg = <0>;
458dbb6f778SMiquel Raynal					#address-cells = <1>;
459dbb6f778SMiquel Raynal					#size-cells = <0>;
460dbb6f778SMiquel Raynal
461dbb6f778SMiquel Raynal					lvds_vopb_in: endpoint@0 {
462dbb6f778SMiquel Raynal						reg = <0>;
463dbb6f778SMiquel Raynal						remote-endpoint = <&vopb_out_lvds>;
464dbb6f778SMiquel Raynal					};
465dbb6f778SMiquel Raynal
466dbb6f778SMiquel Raynal					lvds_vopl_in: endpoint@1 {
467dbb6f778SMiquel Raynal						reg = <1>;
468dbb6f778SMiquel Raynal						remote-endpoint = <&vopl_out_lvds>;
469dbb6f778SMiquel Raynal					};
470dbb6f778SMiquel Raynal				};
471dbb6f778SMiquel Raynal			};
4727053e06bSLiang Chen		};
473186444c1SHeiko Stuebner	};
4747053e06bSLiang Chen
4757053e06bSLiang Chen	uart1: serial@ff158000 {
4767053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
4777053e06bSLiang Chen		reg = <0x0 0xff158000 0x0 0x100>;
4787053e06bSLiang Chen		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
4797053e06bSLiang Chen		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
4807053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
4817053e06bSLiang Chen		dmas = <&dmac 2>, <&dmac 3>;
4827053e06bSLiang Chen		dma-names = "tx", "rx";
4837053e06bSLiang Chen		reg-shift = <2>;
4847053e06bSLiang Chen		reg-io-width = <4>;
4857053e06bSLiang Chen		pinctrl-names = "default";
4867053e06bSLiang Chen		pinctrl-0 = <&uart1_xfer &uart1_cts &uart1_rts>;
4877053e06bSLiang Chen		status = "disabled";
4887053e06bSLiang Chen	};
4897053e06bSLiang Chen
4907053e06bSLiang Chen	uart2: serial@ff160000 {
4917053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
4927053e06bSLiang Chen		reg = <0x0 0xff160000 0x0 0x100>;
4937053e06bSLiang Chen		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
4947053e06bSLiang Chen		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
4957053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
4967053e06bSLiang Chen		dmas = <&dmac 4>, <&dmac 5>;
4977053e06bSLiang Chen		dma-names = "tx", "rx";
4987053e06bSLiang Chen		reg-shift = <2>;
4997053e06bSLiang Chen		reg-io-width = <4>;
5007053e06bSLiang Chen		pinctrl-names = "default";
5017053e06bSLiang Chen		pinctrl-0 = <&uart2m0_xfer>;
5027053e06bSLiang Chen		status = "disabled";
5037053e06bSLiang Chen	};
5047053e06bSLiang Chen
5057053e06bSLiang Chen	uart3: serial@ff168000 {
5067053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
5077053e06bSLiang Chen		reg = <0x0 0xff168000 0x0 0x100>;
5087053e06bSLiang Chen		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
5097053e06bSLiang Chen		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
5107053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
5117053e06bSLiang Chen		dmas = <&dmac 6>, <&dmac 7>;
5127053e06bSLiang Chen		dma-names = "tx", "rx";
5137053e06bSLiang Chen		reg-shift = <2>;
5147053e06bSLiang Chen		reg-io-width = <4>;
5157053e06bSLiang Chen		pinctrl-names = "default";
5167053e06bSLiang Chen		pinctrl-0 = <&uart3m1_xfer &uart3m1_cts &uart3m1_rts>;
5177053e06bSLiang Chen		status = "disabled";
5187053e06bSLiang Chen	};
5197053e06bSLiang Chen
5207053e06bSLiang Chen	uart4: serial@ff170000 {
5217053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
5227053e06bSLiang Chen		reg = <0x0 0xff170000 0x0 0x100>;
5237053e06bSLiang Chen		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
5247053e06bSLiang Chen		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
5257053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
5267053e06bSLiang Chen		dmas = <&dmac 8>, <&dmac 9>;
5277053e06bSLiang Chen		dma-names = "tx", "rx";
5287053e06bSLiang Chen		reg-shift = <2>;
5297053e06bSLiang Chen		reg-io-width = <4>;
5307053e06bSLiang Chen		pinctrl-names = "default";
5317053e06bSLiang Chen		pinctrl-0 = <&uart4_xfer &uart4_cts &uart4_rts>;
5327053e06bSLiang Chen		status = "disabled";
5337053e06bSLiang Chen	};
5347053e06bSLiang Chen
5357053e06bSLiang Chen	uart5: serial@ff178000 {
5367053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
5377053e06bSLiang Chen		reg = <0x0 0xff178000 0x0 0x100>;
5387053e06bSLiang Chen		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
5397053e06bSLiang Chen		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
5407053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
5417053e06bSLiang Chen		dmas = <&dmac 10>, <&dmac 11>;
5427053e06bSLiang Chen		dma-names = "tx", "rx";
5437053e06bSLiang Chen		reg-shift = <2>;
5447053e06bSLiang Chen		reg-io-width = <4>;
5457053e06bSLiang Chen		pinctrl-names = "default";
5467053e06bSLiang Chen		pinctrl-0 = <&uart5_xfer &uart5_cts &uart5_rts>;
5477053e06bSLiang Chen		status = "disabled";
5487053e06bSLiang Chen	};
5497053e06bSLiang Chen
5507053e06bSLiang Chen	i2c0: i2c@ff180000 {
5517053e06bSLiang Chen		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
5527053e06bSLiang Chen		reg = <0x0 0xff180000 0x0 0x1000>;
5537053e06bSLiang Chen		clocks = <&cru SCLK_I2C0>, <&cru PCLK_I2C0>;
5547053e06bSLiang Chen		clock-names = "i2c", "pclk";
5557053e06bSLiang Chen		interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
5567053e06bSLiang Chen		pinctrl-names = "default";
5577053e06bSLiang Chen		pinctrl-0 = <&i2c0_xfer>;
5587053e06bSLiang Chen		#address-cells = <1>;
5597053e06bSLiang Chen		#size-cells = <0>;
5607053e06bSLiang Chen		status = "disabled";
5617053e06bSLiang Chen	};
5627053e06bSLiang Chen
5637053e06bSLiang Chen	i2c1: i2c@ff190000 {
5647053e06bSLiang Chen		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
5657053e06bSLiang Chen		reg = <0x0 0xff190000 0x0 0x1000>;
5667053e06bSLiang Chen		clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
5677053e06bSLiang Chen		clock-names = "i2c", "pclk";
5687053e06bSLiang Chen		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
5697053e06bSLiang Chen		pinctrl-names = "default";
5707053e06bSLiang Chen		pinctrl-0 = <&i2c1_xfer>;
5717053e06bSLiang Chen		#address-cells = <1>;
5727053e06bSLiang Chen		#size-cells = <0>;
5737053e06bSLiang Chen		status = "disabled";
5747053e06bSLiang Chen	};
5757053e06bSLiang Chen
5767053e06bSLiang Chen	i2c2: i2c@ff1a0000 {
5777053e06bSLiang Chen		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
5787053e06bSLiang Chen		reg = <0x0 0xff1a0000 0x0 0x1000>;
5797053e06bSLiang Chen		clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
5807053e06bSLiang Chen		clock-names = "i2c", "pclk";
5817053e06bSLiang Chen		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
5827053e06bSLiang Chen		pinctrl-names = "default";
5837053e06bSLiang Chen		pinctrl-0 = <&i2c2_xfer>;
5847053e06bSLiang Chen		#address-cells = <1>;
5857053e06bSLiang Chen		#size-cells = <0>;
5867053e06bSLiang Chen		status = "disabled";
5877053e06bSLiang Chen	};
5887053e06bSLiang Chen
5897053e06bSLiang Chen	i2c3: i2c@ff1b0000 {
5907053e06bSLiang Chen		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
5917053e06bSLiang Chen		reg = <0x0 0xff1b0000 0x0 0x1000>;
5927053e06bSLiang Chen		clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
5937053e06bSLiang Chen		clock-names = "i2c", "pclk";
5947053e06bSLiang Chen		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
5957053e06bSLiang Chen		pinctrl-names = "default";
5967053e06bSLiang Chen		pinctrl-0 = <&i2c3_xfer>;
5977053e06bSLiang Chen		#address-cells = <1>;
5987053e06bSLiang Chen		#size-cells = <0>;
5997053e06bSLiang Chen		status = "disabled";
6007053e06bSLiang Chen	};
6017053e06bSLiang Chen
6027053e06bSLiang Chen	spi0: spi@ff1d0000 {
6037053e06bSLiang Chen		compatible = "rockchip,px30-spi", "rockchip,rk3066-spi";
6047053e06bSLiang Chen		reg = <0x0 0xff1d0000 0x0 0x1000>;
6057053e06bSLiang Chen		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
6067053e06bSLiang Chen		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
6077053e06bSLiang Chen		clock-names = "spiclk", "apb_pclk";
6087053e06bSLiang Chen		dmas = <&dmac 12>, <&dmac 13>;
6097053e06bSLiang Chen		dma-names = "tx", "rx";
6107053e06bSLiang Chen		pinctrl-names = "default";
6117053e06bSLiang Chen		pinctrl-0 = <&spi0_clk &spi0_csn &spi0_miso &spi0_mosi>;
6127053e06bSLiang Chen		#address-cells = <1>;
6137053e06bSLiang Chen		#size-cells = <0>;
6147053e06bSLiang Chen		status = "disabled";
6157053e06bSLiang Chen	};
6167053e06bSLiang Chen
6177053e06bSLiang Chen	spi1: spi@ff1d8000 {
6187053e06bSLiang Chen		compatible = "rockchip,px30-spi", "rockchip,rk3066-spi";
6197053e06bSLiang Chen		reg = <0x0 0xff1d8000 0x0 0x1000>;
6207053e06bSLiang Chen		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
6217053e06bSLiang Chen		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
6227053e06bSLiang Chen		clock-names = "spiclk", "apb_pclk";
6237053e06bSLiang Chen		dmas = <&dmac 14>, <&dmac 15>;
6247053e06bSLiang Chen		dma-names = "tx", "rx";
6257053e06bSLiang Chen		pinctrl-names = "default";
6267053e06bSLiang Chen		pinctrl-0 = <&spi1_clk &spi1_csn0 &spi1_csn1 &spi1_miso &spi1_mosi>;
6277053e06bSLiang Chen		#address-cells = <1>;
6287053e06bSLiang Chen		#size-cells = <0>;
6297053e06bSLiang Chen		status = "disabled";
6307053e06bSLiang Chen	};
6317053e06bSLiang Chen
6327053e06bSLiang Chen	wdt: watchdog@ff1e0000 {
633d16c7082SJohan Jonker		compatible = "rockchip,px30-wdt", "snps,dw-wdt";
6347053e06bSLiang Chen		reg = <0x0 0xff1e0000 0x0 0x100>;
6357053e06bSLiang Chen		clocks = <&cru PCLK_WDT_NS>;
6367053e06bSLiang Chen		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
6377053e06bSLiang Chen		status = "disabled";
6387053e06bSLiang Chen	};
6397053e06bSLiang Chen
6407053e06bSLiang Chen	pwm0: pwm@ff200000 {
6417053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6427053e06bSLiang Chen		reg = <0x0 0xff200000 0x0 0x10>;
6437053e06bSLiang Chen		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
6447053e06bSLiang Chen		clock-names = "pwm", "pclk";
6457053e06bSLiang Chen		pinctrl-names = "default";
6467053e06bSLiang Chen		pinctrl-0 = <&pwm0_pin>;
6477053e06bSLiang Chen		#pwm-cells = <3>;
6487053e06bSLiang Chen		status = "disabled";
6497053e06bSLiang Chen	};
6507053e06bSLiang Chen
6517053e06bSLiang Chen	pwm1: pwm@ff200010 {
6527053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6537053e06bSLiang Chen		reg = <0x0 0xff200010 0x0 0x10>;
6547053e06bSLiang Chen		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
6557053e06bSLiang Chen		clock-names = "pwm", "pclk";
6567053e06bSLiang Chen		pinctrl-names = "default";
6577053e06bSLiang Chen		pinctrl-0 = <&pwm1_pin>;
6587053e06bSLiang Chen		#pwm-cells = <3>;
6597053e06bSLiang Chen		status = "disabled";
6607053e06bSLiang Chen	};
6617053e06bSLiang Chen
6627053e06bSLiang Chen	pwm2: pwm@ff200020 {
6637053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6647053e06bSLiang Chen		reg = <0x0 0xff200020 0x0 0x10>;
6657053e06bSLiang Chen		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
6667053e06bSLiang Chen		clock-names = "pwm", "pclk";
6677053e06bSLiang Chen		pinctrl-names = "default";
6687053e06bSLiang Chen		pinctrl-0 = <&pwm2_pin>;
6697053e06bSLiang Chen		#pwm-cells = <3>;
6707053e06bSLiang Chen		status = "disabled";
6717053e06bSLiang Chen	};
6727053e06bSLiang Chen
6737053e06bSLiang Chen	pwm3: pwm@ff200030 {
6747053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6757053e06bSLiang Chen		reg = <0x0 0xff200030 0x0 0x10>;
6767053e06bSLiang Chen		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
6777053e06bSLiang Chen		clock-names = "pwm", "pclk";
6787053e06bSLiang Chen		pinctrl-names = "default";
6797053e06bSLiang Chen		pinctrl-0 = <&pwm3_pin>;
6807053e06bSLiang Chen		#pwm-cells = <3>;
6817053e06bSLiang Chen		status = "disabled";
6827053e06bSLiang Chen	};
6837053e06bSLiang Chen
6847053e06bSLiang Chen	pwm4: pwm@ff208000 {
6857053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6867053e06bSLiang Chen		reg = <0x0 0xff208000 0x0 0x10>;
6877053e06bSLiang Chen		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
6887053e06bSLiang Chen		clock-names = "pwm", "pclk";
6897053e06bSLiang Chen		pinctrl-names = "default";
6907053e06bSLiang Chen		pinctrl-0 = <&pwm4_pin>;
6917053e06bSLiang Chen		#pwm-cells = <3>;
6927053e06bSLiang Chen		status = "disabled";
6937053e06bSLiang Chen	};
6947053e06bSLiang Chen
6957053e06bSLiang Chen	pwm5: pwm@ff208010 {
6967053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6977053e06bSLiang Chen		reg = <0x0 0xff208010 0x0 0x10>;
6987053e06bSLiang Chen		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
6997053e06bSLiang Chen		clock-names = "pwm", "pclk";
7007053e06bSLiang Chen		pinctrl-names = "default";
7017053e06bSLiang Chen		pinctrl-0 = <&pwm5_pin>;
7027053e06bSLiang Chen		#pwm-cells = <3>;
7037053e06bSLiang Chen		status = "disabled";
7047053e06bSLiang Chen	};
7057053e06bSLiang Chen
7067053e06bSLiang Chen	pwm6: pwm@ff208020 {
7077053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
7087053e06bSLiang Chen		reg = <0x0 0xff208020 0x0 0x10>;
7097053e06bSLiang Chen		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
7107053e06bSLiang Chen		clock-names = "pwm", "pclk";
7117053e06bSLiang Chen		pinctrl-names = "default";
7127053e06bSLiang Chen		pinctrl-0 = <&pwm6_pin>;
7137053e06bSLiang Chen		#pwm-cells = <3>;
7147053e06bSLiang Chen		status = "disabled";
7157053e06bSLiang Chen	};
7167053e06bSLiang Chen
7177053e06bSLiang Chen	pwm7: pwm@ff208030 {
7187053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
7197053e06bSLiang Chen		reg = <0x0 0xff208030 0x0 0x10>;
7207053e06bSLiang Chen		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
7217053e06bSLiang Chen		clock-names = "pwm", "pclk";
7227053e06bSLiang Chen		pinctrl-names = "default";
7237053e06bSLiang Chen		pinctrl-0 = <&pwm7_pin>;
7247053e06bSLiang Chen		#pwm-cells = <3>;
7257053e06bSLiang Chen		status = "disabled";
7267053e06bSLiang Chen	};
7277053e06bSLiang Chen
7287053e06bSLiang Chen	rktimer: timer@ff210000 {
7297053e06bSLiang Chen		compatible = "rockchip,px30-timer", "rockchip,rk3288-timer";
7307053e06bSLiang Chen		reg = <0x0 0xff210000 0x0 0x1000>;
7317053e06bSLiang Chen		interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
7327053e06bSLiang Chen		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>;
7337053e06bSLiang Chen		clock-names = "pclk", "timer";
7347053e06bSLiang Chen	};
7357053e06bSLiang Chen
7368fd94150SKrzysztof Kozlowski	dmac: dma-controller@ff240000 {
7377053e06bSLiang Chen		compatible = "arm,pl330", "arm,primecell";
7387053e06bSLiang Chen		reg = <0x0 0xff240000 0x0 0x4000>;
7397053e06bSLiang Chen		interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
7407053e06bSLiang Chen			     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
741505af918SSugar Zhang		arm,pl330-periph-burst;
7427053e06bSLiang Chen		clocks = <&cru ACLK_DMAC>;
7437053e06bSLiang Chen		clock-names = "apb_pclk";
7447053e06bSLiang Chen		#dma-cells = <1>;
7457053e06bSLiang Chen	};
7467053e06bSLiang Chen
747023115cdSHeiko Stuebner	tsadc: tsadc@ff280000 {
748023115cdSHeiko Stuebner		compatible = "rockchip,px30-tsadc";
749023115cdSHeiko Stuebner		reg = <0x0 0xff280000 0x0 0x100>;
750023115cdSHeiko Stuebner		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
751023115cdSHeiko Stuebner		assigned-clocks = <&cru SCLK_TSADC>;
752023115cdSHeiko Stuebner		assigned-clock-rates = <50000>;
753023115cdSHeiko Stuebner		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
754023115cdSHeiko Stuebner		clock-names = "tsadc", "apb_pclk";
755023115cdSHeiko Stuebner		resets = <&cru SRST_TSADC>;
756023115cdSHeiko Stuebner		reset-names = "tsadc-apb";
757023115cdSHeiko Stuebner		rockchip,grf = <&grf>;
758023115cdSHeiko Stuebner		rockchip,hw-tshut-temp = <120000>;
759023115cdSHeiko Stuebner		pinctrl-names = "init", "default", "sleep";
7602bc65fefSJohan Jonker		pinctrl-0 = <&tsadc_otp_pin>;
761023115cdSHeiko Stuebner		pinctrl-1 = <&tsadc_otp_out>;
7622bc65fefSJohan Jonker		pinctrl-2 = <&tsadc_otp_pin>;
763023115cdSHeiko Stuebner		#thermal-sensor-cells = <1>;
764023115cdSHeiko Stuebner		status = "disabled";
765023115cdSHeiko Stuebner	};
766023115cdSHeiko Stuebner
7677053e06bSLiang Chen	saradc: saradc@ff288000 {
7687053e06bSLiang Chen		compatible = "rockchip,px30-saradc", "rockchip,rk3399-saradc";
7697053e06bSLiang Chen		reg = <0x0 0xff288000 0x0 0x100>;
7707053e06bSLiang Chen		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
7717053e06bSLiang Chen		#io-channel-cells = <1>;
7727053e06bSLiang Chen		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
7737053e06bSLiang Chen		clock-names = "saradc", "apb_pclk";
7747053e06bSLiang Chen		resets = <&cru SRST_SARADC_P>;
7757053e06bSLiang Chen		reset-names = "saradc-apb";
7767053e06bSLiang Chen		status = "disabled";
7777053e06bSLiang Chen	};
7787053e06bSLiang Chen
779fbb78418SHeiko Stuebner	otp: nvmem@ff290000 {
780fbb78418SHeiko Stuebner		compatible = "rockchip,px30-otp";
781fbb78418SHeiko Stuebner		reg = <0x0 0xff290000 0x0 0x4000>;
782fbb78418SHeiko Stuebner		clocks = <&cru SCLK_OTP_USR>, <&cru PCLK_OTP_NS>,
783fbb78418SHeiko Stuebner			 <&cru PCLK_OTP_PHY>;
784fbb78418SHeiko Stuebner		clock-names = "otp", "apb_pclk", "phy";
785fbb78418SHeiko Stuebner		resets = <&cru SRST_OTP_PHY>;
786fbb78418SHeiko Stuebner		reset-names = "phy";
787fbb78418SHeiko Stuebner		#address-cells = <1>;
788fbb78418SHeiko Stuebner		#size-cells = <1>;
789fbb78418SHeiko Stuebner
790fbb78418SHeiko Stuebner		/* Data cells */
791fbb78418SHeiko Stuebner		cpu_id: id@7 {
792fbb78418SHeiko Stuebner			reg = <0x07 0x10>;
793fbb78418SHeiko Stuebner		};
794fbb78418SHeiko Stuebner		cpu_leakage: cpu-leakage@17 {
795fbb78418SHeiko Stuebner			reg = <0x17 0x1>;
796fbb78418SHeiko Stuebner		};
797fbb78418SHeiko Stuebner		performance: performance@1e {
798fbb78418SHeiko Stuebner			reg = <0x1e 0x1>;
799fbb78418SHeiko Stuebner			bits = <4 3>;
800fbb78418SHeiko Stuebner		};
801fbb78418SHeiko Stuebner	};
802fbb78418SHeiko Stuebner
8037053e06bSLiang Chen	cru: clock-controller@ff2b0000 {
8047053e06bSLiang Chen		compatible = "rockchip,px30-cru";
8057053e06bSLiang Chen		reg = <0x0 0xff2b0000 0x0 0x1000>;
80645cb61b4SHeiko Stuebner		clocks = <&xin24m>, <&pmucru PLL_GPLL>;
80745cb61b4SHeiko Stuebner		clock-names = "xin24m", "gpll";
8087053e06bSLiang Chen		rockchip,grf = <&grf>;
8097053e06bSLiang Chen		#clock-cells = <1>;
8107053e06bSLiang Chen		#reset-cells = <1>;
8117053e06bSLiang Chen
81245cb61b4SHeiko Stuebner		assigned-clocks = <&cru PLL_NPLL>,
81345cb61b4SHeiko Stuebner			<&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>,
81445cb61b4SHeiko Stuebner			<&cru HCLK_BUS_PRE>, <&cru HCLK_PERI_PRE>,
81545cb61b4SHeiko Stuebner			<&cru PCLK_BUS_PRE>, <&cru SCLK_GPU>;
81645cb61b4SHeiko Stuebner
81745cb61b4SHeiko Stuebner		assigned-clock-rates = <1188000000>,
81845cb61b4SHeiko Stuebner			<200000000>, <200000000>,
81945cb61b4SHeiko Stuebner			<150000000>, <150000000>,
82045cb61b4SHeiko Stuebner			<100000000>, <200000000>;
8217053e06bSLiang Chen	};
8227053e06bSLiang Chen
8237053e06bSLiang Chen	pmucru: clock-controller@ff2bc000 {
8247053e06bSLiang Chen		compatible = "rockchip,px30-pmucru";
8257053e06bSLiang Chen		reg = <0x0 0xff2bc000 0x0 0x1000>;
82645cb61b4SHeiko Stuebner		clocks = <&xin24m>;
82745cb61b4SHeiko Stuebner		clock-names = "xin24m";
8287053e06bSLiang Chen		rockchip,grf = <&grf>;
8297053e06bSLiang Chen		#clock-cells = <1>;
8307053e06bSLiang Chen		#reset-cells = <1>;
8317053e06bSLiang Chen
8327053e06bSLiang Chen		assigned-clocks =
8337053e06bSLiang Chen			<&pmucru PLL_GPLL>, <&pmucru PCLK_PMU_PRE>,
83445cb61b4SHeiko Stuebner			<&pmucru SCLK_WIFI_PMU>;
8357053e06bSLiang Chen		assigned-clock-rates =
8367053e06bSLiang Chen			<1200000000>, <100000000>,
83745cb61b4SHeiko Stuebner			<26000000>;
8387053e06bSLiang Chen	};
8397053e06bSLiang Chen
840f952b45bSHeiko Stuebner	usb2phy_grf: syscon@ff2c0000 {
841f952b45bSHeiko Stuebner		compatible = "rockchip,px30-usb2phy-grf", "syscon",
842f952b45bSHeiko Stuebner			     "simple-mfd";
843f952b45bSHeiko Stuebner		reg = <0x0 0xff2c0000 0x0 0x10000>;
844f952b45bSHeiko Stuebner		#address-cells = <1>;
845f952b45bSHeiko Stuebner		#size-cells = <1>;
846f952b45bSHeiko Stuebner
8478c3d6425SJohan Jonker		u2phy: usb2phy@100 {
848f952b45bSHeiko Stuebner			compatible = "rockchip,px30-usb2phy";
849f952b45bSHeiko Stuebner			reg = <0x100 0x20>;
850f952b45bSHeiko Stuebner			clocks = <&pmucru SCLK_USBPHY_REF>;
851f952b45bSHeiko Stuebner			clock-names = "phyclk";
852f952b45bSHeiko Stuebner			#clock-cells = <0>;
853f952b45bSHeiko Stuebner			assigned-clocks = <&cru USB480M>;
854f952b45bSHeiko Stuebner			assigned-clock-parents = <&u2phy>;
855f952b45bSHeiko Stuebner			clock-output-names = "usb480m_phy";
856f952b45bSHeiko Stuebner			status = "disabled";
857f952b45bSHeiko Stuebner
858f952b45bSHeiko Stuebner			u2phy_host: host-port {
859f952b45bSHeiko Stuebner				#phy-cells = <0>;
860f952b45bSHeiko Stuebner				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
861f952b45bSHeiko Stuebner				interrupt-names = "linestate";
862f952b45bSHeiko Stuebner				status = "disabled";
863f952b45bSHeiko Stuebner			};
864f952b45bSHeiko Stuebner
865f952b45bSHeiko Stuebner			u2phy_otg: otg-port {
866f952b45bSHeiko Stuebner				#phy-cells = <0>;
867f952b45bSHeiko Stuebner				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
868f952b45bSHeiko Stuebner					     <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
869f952b45bSHeiko Stuebner					     <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
870f952b45bSHeiko Stuebner				interrupt-names = "otg-bvalid", "otg-id",
871f952b45bSHeiko Stuebner						  "linestate";
872f952b45bSHeiko Stuebner				status = "disabled";
873f952b45bSHeiko Stuebner			};
874f952b45bSHeiko Stuebner		};
875f952b45bSHeiko Stuebner	};
876f952b45bSHeiko Stuebner
8777e90ccecSMiquel Raynal	dsi_dphy: phy@ff2e0000 {
8787e90ccecSMiquel Raynal		compatible = "rockchip,px30-dsi-dphy";
8797e90ccecSMiquel Raynal		reg = <0x0 0xff2e0000 0x0 0x10000>;
8807e90ccecSMiquel Raynal		clocks = <&pmucru SCLK_MIPIDSIPHY_REF>, <&cru PCLK_MIPIDSIPHY>;
8817e90ccecSMiquel Raynal		clock-names = "ref", "pclk";
8827e90ccecSMiquel Raynal		resets = <&cru SRST_MIPIDSIPHY_P>;
8837e90ccecSMiquel Raynal		reset-names = "apb";
8847e90ccecSMiquel Raynal		#phy-cells = <0>;
8857e90ccecSMiquel Raynal		power-domains = <&power PX30_PD_VO>;
8867e90ccecSMiquel Raynal		status = "disabled";
8877e90ccecSMiquel Raynal	};
8887e90ccecSMiquel Raynal
889e2425dccSHeiko Stuebner	csi_dphy: phy@ff2f0000 {
890e2425dccSHeiko Stuebner		compatible = "rockchip,px30-csi-dphy";
891e2425dccSHeiko Stuebner		reg = <0x0 0xff2f0000 0x0 0x4000>;
892e2425dccSHeiko Stuebner		clocks = <&cru PCLK_MIPICSIPHY>;
893e2425dccSHeiko Stuebner		clock-names = "pclk";
894e2425dccSHeiko Stuebner		#phy-cells = <0>;
895e2425dccSHeiko Stuebner		power-domains = <&power PX30_PD_VI>;
896e2425dccSHeiko Stuebner		resets = <&cru SRST_MIPICSIPHY_P>;
897e2425dccSHeiko Stuebner		reset-names = "apb";
898e2425dccSHeiko Stuebner		rockchip,grf = <&grf>;
899e2425dccSHeiko Stuebner		status = "disabled";
900e2425dccSHeiko Stuebner	};
901e2425dccSHeiko Stuebner
902bb598133SHeiko Stuebner	usb20_otg: usb@ff300000 {
903bb598133SHeiko Stuebner		compatible = "rockchip,px30-usb", "rockchip,rk3066-usb",
904bb598133SHeiko Stuebner			     "snps,dwc2";
905bb598133SHeiko Stuebner		reg = <0x0 0xff300000 0x0 0x40000>;
906bb598133SHeiko Stuebner		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
907bb598133SHeiko Stuebner		clocks = <&cru HCLK_OTG>;
908bb598133SHeiko Stuebner		clock-names = "otg";
909bb598133SHeiko Stuebner		dr_mode = "otg";
910bb598133SHeiko Stuebner		g-np-tx-fifo-size = <16>;
911bb598133SHeiko Stuebner		g-rx-fifo-size = <280>;
912bb598133SHeiko Stuebner		g-tx-fifo-size = <256 128 128 64 32 16>;
913f952b45bSHeiko Stuebner		phys = <&u2phy_otg>;
914f952b45bSHeiko Stuebner		phy-names = "usb2-phy";
915bb598133SHeiko Stuebner		power-domains = <&power PX30_PD_USB>;
916bb598133SHeiko Stuebner		status = "disabled";
917bb598133SHeiko Stuebner	};
918bb598133SHeiko Stuebner
9197053e06bSLiang Chen	usb_host0_ehci: usb@ff340000 {
9207053e06bSLiang Chen		compatible = "generic-ehci";
9217053e06bSLiang Chen		reg = <0x0 0xff340000 0x0 0x10000>;
9227053e06bSLiang Chen		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
9237053e06bSLiang Chen		clocks = <&cru HCLK_HOST>;
924f952b45bSHeiko Stuebner		phys = <&u2phy_host>;
925f952b45bSHeiko Stuebner		phy-names = "usb";
9267053e06bSLiang Chen		power-domains = <&power PX30_PD_USB>;
9277053e06bSLiang Chen		status = "disabled";
9287053e06bSLiang Chen	};
9297053e06bSLiang Chen
9307053e06bSLiang Chen	usb_host0_ohci: usb@ff350000 {
9317053e06bSLiang Chen		compatible = "generic-ohci";
9327053e06bSLiang Chen		reg = <0x0 0xff350000 0x0 0x10000>;
9337053e06bSLiang Chen		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
9347053e06bSLiang Chen		clocks = <&cru HCLK_HOST>;
935f952b45bSHeiko Stuebner		phys = <&u2phy_host>;
936f952b45bSHeiko Stuebner		phy-names = "usb";
9377053e06bSLiang Chen		power-domains = <&power PX30_PD_USB>;
9387053e06bSLiang Chen		status = "disabled";
9397053e06bSLiang Chen	};
9407053e06bSLiang Chen
9417053e06bSLiang Chen	gmac: ethernet@ff360000 {
9427053e06bSLiang Chen		compatible = "rockchip,px30-gmac";
9437053e06bSLiang Chen		reg = <0x0 0xff360000 0x0 0x10000>;
9447053e06bSLiang Chen		interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
9457053e06bSLiang Chen		interrupt-names = "macirq";
9467053e06bSLiang Chen		clocks = <&cru SCLK_GMAC>, <&cru SCLK_GMAC_RX_TX>,
9477053e06bSLiang Chen			 <&cru SCLK_GMAC_RX_TX>, <&cru SCLK_MAC_REF>,
9487053e06bSLiang Chen			 <&cru SCLK_MAC_REFOUT>, <&cru ACLK_GMAC>,
9497053e06bSLiang Chen			 <&cru PCLK_GMAC>, <&cru SCLK_GMAC_RMII>;
9507053e06bSLiang Chen		clock-names = "stmmaceth", "mac_clk_rx",
9517053e06bSLiang Chen			      "mac_clk_tx", "clk_mac_ref",
9527053e06bSLiang Chen			      "clk_mac_refout", "aclk_mac",
9537053e06bSLiang Chen			      "pclk_mac", "clk_mac_speed";
9547053e06bSLiang Chen		rockchip,grf = <&grf>;
9557053e06bSLiang Chen		phy-mode = "rmii";
9567053e06bSLiang Chen		pinctrl-names = "default";
9577053e06bSLiang Chen		pinctrl-0 = <&rmii_pins &mac_refclk_12ma>;
9587053e06bSLiang Chen		power-domains = <&power PX30_PD_GMAC>;
9597053e06bSLiang Chen		resets = <&cru SRST_GMAC_A>;
9607053e06bSLiang Chen		reset-names = "stmmaceth";
9617053e06bSLiang Chen		status = "disabled";
9627053e06bSLiang Chen	};
9637053e06bSLiang Chen
9643ef7c255SJohan Jonker	sdmmc: mmc@ff370000 {
9657053e06bSLiang Chen		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
9667053e06bSLiang Chen		reg = <0x0 0xff370000 0x0 0x4000>;
9677053e06bSLiang Chen		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
9687053e06bSLiang Chen		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
9697053e06bSLiang Chen			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
9707f214735SJohan Jonker		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
971fb0ab17fSJohan Jonker		bus-width = <4>;
9727053e06bSLiang Chen		fifo-depth = <0x100>;
9737053e06bSLiang Chen		max-frequency = <150000000>;
9747053e06bSLiang Chen		pinctrl-names = "default";
9757053e06bSLiang Chen		pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_det &sdmmc_bus4>;
9767053e06bSLiang Chen		power-domains = <&power PX30_PD_SDCARD>;
9777053e06bSLiang Chen		status = "disabled";
9787053e06bSLiang Chen	};
9797053e06bSLiang Chen
9803ef7c255SJohan Jonker	sdio: mmc@ff380000 {
9817053e06bSLiang Chen		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
9827053e06bSLiang Chen		reg = <0x0 0xff380000 0x0 0x4000>;
9837053e06bSLiang Chen		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
9847053e06bSLiang Chen		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
9857053e06bSLiang Chen			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
9867f214735SJohan Jonker		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
987fb0ab17fSJohan Jonker		bus-width = <4>;
9887053e06bSLiang Chen		fifo-depth = <0x100>;
9897053e06bSLiang Chen		max-frequency = <150000000>;
9907053e06bSLiang Chen		pinctrl-names = "default";
9917053e06bSLiang Chen		pinctrl-0 = <&sdio_bus4 &sdio_cmd &sdio_clk>;
9927053e06bSLiang Chen		power-domains = <&power PX30_PD_MMC_NAND>;
9937053e06bSLiang Chen		status = "disabled";
9947053e06bSLiang Chen	};
9957053e06bSLiang Chen
9963ef7c255SJohan Jonker	emmc: mmc@ff390000 {
9977053e06bSLiang Chen		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
9987053e06bSLiang Chen		reg = <0x0 0xff390000 0x0 0x4000>;
9997053e06bSLiang Chen		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
10007053e06bSLiang Chen		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
10017053e06bSLiang Chen			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
10027f214735SJohan Jonker		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
1003fb0ab17fSJohan Jonker		bus-width = <8>;
10047053e06bSLiang Chen		fifo-depth = <0x100>;
10057053e06bSLiang Chen		max-frequency = <150000000>;
1006cdfebb27SHeiko Stuebner		pinctrl-names = "default";
1007cdfebb27SHeiko Stuebner		pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>;
10087053e06bSLiang Chen		power-domains = <&power PX30_PD_MMC_NAND>;
10097053e06bSLiang Chen		status = "disabled";
10107053e06bSLiang Chen	};
10117053e06bSLiang Chen
10124d97b78aSChris Morgan	sfc: spi@ff3a0000 {
10134d97b78aSChris Morgan		compatible = "rockchip,sfc";
10144d97b78aSChris Morgan		reg = <0x0 0xff3a0000 0x0 0x4000>;
10154d97b78aSChris Morgan		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
10164d97b78aSChris Morgan		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
10174d97b78aSChris Morgan		clock-names = "clk_sfc", "hclk_sfc";
10184d97b78aSChris Morgan		pinctrl-0 = <&sfc_clk &sfc_cs0 &sfc_bus4>;
10194d97b78aSChris Morgan		pinctrl-names = "default";
10204d97b78aSChris Morgan		power-domains = <&power PX30_PD_MMC_NAND>;
10214d97b78aSChris Morgan		status = "disabled";
10224d97b78aSChris Morgan	};
10234d97b78aSChris Morgan
1024d00e6e22SYifeng Zhao	nfc: nand-controller@ff3b0000 {
1025d00e6e22SYifeng Zhao		compatible = "rockchip,px30-nfc";
1026d00e6e22SYifeng Zhao		reg = <0x0 0xff3b0000 0x0 0x4000>;
1027d00e6e22SYifeng Zhao		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
1028d00e6e22SYifeng Zhao		clocks = <&cru HCLK_NANDC>, <&cru SCLK_NANDC>;
1029d00e6e22SYifeng Zhao		clock-names = "ahb", "nfc";
1030d00e6e22SYifeng Zhao		assigned-clocks = <&cru SCLK_NANDC>;
1031d00e6e22SYifeng Zhao		assigned-clock-rates = <150000000>;
1032d00e6e22SYifeng Zhao		pinctrl-names = "default";
1033d00e6e22SYifeng Zhao		pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_cs0
1034d00e6e22SYifeng Zhao			     &flash_rdn &flash_rdy &flash_wrn &flash_dqs>;
1035d00e6e22SYifeng Zhao		power-domains = <&power PX30_PD_MMC_NAND>;
1036d00e6e22SYifeng Zhao		status = "disabled";
1037d00e6e22SYifeng Zhao	};
1038d00e6e22SYifeng Zhao
1039a30f3d90SKrzysztof Kozlowski	gpu_opp_table: opp-table-1 {
1040f43e351cSMaciej Matuszczyk		compatible = "operating-points-v2";
1041f43e351cSMaciej Matuszczyk
1042f43e351cSMaciej Matuszczyk		opp-200000000 {
1043f43e351cSMaciej Matuszczyk			opp-hz = /bits/ 64 <200000000>;
1044f43e351cSMaciej Matuszczyk			opp-microvolt = <950000>;
1045f43e351cSMaciej Matuszczyk		};
1046f43e351cSMaciej Matuszczyk		opp-300000000 {
1047f43e351cSMaciej Matuszczyk			opp-hz = /bits/ 64 <300000000>;
1048f43e351cSMaciej Matuszczyk			opp-microvolt = <975000>;
1049f43e351cSMaciej Matuszczyk		};
1050f43e351cSMaciej Matuszczyk		opp-400000000 {
1051f43e351cSMaciej Matuszczyk			opp-hz = /bits/ 64 <400000000>;
1052f43e351cSMaciej Matuszczyk			opp-microvolt = <1050000>;
1053f43e351cSMaciej Matuszczyk		};
1054f43e351cSMaciej Matuszczyk		opp-480000000 {
1055f43e351cSMaciej Matuszczyk			opp-hz = /bits/ 64 <480000000>;
1056f43e351cSMaciej Matuszczyk			opp-microvolt = <1125000>;
1057f43e351cSMaciej Matuszczyk		};
1058f43e351cSMaciej Matuszczyk	};
1059f43e351cSMaciej Matuszczyk
1060a07f34a0SHeiko Stuebner	gpu: gpu@ff400000 {
1061a07f34a0SHeiko Stuebner		compatible = "rockchip,px30-mali", "arm,mali-bifrost";
1062a07f34a0SHeiko Stuebner		reg = <0x0 0xff400000 0x0 0x4000>;
1063a07f34a0SHeiko Stuebner		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
1064a07f34a0SHeiko Stuebner			     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
1065a07f34a0SHeiko Stuebner			     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1066a07f34a0SHeiko Stuebner		interrupt-names = "job", "mmu", "gpu";
1067a07f34a0SHeiko Stuebner		clocks = <&cru SCLK_GPU>;
1068a07f34a0SHeiko Stuebner		#cooling-cells = <2>;
1069a07f34a0SHeiko Stuebner		power-domains = <&power PX30_PD_GPU>;
1070f43e351cSMaciej Matuszczyk		operating-points-v2 = <&gpu_opp_table>;
1071a07f34a0SHeiko Stuebner		status = "disabled";
1072a07f34a0SHeiko Stuebner	};
1073a07f34a0SHeiko Stuebner
10746b4b2af5SPaul Kocialkowski	vpu: video-codec@ff442000 {
10756b4b2af5SPaul Kocialkowski		compatible = "rockchip,px30-vpu";
10766b4b2af5SPaul Kocialkowski		reg = <0x0 0xff442000 0x0 0x800>;
10776b4b2af5SPaul Kocialkowski		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
10786b4b2af5SPaul Kocialkowski			     <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
10796b4b2af5SPaul Kocialkowski		interrupt-names = "vepu", "vdpu";
10806b4b2af5SPaul Kocialkowski		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
10816b4b2af5SPaul Kocialkowski		clock-names = "aclk", "hclk";
10826b4b2af5SPaul Kocialkowski		iommus = <&vpu_mmu>;
10836b4b2af5SPaul Kocialkowski		power-domains = <&power PX30_PD_VPU>;
10846b4b2af5SPaul Kocialkowski	};
10856b4b2af5SPaul Kocialkowski
10866b4b2af5SPaul Kocialkowski	vpu_mmu: iommu@ff442800 {
10876b4b2af5SPaul Kocialkowski		compatible = "rockchip,iommu";
10886b4b2af5SPaul Kocialkowski		reg = <0x0 0xff442800 0x0 0x100>;
10896b4b2af5SPaul Kocialkowski		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
10906b4b2af5SPaul Kocialkowski		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
10916b4b2af5SPaul Kocialkowski		clock-names = "aclk", "iface";
10926b4b2af5SPaul Kocialkowski		#iommu-cells = <0>;
10936b4b2af5SPaul Kocialkowski		power-domains = <&power PX30_PD_VPU>;
10946b4b2af5SPaul Kocialkowski	};
10956b4b2af5SPaul Kocialkowski
1096cc5912abSHeiko Stuebner	dsi: dsi@ff450000 {
1097a39891a6SDavid Heidelberg		compatible = "rockchip,px30-mipi-dsi", "snps,dw-mipi-dsi";
1098cc5912abSHeiko Stuebner		reg = <0x0 0xff450000 0x0 0x10000>;
1099cc5912abSHeiko Stuebner		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
1100cc5912abSHeiko Stuebner		clocks = <&cru PCLK_MIPI_DSI>;
1101cc5912abSHeiko Stuebner		clock-names = "pclk";
1102cc5912abSHeiko Stuebner		phys = <&dsi_dphy>;
1103cc5912abSHeiko Stuebner		phy-names = "dphy";
1104cc5912abSHeiko Stuebner		power-domains = <&power PX30_PD_VO>;
1105cc5912abSHeiko Stuebner		resets = <&cru SRST_MIPIDSI_HOST_P>;
1106cc5912abSHeiko Stuebner		reset-names = "apb";
1107cc5912abSHeiko Stuebner		rockchip,grf = <&grf>;
1108cc5912abSHeiko Stuebner		#address-cells = <1>;
1109cc5912abSHeiko Stuebner		#size-cells = <0>;
1110cc5912abSHeiko Stuebner		status = "disabled";
1111cc5912abSHeiko Stuebner
1112cc5912abSHeiko Stuebner		ports {
1113cc5912abSHeiko Stuebner			#address-cells = <1>;
1114cc5912abSHeiko Stuebner			#size-cells = <0>;
1115cc5912abSHeiko Stuebner
1116cc5912abSHeiko Stuebner			port@0 {
1117cc5912abSHeiko Stuebner				reg = <0>;
1118cc5912abSHeiko Stuebner				#address-cells = <1>;
1119cc5912abSHeiko Stuebner				#size-cells = <0>;
1120cc5912abSHeiko Stuebner
1121cc5912abSHeiko Stuebner				dsi_in_vopb: endpoint@0 {
1122cc5912abSHeiko Stuebner					reg = <0>;
1123cc5912abSHeiko Stuebner					remote-endpoint = <&vopb_out_dsi>;
1124cc5912abSHeiko Stuebner				};
1125cc5912abSHeiko Stuebner
1126cc5912abSHeiko Stuebner				dsi_in_vopl: endpoint@1 {
1127cc5912abSHeiko Stuebner					reg = <1>;
1128cc5912abSHeiko Stuebner					remote-endpoint = <&vopl_out_dsi>;
1129cc5912abSHeiko Stuebner				};
1130cc5912abSHeiko Stuebner			};
1131cc5912abSHeiko Stuebner		};
1132cc5912abSHeiko Stuebner	};
1133cc5912abSHeiko Stuebner
11347053e06bSLiang Chen	vopb: vop@ff460000 {
11357053e06bSLiang Chen		compatible = "rockchip,px30-vop-big";
11367053e06bSLiang Chen		reg = <0x0 0xff460000 0x0 0xefc>;
11377053e06bSLiang Chen		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
11387053e06bSLiang Chen		clocks = <&cru ACLK_VOPB>, <&cru DCLK_VOPB>,
11397053e06bSLiang Chen			 <&cru HCLK_VOPB>;
11407053e06bSLiang Chen		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1141967c1464SSandy Huang		resets = <&cru SRST_VOPB_A>, <&cru SRST_VOPB_H>, <&cru SRST_VOPB>;
1142967c1464SSandy Huang		reset-names = "axi", "ahb", "dclk";
11437053e06bSLiang Chen		iommus = <&vopb_mmu>;
11447053e06bSLiang Chen		power-domains = <&power PX30_PD_VO>;
11457053e06bSLiang Chen		status = "disabled";
1146967c1464SSandy Huang
1147967c1464SSandy Huang		vopb_out: port {
1148967c1464SSandy Huang			#address-cells = <1>;
1149967c1464SSandy Huang			#size-cells = <0>;
1150cc5912abSHeiko Stuebner
1151cc5912abSHeiko Stuebner			vopb_out_dsi: endpoint@0 {
1152cc5912abSHeiko Stuebner				reg = <0>;
1153cc5912abSHeiko Stuebner				remote-endpoint = <&dsi_in_vopb>;
1154cc5912abSHeiko Stuebner			};
1155dbb6f778SMiquel Raynal
1156dbb6f778SMiquel Raynal			vopb_out_lvds: endpoint@1 {
1157dbb6f778SMiquel Raynal				reg = <1>;
1158dbb6f778SMiquel Raynal				remote-endpoint = <&lvds_vopb_in>;
1159dbb6f778SMiquel Raynal			};
1160967c1464SSandy Huang		};
11617053e06bSLiang Chen	};
11627053e06bSLiang Chen
11637053e06bSLiang Chen	vopb_mmu: iommu@ff460f00 {
11647053e06bSLiang Chen		compatible = "rockchip,iommu";
11657053e06bSLiang Chen		reg = <0x0 0xff460f00 0x0 0x100>;
11667053e06bSLiang Chen		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
11677053e06bSLiang Chen		clocks = <&cru ACLK_VOPB>, <&cru HCLK_VOPB>;
11688e57eed2SHeiko Stuebner		clock-names = "aclk", "iface";
11697053e06bSLiang Chen		power-domains = <&power PX30_PD_VO>;
11707053e06bSLiang Chen		#iommu-cells = <0>;
11717053e06bSLiang Chen		status = "disabled";
11727053e06bSLiang Chen	};
11737053e06bSLiang Chen
11747053e06bSLiang Chen	vopl: vop@ff470000 {
11757053e06bSLiang Chen		compatible = "rockchip,px30-vop-lit";
11767053e06bSLiang Chen		reg = <0x0 0xff470000 0x0 0xefc>;
11777053e06bSLiang Chen		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
11787053e06bSLiang Chen		clocks = <&cru ACLK_VOPL>, <&cru DCLK_VOPL>,
11797053e06bSLiang Chen			 <&cru HCLK_VOPL>;
11807053e06bSLiang Chen		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1181967c1464SSandy Huang		resets = <&cru SRST_VOPL_A>, <&cru SRST_VOPL_H>, <&cru SRST_VOPL>;
1182967c1464SSandy Huang		reset-names = "axi", "ahb", "dclk";
11837053e06bSLiang Chen		iommus = <&vopl_mmu>;
11847053e06bSLiang Chen		power-domains = <&power PX30_PD_VO>;
11857053e06bSLiang Chen		status = "disabled";
1186967c1464SSandy Huang
1187967c1464SSandy Huang		vopl_out: port {
1188967c1464SSandy Huang			#address-cells = <1>;
1189967c1464SSandy Huang			#size-cells = <0>;
1190cc5912abSHeiko Stuebner
1191cc5912abSHeiko Stuebner			vopl_out_dsi: endpoint@0 {
1192cc5912abSHeiko Stuebner				reg = <0>;
1193cc5912abSHeiko Stuebner				remote-endpoint = <&dsi_in_vopl>;
1194cc5912abSHeiko Stuebner			};
1195dbb6f778SMiquel Raynal
1196dbb6f778SMiquel Raynal			vopl_out_lvds: endpoint@1 {
1197dbb6f778SMiquel Raynal				reg = <1>;
1198dbb6f778SMiquel Raynal				remote-endpoint = <&lvds_vopl_in>;
1199dbb6f778SMiquel Raynal			};
1200967c1464SSandy Huang		};
12017053e06bSLiang Chen	};
12027053e06bSLiang Chen
12037053e06bSLiang Chen	vopl_mmu: iommu@ff470f00 {
12047053e06bSLiang Chen		compatible = "rockchip,iommu";
12057053e06bSLiang Chen		reg = <0x0 0xff470f00 0x0 0x100>;
1206656c6483SSandy Huang		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
12077053e06bSLiang Chen		clocks = <&cru ACLK_VOPL>, <&cru HCLK_VOPL>;
12088e57eed2SHeiko Stuebner		clock-names = "aclk", "iface";
12097053e06bSLiang Chen		power-domains = <&power PX30_PD_VO>;
12107053e06bSLiang Chen		#iommu-cells = <0>;
12117053e06bSLiang Chen		status = "disabled";
12127053e06bSLiang Chen	};
12137053e06bSLiang Chen
12148df7b453SHeiko Stuebner	isp: isp@ff4a0000 {
12158df7b453SHeiko Stuebner		compatible = "rockchip,px30-cif-isp"; /*rk3326-rkisp1*/
12168df7b453SHeiko Stuebner		reg = <0x0 0xff4a0000 0x0 0x8000>;
12178df7b453SHeiko Stuebner		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
12188df7b453SHeiko Stuebner			     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
12198df7b453SHeiko Stuebner			     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
12208df7b453SHeiko Stuebner		interrupt-names = "isp", "mi", "mipi";
12218df7b453SHeiko Stuebner		clocks = <&cru SCLK_ISP>,
12228df7b453SHeiko Stuebner			 <&cru ACLK_ISP>,
12238df7b453SHeiko Stuebner			 <&cru HCLK_ISP>,
12248df7b453SHeiko Stuebner			 <&cru PCLK_ISP>;
12258df7b453SHeiko Stuebner		clock-names = "isp", "aclk", "hclk", "pclk";
12268df7b453SHeiko Stuebner		iommus = <&isp_mmu>;
12278df7b453SHeiko Stuebner		phys = <&csi_dphy>;
12288df7b453SHeiko Stuebner		phy-names = "dphy";
12298df7b453SHeiko Stuebner		power-domains = <&power PX30_PD_VI>;
12308df7b453SHeiko Stuebner		status = "disabled";
12318df7b453SHeiko Stuebner
12328df7b453SHeiko Stuebner		ports {
12338df7b453SHeiko Stuebner			#address-cells = <1>;
12348df7b453SHeiko Stuebner			#size-cells = <0>;
12358df7b453SHeiko Stuebner
12368df7b453SHeiko Stuebner			port@0 {
12378df7b453SHeiko Stuebner				reg = <0>;
12388df7b453SHeiko Stuebner				#address-cells = <1>;
12398df7b453SHeiko Stuebner				#size-cells = <0>;
12408df7b453SHeiko Stuebner			};
12418df7b453SHeiko Stuebner		};
12428df7b453SHeiko Stuebner	};
12438df7b453SHeiko Stuebner
12448df7b453SHeiko Stuebner	isp_mmu: iommu@ff4a8000 {
12458df7b453SHeiko Stuebner		compatible = "rockchip,iommu";
12468df7b453SHeiko Stuebner		reg = <0x0 0xff4a8000 0x0 0x100>;
12478df7b453SHeiko Stuebner		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
12488df7b453SHeiko Stuebner		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
12498df7b453SHeiko Stuebner		clock-names = "aclk", "iface";
12508df7b453SHeiko Stuebner		power-domains = <&power PX30_PD_VI>;
12518df7b453SHeiko Stuebner		rockchip,disable-mmu-reset;
12528df7b453SHeiko Stuebner		#iommu-cells = <0>;
12538df7b453SHeiko Stuebner	};
12548df7b453SHeiko Stuebner
12557053e06bSLiang Chen	qos_gmac: qos@ff518000 {
12566c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12577053e06bSLiang Chen		reg = <0x0 0xff518000 0x0 0x20>;
12587053e06bSLiang Chen	};
12597053e06bSLiang Chen
12607053e06bSLiang Chen	qos_gpu: qos@ff520000 {
12616c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12627053e06bSLiang Chen		reg = <0x0 0xff520000 0x0 0x20>;
12637053e06bSLiang Chen	};
12647053e06bSLiang Chen
12657053e06bSLiang Chen	qos_sdmmc: qos@ff52c000 {
12666c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12677053e06bSLiang Chen		reg = <0x0 0xff52c000 0x0 0x20>;
12687053e06bSLiang Chen	};
12697053e06bSLiang Chen
12707053e06bSLiang Chen	qos_emmc: qos@ff538000 {
12716c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12727053e06bSLiang Chen		reg = <0x0 0xff538000 0x0 0x20>;
12737053e06bSLiang Chen	};
12747053e06bSLiang Chen
12757053e06bSLiang Chen	qos_nand: qos@ff538080 {
12766c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12777053e06bSLiang Chen		reg = <0x0 0xff538080 0x0 0x20>;
12787053e06bSLiang Chen	};
12797053e06bSLiang Chen
12807053e06bSLiang Chen	qos_sdio: qos@ff538100 {
12816c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12827053e06bSLiang Chen		reg = <0x0 0xff538100 0x0 0x20>;
12837053e06bSLiang Chen	};
12847053e06bSLiang Chen
12857053e06bSLiang Chen	qos_sfc: qos@ff538180 {
12866c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12877053e06bSLiang Chen		reg = <0x0 0xff538180 0x0 0x20>;
12887053e06bSLiang Chen	};
12897053e06bSLiang Chen
12907053e06bSLiang Chen	qos_usb_host: qos@ff540000 {
12916c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12927053e06bSLiang Chen		reg = <0x0 0xff540000 0x0 0x20>;
12937053e06bSLiang Chen	};
12947053e06bSLiang Chen
12957053e06bSLiang Chen	qos_usb_otg: qos@ff540080 {
12966c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12977053e06bSLiang Chen		reg = <0x0 0xff540080 0x0 0x20>;
12987053e06bSLiang Chen	};
12997053e06bSLiang Chen
13007053e06bSLiang Chen	qos_isp_128: qos@ff548000 {
13016c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13027053e06bSLiang Chen		reg = <0x0 0xff548000 0x0 0x20>;
13037053e06bSLiang Chen	};
13047053e06bSLiang Chen
13057053e06bSLiang Chen	qos_isp_rd: qos@ff548080 {
13066c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13077053e06bSLiang Chen		reg = <0x0 0xff548080 0x0 0x20>;
13087053e06bSLiang Chen	};
13097053e06bSLiang Chen
13107053e06bSLiang Chen	qos_isp_wr: qos@ff548100 {
13116c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13127053e06bSLiang Chen		reg = <0x0 0xff548100 0x0 0x20>;
13137053e06bSLiang Chen	};
13147053e06bSLiang Chen
13157053e06bSLiang Chen	qos_isp_m1: qos@ff548180 {
13166c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13177053e06bSLiang Chen		reg = <0x0 0xff548180 0x0 0x20>;
13187053e06bSLiang Chen	};
13197053e06bSLiang Chen
13207053e06bSLiang Chen	qos_vip: qos@ff548200 {
13216c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13227053e06bSLiang Chen		reg = <0x0 0xff548200 0x0 0x20>;
13237053e06bSLiang Chen	};
13247053e06bSLiang Chen
13257053e06bSLiang Chen	qos_rga_rd: qos@ff550000 {
13266c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13277053e06bSLiang Chen		reg = <0x0 0xff550000 0x0 0x20>;
13287053e06bSLiang Chen	};
13297053e06bSLiang Chen
13307053e06bSLiang Chen	qos_rga_wr: qos@ff550080 {
13316c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13327053e06bSLiang Chen		reg = <0x0 0xff550080 0x0 0x20>;
13337053e06bSLiang Chen	};
13347053e06bSLiang Chen
13357053e06bSLiang Chen	qos_vop_m0: qos@ff550100 {
13366c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13377053e06bSLiang Chen		reg = <0x0 0xff550100 0x0 0x20>;
13387053e06bSLiang Chen	};
13397053e06bSLiang Chen
13407053e06bSLiang Chen	qos_vop_m1: qos@ff550180 {
13416c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13427053e06bSLiang Chen		reg = <0x0 0xff550180 0x0 0x20>;
13437053e06bSLiang Chen	};
13447053e06bSLiang Chen
13457053e06bSLiang Chen	qos_vpu: qos@ff558000 {
13466c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13477053e06bSLiang Chen		reg = <0x0 0xff558000 0x0 0x20>;
13487053e06bSLiang Chen	};
13497053e06bSLiang Chen
13507053e06bSLiang Chen	qos_vpu_r128: qos@ff558080 {
13516c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13527053e06bSLiang Chen		reg = <0x0 0xff558080 0x0 0x20>;
13537053e06bSLiang Chen	};
13547053e06bSLiang Chen
13557053e06bSLiang Chen	pinctrl: pinctrl {
13567053e06bSLiang Chen		compatible = "rockchip,px30-pinctrl";
13577053e06bSLiang Chen		rockchip,grf = <&grf>;
13587053e06bSLiang Chen		rockchip,pmu = <&pmugrf>;
13597053e06bSLiang Chen		#address-cells = <2>;
13607053e06bSLiang Chen		#size-cells = <2>;
13617053e06bSLiang Chen		ranges;
13627053e06bSLiang Chen
1363ec3028e7SJohan Jonker		gpio0: gpio@ff040000 {
13647053e06bSLiang Chen			compatible = "rockchip,gpio-bank";
13657053e06bSLiang Chen			reg = <0x0 0xff040000 0x0 0x100>;
13667053e06bSLiang Chen			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
13677053e06bSLiang Chen			clocks = <&pmucru PCLK_GPIO0_PMU>;
13687053e06bSLiang Chen			gpio-controller;
13697053e06bSLiang Chen			#gpio-cells = <2>;
13707053e06bSLiang Chen
13717053e06bSLiang Chen			interrupt-controller;
13727053e06bSLiang Chen			#interrupt-cells = <2>;
13737053e06bSLiang Chen		};
13747053e06bSLiang Chen
1375ec3028e7SJohan Jonker		gpio1: gpio@ff250000 {
13767053e06bSLiang Chen			compatible = "rockchip,gpio-bank";
13777053e06bSLiang Chen			reg = <0x0 0xff250000 0x0 0x100>;
13787053e06bSLiang Chen			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
13797053e06bSLiang Chen			clocks = <&cru PCLK_GPIO1>;
13807053e06bSLiang Chen			gpio-controller;
13817053e06bSLiang Chen			#gpio-cells = <2>;
13827053e06bSLiang Chen
13837053e06bSLiang Chen			interrupt-controller;
13847053e06bSLiang Chen			#interrupt-cells = <2>;
13857053e06bSLiang Chen		};
13867053e06bSLiang Chen
1387ec3028e7SJohan Jonker		gpio2: gpio@ff260000 {
13887053e06bSLiang Chen			compatible = "rockchip,gpio-bank";
13897053e06bSLiang Chen			reg = <0x0 0xff260000 0x0 0x100>;
13907053e06bSLiang Chen			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
13917053e06bSLiang Chen			clocks = <&cru PCLK_GPIO2>;
13927053e06bSLiang Chen			gpio-controller;
13937053e06bSLiang Chen			#gpio-cells = <2>;
13947053e06bSLiang Chen
13957053e06bSLiang Chen			interrupt-controller;
13967053e06bSLiang Chen			#interrupt-cells = <2>;
13977053e06bSLiang Chen		};
13987053e06bSLiang Chen
1399ec3028e7SJohan Jonker		gpio3: gpio@ff270000 {
14007053e06bSLiang Chen			compatible = "rockchip,gpio-bank";
14017053e06bSLiang Chen			reg = <0x0 0xff270000 0x0 0x100>;
14027053e06bSLiang Chen			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
14037053e06bSLiang Chen			clocks = <&cru PCLK_GPIO3>;
14047053e06bSLiang Chen			gpio-controller;
14057053e06bSLiang Chen			#gpio-cells = <2>;
14067053e06bSLiang Chen
14077053e06bSLiang Chen			interrupt-controller;
14087053e06bSLiang Chen			#interrupt-cells = <2>;
14097053e06bSLiang Chen		};
14107053e06bSLiang Chen
14117053e06bSLiang Chen		pcfg_pull_up: pcfg-pull-up {
14127053e06bSLiang Chen			bias-pull-up;
14137053e06bSLiang Chen		};
14147053e06bSLiang Chen
14157053e06bSLiang Chen		pcfg_pull_down: pcfg-pull-down {
14167053e06bSLiang Chen			bias-pull-down;
14177053e06bSLiang Chen		};
14187053e06bSLiang Chen
14197053e06bSLiang Chen		pcfg_pull_none: pcfg-pull-none {
14207053e06bSLiang Chen			bias-disable;
14217053e06bSLiang Chen		};
14227053e06bSLiang Chen
14237053e06bSLiang Chen		pcfg_pull_none_2ma: pcfg-pull-none-2ma {
14247053e06bSLiang Chen			bias-disable;
14257053e06bSLiang Chen			drive-strength = <2>;
14267053e06bSLiang Chen		};
14277053e06bSLiang Chen
14287053e06bSLiang Chen		pcfg_pull_up_2ma: pcfg-pull-up-2ma {
14297053e06bSLiang Chen			bias-pull-up;
14307053e06bSLiang Chen			drive-strength = <2>;
14317053e06bSLiang Chen		};
14327053e06bSLiang Chen
14337053e06bSLiang Chen		pcfg_pull_up_4ma: pcfg-pull-up-4ma {
14347053e06bSLiang Chen			bias-pull-up;
14357053e06bSLiang Chen			drive-strength = <4>;
14367053e06bSLiang Chen		};
14377053e06bSLiang Chen
14387053e06bSLiang Chen		pcfg_pull_none_4ma: pcfg-pull-none-4ma {
14397053e06bSLiang Chen			bias-disable;
14407053e06bSLiang Chen			drive-strength = <4>;
14417053e06bSLiang Chen		};
14427053e06bSLiang Chen
14437053e06bSLiang Chen		pcfg_pull_down_4ma: pcfg-pull-down-4ma {
14447053e06bSLiang Chen			bias-pull-down;
14457053e06bSLiang Chen			drive-strength = <4>;
14467053e06bSLiang Chen		};
14477053e06bSLiang Chen
14487053e06bSLiang Chen		pcfg_pull_none_8ma: pcfg-pull-none-8ma {
14497053e06bSLiang Chen			bias-disable;
14507053e06bSLiang Chen			drive-strength = <8>;
14517053e06bSLiang Chen		};
14527053e06bSLiang Chen
14537053e06bSLiang Chen		pcfg_pull_up_8ma: pcfg-pull-up-8ma {
14547053e06bSLiang Chen			bias-pull-up;
14557053e06bSLiang Chen			drive-strength = <8>;
14567053e06bSLiang Chen		};
14577053e06bSLiang Chen
14587053e06bSLiang Chen		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
14597053e06bSLiang Chen			bias-disable;
14607053e06bSLiang Chen			drive-strength = <12>;
14617053e06bSLiang Chen		};
14627053e06bSLiang Chen
14637053e06bSLiang Chen		pcfg_pull_up_12ma: pcfg-pull-up-12ma {
14647053e06bSLiang Chen			bias-pull-up;
14657053e06bSLiang Chen			drive-strength = <12>;
14667053e06bSLiang Chen		};
14677053e06bSLiang Chen
14687053e06bSLiang Chen		pcfg_pull_none_smt: pcfg-pull-none-smt {
14697053e06bSLiang Chen			bias-disable;
14707053e06bSLiang Chen			input-schmitt-enable;
14717053e06bSLiang Chen		};
14727053e06bSLiang Chen
14737053e06bSLiang Chen		pcfg_output_high: pcfg-output-high {
14747053e06bSLiang Chen			output-high;
14757053e06bSLiang Chen		};
14767053e06bSLiang Chen
14777053e06bSLiang Chen		pcfg_output_low: pcfg-output-low {
14787053e06bSLiang Chen			output-low;
14797053e06bSLiang Chen		};
14807053e06bSLiang Chen
14817053e06bSLiang Chen		pcfg_input_high: pcfg-input-high {
14827053e06bSLiang Chen			bias-pull-up;
14837053e06bSLiang Chen			input-enable;
14847053e06bSLiang Chen		};
14857053e06bSLiang Chen
14867053e06bSLiang Chen		pcfg_input: pcfg-input {
14877053e06bSLiang Chen			input-enable;
14887053e06bSLiang Chen		};
14897053e06bSLiang Chen
14907053e06bSLiang Chen		i2c0 {
14917053e06bSLiang Chen			i2c0_xfer: i2c0-xfer {
14927053e06bSLiang Chen				rockchip,pins =
14937053e06bSLiang Chen					<0 RK_PB0 1 &pcfg_pull_none_smt>,
14947053e06bSLiang Chen					<0 RK_PB1 1 &pcfg_pull_none_smt>;
14957053e06bSLiang Chen			};
14967053e06bSLiang Chen		};
14977053e06bSLiang Chen
14987053e06bSLiang Chen		i2c1 {
14997053e06bSLiang Chen			i2c1_xfer: i2c1-xfer {
15007053e06bSLiang Chen				rockchip,pins =
15017053e06bSLiang Chen					<0 RK_PC2 1 &pcfg_pull_none_smt>,
15027053e06bSLiang Chen					<0 RK_PC3 1 &pcfg_pull_none_smt>;
15037053e06bSLiang Chen			};
15047053e06bSLiang Chen		};
15057053e06bSLiang Chen
15067053e06bSLiang Chen		i2c2 {
15077053e06bSLiang Chen			i2c2_xfer: i2c2-xfer {
15087053e06bSLiang Chen				rockchip,pins =
15097053e06bSLiang Chen					<2 RK_PB7 2 &pcfg_pull_none_smt>,
15107053e06bSLiang Chen					<2 RK_PC0 2 &pcfg_pull_none_smt>;
15117053e06bSLiang Chen			};
15127053e06bSLiang Chen		};
15137053e06bSLiang Chen
15147053e06bSLiang Chen		i2c3 {
15157053e06bSLiang Chen			i2c3_xfer: i2c3-xfer {
15167053e06bSLiang Chen				rockchip,pins =
15177053e06bSLiang Chen					<1 RK_PB4 4 &pcfg_pull_none_smt>,
15187053e06bSLiang Chen					<1 RK_PB5 4 &pcfg_pull_none_smt>;
15197053e06bSLiang Chen			};
15207053e06bSLiang Chen		};
15217053e06bSLiang Chen
15227053e06bSLiang Chen		tsadc {
15232bc65fefSJohan Jonker			tsadc_otp_pin: tsadc-otp-pin {
15247053e06bSLiang Chen				rockchip,pins =
15257053e06bSLiang Chen					<0 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>;
15267053e06bSLiang Chen			};
15277053e06bSLiang Chen
15287053e06bSLiang Chen			tsadc_otp_out: tsadc-otp-out {
15297053e06bSLiang Chen				rockchip,pins =
15307053e06bSLiang Chen					<0 RK_PA6 1 &pcfg_pull_none>;
15317053e06bSLiang Chen			};
15327053e06bSLiang Chen		};
15337053e06bSLiang Chen
15347053e06bSLiang Chen		uart0 {
15357053e06bSLiang Chen			uart0_xfer: uart0-xfer {
15367053e06bSLiang Chen				rockchip,pins =
15377053e06bSLiang Chen					<0 RK_PB2 1 &pcfg_pull_up>,
15387053e06bSLiang Chen					<0 RK_PB3 1 &pcfg_pull_up>;
15397053e06bSLiang Chen			};
15407053e06bSLiang Chen
15417053e06bSLiang Chen			uart0_cts: uart0-cts {
15427053e06bSLiang Chen				rockchip,pins =
15437053e06bSLiang Chen					<0 RK_PB4 1 &pcfg_pull_none>;
15447053e06bSLiang Chen			};
15457053e06bSLiang Chen
15467053e06bSLiang Chen			uart0_rts: uart0-rts {
15477053e06bSLiang Chen				rockchip,pins =
15487053e06bSLiang Chen					<0 RK_PB5 1 &pcfg_pull_none>;
15497053e06bSLiang Chen			};
15507053e06bSLiang Chen		};
15517053e06bSLiang Chen
15527053e06bSLiang Chen		uart1 {
15537053e06bSLiang Chen			uart1_xfer: uart1-xfer {
15547053e06bSLiang Chen				rockchip,pins =
15557053e06bSLiang Chen					<1 RK_PC1 1 &pcfg_pull_up>,
15567053e06bSLiang Chen					<1 RK_PC0 1 &pcfg_pull_up>;
15577053e06bSLiang Chen			};
15587053e06bSLiang Chen
15597053e06bSLiang Chen			uart1_cts: uart1-cts {
15607053e06bSLiang Chen				rockchip,pins =
15617053e06bSLiang Chen					<1 RK_PC2 1 &pcfg_pull_none>;
15627053e06bSLiang Chen			};
15637053e06bSLiang Chen
15647053e06bSLiang Chen			uart1_rts: uart1-rts {
15657053e06bSLiang Chen				rockchip,pins =
15667053e06bSLiang Chen					<1 RK_PC3 1 &pcfg_pull_none>;
15677053e06bSLiang Chen			};
15687053e06bSLiang Chen		};
15697053e06bSLiang Chen
15707053e06bSLiang Chen		uart2-m0 {
15717053e06bSLiang Chen			uart2m0_xfer: uart2m0-xfer {
15727053e06bSLiang Chen				rockchip,pins =
15737053e06bSLiang Chen					<1 RK_PD2 2 &pcfg_pull_up>,
15747053e06bSLiang Chen					<1 RK_PD3 2 &pcfg_pull_up>;
15757053e06bSLiang Chen			};
15767053e06bSLiang Chen		};
15777053e06bSLiang Chen
15787053e06bSLiang Chen		uart2-m1 {
15797053e06bSLiang Chen			uart2m1_xfer: uart2m1-xfer {
15807053e06bSLiang Chen				rockchip,pins =
15817053e06bSLiang Chen					<2 RK_PB4 2 &pcfg_pull_up>,
15827053e06bSLiang Chen					<2 RK_PB6 2 &pcfg_pull_up>;
15837053e06bSLiang Chen			};
15847053e06bSLiang Chen		};
15857053e06bSLiang Chen
15867053e06bSLiang Chen		uart3-m0 {
15877053e06bSLiang Chen			uart3m0_xfer: uart3m0-xfer {
15887053e06bSLiang Chen				rockchip,pins =
15897053e06bSLiang Chen					<0 RK_PC0 2 &pcfg_pull_up>,
15907053e06bSLiang Chen					<0 RK_PC1 2 &pcfg_pull_up>;
15917053e06bSLiang Chen			};
15927053e06bSLiang Chen
15937053e06bSLiang Chen			uart3m0_cts: uart3m0-cts {
15947053e06bSLiang Chen				rockchip,pins =
15957053e06bSLiang Chen					<0 RK_PC2 2 &pcfg_pull_none>;
15967053e06bSLiang Chen			};
15977053e06bSLiang Chen
15987053e06bSLiang Chen			uart3m0_rts: uart3m0-rts {
15997053e06bSLiang Chen				rockchip,pins =
16007053e06bSLiang Chen					<0 RK_PC3 2 &pcfg_pull_none>;
16017053e06bSLiang Chen			};
16027053e06bSLiang Chen		};
16037053e06bSLiang Chen
16047053e06bSLiang Chen		uart3-m1 {
16057053e06bSLiang Chen			uart3m1_xfer: uart3m1-xfer {
16067053e06bSLiang Chen				rockchip,pins =
16077053e06bSLiang Chen					<1 RK_PB6 2 &pcfg_pull_up>,
16087053e06bSLiang Chen					<1 RK_PB7 2 &pcfg_pull_up>;
16097053e06bSLiang Chen			};
16107053e06bSLiang Chen
16117053e06bSLiang Chen			uart3m1_cts: uart3m1-cts {
16127053e06bSLiang Chen				rockchip,pins =
16137053e06bSLiang Chen					<1 RK_PB4 2 &pcfg_pull_none>;
16147053e06bSLiang Chen			};
16157053e06bSLiang Chen
16167053e06bSLiang Chen			uart3m1_rts: uart3m1-rts {
16177053e06bSLiang Chen				rockchip,pins =
16187053e06bSLiang Chen					<1 RK_PB5 2 &pcfg_pull_none>;
16197053e06bSLiang Chen			};
16207053e06bSLiang Chen		};
16217053e06bSLiang Chen
16227053e06bSLiang Chen		uart4 {
16237053e06bSLiang Chen			uart4_xfer: uart4-xfer {
16247053e06bSLiang Chen				rockchip,pins =
16257053e06bSLiang Chen					<1 RK_PD4 2 &pcfg_pull_up>,
16267053e06bSLiang Chen					<1 RK_PD5 2 &pcfg_pull_up>;
16277053e06bSLiang Chen			};
16287053e06bSLiang Chen
16297053e06bSLiang Chen			uart4_cts: uart4-cts {
16307053e06bSLiang Chen				rockchip,pins =
16317053e06bSLiang Chen					<1 RK_PD6 2 &pcfg_pull_none>;
16327053e06bSLiang Chen			};
16337053e06bSLiang Chen
16347053e06bSLiang Chen			uart4_rts: uart4-rts {
16357053e06bSLiang Chen				rockchip,pins =
16367053e06bSLiang Chen					<1 RK_PD7 2 &pcfg_pull_none>;
16377053e06bSLiang Chen			};
16387053e06bSLiang Chen		};
16397053e06bSLiang Chen
16407053e06bSLiang Chen		uart5 {
16417053e06bSLiang Chen			uart5_xfer: uart5-xfer {
16427053e06bSLiang Chen				rockchip,pins =
16437053e06bSLiang Chen					<3 RK_PA2 4 &pcfg_pull_up>,
16447053e06bSLiang Chen					<3 RK_PA1 4 &pcfg_pull_up>;
16457053e06bSLiang Chen			};
16467053e06bSLiang Chen
16477053e06bSLiang Chen			uart5_cts: uart5-cts {
16487053e06bSLiang Chen				rockchip,pins =
16497053e06bSLiang Chen					<3 RK_PA3 4 &pcfg_pull_none>;
16507053e06bSLiang Chen			};
16517053e06bSLiang Chen
16527053e06bSLiang Chen			uart5_rts: uart5-rts {
16537053e06bSLiang Chen				rockchip,pins =
16547053e06bSLiang Chen					<3 RK_PA5 4 &pcfg_pull_none>;
16557053e06bSLiang Chen			};
16567053e06bSLiang Chen		};
16577053e06bSLiang Chen
16587053e06bSLiang Chen		spi0 {
16597053e06bSLiang Chen			spi0_clk: spi0-clk {
16607053e06bSLiang Chen				rockchip,pins =
16617053e06bSLiang Chen					<1 RK_PB7 3 &pcfg_pull_up_4ma>;
16627053e06bSLiang Chen			};
16637053e06bSLiang Chen
16647053e06bSLiang Chen			spi0_csn: spi0-csn {
16657053e06bSLiang Chen				rockchip,pins =
16667053e06bSLiang Chen					<1 RK_PB6 3 &pcfg_pull_up_4ma>;
16677053e06bSLiang Chen			};
16687053e06bSLiang Chen
16697053e06bSLiang Chen			spi0_miso: spi0-miso {
16707053e06bSLiang Chen				rockchip,pins =
16717053e06bSLiang Chen					<1 RK_PB5 3 &pcfg_pull_up_4ma>;
16727053e06bSLiang Chen			};
16737053e06bSLiang Chen
16747053e06bSLiang Chen			spi0_mosi: spi0-mosi {
16757053e06bSLiang Chen				rockchip,pins =
16767053e06bSLiang Chen					<1 RK_PB4 3 &pcfg_pull_up_4ma>;
16777053e06bSLiang Chen			};
16787053e06bSLiang Chen
16797053e06bSLiang Chen			spi0_clk_hs: spi0-clk-hs {
16807053e06bSLiang Chen				rockchip,pins =
16817053e06bSLiang Chen					<1 RK_PB7 3 &pcfg_pull_up_8ma>;
16827053e06bSLiang Chen			};
16837053e06bSLiang Chen
16847053e06bSLiang Chen			spi0_miso_hs: spi0-miso-hs {
16857053e06bSLiang Chen				rockchip,pins =
16867053e06bSLiang Chen					<1 RK_PB5 3 &pcfg_pull_up_8ma>;
16877053e06bSLiang Chen			};
16887053e06bSLiang Chen
16897053e06bSLiang Chen			spi0_mosi_hs: spi0-mosi-hs {
16907053e06bSLiang Chen				rockchip,pins =
16917053e06bSLiang Chen					<1 RK_PB4 3 &pcfg_pull_up_8ma>;
16927053e06bSLiang Chen			};
16937053e06bSLiang Chen		};
16947053e06bSLiang Chen
16957053e06bSLiang Chen		spi1 {
16967053e06bSLiang Chen			spi1_clk: spi1-clk {
16977053e06bSLiang Chen				rockchip,pins =
16987053e06bSLiang Chen					<3 RK_PB7 4 &pcfg_pull_up_4ma>;
16997053e06bSLiang Chen			};
17007053e06bSLiang Chen
17017053e06bSLiang Chen			spi1_csn0: spi1-csn0 {
17027053e06bSLiang Chen				rockchip,pins =
17037053e06bSLiang Chen					<3 RK_PB1 4 &pcfg_pull_up_4ma>;
17047053e06bSLiang Chen			};
17057053e06bSLiang Chen
17067053e06bSLiang Chen			spi1_csn1: spi1-csn1 {
17077053e06bSLiang Chen				rockchip,pins =
17087053e06bSLiang Chen					<3 RK_PB2 2 &pcfg_pull_up_4ma>;
17097053e06bSLiang Chen			};
17107053e06bSLiang Chen
17117053e06bSLiang Chen			spi1_miso: spi1-miso {
17127053e06bSLiang Chen				rockchip,pins =
17137053e06bSLiang Chen					<3 RK_PB6 4 &pcfg_pull_up_4ma>;
17147053e06bSLiang Chen			};
17157053e06bSLiang Chen
17167053e06bSLiang Chen			spi1_mosi: spi1-mosi {
17177053e06bSLiang Chen				rockchip,pins =
17187053e06bSLiang Chen					<3 RK_PB4 4 &pcfg_pull_up_4ma>;
17197053e06bSLiang Chen			};
17207053e06bSLiang Chen
17217053e06bSLiang Chen			spi1_clk_hs: spi1-clk-hs {
17227053e06bSLiang Chen				rockchip,pins =
17237053e06bSLiang Chen					<3 RK_PB7 4 &pcfg_pull_up_8ma>;
17247053e06bSLiang Chen			};
17257053e06bSLiang Chen
17267053e06bSLiang Chen			spi1_miso_hs: spi1-miso-hs {
17277053e06bSLiang Chen				rockchip,pins =
17287053e06bSLiang Chen					<3 RK_PB6 4 &pcfg_pull_up_8ma>;
17297053e06bSLiang Chen			};
17307053e06bSLiang Chen
17317053e06bSLiang Chen			spi1_mosi_hs: spi1-mosi-hs {
17327053e06bSLiang Chen				rockchip,pins =
17337053e06bSLiang Chen					<3 RK_PB4 4 &pcfg_pull_up_8ma>;
17347053e06bSLiang Chen			};
17357053e06bSLiang Chen		};
17367053e06bSLiang Chen
17377053e06bSLiang Chen		pdm {
17387053e06bSLiang Chen			pdm_clk0m0: pdm-clk0m0 {
17397053e06bSLiang Chen				rockchip,pins =
17407053e06bSLiang Chen					<3 RK_PC6 2 &pcfg_pull_none>;
17417053e06bSLiang Chen			};
17427053e06bSLiang Chen
17437053e06bSLiang Chen			pdm_clk0m1: pdm-clk0m1 {
17447053e06bSLiang Chen				rockchip,pins =
17457053e06bSLiang Chen					<2 RK_PC6 1 &pcfg_pull_none>;
17467053e06bSLiang Chen			};
17477053e06bSLiang Chen
17487053e06bSLiang Chen			pdm_clk1: pdm-clk1 {
17497053e06bSLiang Chen				rockchip,pins =
17507053e06bSLiang Chen					<3 RK_PC7 2 &pcfg_pull_none>;
17517053e06bSLiang Chen			};
17527053e06bSLiang Chen
17537053e06bSLiang Chen			pdm_sdi0m0: pdm-sdi0m0 {
17547053e06bSLiang Chen				rockchip,pins =
17557053e06bSLiang Chen					<3 RK_PD3 2 &pcfg_pull_none>;
17567053e06bSLiang Chen			};
17577053e06bSLiang Chen
17587053e06bSLiang Chen			pdm_sdi0m1: pdm-sdi0m1 {
17597053e06bSLiang Chen				rockchip,pins =
17607053e06bSLiang Chen					<2 RK_PC5 2 &pcfg_pull_none>;
17617053e06bSLiang Chen			};
17627053e06bSLiang Chen
17637053e06bSLiang Chen			pdm_sdi1: pdm-sdi1 {
17647053e06bSLiang Chen				rockchip,pins =
17657053e06bSLiang Chen					<3 RK_PD0 2 &pcfg_pull_none>;
17667053e06bSLiang Chen			};
17677053e06bSLiang Chen
17687053e06bSLiang Chen			pdm_sdi2: pdm-sdi2 {
17697053e06bSLiang Chen				rockchip,pins =
17707053e06bSLiang Chen					<3 RK_PD1 2 &pcfg_pull_none>;
17717053e06bSLiang Chen			};
17727053e06bSLiang Chen
17737053e06bSLiang Chen			pdm_sdi3: pdm-sdi3 {
17747053e06bSLiang Chen				rockchip,pins =
17757053e06bSLiang Chen					<3 RK_PD2 2 &pcfg_pull_none>;
17767053e06bSLiang Chen			};
17777053e06bSLiang Chen
17787053e06bSLiang Chen			pdm_clk0m0_sleep: pdm-clk0m0-sleep {
17797053e06bSLiang Chen				rockchip,pins =
17807053e06bSLiang Chen					<3 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>;
17817053e06bSLiang Chen			};
17827053e06bSLiang Chen
17837053e06bSLiang Chen			pdm_clk0m_sleep1: pdm-clk0m1-sleep {
17847053e06bSLiang Chen				rockchip,pins =
17857053e06bSLiang Chen					<2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>;
17867053e06bSLiang Chen			};
17877053e06bSLiang Chen
17887053e06bSLiang Chen			pdm_clk1_sleep: pdm-clk1-sleep {
17897053e06bSLiang Chen				rockchip,pins =
17907053e06bSLiang Chen					<3 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>;
17917053e06bSLiang Chen			};
17927053e06bSLiang Chen
17937053e06bSLiang Chen			pdm_sdi0m0_sleep: pdm-sdi0m0-sleep {
17947053e06bSLiang Chen				rockchip,pins =
17957053e06bSLiang Chen					<3 RK_PD3 RK_FUNC_GPIO &pcfg_input_high>;
17967053e06bSLiang Chen			};
17977053e06bSLiang Chen
17987053e06bSLiang Chen			pdm_sdi0m1_sleep: pdm-sdi0m1-sleep {
17997053e06bSLiang Chen				rockchip,pins =
18007053e06bSLiang Chen					<2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>;
18017053e06bSLiang Chen			};
18027053e06bSLiang Chen
18037053e06bSLiang Chen			pdm_sdi1_sleep: pdm-sdi1-sleep {
18047053e06bSLiang Chen				rockchip,pins =
18057053e06bSLiang Chen					<3 RK_PD0 RK_FUNC_GPIO &pcfg_input_high>;
18067053e06bSLiang Chen			};
18077053e06bSLiang Chen
18087053e06bSLiang Chen			pdm_sdi2_sleep: pdm-sdi2-sleep {
18097053e06bSLiang Chen				rockchip,pins =
18107053e06bSLiang Chen					<3 RK_PD1 RK_FUNC_GPIO &pcfg_input_high>;
18117053e06bSLiang Chen			};
18127053e06bSLiang Chen
18137053e06bSLiang Chen			pdm_sdi3_sleep: pdm-sdi3-sleep {
18147053e06bSLiang Chen				rockchip,pins =
18157053e06bSLiang Chen					<3 RK_PD2 RK_FUNC_GPIO &pcfg_input_high>;
18167053e06bSLiang Chen			};
18177053e06bSLiang Chen		};
18187053e06bSLiang Chen
18197053e06bSLiang Chen		i2s0 {
18207053e06bSLiang Chen			i2s0_8ch_mclk: i2s0-8ch-mclk {
18217053e06bSLiang Chen				rockchip,pins =
18227053e06bSLiang Chen					<3 RK_PC1 2 &pcfg_pull_none>;
18237053e06bSLiang Chen			};
18247053e06bSLiang Chen
18257053e06bSLiang Chen			i2s0_8ch_sclktx: i2s0-8ch-sclktx {
18267053e06bSLiang Chen				rockchip,pins =
18277053e06bSLiang Chen					<3 RK_PC3 2 &pcfg_pull_none>;
18287053e06bSLiang Chen			};
18297053e06bSLiang Chen
18307053e06bSLiang Chen			i2s0_8ch_sclkrx: i2s0-8ch-sclkrx {
18317053e06bSLiang Chen				rockchip,pins =
18327053e06bSLiang Chen					<3 RK_PB4 2 &pcfg_pull_none>;
18337053e06bSLiang Chen			};
18347053e06bSLiang Chen
18357053e06bSLiang Chen			i2s0_8ch_lrcktx: i2s0-8ch-lrcktx {
18367053e06bSLiang Chen				rockchip,pins =
18377053e06bSLiang Chen					<3 RK_PC2 2 &pcfg_pull_none>;
18387053e06bSLiang Chen			};
18397053e06bSLiang Chen
18407053e06bSLiang Chen			i2s0_8ch_lrckrx: i2s0-8ch-lrckrx {
18417053e06bSLiang Chen				rockchip,pins =
18427053e06bSLiang Chen					<3 RK_PB5 2 &pcfg_pull_none>;
18437053e06bSLiang Chen			};
18447053e06bSLiang Chen
18457053e06bSLiang Chen			i2s0_8ch_sdo0: i2s0-8ch-sdo0 {
18467053e06bSLiang Chen				rockchip,pins =
18477053e06bSLiang Chen					<3 RK_PC4 2 &pcfg_pull_none>;
18487053e06bSLiang Chen			};
18497053e06bSLiang Chen
18507053e06bSLiang Chen			i2s0_8ch_sdo1: i2s0-8ch-sdo1 {
18517053e06bSLiang Chen				rockchip,pins =
18527053e06bSLiang Chen					<3 RK_PC0 2 &pcfg_pull_none>;
18537053e06bSLiang Chen			};
18547053e06bSLiang Chen
18557053e06bSLiang Chen			i2s0_8ch_sdo2: i2s0-8ch-sdo2 {
18567053e06bSLiang Chen				rockchip,pins =
18577053e06bSLiang Chen					<3 RK_PB7 2 &pcfg_pull_none>;
18587053e06bSLiang Chen			};
18597053e06bSLiang Chen
18607053e06bSLiang Chen			i2s0_8ch_sdo3: i2s0-8ch-sdo3 {
18617053e06bSLiang Chen				rockchip,pins =
18627053e06bSLiang Chen					<3 RK_PB6 2 &pcfg_pull_none>;
18637053e06bSLiang Chen			};
18647053e06bSLiang Chen
18657053e06bSLiang Chen			i2s0_8ch_sdi0: i2s0-8ch-sdi0 {
18667053e06bSLiang Chen				rockchip,pins =
18677053e06bSLiang Chen					<3 RK_PC5 2 &pcfg_pull_none>;
18687053e06bSLiang Chen			};
18697053e06bSLiang Chen
18707053e06bSLiang Chen			i2s0_8ch_sdi1: i2s0-8ch-sdi1 {
18717053e06bSLiang Chen				rockchip,pins =
18727053e06bSLiang Chen					<3 RK_PB3 2 &pcfg_pull_none>;
18737053e06bSLiang Chen			};
18747053e06bSLiang Chen
18757053e06bSLiang Chen			i2s0_8ch_sdi2: i2s0-8ch-sdi2 {
18767053e06bSLiang Chen				rockchip,pins =
18777053e06bSLiang Chen					<3 RK_PB1 2 &pcfg_pull_none>;
18787053e06bSLiang Chen			};
18797053e06bSLiang Chen
18807053e06bSLiang Chen			i2s0_8ch_sdi3: i2s0-8ch-sdi3 {
18817053e06bSLiang Chen				rockchip,pins =
18827053e06bSLiang Chen					<3 RK_PB0 2 &pcfg_pull_none>;
18837053e06bSLiang Chen			};
18847053e06bSLiang Chen		};
18857053e06bSLiang Chen
18867053e06bSLiang Chen		i2s1 {
18877053e06bSLiang Chen			i2s1_2ch_mclk: i2s1-2ch-mclk {
18887053e06bSLiang Chen				rockchip,pins =
18897053e06bSLiang Chen					<2 RK_PC3 1 &pcfg_pull_none>;
18907053e06bSLiang Chen			};
18917053e06bSLiang Chen
18927053e06bSLiang Chen			i2s1_2ch_sclk: i2s1-2ch-sclk {
18937053e06bSLiang Chen				rockchip,pins =
18947053e06bSLiang Chen					<2 RK_PC2 1 &pcfg_pull_none>;
18957053e06bSLiang Chen			};
18967053e06bSLiang Chen
18977053e06bSLiang Chen			i2s1_2ch_lrck: i2s1-2ch-lrck {
18987053e06bSLiang Chen				rockchip,pins =
18997053e06bSLiang Chen					<2 RK_PC1 1 &pcfg_pull_none>;
19007053e06bSLiang Chen			};
19017053e06bSLiang Chen
19027053e06bSLiang Chen			i2s1_2ch_sdi: i2s1-2ch-sdi {
19037053e06bSLiang Chen				rockchip,pins =
19047053e06bSLiang Chen					<2 RK_PC5 1 &pcfg_pull_none>;
19057053e06bSLiang Chen			};
19067053e06bSLiang Chen
19077053e06bSLiang Chen			i2s1_2ch_sdo: i2s1-2ch-sdo {
19087053e06bSLiang Chen				rockchip,pins =
19097053e06bSLiang Chen					<2 RK_PC4 1 &pcfg_pull_none>;
19107053e06bSLiang Chen			};
19117053e06bSLiang Chen		};
19127053e06bSLiang Chen
19137053e06bSLiang Chen		i2s2 {
19147053e06bSLiang Chen			i2s2_2ch_mclk: i2s2-2ch-mclk {
19157053e06bSLiang Chen				rockchip,pins =
19167053e06bSLiang Chen					<3 RK_PA1 2 &pcfg_pull_none>;
19177053e06bSLiang Chen			};
19187053e06bSLiang Chen
19197053e06bSLiang Chen			i2s2_2ch_sclk: i2s2-2ch-sclk {
19207053e06bSLiang Chen				rockchip,pins =
19217053e06bSLiang Chen					<3 RK_PA2 2 &pcfg_pull_none>;
19227053e06bSLiang Chen			};
19237053e06bSLiang Chen
19247053e06bSLiang Chen			i2s2_2ch_lrck: i2s2-2ch-lrck {
19257053e06bSLiang Chen				rockchip,pins =
19267053e06bSLiang Chen					<3 RK_PA3 2 &pcfg_pull_none>;
19277053e06bSLiang Chen			};
19287053e06bSLiang Chen
19297053e06bSLiang Chen			i2s2_2ch_sdi: i2s2-2ch-sdi {
19307053e06bSLiang Chen				rockchip,pins =
19317053e06bSLiang Chen					<3 RK_PA5 2 &pcfg_pull_none>;
19327053e06bSLiang Chen			};
19337053e06bSLiang Chen
19347053e06bSLiang Chen			i2s2_2ch_sdo: i2s2-2ch-sdo {
19357053e06bSLiang Chen				rockchip,pins =
19367053e06bSLiang Chen					<3 RK_PA7 2 &pcfg_pull_none>;
19377053e06bSLiang Chen			};
19387053e06bSLiang Chen		};
19397053e06bSLiang Chen
19407053e06bSLiang Chen		sdmmc {
19417053e06bSLiang Chen			sdmmc_clk: sdmmc-clk {
19427053e06bSLiang Chen				rockchip,pins =
19437053e06bSLiang Chen					<1 RK_PD6 1 &pcfg_pull_none_8ma>;
19447053e06bSLiang Chen			};
19457053e06bSLiang Chen
19467053e06bSLiang Chen			sdmmc_cmd: sdmmc-cmd {
19477053e06bSLiang Chen				rockchip,pins =
19487053e06bSLiang Chen					<1 RK_PD7 1 &pcfg_pull_up_8ma>;
19497053e06bSLiang Chen			};
19507053e06bSLiang Chen
19517053e06bSLiang Chen			sdmmc_det: sdmmc-det {
19527053e06bSLiang Chen				rockchip,pins =
19537053e06bSLiang Chen					<0 RK_PA3 1 &pcfg_pull_up_8ma>;
19547053e06bSLiang Chen			};
19557053e06bSLiang Chen
19567053e06bSLiang Chen			sdmmc_bus1: sdmmc-bus1 {
19577053e06bSLiang Chen				rockchip,pins =
19587053e06bSLiang Chen					<1 RK_PD2 1 &pcfg_pull_up_8ma>;
19597053e06bSLiang Chen			};
19607053e06bSLiang Chen
19617053e06bSLiang Chen			sdmmc_bus4: sdmmc-bus4 {
19627053e06bSLiang Chen				rockchip,pins =
19637053e06bSLiang Chen					<1 RK_PD2 1 &pcfg_pull_up_8ma>,
19647053e06bSLiang Chen					<1 RK_PD3 1 &pcfg_pull_up_8ma>,
19657053e06bSLiang Chen					<1 RK_PD4 1 &pcfg_pull_up_8ma>,
19667053e06bSLiang Chen					<1 RK_PD5 1 &pcfg_pull_up_8ma>;
19677053e06bSLiang Chen			};
19687053e06bSLiang Chen		};
19697053e06bSLiang Chen
19707053e06bSLiang Chen		sdio {
19717053e06bSLiang Chen			sdio_clk: sdio-clk {
19727053e06bSLiang Chen				rockchip,pins =
19737053e06bSLiang Chen					<1 RK_PC5 1 &pcfg_pull_none>;
19747053e06bSLiang Chen			};
19757053e06bSLiang Chen
19767053e06bSLiang Chen			sdio_cmd: sdio-cmd {
19777053e06bSLiang Chen				rockchip,pins =
19787053e06bSLiang Chen					<1 RK_PC4 1 &pcfg_pull_up>;
19797053e06bSLiang Chen			};
19807053e06bSLiang Chen
19817053e06bSLiang Chen			sdio_bus4: sdio-bus4 {
19827053e06bSLiang Chen				rockchip,pins =
19837053e06bSLiang Chen					<1 RK_PC6 1 &pcfg_pull_up>,
19847053e06bSLiang Chen					<1 RK_PC7 1 &pcfg_pull_up>,
19857053e06bSLiang Chen					<1 RK_PD0 1 &pcfg_pull_up>,
19867053e06bSLiang Chen					<1 RK_PD1 1 &pcfg_pull_up>;
19877053e06bSLiang Chen			};
19887053e06bSLiang Chen		};
19897053e06bSLiang Chen
19907053e06bSLiang Chen		emmc {
19917053e06bSLiang Chen			emmc_clk: emmc-clk {
19927053e06bSLiang Chen				rockchip,pins =
19937053e06bSLiang Chen					<1 RK_PB1 2 &pcfg_pull_none_8ma>;
19947053e06bSLiang Chen			};
19957053e06bSLiang Chen
19967053e06bSLiang Chen			emmc_cmd: emmc-cmd {
19977053e06bSLiang Chen				rockchip,pins =
19987053e06bSLiang Chen					<1 RK_PB2 2 &pcfg_pull_up_8ma>;
19997053e06bSLiang Chen			};
20007053e06bSLiang Chen
20017053e06bSLiang Chen			emmc_rstnout: emmc-rstnout {
20027053e06bSLiang Chen				rockchip,pins =
20037053e06bSLiang Chen					<1 RK_PB3 2 &pcfg_pull_none>;
20047053e06bSLiang Chen			};
20057053e06bSLiang Chen
20067053e06bSLiang Chen			emmc_bus1: emmc-bus1 {
20077053e06bSLiang Chen				rockchip,pins =
20087053e06bSLiang Chen					<1 RK_PA0 2 &pcfg_pull_up_8ma>;
20097053e06bSLiang Chen			};
20107053e06bSLiang Chen
20117053e06bSLiang Chen			emmc_bus4: emmc-bus4 {
20127053e06bSLiang Chen				rockchip,pins =
20137053e06bSLiang Chen					<1 RK_PA0 2 &pcfg_pull_up_8ma>,
20147053e06bSLiang Chen					<1 RK_PA1 2 &pcfg_pull_up_8ma>,
20157053e06bSLiang Chen					<1 RK_PA2 2 &pcfg_pull_up_8ma>,
20167053e06bSLiang Chen					<1 RK_PA3 2 &pcfg_pull_up_8ma>;
20177053e06bSLiang Chen			};
20187053e06bSLiang Chen
20197053e06bSLiang Chen			emmc_bus8: emmc-bus8 {
20207053e06bSLiang Chen				rockchip,pins =
20217053e06bSLiang Chen					<1 RK_PA0 2 &pcfg_pull_up_8ma>,
20227053e06bSLiang Chen					<1 RK_PA1 2 &pcfg_pull_up_8ma>,
20237053e06bSLiang Chen					<1 RK_PA2 2 &pcfg_pull_up_8ma>,
20247053e06bSLiang Chen					<1 RK_PA3 2 &pcfg_pull_up_8ma>,
20257053e06bSLiang Chen					<1 RK_PA4 2 &pcfg_pull_up_8ma>,
20267053e06bSLiang Chen					<1 RK_PA5 2 &pcfg_pull_up_8ma>,
20277053e06bSLiang Chen					<1 RK_PA6 2 &pcfg_pull_up_8ma>,
20287053e06bSLiang Chen					<1 RK_PA7 2 &pcfg_pull_up_8ma>;
20297053e06bSLiang Chen			};
20307053e06bSLiang Chen		};
20317053e06bSLiang Chen
20327053e06bSLiang Chen		flash {
20337053e06bSLiang Chen			flash_cs0: flash-cs0 {
20347053e06bSLiang Chen				rockchip,pins =
20357053e06bSLiang Chen					<1 RK_PB0 1 &pcfg_pull_none>;
20367053e06bSLiang Chen			};
20377053e06bSLiang Chen
20387053e06bSLiang Chen			flash_rdy: flash-rdy {
20397053e06bSLiang Chen				rockchip,pins =
20407053e06bSLiang Chen					<1 RK_PB1 1 &pcfg_pull_none>;
20417053e06bSLiang Chen			};
20427053e06bSLiang Chen
20437053e06bSLiang Chen			flash_dqs: flash-dqs {
20447053e06bSLiang Chen				rockchip,pins =
20457053e06bSLiang Chen					<1 RK_PB2 1 &pcfg_pull_none>;
20467053e06bSLiang Chen			};
20477053e06bSLiang Chen
20487053e06bSLiang Chen			flash_ale: flash-ale {
20497053e06bSLiang Chen				rockchip,pins =
20507053e06bSLiang Chen					<1 RK_PB3 1 &pcfg_pull_none>;
20517053e06bSLiang Chen			};
20527053e06bSLiang Chen
20537053e06bSLiang Chen			flash_cle: flash-cle {
20547053e06bSLiang Chen				rockchip,pins =
20557053e06bSLiang Chen					<1 RK_PB4 1 &pcfg_pull_none>;
20567053e06bSLiang Chen			};
20577053e06bSLiang Chen
20587053e06bSLiang Chen			flash_wrn: flash-wrn {
20597053e06bSLiang Chen				rockchip,pins =
20607053e06bSLiang Chen					<1 RK_PB5 1 &pcfg_pull_none>;
20617053e06bSLiang Chen			};
20627053e06bSLiang Chen
20637053e06bSLiang Chen			flash_csl: flash-csl {
20647053e06bSLiang Chen				rockchip,pins =
20657053e06bSLiang Chen					<1 RK_PB6 1 &pcfg_pull_none>;
20667053e06bSLiang Chen			};
20677053e06bSLiang Chen
20687053e06bSLiang Chen			flash_rdn: flash-rdn {
20697053e06bSLiang Chen				rockchip,pins =
20707053e06bSLiang Chen					<1 RK_PB7 1 &pcfg_pull_none>;
20717053e06bSLiang Chen			};
20727053e06bSLiang Chen
20737053e06bSLiang Chen			flash_bus8: flash-bus8 {
20747053e06bSLiang Chen				rockchip,pins =
20757053e06bSLiang Chen					<1 RK_PA0 1 &pcfg_pull_up_12ma>,
20767053e06bSLiang Chen					<1 RK_PA1 1 &pcfg_pull_up_12ma>,
20777053e06bSLiang Chen					<1 RK_PA2 1 &pcfg_pull_up_12ma>,
20787053e06bSLiang Chen					<1 RK_PA3 1 &pcfg_pull_up_12ma>,
20797053e06bSLiang Chen					<1 RK_PA4 1 &pcfg_pull_up_12ma>,
20807053e06bSLiang Chen					<1 RK_PA5 1 &pcfg_pull_up_12ma>,
20817053e06bSLiang Chen					<1 RK_PA6 1 &pcfg_pull_up_12ma>,
20827053e06bSLiang Chen					<1 RK_PA7 1 &pcfg_pull_up_12ma>;
20837053e06bSLiang Chen			};
20847053e06bSLiang Chen		};
20857053e06bSLiang Chen
20864d97b78aSChris Morgan		sfc {
20874d97b78aSChris Morgan			sfc_bus4: sfc-bus4 {
20884d97b78aSChris Morgan				rockchip,pins =
20894d97b78aSChris Morgan					<1 RK_PA0 3 &pcfg_pull_none>,
20904d97b78aSChris Morgan					<1 RK_PA1 3 &pcfg_pull_none>,
20914d97b78aSChris Morgan					<1 RK_PA2 3 &pcfg_pull_none>,
20924d97b78aSChris Morgan					<1 RK_PA3 3 &pcfg_pull_none>;
20934d97b78aSChris Morgan			};
20944d97b78aSChris Morgan
20954d97b78aSChris Morgan			sfc_bus2: sfc-bus2 {
20964d97b78aSChris Morgan				rockchip,pins =
20974d97b78aSChris Morgan					<1 RK_PA0 3 &pcfg_pull_none>,
20984d97b78aSChris Morgan					<1 RK_PA1 3 &pcfg_pull_none>;
20994d97b78aSChris Morgan			};
21004d97b78aSChris Morgan
21014d97b78aSChris Morgan			sfc_cs0: sfc-cs0 {
21024d97b78aSChris Morgan				rockchip,pins =
21034d97b78aSChris Morgan					<1 RK_PA4 3 &pcfg_pull_none>;
21044d97b78aSChris Morgan			};
21054d97b78aSChris Morgan
21064d97b78aSChris Morgan			sfc_clk: sfc-clk {
21074d97b78aSChris Morgan				rockchip,pins =
21084d97b78aSChris Morgan					<1 RK_PB1 3 &pcfg_pull_none>;
21094d97b78aSChris Morgan			};
21104d97b78aSChris Morgan		};
21114d97b78aSChris Morgan
21127053e06bSLiang Chen		lcdc {
21137053e06bSLiang Chen			lcdc_rgb_dclk_pin: lcdc-rgb-dclk-pin {
21147053e06bSLiang Chen				rockchip,pins =
21157053e06bSLiang Chen					<3 RK_PA0 1 &pcfg_pull_none_12ma>;
21167053e06bSLiang Chen			};
21177053e06bSLiang Chen
21187053e06bSLiang Chen			lcdc_rgb_m0_hsync_pin: lcdc-rgb-m0-hsync-pin {
21197053e06bSLiang Chen				rockchip,pins =
21207053e06bSLiang Chen					<3 RK_PA1 1 &pcfg_pull_none_12ma>;
21217053e06bSLiang Chen			};
21227053e06bSLiang Chen
21237053e06bSLiang Chen			lcdc_rgb_m0_vsync_pin: lcdc-rgb-m0-vsync-pin {
21247053e06bSLiang Chen				rockchip,pins =
21257053e06bSLiang Chen					<3 RK_PA2 1 &pcfg_pull_none_12ma>;
21267053e06bSLiang Chen			};
21277053e06bSLiang Chen
21287053e06bSLiang Chen			lcdc_rgb_m0_den_pin: lcdc-rgb-m0-den-pin {
21297053e06bSLiang Chen				rockchip,pins =
21307053e06bSLiang Chen					<3 RK_PA3 1 &pcfg_pull_none_12ma>;
21317053e06bSLiang Chen			};
21327053e06bSLiang Chen
21337053e06bSLiang Chen			lcdc_rgb888_m0_data_pins: lcdc-rgb888-m0-data-pins {
21347053e06bSLiang Chen				rockchip,pins =
21357053e06bSLiang Chen					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
21367053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
21377053e06bSLiang Chen					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
21387053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
21397053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
21407053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
21417053e06bSLiang Chen					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
21427053e06bSLiang Chen					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
21437053e06bSLiang Chen					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
21447053e06bSLiang Chen					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
21457053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
21467053e06bSLiang Chen					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
21477053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
21487053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
21497053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
21507053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
21517053e06bSLiang Chen					<3 RK_PC7 1 &pcfg_pull_none_8ma>, /* lcdc_d19 */
21527053e06bSLiang Chen					<3 RK_PC6 1 &pcfg_pull_none_8ma>, /* lcdc_d18 */
21537053e06bSLiang Chen					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
21547053e06bSLiang Chen					<3 RK_PC4 1 &pcfg_pull_none_8ma>, /* lcdc_d16 */
21557053e06bSLiang Chen					<3 RK_PD3 1 &pcfg_pull_none_8ma>, /* lcdc_d23 */
21567053e06bSLiang Chen					<3 RK_PD2 1 &pcfg_pull_none_8ma>, /* lcdc_d22 */
21577053e06bSLiang Chen					<3 RK_PD1 1 &pcfg_pull_none_8ma>, /* lcdc_d21 */
21587053e06bSLiang Chen					<3 RK_PD0 1 &pcfg_pull_none_8ma>; /* lcdc_d20 */
21597053e06bSLiang Chen			};
21607053e06bSLiang Chen
21617053e06bSLiang Chen			lcdc_rgb666_m0_data_pins: lcdc-rgb666-m0-data-pins {
21627053e06bSLiang Chen				rockchip,pins =
21637053e06bSLiang Chen					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
21647053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
21657053e06bSLiang Chen					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
21667053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
21677053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
21687053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
21697053e06bSLiang Chen					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
21707053e06bSLiang Chen					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
21717053e06bSLiang Chen					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
21727053e06bSLiang Chen					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
21737053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
21747053e06bSLiang Chen					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
21757053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
21767053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
21777053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
21787053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
21797053e06bSLiang Chen					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
21807053e06bSLiang Chen					<3 RK_PC4 1 &pcfg_pull_none_8ma>; /* lcdc_d16 */
21817053e06bSLiang Chen			};
21827053e06bSLiang Chen
21837053e06bSLiang Chen			lcdc_rgb565_m0_data_pins: lcdc-rgb565-m0-data-pins {
21847053e06bSLiang Chen				rockchip,pins =
21857053e06bSLiang Chen					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
21867053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
21877053e06bSLiang Chen					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
21887053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
21897053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
21907053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
21917053e06bSLiang Chen					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
21927053e06bSLiang Chen					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
21937053e06bSLiang Chen					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
21947053e06bSLiang Chen					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
21957053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
21967053e06bSLiang Chen					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
21977053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
21987053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
21997053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22007053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>; /* lcdc_d12 */
22017053e06bSLiang Chen			};
22027053e06bSLiang Chen
22037053e06bSLiang Chen			lcdc_rgb888_m1_data_pins: lcdc-rgb888-m1-data-pins {
22047053e06bSLiang Chen				rockchip,pins =
22057053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
22067053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
22077053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
22087053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
22097053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
22107053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
22117053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
22127053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22137053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
22147053e06bSLiang Chen					<3 RK_PC7 1 &pcfg_pull_none_8ma>, /* lcdc_d19 */
22157053e06bSLiang Chen					<3 RK_PC6 1 &pcfg_pull_none_8ma>, /* lcdc_d18 */
22167053e06bSLiang Chen					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
22177053e06bSLiang Chen					<3 RK_PC4 1 &pcfg_pull_none_8ma>, /* lcdc_d16 */
22187053e06bSLiang Chen					<3 RK_PD3 1 &pcfg_pull_none_8ma>, /* lcdc_d23 */
22197053e06bSLiang Chen					<3 RK_PD2 1 &pcfg_pull_none_8ma>, /* lcdc_d22 */
22207053e06bSLiang Chen					<3 RK_PD1 1 &pcfg_pull_none_8ma>, /* lcdc_d21 */
22217053e06bSLiang Chen					<3 RK_PD0 1 &pcfg_pull_none_8ma>; /* lcdc_d20 */
22227053e06bSLiang Chen			};
22237053e06bSLiang Chen
22247053e06bSLiang Chen			lcdc_rgb666_m1_data_pins: lcdc-rgb666-m1-data-pins {
22257053e06bSLiang Chen				rockchip,pins =
22267053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
22277053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
22287053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
22297053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
22307053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
22317053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
22327053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
22337053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22347053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
22357053e06bSLiang Chen					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
22367053e06bSLiang Chen					<3 RK_PC4 1 &pcfg_pull_none_8ma>; /* lcdc_d16 */
22377053e06bSLiang Chen			};
22387053e06bSLiang Chen
22397053e06bSLiang Chen			lcdc_rgb565_m1_data_pins: lcdc-rgb565-m1-data-pins {
22407053e06bSLiang Chen				rockchip,pins =
22417053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
22427053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
22437053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
22447053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
22457053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
22467053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
22477053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
22487053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22497053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>; /* lcdc_d12 */
22507053e06bSLiang Chen			};
22517053e06bSLiang Chen		};
22527053e06bSLiang Chen
22537053e06bSLiang Chen		pwm0 {
22547053e06bSLiang Chen			pwm0_pin: pwm0-pin {
22557053e06bSLiang Chen				rockchip,pins =
22567053e06bSLiang Chen					<0 RK_PB7 1 &pcfg_pull_none>;
22577053e06bSLiang Chen			};
22587053e06bSLiang Chen		};
22597053e06bSLiang Chen
22607053e06bSLiang Chen		pwm1 {
22617053e06bSLiang Chen			pwm1_pin: pwm1-pin {
22627053e06bSLiang Chen				rockchip,pins =
22637053e06bSLiang Chen					<0 RK_PC0 1 &pcfg_pull_none>;
22647053e06bSLiang Chen			};
22657053e06bSLiang Chen		};
22667053e06bSLiang Chen
22677053e06bSLiang Chen		pwm2 {
22687053e06bSLiang Chen			pwm2_pin: pwm2-pin {
22697053e06bSLiang Chen				rockchip,pins =
22707053e06bSLiang Chen					<2 RK_PB5 1 &pcfg_pull_none>;
22717053e06bSLiang Chen			};
22727053e06bSLiang Chen		};
22737053e06bSLiang Chen
22747053e06bSLiang Chen		pwm3 {
22757053e06bSLiang Chen			pwm3_pin: pwm3-pin {
22767053e06bSLiang Chen				rockchip,pins =
22777053e06bSLiang Chen					<0 RK_PC1 1 &pcfg_pull_none>;
22787053e06bSLiang Chen			};
22797053e06bSLiang Chen		};
22807053e06bSLiang Chen
22817053e06bSLiang Chen		pwm4 {
22827053e06bSLiang Chen			pwm4_pin: pwm4-pin {
22837053e06bSLiang Chen				rockchip,pins =
22847053e06bSLiang Chen					<3 RK_PC2 3 &pcfg_pull_none>;
22857053e06bSLiang Chen			};
22867053e06bSLiang Chen		};
22877053e06bSLiang Chen
22887053e06bSLiang Chen		pwm5 {
22897053e06bSLiang Chen			pwm5_pin: pwm5-pin {
22907053e06bSLiang Chen				rockchip,pins =
22917053e06bSLiang Chen					<3 RK_PC3 3 &pcfg_pull_none>;
22927053e06bSLiang Chen			};
22937053e06bSLiang Chen		};
22947053e06bSLiang Chen
22957053e06bSLiang Chen		pwm6 {
22967053e06bSLiang Chen			pwm6_pin: pwm6-pin {
22977053e06bSLiang Chen				rockchip,pins =
22987053e06bSLiang Chen					<3 RK_PC4 3 &pcfg_pull_none>;
22997053e06bSLiang Chen			};
23007053e06bSLiang Chen		};
23017053e06bSLiang Chen
23027053e06bSLiang Chen		pwm7 {
23037053e06bSLiang Chen			pwm7_pin: pwm7-pin {
23047053e06bSLiang Chen				rockchip,pins =
23057053e06bSLiang Chen					<3 RK_PC5 3 &pcfg_pull_none>;
23067053e06bSLiang Chen			};
23077053e06bSLiang Chen		};
23087053e06bSLiang Chen
23097053e06bSLiang Chen		gmac {
23107053e06bSLiang Chen			rmii_pins: rmii-pins {
23117053e06bSLiang Chen				rockchip,pins =
23127053e06bSLiang Chen					<2 RK_PA0 2 &pcfg_pull_none_12ma>, /* mac_txen */
23137053e06bSLiang Chen					<2 RK_PA1 2 &pcfg_pull_none_12ma>, /* mac_txd1 */
23147053e06bSLiang Chen					<2 RK_PA2 2 &pcfg_pull_none_12ma>, /* mac_txd0 */
23157053e06bSLiang Chen					<2 RK_PA3 2 &pcfg_pull_none>, /* mac_rxd0 */
23167053e06bSLiang Chen					<2 RK_PA4 2 &pcfg_pull_none>, /* mac_rxd1 */
23177053e06bSLiang Chen					<2 RK_PA5 2 &pcfg_pull_none>, /* mac_rxer */
23187053e06bSLiang Chen					<2 RK_PA6 2 &pcfg_pull_none>, /* mac_rxdv */
23197053e06bSLiang Chen					<2 RK_PA7 2 &pcfg_pull_none>, /* mac_mdio */
23207053e06bSLiang Chen					<2 RK_PB1 2 &pcfg_pull_none>; /* mac_mdc */
23217053e06bSLiang Chen			};
23227053e06bSLiang Chen
23237053e06bSLiang Chen			mac_refclk_12ma: mac-refclk-12ma {
23247053e06bSLiang Chen				rockchip,pins =
23257053e06bSLiang Chen					<2 RK_PB2 2 &pcfg_pull_none_12ma>;
23267053e06bSLiang Chen			};
23277053e06bSLiang Chen
23287053e06bSLiang Chen			mac_refclk: mac-refclk {
23297053e06bSLiang Chen				rockchip,pins =
23307053e06bSLiang Chen					<2 RK_PB2 2 &pcfg_pull_none>;
23317053e06bSLiang Chen			};
23327053e06bSLiang Chen		};
23337053e06bSLiang Chen
23347053e06bSLiang Chen		cif-m0 {
23357053e06bSLiang Chen			cif_clkout_m0: cif-clkout-m0 {
23367053e06bSLiang Chen				rockchip,pins =
23377053e06bSLiang Chen					<2 RK_PB3 1 &pcfg_pull_none>;
23387053e06bSLiang Chen			};
23397053e06bSLiang Chen
23407053e06bSLiang Chen			dvp_d2d9_m0: dvp-d2d9-m0 {
23417053e06bSLiang Chen				rockchip,pins =
23427053e06bSLiang Chen					<2 RK_PA0 1 &pcfg_pull_none>, /* cif_data2 */
23437053e06bSLiang Chen					<2 RK_PA1 1 &pcfg_pull_none>, /* cif_data3 */
23447053e06bSLiang Chen					<2 RK_PA2 1 &pcfg_pull_none>, /* cif_data4 */
23457053e06bSLiang Chen					<2 RK_PA3 1 &pcfg_pull_none>, /* cif_data5 */
23467053e06bSLiang Chen					<2 RK_PA4 1 &pcfg_pull_none>, /* cif_data6 */
23477053e06bSLiang Chen					<2 RK_PA5 1 &pcfg_pull_none>, /* cif_data7 */
23487053e06bSLiang Chen					<2 RK_PA6 1 &pcfg_pull_none>, /* cif_data8 */
23497053e06bSLiang Chen					<2 RK_PA7 1 &pcfg_pull_none>, /* cif_data9 */
23507053e06bSLiang Chen					<2 RK_PB0 1 &pcfg_pull_none>, /* cif_sync */
23517053e06bSLiang Chen					<2 RK_PB1 1 &pcfg_pull_none>, /* cif_href */
23527053e06bSLiang Chen					<2 RK_PB2 1 &pcfg_pull_none>, /* cif_clkin */
23537053e06bSLiang Chen					<2 RK_PB3 1 &pcfg_pull_none>; /* cif_clkout */
23547053e06bSLiang Chen			};
23557053e06bSLiang Chen
23567053e06bSLiang Chen			dvp_d0d1_m0: dvp-d0d1-m0 {
23577053e06bSLiang Chen				rockchip,pins =
23587053e06bSLiang Chen					<2 RK_PB4 1 &pcfg_pull_none>, /* cif_data0 */
23597053e06bSLiang Chen					<2 RK_PB6 1 &pcfg_pull_none>; /* cif_data1 */
23607053e06bSLiang Chen			};
23617053e06bSLiang Chen
23627053e06bSLiang Chen			dvp_d10d11_m0:d10-d11-m0 {
23637053e06bSLiang Chen				rockchip,pins =
23647053e06bSLiang Chen					<2 RK_PB7 1 &pcfg_pull_none>, /* cif_data10 */
23657053e06bSLiang Chen					<2 RK_PC0 1 &pcfg_pull_none>; /* cif_data11 */
23667053e06bSLiang Chen			};
23677053e06bSLiang Chen		};
23687053e06bSLiang Chen
23697053e06bSLiang Chen		cif-m1 {
23707053e06bSLiang Chen			cif_clkout_m1: cif-clkout-m1 {
23717053e06bSLiang Chen				rockchip,pins =
23727053e06bSLiang Chen					<3 RK_PD0 3 &pcfg_pull_none>;
23737053e06bSLiang Chen			};
23747053e06bSLiang Chen
23757053e06bSLiang Chen			dvp_d2d9_m1: dvp-d2d9-m1 {
23767053e06bSLiang Chen				rockchip,pins =
23777053e06bSLiang Chen					<3 RK_PA3 3 &pcfg_pull_none>, /* cif_data2 */
23787053e06bSLiang Chen					<3 RK_PA5 3 &pcfg_pull_none>, /* cif_data3 */
23797053e06bSLiang Chen					<3 RK_PA7 3 &pcfg_pull_none>, /* cif_data4 */
23807053e06bSLiang Chen					<3 RK_PB0 3 &pcfg_pull_none>, /* cif_data5 */
23817053e06bSLiang Chen					<3 RK_PB1 3 &pcfg_pull_none>, /* cif_data6 */
23827053e06bSLiang Chen					<3 RK_PB4 3 &pcfg_pull_none>, /* cif_data7 */
23837053e06bSLiang Chen					<3 RK_PB6 3 &pcfg_pull_none>, /* cif_data8 */
23847053e06bSLiang Chen					<3 RK_PB7 3 &pcfg_pull_none>, /* cif_data9 */
23857053e06bSLiang Chen					<3 RK_PD1 3 &pcfg_pull_none>, /* cif_sync */
23867053e06bSLiang Chen					<3 RK_PD2 3 &pcfg_pull_none>, /* cif_href */
23877053e06bSLiang Chen					<3 RK_PD3 3 &pcfg_pull_none>, /* cif_clkin */
23887053e06bSLiang Chen					<3 RK_PD0 3 &pcfg_pull_none>; /* cif_clkout */
23897053e06bSLiang Chen			};
23907053e06bSLiang Chen
23917053e06bSLiang Chen			dvp_d0d1_m1: dvp-d0d1-m1 {
23927053e06bSLiang Chen				rockchip,pins =
23937053e06bSLiang Chen					<3 RK_PA1 3 &pcfg_pull_none>, /* cif_data0 */
23947053e06bSLiang Chen					<3 RK_PA2 3 &pcfg_pull_none>; /* cif_data1 */
23957053e06bSLiang Chen			};
23967053e06bSLiang Chen
23977053e06bSLiang Chen			dvp_d10d11_m1:d10-d11-m1 {
23987053e06bSLiang Chen				rockchip,pins =
23997053e06bSLiang Chen					<3 RK_PC6 3 &pcfg_pull_none>, /* cif_data10 */
24007053e06bSLiang Chen					<3 RK_PC7 3 &pcfg_pull_none>; /* cif_data11 */
24017053e06bSLiang Chen			};
24027053e06bSLiang Chen		};
24037053e06bSLiang Chen
24047053e06bSLiang Chen		isp {
24057053e06bSLiang Chen			isp_prelight: isp-prelight {
24067053e06bSLiang Chen				rockchip,pins =
24077053e06bSLiang Chen					<3 RK_PD1 4 &pcfg_pull_none>;
24087053e06bSLiang Chen			};
24097053e06bSLiang Chen		};
24107053e06bSLiang Chen	};
24117053e06bSLiang Chen};
2412