17053e06bSLiang Chen// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
27053e06bSLiang Chen/*
37053e06bSLiang Chen * Copyright (c) 2018 Fuzhou Rockchip Electronics Co., Ltd
47053e06bSLiang Chen */
57053e06bSLiang Chen
67053e06bSLiang Chen#include <dt-bindings/clock/px30-cru.h>
77053e06bSLiang Chen#include <dt-bindings/gpio/gpio.h>
87053e06bSLiang Chen#include <dt-bindings/interrupt-controller/arm-gic.h>
97053e06bSLiang Chen#include <dt-bindings/interrupt-controller/irq.h>
107053e06bSLiang Chen#include <dt-bindings/pinctrl/rockchip.h>
117053e06bSLiang Chen#include <dt-bindings/power/px30-power.h>
127053e06bSLiang Chen#include <dt-bindings/soc/rockchip,boot-mode.h>
13023115cdSHeiko Stuebner#include <dt-bindings/thermal/thermal.h>
147053e06bSLiang Chen
157053e06bSLiang Chen/ {
167053e06bSLiang Chen	compatible = "rockchip,px30";
177053e06bSLiang Chen
187053e06bSLiang Chen	interrupt-parent = <&gic>;
197053e06bSLiang Chen	#address-cells = <2>;
207053e06bSLiang Chen	#size-cells = <2>;
217053e06bSLiang Chen
227053e06bSLiang Chen	aliases {
237053e06bSLiang Chen		ethernet0 = &gmac;
247053e06bSLiang Chen		i2c0 = &i2c0;
257053e06bSLiang Chen		i2c1 = &i2c1;
267053e06bSLiang Chen		i2c2 = &i2c2;
277053e06bSLiang Chen		i2c3 = &i2c3;
287053e06bSLiang Chen		serial0 = &uart0;
297053e06bSLiang Chen		serial1 = &uart1;
307053e06bSLiang Chen		serial2 = &uart2;
317053e06bSLiang Chen		serial3 = &uart3;
327053e06bSLiang Chen		serial4 = &uart4;
337053e06bSLiang Chen		serial5 = &uart5;
347053e06bSLiang Chen		spi0 = &spi0;
357053e06bSLiang Chen		spi1 = &spi1;
367053e06bSLiang Chen	};
377053e06bSLiang Chen
387053e06bSLiang Chen	cpus {
397053e06bSLiang Chen		#address-cells = <2>;
407053e06bSLiang Chen		#size-cells = <0>;
417053e06bSLiang Chen
427053e06bSLiang Chen		cpu0: cpu@0 {
437053e06bSLiang Chen			device_type = "cpu";
4431af04cdSRob Herring			compatible = "arm,cortex-a35";
457053e06bSLiang Chen			reg = <0x0 0x0>;
467053e06bSLiang Chen			enable-method = "psci";
477053e06bSLiang Chen			clocks = <&cru ARMCLK>;
487053e06bSLiang Chen			#cooling-cells = <2>;
497053e06bSLiang Chen			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
507053e06bSLiang Chen			dynamic-power-coefficient = <90>;
517053e06bSLiang Chen			operating-points-v2 = <&cpu0_opp_table>;
527053e06bSLiang Chen		};
537053e06bSLiang Chen
547053e06bSLiang Chen		cpu1: cpu@1 {
557053e06bSLiang Chen			device_type = "cpu";
5631af04cdSRob Herring			compatible = "arm,cortex-a35";
577053e06bSLiang Chen			reg = <0x0 0x1>;
587053e06bSLiang Chen			enable-method = "psci";
597053e06bSLiang Chen			clocks = <&cru ARMCLK>;
607053e06bSLiang Chen			#cooling-cells = <2>;
617053e06bSLiang Chen			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
627053e06bSLiang Chen			dynamic-power-coefficient = <90>;
637053e06bSLiang Chen			operating-points-v2 = <&cpu0_opp_table>;
647053e06bSLiang Chen		};
657053e06bSLiang Chen
667053e06bSLiang Chen		cpu2: cpu@2 {
677053e06bSLiang Chen			device_type = "cpu";
6831af04cdSRob Herring			compatible = "arm,cortex-a35";
697053e06bSLiang Chen			reg = <0x0 0x2>;
707053e06bSLiang Chen			enable-method = "psci";
717053e06bSLiang Chen			clocks = <&cru ARMCLK>;
727053e06bSLiang Chen			#cooling-cells = <2>;
737053e06bSLiang Chen			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
747053e06bSLiang Chen			dynamic-power-coefficient = <90>;
757053e06bSLiang Chen			operating-points-v2 = <&cpu0_opp_table>;
767053e06bSLiang Chen		};
777053e06bSLiang Chen
787053e06bSLiang Chen		cpu3: cpu@3 {
797053e06bSLiang Chen			device_type = "cpu";
8031af04cdSRob Herring			compatible = "arm,cortex-a35";
817053e06bSLiang Chen			reg = <0x0 0x3>;
827053e06bSLiang Chen			enable-method = "psci";
837053e06bSLiang Chen			clocks = <&cru ARMCLK>;
847053e06bSLiang Chen			#cooling-cells = <2>;
857053e06bSLiang Chen			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP>;
867053e06bSLiang Chen			dynamic-power-coefficient = <90>;
877053e06bSLiang Chen			operating-points-v2 = <&cpu0_opp_table>;
887053e06bSLiang Chen		};
897053e06bSLiang Chen
907053e06bSLiang Chen		idle-states {
917053e06bSLiang Chen			entry-method = "psci";
927053e06bSLiang Chen
937053e06bSLiang Chen			CPU_SLEEP: cpu-sleep {
947053e06bSLiang Chen				compatible = "arm,idle-state";
957053e06bSLiang Chen				local-timer-stop;
967053e06bSLiang Chen				arm,psci-suspend-param = <0x0010000>;
977053e06bSLiang Chen				entry-latency-us = <120>;
987053e06bSLiang Chen				exit-latency-us = <250>;
997053e06bSLiang Chen				min-residency-us = <900>;
1007053e06bSLiang Chen			};
1017053e06bSLiang Chen
1027053e06bSLiang Chen			CLUSTER_SLEEP: cluster-sleep {
1037053e06bSLiang Chen				compatible = "arm,idle-state";
1047053e06bSLiang Chen				local-timer-stop;
1057053e06bSLiang Chen				arm,psci-suspend-param = <0x1010000>;
1067053e06bSLiang Chen				entry-latency-us = <400>;
1077053e06bSLiang Chen				exit-latency-us = <500>;
1087053e06bSLiang Chen				min-residency-us = <2000>;
1097053e06bSLiang Chen			};
1107053e06bSLiang Chen		};
1117053e06bSLiang Chen	};
1127053e06bSLiang Chen
113a30f3d90SKrzysztof Kozlowski	cpu0_opp_table: opp-table-0 {
1147053e06bSLiang Chen		compatible = "operating-points-v2";
1157053e06bSLiang Chen		opp-shared;
1167053e06bSLiang Chen
1177053e06bSLiang Chen		opp-600000000 {
1187053e06bSLiang Chen			opp-hz = /bits/ 64 <600000000>;
1197053e06bSLiang Chen			opp-microvolt = <950000 950000 1350000>;
1207053e06bSLiang Chen			clock-latency-ns = <40000>;
1218554723eSHeiko Stuebner			opp-suspend;
1227053e06bSLiang Chen		};
1237053e06bSLiang Chen		opp-816000000 {
1247053e06bSLiang Chen			opp-hz = /bits/ 64 <816000000>;
1257053e06bSLiang Chen			opp-microvolt = <1050000 1050000 1350000>;
1267053e06bSLiang Chen			clock-latency-ns = <40000>;
1277053e06bSLiang Chen		};
1287053e06bSLiang Chen		opp-1008000000 {
1297053e06bSLiang Chen			opp-hz = /bits/ 64 <1008000000>;
1307053e06bSLiang Chen			opp-microvolt = <1175000 1175000 1350000>;
1317053e06bSLiang Chen			clock-latency-ns = <40000>;
1327053e06bSLiang Chen		};
1337053e06bSLiang Chen		opp-1200000000 {
1347053e06bSLiang Chen			opp-hz = /bits/ 64 <1200000000>;
1357053e06bSLiang Chen			opp-microvolt = <1300000 1300000 1350000>;
1367053e06bSLiang Chen			clock-latency-ns = <40000>;
1377053e06bSLiang Chen		};
1387053e06bSLiang Chen		opp-1296000000 {
1397053e06bSLiang Chen			opp-hz = /bits/ 64 <1296000000>;
1407053e06bSLiang Chen			opp-microvolt = <1350000 1350000 1350000>;
1417053e06bSLiang Chen			clock-latency-ns = <40000>;
1427053e06bSLiang Chen		};
1437053e06bSLiang Chen	};
1447053e06bSLiang Chen
1457053e06bSLiang Chen	arm-pmu {
1465944eb7aSRobin Murphy		compatible = "arm,cortex-a35-pmu";
1477053e06bSLiang Chen		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
1487053e06bSLiang Chen			     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
1497053e06bSLiang Chen			     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
1507053e06bSLiang Chen			     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>;
1517053e06bSLiang Chen		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
1527053e06bSLiang Chen	};
1537053e06bSLiang Chen
1547053e06bSLiang Chen	display_subsystem: display-subsystem {
1557053e06bSLiang Chen		compatible = "rockchip,display-subsystem";
156967c1464SSandy Huang		ports = <&vopb_out>, <&vopl_out>;
1577053e06bSLiang Chen		status = "disabled";
1587053e06bSLiang Chen	};
1597053e06bSLiang Chen
1607053e06bSLiang Chen	gmac_clkin: external-gmac-clock {
1617053e06bSLiang Chen		compatible = "fixed-clock";
1627053e06bSLiang Chen		clock-frequency = <50000000>;
1637053e06bSLiang Chen		clock-output-names = "gmac_clkin";
1647053e06bSLiang Chen		#clock-cells = <0>;
1657053e06bSLiang Chen	};
1667053e06bSLiang Chen
1677053e06bSLiang Chen	psci {
1687053e06bSLiang Chen		compatible = "arm,psci-1.0";
1697053e06bSLiang Chen		method = "smc";
1707053e06bSLiang Chen	};
1717053e06bSLiang Chen
1727053e06bSLiang Chen	timer {
1737053e06bSLiang Chen		compatible = "arm,armv8-timer";
1747053e06bSLiang Chen		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1757053e06bSLiang Chen			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1767053e06bSLiang Chen			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1777053e06bSLiang Chen			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1787053e06bSLiang Chen	};
1797053e06bSLiang Chen
180023115cdSHeiko Stuebner	thermal_zones: thermal-zones {
181023115cdSHeiko Stuebner		soc_thermal: soc-thermal {
182023115cdSHeiko Stuebner			polling-delay-passive = <20>;
183023115cdSHeiko Stuebner			polling-delay = <1000>;
184023115cdSHeiko Stuebner			sustainable-power = <750>;
185023115cdSHeiko Stuebner			thermal-sensors = <&tsadc 0>;
186023115cdSHeiko Stuebner
187023115cdSHeiko Stuebner			trips {
188023115cdSHeiko Stuebner				threshold: trip-point-0 {
189023115cdSHeiko Stuebner					temperature = <70000>;
190023115cdSHeiko Stuebner					hysteresis = <2000>;
191023115cdSHeiko Stuebner					type = "passive";
192023115cdSHeiko Stuebner				};
193023115cdSHeiko Stuebner
194023115cdSHeiko Stuebner				target: trip-point-1 {
195023115cdSHeiko Stuebner					temperature = <85000>;
196023115cdSHeiko Stuebner					hysteresis = <2000>;
197023115cdSHeiko Stuebner					type = "passive";
198023115cdSHeiko Stuebner				};
199023115cdSHeiko Stuebner
200023115cdSHeiko Stuebner				soc_crit: soc-crit {
201023115cdSHeiko Stuebner					temperature = <115000>;
202023115cdSHeiko Stuebner					hysteresis = <2000>;
203023115cdSHeiko Stuebner					type = "critical";
204023115cdSHeiko Stuebner				};
205023115cdSHeiko Stuebner			};
206023115cdSHeiko Stuebner
207023115cdSHeiko Stuebner			cooling-maps {
208023115cdSHeiko Stuebner				map0 {
209023115cdSHeiko Stuebner					trip = <&target>;
210023115cdSHeiko Stuebner					cooling-device = <&cpu0 THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
211023115cdSHeiko Stuebner					contribution = <4096>;
212023115cdSHeiko Stuebner				};
213023115cdSHeiko Stuebner			};
214023115cdSHeiko Stuebner		};
215023115cdSHeiko Stuebner
216023115cdSHeiko Stuebner		gpu_thermal: gpu-thermal {
217023115cdSHeiko Stuebner			polling-delay-passive = <100>; /* milliseconds */
218023115cdSHeiko Stuebner			polling-delay = <1000>; /* milliseconds */
219023115cdSHeiko Stuebner			thermal-sensors = <&tsadc 1>;
2201b5aaedaSChris Morgan
2211b5aaedaSChris Morgan			trips {
2221b5aaedaSChris Morgan				gpu_threshold: gpu-threshold {
2231b5aaedaSChris Morgan					temperature = <70000>;
2241b5aaedaSChris Morgan					hysteresis = <2000>;
2251b5aaedaSChris Morgan					type = "passive";
2261b5aaedaSChris Morgan				};
2271b5aaedaSChris Morgan
2281b5aaedaSChris Morgan				gpu_target: gpu-target {
2291b5aaedaSChris Morgan					temperature = <85000>;
2301b5aaedaSChris Morgan					hysteresis = <2000>;
2311b5aaedaSChris Morgan					type = "passive";
2321b5aaedaSChris Morgan				};
2331b5aaedaSChris Morgan
2341b5aaedaSChris Morgan				gpu_crit: gpu-crit {
2351b5aaedaSChris Morgan					temperature = <115000>;
2361b5aaedaSChris Morgan					hysteresis = <2000>;
2371b5aaedaSChris Morgan					type = "critical";
2381b5aaedaSChris Morgan				};
2391b5aaedaSChris Morgan			};
2401b5aaedaSChris Morgan
2411b5aaedaSChris Morgan			cooling-maps {
2421b5aaedaSChris Morgan				map0 {
2431b5aaedaSChris Morgan					trip = <&gpu_target>;
2441b5aaedaSChris Morgan					cooling-device = <&gpu THERMAL_NO_LIMIT THERMAL_NO_LIMIT>;
2451b5aaedaSChris Morgan				};
2461b5aaedaSChris Morgan			};
247023115cdSHeiko Stuebner		};
248023115cdSHeiko Stuebner	};
249023115cdSHeiko Stuebner
2507053e06bSLiang Chen	xin24m: xin24m {
2517053e06bSLiang Chen		compatible = "fixed-clock";
2527053e06bSLiang Chen		#clock-cells = <0>;
2537053e06bSLiang Chen		clock-frequency = <24000000>;
2547053e06bSLiang Chen		clock-output-names = "xin24m";
2557053e06bSLiang Chen	};
2567053e06bSLiang Chen
2577053e06bSLiang Chen	pmu: power-management@ff000000 {
2587053e06bSLiang Chen		compatible = "rockchip,px30-pmu", "syscon", "simple-mfd";
2597053e06bSLiang Chen		reg = <0x0 0xff000000 0x0 0x1000>;
2607053e06bSLiang Chen
2617053e06bSLiang Chen		power: power-controller {
2627053e06bSLiang Chen			compatible = "rockchip,px30-power-controller";
2637053e06bSLiang Chen			#power-domain-cells = <1>;
2647053e06bSLiang Chen			#address-cells = <1>;
2657053e06bSLiang Chen			#size-cells = <0>;
2667053e06bSLiang Chen
2677053e06bSLiang Chen			/* These power domains are grouped by VD_LOGIC */
268d5de0d68SElaine Zhang			power-domain@PX30_PD_USB {
2697053e06bSLiang Chen				reg = <PX30_PD_USB>;
2707053e06bSLiang Chen				clocks = <&cru HCLK_HOST>,
2717053e06bSLiang Chen					 <&cru HCLK_OTG>,
2727053e06bSLiang Chen					 <&cru SCLK_OTG_ADP>;
2737053e06bSLiang Chen				pm_qos = <&qos_usb_host>, <&qos_usb_otg>;
274837188d4SJohan Jonker				#power-domain-cells = <0>;
2757053e06bSLiang Chen			};
276d5de0d68SElaine Zhang			power-domain@PX30_PD_SDCARD {
2777053e06bSLiang Chen				reg = <PX30_PD_SDCARD>;
2787053e06bSLiang Chen				clocks = <&cru HCLK_SDMMC>,
2797053e06bSLiang Chen					 <&cru SCLK_SDMMC>;
2807053e06bSLiang Chen				pm_qos = <&qos_sdmmc>;
281837188d4SJohan Jonker				#power-domain-cells = <0>;
2827053e06bSLiang Chen			};
283d5de0d68SElaine Zhang			power-domain@PX30_PD_GMAC {
2847053e06bSLiang Chen				reg = <PX30_PD_GMAC>;
2857053e06bSLiang Chen				clocks = <&cru ACLK_GMAC>,
2867053e06bSLiang Chen					 <&cru PCLK_GMAC>,
2877053e06bSLiang Chen					 <&cru SCLK_MAC_REF>,
2887053e06bSLiang Chen					 <&cru SCLK_GMAC_RX_TX>;
2897053e06bSLiang Chen				pm_qos = <&qos_gmac>;
290837188d4SJohan Jonker				#power-domain-cells = <0>;
2917053e06bSLiang Chen			};
292d5de0d68SElaine Zhang			power-domain@PX30_PD_MMC_NAND {
2937053e06bSLiang Chen				reg = <PX30_PD_MMC_NAND>;
2947053e06bSLiang Chen				clocks =  <&cru HCLK_NANDC>,
2957053e06bSLiang Chen					  <&cru HCLK_EMMC>,
2967053e06bSLiang Chen					  <&cru HCLK_SDIO>,
2977053e06bSLiang Chen					  <&cru HCLK_SFC>,
2987053e06bSLiang Chen					  <&cru SCLK_EMMC>,
2997053e06bSLiang Chen					  <&cru SCLK_NANDC>,
3007053e06bSLiang Chen					  <&cru SCLK_SDIO>,
3017053e06bSLiang Chen					  <&cru SCLK_SFC>;
3027053e06bSLiang Chen				pm_qos = <&qos_emmc>, <&qos_nand>,
3037053e06bSLiang Chen					 <&qos_sdio>, <&qos_sfc>;
304837188d4SJohan Jonker				#power-domain-cells = <0>;
3057053e06bSLiang Chen			};
306d5de0d68SElaine Zhang			power-domain@PX30_PD_VPU {
3077053e06bSLiang Chen				reg = <PX30_PD_VPU>;
3087053e06bSLiang Chen				clocks = <&cru ACLK_VPU>,
3097053e06bSLiang Chen					 <&cru HCLK_VPU>,
3107053e06bSLiang Chen					 <&cru SCLK_CORE_VPU>;
3117053e06bSLiang Chen				pm_qos = <&qos_vpu>, <&qos_vpu_r128>;
312837188d4SJohan Jonker				#power-domain-cells = <0>;
3137053e06bSLiang Chen			};
314d5de0d68SElaine Zhang			power-domain@PX30_PD_VO {
3157053e06bSLiang Chen				reg = <PX30_PD_VO>;
3167053e06bSLiang Chen				clocks = <&cru ACLK_RGA>,
3177053e06bSLiang Chen					 <&cru ACLK_VOPB>,
3187053e06bSLiang Chen					 <&cru ACLK_VOPL>,
3197053e06bSLiang Chen					 <&cru DCLK_VOPB>,
3207053e06bSLiang Chen					 <&cru DCLK_VOPL>,
3217053e06bSLiang Chen					 <&cru HCLK_RGA>,
3227053e06bSLiang Chen					 <&cru HCLK_VOPB>,
3237053e06bSLiang Chen					 <&cru HCLK_VOPL>,
3247053e06bSLiang Chen					 <&cru PCLK_MIPI_DSI>,
3257053e06bSLiang Chen					 <&cru SCLK_RGA_CORE>,
3267053e06bSLiang Chen					 <&cru SCLK_VOPB_PWM>;
3277053e06bSLiang Chen				pm_qos = <&qos_rga_rd>, <&qos_rga_wr>,
3287053e06bSLiang Chen					 <&qos_vop_m0>, <&qos_vop_m1>;
329837188d4SJohan Jonker				#power-domain-cells = <0>;
3307053e06bSLiang Chen			};
331d5de0d68SElaine Zhang			power-domain@PX30_PD_VI {
3327053e06bSLiang Chen				reg = <PX30_PD_VI>;
3337053e06bSLiang Chen				clocks = <&cru ACLK_CIF>,
3347053e06bSLiang Chen					 <&cru ACLK_ISP>,
3357053e06bSLiang Chen					 <&cru HCLK_CIF>,
3367053e06bSLiang Chen					 <&cru HCLK_ISP>,
3377053e06bSLiang Chen					 <&cru SCLK_ISP>;
3387053e06bSLiang Chen				pm_qos = <&qos_isp_128>, <&qos_isp_rd>,
3397053e06bSLiang Chen					 <&qos_isp_wr>, <&qos_isp_m1>,
3407053e06bSLiang Chen					 <&qos_vip>;
341837188d4SJohan Jonker				#power-domain-cells = <0>;
3427053e06bSLiang Chen			};
343d5de0d68SElaine Zhang			power-domain@PX30_PD_GPU {
3447053e06bSLiang Chen				reg = <PX30_PD_GPU>;
3457053e06bSLiang Chen				clocks = <&cru SCLK_GPU>;
3467053e06bSLiang Chen				pm_qos = <&qos_gpu>;
347837188d4SJohan Jonker				#power-domain-cells = <0>;
3487053e06bSLiang Chen			};
3497053e06bSLiang Chen		};
3507053e06bSLiang Chen	};
3517053e06bSLiang Chen
3527053e06bSLiang Chen	pmugrf: syscon@ff010000 {
3537053e06bSLiang Chen		compatible = "rockchip,px30-pmugrf", "syscon", "simple-mfd";
3547053e06bSLiang Chen		reg = <0x0 0xff010000 0x0 0x1000>;
3557053e06bSLiang Chen		#address-cells = <1>;
3567053e06bSLiang Chen		#size-cells = <1>;
3577053e06bSLiang Chen
3587053e06bSLiang Chen		pmu_io_domains: io-domains {
3597053e06bSLiang Chen			compatible = "rockchip,px30-pmu-io-voltage-domain";
3607053e06bSLiang Chen			status = "disabled";
3617053e06bSLiang Chen		};
3627053e06bSLiang Chen
3637053e06bSLiang Chen		reboot-mode {
3647053e06bSLiang Chen			compatible = "syscon-reboot-mode";
3657053e06bSLiang Chen			offset = <0x200>;
3667053e06bSLiang Chen			mode-bootloader = <BOOT_BL_DOWNLOAD>;
3677053e06bSLiang Chen			mode-fastboot = <BOOT_FASTBOOT>;
3687053e06bSLiang Chen			mode-loader = <BOOT_BL_DOWNLOAD>;
3697053e06bSLiang Chen			mode-normal = <BOOT_NORMAL>;
3707053e06bSLiang Chen			mode-recovery = <BOOT_RECOVERY>;
3717053e06bSLiang Chen		};
3727053e06bSLiang Chen	};
3737053e06bSLiang Chen
3747053e06bSLiang Chen	uart0: serial@ff030000 {
3757053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
3767053e06bSLiang Chen		reg = <0x0 0xff030000 0x0 0x100>;
3777053e06bSLiang Chen		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
3787053e06bSLiang Chen		clocks = <&pmucru SCLK_UART0_PMU>, <&pmucru PCLK_UART0_PMU>;
3797053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
3807053e06bSLiang Chen		dmas = <&dmac 0>, <&dmac 1>;
3817053e06bSLiang Chen		dma-names = "tx", "rx";
3827053e06bSLiang Chen		reg-shift = <2>;
3837053e06bSLiang Chen		reg-io-width = <4>;
3847053e06bSLiang Chen		pinctrl-names = "default";
3857053e06bSLiang Chen		pinctrl-0 = <&uart0_xfer &uart0_cts &uart0_rts>;
3867053e06bSLiang Chen		status = "disabled";
3877053e06bSLiang Chen	};
3887053e06bSLiang Chen
38927c92c60SQuentin Schulz	i2s0_8ch: i2s@ff060000 {
39027c92c60SQuentin Schulz		compatible = "rockchip,px30-i2s-tdm";
39127c92c60SQuentin Schulz		reg = <0x0 0xff060000 0x0 0x1000>;
39227c92c60SQuentin Schulz		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
39327c92c60SQuentin Schulz		clocks = <&cru SCLK_I2S0_TX>, <&cru SCLK_I2S0_RX>, <&cru HCLK_I2S0>;
39427c92c60SQuentin Schulz		clock-names = "mclk_tx", "mclk_rx", "hclk";
39527c92c60SQuentin Schulz		dmas = <&dmac 16>, <&dmac 17>;
39627c92c60SQuentin Schulz		dma-names = "tx", "rx";
39727c92c60SQuentin Schulz		rockchip,grf = <&grf>;
39827c92c60SQuentin Schulz		resets = <&cru SRST_I2S0_TX>, <&cru SRST_I2S0_RX>;
39927c92c60SQuentin Schulz		reset-names = "tx-m", "rx-m";
40027c92c60SQuentin Schulz		pinctrl-names = "default";
40127c92c60SQuentin Schulz		pinctrl-0 = <&i2s0_8ch_sclktx &i2s0_8ch_sclkrx
40227c92c60SQuentin Schulz			     &i2s0_8ch_lrcktx &i2s0_8ch_lrckrx
40327c92c60SQuentin Schulz			     &i2s0_8ch_sdo0 &i2s0_8ch_sdi0
40427c92c60SQuentin Schulz			     &i2s0_8ch_sdo1 &i2s0_8ch_sdi1
40527c92c60SQuentin Schulz			     &i2s0_8ch_sdo2 &i2s0_8ch_sdi2
40627c92c60SQuentin Schulz			     &i2s0_8ch_sdo3 &i2s0_8ch_sdi3>;
40727c92c60SQuentin Schulz		#sound-dai-cells = <0>;
40827c92c60SQuentin Schulz		status = "disabled";
40927c92c60SQuentin Schulz	};
41027c92c60SQuentin Schulz
4117053e06bSLiang Chen	i2s1_2ch: i2s@ff070000 {
4127053e06bSLiang Chen		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
4137053e06bSLiang Chen		reg = <0x0 0xff070000 0x0 0x1000>;
4147053e06bSLiang Chen		interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
4157053e06bSLiang Chen		clocks = <&cru SCLK_I2S1>, <&cru HCLK_I2S1>;
4167053e06bSLiang Chen		clock-names = "i2s_clk", "i2s_hclk";
4177053e06bSLiang Chen		dmas = <&dmac 18>, <&dmac 19>;
4187053e06bSLiang Chen		dma-names = "tx", "rx";
4197053e06bSLiang Chen		pinctrl-names = "default";
4207053e06bSLiang Chen		pinctrl-0 = <&i2s1_2ch_sclk &i2s1_2ch_lrck
4217053e06bSLiang Chen			     &i2s1_2ch_sdi &i2s1_2ch_sdo>;
4227053e06bSLiang Chen		#sound-dai-cells = <0>;
4237053e06bSLiang Chen		status = "disabled";
4247053e06bSLiang Chen	};
4257053e06bSLiang Chen
4267053e06bSLiang Chen	i2s2_2ch: i2s@ff080000 {
4277053e06bSLiang Chen		compatible = "rockchip,px30-i2s", "rockchip,rk3066-i2s";
4287053e06bSLiang Chen		reg = <0x0 0xff080000 0x0 0x1000>;
4297053e06bSLiang Chen		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
4307053e06bSLiang Chen		clocks = <&cru SCLK_I2S2>, <&cru HCLK_I2S2>;
4317053e06bSLiang Chen		clock-names = "i2s_clk", "i2s_hclk";
4327053e06bSLiang Chen		dmas = <&dmac 20>, <&dmac 21>;
4337053e06bSLiang Chen		dma-names = "tx", "rx";
4347053e06bSLiang Chen		pinctrl-names = "default";
4357053e06bSLiang Chen		pinctrl-0 = <&i2s2_2ch_sclk &i2s2_2ch_lrck
4367053e06bSLiang Chen			     &i2s2_2ch_sdi &i2s2_2ch_sdo>;
4377053e06bSLiang Chen		#sound-dai-cells = <0>;
4387053e06bSLiang Chen		status = "disabled";
4397053e06bSLiang Chen	};
4407053e06bSLiang Chen
4417053e06bSLiang Chen	gic: interrupt-controller@ff131000 {
4427053e06bSLiang Chen		compatible = "arm,gic-400";
4437053e06bSLiang Chen		#interrupt-cells = <3>;
4447053e06bSLiang Chen		#address-cells = <0>;
4457053e06bSLiang Chen		interrupt-controller;
4467053e06bSLiang Chen		reg = <0x0 0xff131000 0 0x1000>,
4477053e06bSLiang Chen		      <0x0 0xff132000 0 0x2000>,
4487053e06bSLiang Chen		      <0x0 0xff134000 0 0x2000>,
4497053e06bSLiang Chen		      <0x0 0xff136000 0 0x2000>;
4507053e06bSLiang Chen		interrupts = <GIC_PPI 9
4517053e06bSLiang Chen		      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
4527053e06bSLiang Chen	};
4537053e06bSLiang Chen
4547053e06bSLiang Chen	grf: syscon@ff140000 {
4557053e06bSLiang Chen		compatible = "rockchip,px30-grf", "syscon", "simple-mfd";
4567053e06bSLiang Chen		reg = <0x0 0xff140000 0x0 0x1000>;
4577053e06bSLiang Chen		#address-cells = <1>;
4587053e06bSLiang Chen		#size-cells = <1>;
4597053e06bSLiang Chen
4607053e06bSLiang Chen		io_domains: io-domains {
4617053e06bSLiang Chen			compatible = "rockchip,px30-io-voltage-domain";
4627053e06bSLiang Chen			status = "disabled";
4637053e06bSLiang Chen		};
464dbb6f778SMiquel Raynal
465dbb6f778SMiquel Raynal		lvds: lvds {
466dbb6f778SMiquel Raynal			compatible = "rockchip,px30-lvds";
467dbb6f778SMiquel Raynal			phys = <&dsi_dphy>;
468dbb6f778SMiquel Raynal			phy-names = "dphy";
469dbb6f778SMiquel Raynal			rockchip,grf = <&grf>;
470dbb6f778SMiquel Raynal			rockchip,output = "lvds";
471dbb6f778SMiquel Raynal			status = "disabled";
472dbb6f778SMiquel Raynal
473186444c1SHeiko Stuebner			ports {
474186444c1SHeiko Stuebner				#address-cells = <1>;
475186444c1SHeiko Stuebner				#size-cells = <0>;
476186444c1SHeiko Stuebner
477*0d5e2491SJohan Jonker				lvds_in: port@0 {
478dbb6f778SMiquel Raynal					reg = <0>;
479dbb6f778SMiquel Raynal					#address-cells = <1>;
480dbb6f778SMiquel Raynal					#size-cells = <0>;
481dbb6f778SMiquel Raynal
482dbb6f778SMiquel Raynal					lvds_vopb_in: endpoint@0 {
483dbb6f778SMiquel Raynal						reg = <0>;
484dbb6f778SMiquel Raynal						remote-endpoint = <&vopb_out_lvds>;
485dbb6f778SMiquel Raynal					};
486dbb6f778SMiquel Raynal
487dbb6f778SMiquel Raynal					lvds_vopl_in: endpoint@1 {
488dbb6f778SMiquel Raynal						reg = <1>;
489dbb6f778SMiquel Raynal						remote-endpoint = <&vopl_out_lvds>;
490dbb6f778SMiquel Raynal					};
491dbb6f778SMiquel Raynal				};
492*0d5e2491SJohan Jonker
493*0d5e2491SJohan Jonker				lvds_out: port@1 {
494*0d5e2491SJohan Jonker					reg = <1>;
495*0d5e2491SJohan Jonker				};
496dbb6f778SMiquel Raynal			};
4977053e06bSLiang Chen		};
498186444c1SHeiko Stuebner	};
4997053e06bSLiang Chen
5007053e06bSLiang Chen	uart1: serial@ff158000 {
5017053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
5027053e06bSLiang Chen		reg = <0x0 0xff158000 0x0 0x100>;
5037053e06bSLiang Chen		interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
5047053e06bSLiang Chen		clocks = <&cru SCLK_UART1>, <&cru PCLK_UART1>;
5057053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
5067053e06bSLiang Chen		dmas = <&dmac 2>, <&dmac 3>;
5077053e06bSLiang Chen		dma-names = "tx", "rx";
5087053e06bSLiang Chen		reg-shift = <2>;
5097053e06bSLiang Chen		reg-io-width = <4>;
5107053e06bSLiang Chen		pinctrl-names = "default";
5117053e06bSLiang Chen		pinctrl-0 = <&uart1_xfer &uart1_cts &uart1_rts>;
5127053e06bSLiang Chen		status = "disabled";
5137053e06bSLiang Chen	};
5147053e06bSLiang Chen
5157053e06bSLiang Chen	uart2: serial@ff160000 {
5167053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
5177053e06bSLiang Chen		reg = <0x0 0xff160000 0x0 0x100>;
5187053e06bSLiang Chen		interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
5197053e06bSLiang Chen		clocks = <&cru SCLK_UART2>, <&cru PCLK_UART2>;
5207053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
5217053e06bSLiang Chen		dmas = <&dmac 4>, <&dmac 5>;
5227053e06bSLiang Chen		dma-names = "tx", "rx";
5237053e06bSLiang Chen		reg-shift = <2>;
5247053e06bSLiang Chen		reg-io-width = <4>;
5257053e06bSLiang Chen		pinctrl-names = "default";
5267053e06bSLiang Chen		pinctrl-0 = <&uart2m0_xfer>;
5277053e06bSLiang Chen		status = "disabled";
5287053e06bSLiang Chen	};
5297053e06bSLiang Chen
5307053e06bSLiang Chen	uart3: serial@ff168000 {
5317053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
5327053e06bSLiang Chen		reg = <0x0 0xff168000 0x0 0x100>;
5337053e06bSLiang Chen		interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>;
5347053e06bSLiang Chen		clocks = <&cru SCLK_UART3>, <&cru PCLK_UART3>;
5357053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
5367053e06bSLiang Chen		dmas = <&dmac 6>, <&dmac 7>;
5377053e06bSLiang Chen		dma-names = "tx", "rx";
5387053e06bSLiang Chen		reg-shift = <2>;
5397053e06bSLiang Chen		reg-io-width = <4>;
5407053e06bSLiang Chen		pinctrl-names = "default";
5417053e06bSLiang Chen		pinctrl-0 = <&uart3m1_xfer &uart3m1_cts &uart3m1_rts>;
5427053e06bSLiang Chen		status = "disabled";
5437053e06bSLiang Chen	};
5447053e06bSLiang Chen
5457053e06bSLiang Chen	uart4: serial@ff170000 {
5467053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
5477053e06bSLiang Chen		reg = <0x0 0xff170000 0x0 0x100>;
5487053e06bSLiang Chen		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
5497053e06bSLiang Chen		clocks = <&cru SCLK_UART4>, <&cru PCLK_UART4>;
5507053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
5517053e06bSLiang Chen		dmas = <&dmac 8>, <&dmac 9>;
5527053e06bSLiang Chen		dma-names = "tx", "rx";
5537053e06bSLiang Chen		reg-shift = <2>;
5547053e06bSLiang Chen		reg-io-width = <4>;
5557053e06bSLiang Chen		pinctrl-names = "default";
5567053e06bSLiang Chen		pinctrl-0 = <&uart4_xfer &uart4_cts &uart4_rts>;
5577053e06bSLiang Chen		status = "disabled";
5587053e06bSLiang Chen	};
5597053e06bSLiang Chen
5607053e06bSLiang Chen	uart5: serial@ff178000 {
5617053e06bSLiang Chen		compatible = "rockchip,px30-uart", "snps,dw-apb-uart";
5627053e06bSLiang Chen		reg = <0x0 0xff178000 0x0 0x100>;
5637053e06bSLiang Chen		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
5647053e06bSLiang Chen		clocks = <&cru SCLK_UART5>, <&cru PCLK_UART5>;
5657053e06bSLiang Chen		clock-names = "baudclk", "apb_pclk";
5667053e06bSLiang Chen		dmas = <&dmac 10>, <&dmac 11>;
5677053e06bSLiang Chen		dma-names = "tx", "rx";
5687053e06bSLiang Chen		reg-shift = <2>;
5697053e06bSLiang Chen		reg-io-width = <4>;
5707053e06bSLiang Chen		pinctrl-names = "default";
5717053e06bSLiang Chen		pinctrl-0 = <&uart5_xfer &uart5_cts &uart5_rts>;
5727053e06bSLiang Chen		status = "disabled";
5737053e06bSLiang Chen	};
5747053e06bSLiang Chen
5757053e06bSLiang Chen	i2c0: i2c@ff180000 {
5767053e06bSLiang Chen		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
5777053e06bSLiang Chen		reg = <0x0 0xff180000 0x0 0x1000>;
5787053e06bSLiang Chen		clocks = <&cru SCLK_I2C0>, <&cru PCLK_I2C0>;
5797053e06bSLiang Chen		clock-names = "i2c", "pclk";
5807053e06bSLiang Chen		interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
5817053e06bSLiang Chen		pinctrl-names = "default";
5827053e06bSLiang Chen		pinctrl-0 = <&i2c0_xfer>;
5837053e06bSLiang Chen		#address-cells = <1>;
5847053e06bSLiang Chen		#size-cells = <0>;
5857053e06bSLiang Chen		status = "disabled";
5867053e06bSLiang Chen	};
5877053e06bSLiang Chen
5887053e06bSLiang Chen	i2c1: i2c@ff190000 {
5897053e06bSLiang Chen		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
5907053e06bSLiang Chen		reg = <0x0 0xff190000 0x0 0x1000>;
5917053e06bSLiang Chen		clocks = <&cru SCLK_I2C1>, <&cru PCLK_I2C1>;
5927053e06bSLiang Chen		clock-names = "i2c", "pclk";
5937053e06bSLiang Chen		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
5947053e06bSLiang Chen		pinctrl-names = "default";
5957053e06bSLiang Chen		pinctrl-0 = <&i2c1_xfer>;
5967053e06bSLiang Chen		#address-cells = <1>;
5977053e06bSLiang Chen		#size-cells = <0>;
5987053e06bSLiang Chen		status = "disabled";
5997053e06bSLiang Chen	};
6007053e06bSLiang Chen
6017053e06bSLiang Chen	i2c2: i2c@ff1a0000 {
6027053e06bSLiang Chen		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
6037053e06bSLiang Chen		reg = <0x0 0xff1a0000 0x0 0x1000>;
6047053e06bSLiang Chen		clocks = <&cru SCLK_I2C2>, <&cru PCLK_I2C2>;
6057053e06bSLiang Chen		clock-names = "i2c", "pclk";
6067053e06bSLiang Chen		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
6077053e06bSLiang Chen		pinctrl-names = "default";
6087053e06bSLiang Chen		pinctrl-0 = <&i2c2_xfer>;
6097053e06bSLiang Chen		#address-cells = <1>;
6107053e06bSLiang Chen		#size-cells = <0>;
6117053e06bSLiang Chen		status = "disabled";
6127053e06bSLiang Chen	};
6137053e06bSLiang Chen
6147053e06bSLiang Chen	i2c3: i2c@ff1b0000 {
6157053e06bSLiang Chen		compatible = "rockchip,px30-i2c", "rockchip,rk3399-i2c";
6167053e06bSLiang Chen		reg = <0x0 0xff1b0000 0x0 0x1000>;
6177053e06bSLiang Chen		clocks = <&cru SCLK_I2C3>, <&cru PCLK_I2C3>;
6187053e06bSLiang Chen		clock-names = "i2c", "pclk";
6197053e06bSLiang Chen		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
6207053e06bSLiang Chen		pinctrl-names = "default";
6217053e06bSLiang Chen		pinctrl-0 = <&i2c3_xfer>;
6227053e06bSLiang Chen		#address-cells = <1>;
6237053e06bSLiang Chen		#size-cells = <0>;
6247053e06bSLiang Chen		status = "disabled";
6257053e06bSLiang Chen	};
6267053e06bSLiang Chen
6277053e06bSLiang Chen	spi0: spi@ff1d0000 {
6287053e06bSLiang Chen		compatible = "rockchip,px30-spi", "rockchip,rk3066-spi";
6297053e06bSLiang Chen		reg = <0x0 0xff1d0000 0x0 0x1000>;
6307053e06bSLiang Chen		interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
6317053e06bSLiang Chen		clocks = <&cru SCLK_SPI0>, <&cru PCLK_SPI0>;
6327053e06bSLiang Chen		clock-names = "spiclk", "apb_pclk";
6337053e06bSLiang Chen		dmas = <&dmac 12>, <&dmac 13>;
6347053e06bSLiang Chen		dma-names = "tx", "rx";
6357053e06bSLiang Chen		pinctrl-names = "default";
6367053e06bSLiang Chen		pinctrl-0 = <&spi0_clk &spi0_csn &spi0_miso &spi0_mosi>;
6377053e06bSLiang Chen		#address-cells = <1>;
6387053e06bSLiang Chen		#size-cells = <0>;
6397053e06bSLiang Chen		status = "disabled";
6407053e06bSLiang Chen	};
6417053e06bSLiang Chen
6427053e06bSLiang Chen	spi1: spi@ff1d8000 {
6437053e06bSLiang Chen		compatible = "rockchip,px30-spi", "rockchip,rk3066-spi";
6447053e06bSLiang Chen		reg = <0x0 0xff1d8000 0x0 0x1000>;
6457053e06bSLiang Chen		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
6467053e06bSLiang Chen		clocks = <&cru SCLK_SPI1>, <&cru PCLK_SPI1>;
6477053e06bSLiang Chen		clock-names = "spiclk", "apb_pclk";
6487053e06bSLiang Chen		dmas = <&dmac 14>, <&dmac 15>;
6497053e06bSLiang Chen		dma-names = "tx", "rx";
6507053e06bSLiang Chen		pinctrl-names = "default";
6517053e06bSLiang Chen		pinctrl-0 = <&spi1_clk &spi1_csn0 &spi1_csn1 &spi1_miso &spi1_mosi>;
6527053e06bSLiang Chen		#address-cells = <1>;
6537053e06bSLiang Chen		#size-cells = <0>;
6547053e06bSLiang Chen		status = "disabled";
6557053e06bSLiang Chen	};
6567053e06bSLiang Chen
6577053e06bSLiang Chen	wdt: watchdog@ff1e0000 {
658d16c7082SJohan Jonker		compatible = "rockchip,px30-wdt", "snps,dw-wdt";
6597053e06bSLiang Chen		reg = <0x0 0xff1e0000 0x0 0x100>;
6607053e06bSLiang Chen		clocks = <&cru PCLK_WDT_NS>;
6617053e06bSLiang Chen		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
6627053e06bSLiang Chen		status = "disabled";
6637053e06bSLiang Chen	};
6647053e06bSLiang Chen
6657053e06bSLiang Chen	pwm0: pwm@ff200000 {
6667053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6677053e06bSLiang Chen		reg = <0x0 0xff200000 0x0 0x10>;
6687053e06bSLiang Chen		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
6697053e06bSLiang Chen		clock-names = "pwm", "pclk";
6707053e06bSLiang Chen		pinctrl-names = "default";
6717053e06bSLiang Chen		pinctrl-0 = <&pwm0_pin>;
6727053e06bSLiang Chen		#pwm-cells = <3>;
6737053e06bSLiang Chen		status = "disabled";
6747053e06bSLiang Chen	};
6757053e06bSLiang Chen
6767053e06bSLiang Chen	pwm1: pwm@ff200010 {
6777053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6787053e06bSLiang Chen		reg = <0x0 0xff200010 0x0 0x10>;
6797053e06bSLiang Chen		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
6807053e06bSLiang Chen		clock-names = "pwm", "pclk";
6817053e06bSLiang Chen		pinctrl-names = "default";
6827053e06bSLiang Chen		pinctrl-0 = <&pwm1_pin>;
6837053e06bSLiang Chen		#pwm-cells = <3>;
6847053e06bSLiang Chen		status = "disabled";
6857053e06bSLiang Chen	};
6867053e06bSLiang Chen
6877053e06bSLiang Chen	pwm2: pwm@ff200020 {
6887053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
6897053e06bSLiang Chen		reg = <0x0 0xff200020 0x0 0x10>;
6907053e06bSLiang Chen		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
6917053e06bSLiang Chen		clock-names = "pwm", "pclk";
6927053e06bSLiang Chen		pinctrl-names = "default";
6937053e06bSLiang Chen		pinctrl-0 = <&pwm2_pin>;
6947053e06bSLiang Chen		#pwm-cells = <3>;
6957053e06bSLiang Chen		status = "disabled";
6967053e06bSLiang Chen	};
6977053e06bSLiang Chen
6987053e06bSLiang Chen	pwm3: pwm@ff200030 {
6997053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
7007053e06bSLiang Chen		reg = <0x0 0xff200030 0x0 0x10>;
7017053e06bSLiang Chen		clocks = <&cru SCLK_PWM0>, <&cru PCLK_PWM0>;
7027053e06bSLiang Chen		clock-names = "pwm", "pclk";
7037053e06bSLiang Chen		pinctrl-names = "default";
7047053e06bSLiang Chen		pinctrl-0 = <&pwm3_pin>;
7057053e06bSLiang Chen		#pwm-cells = <3>;
7067053e06bSLiang Chen		status = "disabled";
7077053e06bSLiang Chen	};
7087053e06bSLiang Chen
7097053e06bSLiang Chen	pwm4: pwm@ff208000 {
7107053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
7117053e06bSLiang Chen		reg = <0x0 0xff208000 0x0 0x10>;
7127053e06bSLiang Chen		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
7137053e06bSLiang Chen		clock-names = "pwm", "pclk";
7147053e06bSLiang Chen		pinctrl-names = "default";
7157053e06bSLiang Chen		pinctrl-0 = <&pwm4_pin>;
7167053e06bSLiang Chen		#pwm-cells = <3>;
7177053e06bSLiang Chen		status = "disabled";
7187053e06bSLiang Chen	};
7197053e06bSLiang Chen
7207053e06bSLiang Chen	pwm5: pwm@ff208010 {
7217053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
7227053e06bSLiang Chen		reg = <0x0 0xff208010 0x0 0x10>;
7237053e06bSLiang Chen		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
7247053e06bSLiang Chen		clock-names = "pwm", "pclk";
7257053e06bSLiang Chen		pinctrl-names = "default";
7267053e06bSLiang Chen		pinctrl-0 = <&pwm5_pin>;
7277053e06bSLiang Chen		#pwm-cells = <3>;
7287053e06bSLiang Chen		status = "disabled";
7297053e06bSLiang Chen	};
7307053e06bSLiang Chen
7317053e06bSLiang Chen	pwm6: pwm@ff208020 {
7327053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
7337053e06bSLiang Chen		reg = <0x0 0xff208020 0x0 0x10>;
7347053e06bSLiang Chen		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
7357053e06bSLiang Chen		clock-names = "pwm", "pclk";
7367053e06bSLiang Chen		pinctrl-names = "default";
7377053e06bSLiang Chen		pinctrl-0 = <&pwm6_pin>;
7387053e06bSLiang Chen		#pwm-cells = <3>;
7397053e06bSLiang Chen		status = "disabled";
7407053e06bSLiang Chen	};
7417053e06bSLiang Chen
7427053e06bSLiang Chen	pwm7: pwm@ff208030 {
7437053e06bSLiang Chen		compatible = "rockchip,px30-pwm", "rockchip,rk3328-pwm";
7447053e06bSLiang Chen		reg = <0x0 0xff208030 0x0 0x10>;
7457053e06bSLiang Chen		clocks = <&cru SCLK_PWM1>, <&cru PCLK_PWM1>;
7467053e06bSLiang Chen		clock-names = "pwm", "pclk";
7477053e06bSLiang Chen		pinctrl-names = "default";
7487053e06bSLiang Chen		pinctrl-0 = <&pwm7_pin>;
7497053e06bSLiang Chen		#pwm-cells = <3>;
7507053e06bSLiang Chen		status = "disabled";
7517053e06bSLiang Chen	};
7527053e06bSLiang Chen
7537053e06bSLiang Chen	rktimer: timer@ff210000 {
7547053e06bSLiang Chen		compatible = "rockchip,px30-timer", "rockchip,rk3288-timer";
7557053e06bSLiang Chen		reg = <0x0 0xff210000 0x0 0x1000>;
7567053e06bSLiang Chen		interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
7577053e06bSLiang Chen		clocks = <&cru PCLK_TIMER>, <&cru SCLK_TIMER0>;
7587053e06bSLiang Chen		clock-names = "pclk", "timer";
7597053e06bSLiang Chen	};
7607053e06bSLiang Chen
7618fd94150SKrzysztof Kozlowski	dmac: dma-controller@ff240000 {
7627053e06bSLiang Chen		compatible = "arm,pl330", "arm,primecell";
7637053e06bSLiang Chen		reg = <0x0 0xff240000 0x0 0x4000>;
7647053e06bSLiang Chen		interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
7657053e06bSLiang Chen			     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
766505af918SSugar Zhang		arm,pl330-periph-burst;
7677053e06bSLiang Chen		clocks = <&cru ACLK_DMAC>;
7687053e06bSLiang Chen		clock-names = "apb_pclk";
7697053e06bSLiang Chen		#dma-cells = <1>;
7707053e06bSLiang Chen	};
7717053e06bSLiang Chen
772023115cdSHeiko Stuebner	tsadc: tsadc@ff280000 {
773023115cdSHeiko Stuebner		compatible = "rockchip,px30-tsadc";
774023115cdSHeiko Stuebner		reg = <0x0 0xff280000 0x0 0x100>;
775023115cdSHeiko Stuebner		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
776023115cdSHeiko Stuebner		assigned-clocks = <&cru SCLK_TSADC>;
777023115cdSHeiko Stuebner		assigned-clock-rates = <50000>;
778023115cdSHeiko Stuebner		clocks = <&cru SCLK_TSADC>, <&cru PCLK_TSADC>;
779023115cdSHeiko Stuebner		clock-names = "tsadc", "apb_pclk";
780023115cdSHeiko Stuebner		resets = <&cru SRST_TSADC>;
781023115cdSHeiko Stuebner		reset-names = "tsadc-apb";
782023115cdSHeiko Stuebner		rockchip,grf = <&grf>;
783023115cdSHeiko Stuebner		rockchip,hw-tshut-temp = <120000>;
784023115cdSHeiko Stuebner		pinctrl-names = "init", "default", "sleep";
7852bc65fefSJohan Jonker		pinctrl-0 = <&tsadc_otp_pin>;
786023115cdSHeiko Stuebner		pinctrl-1 = <&tsadc_otp_out>;
7872bc65fefSJohan Jonker		pinctrl-2 = <&tsadc_otp_pin>;
788023115cdSHeiko Stuebner		#thermal-sensor-cells = <1>;
789023115cdSHeiko Stuebner		status = "disabled";
790023115cdSHeiko Stuebner	};
791023115cdSHeiko Stuebner
7927053e06bSLiang Chen	saradc: saradc@ff288000 {
7937053e06bSLiang Chen		compatible = "rockchip,px30-saradc", "rockchip,rk3399-saradc";
7947053e06bSLiang Chen		reg = <0x0 0xff288000 0x0 0x100>;
7957053e06bSLiang Chen		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
7967053e06bSLiang Chen		#io-channel-cells = <1>;
7977053e06bSLiang Chen		clocks = <&cru SCLK_SARADC>, <&cru PCLK_SARADC>;
7987053e06bSLiang Chen		clock-names = "saradc", "apb_pclk";
7997053e06bSLiang Chen		resets = <&cru SRST_SARADC_P>;
8007053e06bSLiang Chen		reset-names = "saradc-apb";
8017053e06bSLiang Chen		status = "disabled";
8027053e06bSLiang Chen	};
8037053e06bSLiang Chen
804fbb78418SHeiko Stuebner	otp: nvmem@ff290000 {
805fbb78418SHeiko Stuebner		compatible = "rockchip,px30-otp";
806fbb78418SHeiko Stuebner		reg = <0x0 0xff290000 0x0 0x4000>;
807fbb78418SHeiko Stuebner		clocks = <&cru SCLK_OTP_USR>, <&cru PCLK_OTP_NS>,
808fbb78418SHeiko Stuebner			 <&cru PCLK_OTP_PHY>;
809fbb78418SHeiko Stuebner		clock-names = "otp", "apb_pclk", "phy";
810fbb78418SHeiko Stuebner		resets = <&cru SRST_OTP_PHY>;
811fbb78418SHeiko Stuebner		reset-names = "phy";
812fbb78418SHeiko Stuebner		#address-cells = <1>;
813fbb78418SHeiko Stuebner		#size-cells = <1>;
814fbb78418SHeiko Stuebner
815fbb78418SHeiko Stuebner		/* Data cells */
816fbb78418SHeiko Stuebner		cpu_id: id@7 {
817fbb78418SHeiko Stuebner			reg = <0x07 0x10>;
818fbb78418SHeiko Stuebner		};
819fbb78418SHeiko Stuebner		cpu_leakage: cpu-leakage@17 {
820fbb78418SHeiko Stuebner			reg = <0x17 0x1>;
821fbb78418SHeiko Stuebner		};
822fbb78418SHeiko Stuebner		performance: performance@1e {
823fbb78418SHeiko Stuebner			reg = <0x1e 0x1>;
824fbb78418SHeiko Stuebner			bits = <4 3>;
825fbb78418SHeiko Stuebner		};
826fbb78418SHeiko Stuebner	};
827fbb78418SHeiko Stuebner
8287053e06bSLiang Chen	cru: clock-controller@ff2b0000 {
8297053e06bSLiang Chen		compatible = "rockchip,px30-cru";
8307053e06bSLiang Chen		reg = <0x0 0xff2b0000 0x0 0x1000>;
83145cb61b4SHeiko Stuebner		clocks = <&xin24m>, <&pmucru PLL_GPLL>;
83245cb61b4SHeiko Stuebner		clock-names = "xin24m", "gpll";
8337053e06bSLiang Chen		rockchip,grf = <&grf>;
8347053e06bSLiang Chen		#clock-cells = <1>;
8357053e06bSLiang Chen		#reset-cells = <1>;
8367053e06bSLiang Chen
83745cb61b4SHeiko Stuebner		assigned-clocks = <&cru PLL_NPLL>,
83845cb61b4SHeiko Stuebner			<&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>,
83945cb61b4SHeiko Stuebner			<&cru HCLK_BUS_PRE>, <&cru HCLK_PERI_PRE>,
84045cb61b4SHeiko Stuebner			<&cru PCLK_BUS_PRE>, <&cru SCLK_GPU>;
84145cb61b4SHeiko Stuebner
84245cb61b4SHeiko Stuebner		assigned-clock-rates = <1188000000>,
84345cb61b4SHeiko Stuebner			<200000000>, <200000000>,
84445cb61b4SHeiko Stuebner			<150000000>, <150000000>,
84545cb61b4SHeiko Stuebner			<100000000>, <200000000>;
8467053e06bSLiang Chen	};
8477053e06bSLiang Chen
8487053e06bSLiang Chen	pmucru: clock-controller@ff2bc000 {
8497053e06bSLiang Chen		compatible = "rockchip,px30-pmucru";
8507053e06bSLiang Chen		reg = <0x0 0xff2bc000 0x0 0x1000>;
85145cb61b4SHeiko Stuebner		clocks = <&xin24m>;
85245cb61b4SHeiko Stuebner		clock-names = "xin24m";
8537053e06bSLiang Chen		rockchip,grf = <&grf>;
8547053e06bSLiang Chen		#clock-cells = <1>;
8557053e06bSLiang Chen		#reset-cells = <1>;
8567053e06bSLiang Chen
8577053e06bSLiang Chen		assigned-clocks =
8587053e06bSLiang Chen			<&pmucru PLL_GPLL>, <&pmucru PCLK_PMU_PRE>,
85945cb61b4SHeiko Stuebner			<&pmucru SCLK_WIFI_PMU>;
8607053e06bSLiang Chen		assigned-clock-rates =
8617053e06bSLiang Chen			<1200000000>, <100000000>,
86245cb61b4SHeiko Stuebner			<26000000>;
8637053e06bSLiang Chen	};
8647053e06bSLiang Chen
865f952b45bSHeiko Stuebner	usb2phy_grf: syscon@ff2c0000 {
866f952b45bSHeiko Stuebner		compatible = "rockchip,px30-usb2phy-grf", "syscon",
867f952b45bSHeiko Stuebner			     "simple-mfd";
868f952b45bSHeiko Stuebner		reg = <0x0 0xff2c0000 0x0 0x10000>;
869f952b45bSHeiko Stuebner		#address-cells = <1>;
870f952b45bSHeiko Stuebner		#size-cells = <1>;
871f952b45bSHeiko Stuebner
8728c3d6425SJohan Jonker		u2phy: usb2phy@100 {
873f952b45bSHeiko Stuebner			compatible = "rockchip,px30-usb2phy";
874f952b45bSHeiko Stuebner			reg = <0x100 0x20>;
875f952b45bSHeiko Stuebner			clocks = <&pmucru SCLK_USBPHY_REF>;
876f952b45bSHeiko Stuebner			clock-names = "phyclk";
877f952b45bSHeiko Stuebner			#clock-cells = <0>;
878f952b45bSHeiko Stuebner			assigned-clocks = <&cru USB480M>;
879f952b45bSHeiko Stuebner			assigned-clock-parents = <&u2phy>;
880f952b45bSHeiko Stuebner			clock-output-names = "usb480m_phy";
881f952b45bSHeiko Stuebner			status = "disabled";
882f952b45bSHeiko Stuebner
883f952b45bSHeiko Stuebner			u2phy_host: host-port {
884f952b45bSHeiko Stuebner				#phy-cells = <0>;
885f952b45bSHeiko Stuebner				interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
886f952b45bSHeiko Stuebner				interrupt-names = "linestate";
887f952b45bSHeiko Stuebner				status = "disabled";
888f952b45bSHeiko Stuebner			};
889f952b45bSHeiko Stuebner
890f952b45bSHeiko Stuebner			u2phy_otg: otg-port {
891f952b45bSHeiko Stuebner				#phy-cells = <0>;
892f952b45bSHeiko Stuebner				interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
893f952b45bSHeiko Stuebner					     <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
894f952b45bSHeiko Stuebner					     <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>;
895f952b45bSHeiko Stuebner				interrupt-names = "otg-bvalid", "otg-id",
896f952b45bSHeiko Stuebner						  "linestate";
897f952b45bSHeiko Stuebner				status = "disabled";
898f952b45bSHeiko Stuebner			};
899f952b45bSHeiko Stuebner		};
900f952b45bSHeiko Stuebner	};
901f952b45bSHeiko Stuebner
9027e90ccecSMiquel Raynal	dsi_dphy: phy@ff2e0000 {
9037e90ccecSMiquel Raynal		compatible = "rockchip,px30-dsi-dphy";
9047e90ccecSMiquel Raynal		reg = <0x0 0xff2e0000 0x0 0x10000>;
9057e90ccecSMiquel Raynal		clocks = <&pmucru SCLK_MIPIDSIPHY_REF>, <&cru PCLK_MIPIDSIPHY>;
9067e90ccecSMiquel Raynal		clock-names = "ref", "pclk";
9077e90ccecSMiquel Raynal		resets = <&cru SRST_MIPIDSIPHY_P>;
9087e90ccecSMiquel Raynal		reset-names = "apb";
9097e90ccecSMiquel Raynal		#phy-cells = <0>;
9107e90ccecSMiquel Raynal		power-domains = <&power PX30_PD_VO>;
9117e90ccecSMiquel Raynal		status = "disabled";
9127e90ccecSMiquel Raynal	};
9137e90ccecSMiquel Raynal
914e2425dccSHeiko Stuebner	csi_dphy: phy@ff2f0000 {
915e2425dccSHeiko Stuebner		compatible = "rockchip,px30-csi-dphy";
916e2425dccSHeiko Stuebner		reg = <0x0 0xff2f0000 0x0 0x4000>;
917e2425dccSHeiko Stuebner		clocks = <&cru PCLK_MIPICSIPHY>;
918e2425dccSHeiko Stuebner		clock-names = "pclk";
919e2425dccSHeiko Stuebner		#phy-cells = <0>;
920e2425dccSHeiko Stuebner		power-domains = <&power PX30_PD_VI>;
921e2425dccSHeiko Stuebner		resets = <&cru SRST_MIPICSIPHY_P>;
922e2425dccSHeiko Stuebner		reset-names = "apb";
923e2425dccSHeiko Stuebner		rockchip,grf = <&grf>;
924e2425dccSHeiko Stuebner		status = "disabled";
925e2425dccSHeiko Stuebner	};
926e2425dccSHeiko Stuebner
927bb598133SHeiko Stuebner	usb20_otg: usb@ff300000 {
928bb598133SHeiko Stuebner		compatible = "rockchip,px30-usb", "rockchip,rk3066-usb",
929bb598133SHeiko Stuebner			     "snps,dwc2";
930bb598133SHeiko Stuebner		reg = <0x0 0xff300000 0x0 0x40000>;
931bb598133SHeiko Stuebner		interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
932bb598133SHeiko Stuebner		clocks = <&cru HCLK_OTG>;
933bb598133SHeiko Stuebner		clock-names = "otg";
934bb598133SHeiko Stuebner		dr_mode = "otg";
935bb598133SHeiko Stuebner		g-np-tx-fifo-size = <16>;
936bb598133SHeiko Stuebner		g-rx-fifo-size = <280>;
937bb598133SHeiko Stuebner		g-tx-fifo-size = <256 128 128 64 32 16>;
938f952b45bSHeiko Stuebner		phys = <&u2phy_otg>;
939f952b45bSHeiko Stuebner		phy-names = "usb2-phy";
940bb598133SHeiko Stuebner		power-domains = <&power PX30_PD_USB>;
941bb598133SHeiko Stuebner		status = "disabled";
942bb598133SHeiko Stuebner	};
943bb598133SHeiko Stuebner
9447053e06bSLiang Chen	usb_host0_ehci: usb@ff340000 {
9457053e06bSLiang Chen		compatible = "generic-ehci";
9467053e06bSLiang Chen		reg = <0x0 0xff340000 0x0 0x10000>;
9477053e06bSLiang Chen		interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
9487053e06bSLiang Chen		clocks = <&cru HCLK_HOST>;
949f952b45bSHeiko Stuebner		phys = <&u2phy_host>;
950f952b45bSHeiko Stuebner		phy-names = "usb";
9517053e06bSLiang Chen		power-domains = <&power PX30_PD_USB>;
9527053e06bSLiang Chen		status = "disabled";
9537053e06bSLiang Chen	};
9547053e06bSLiang Chen
9557053e06bSLiang Chen	usb_host0_ohci: usb@ff350000 {
9567053e06bSLiang Chen		compatible = "generic-ohci";
9577053e06bSLiang Chen		reg = <0x0 0xff350000 0x0 0x10000>;
9587053e06bSLiang Chen		interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
9597053e06bSLiang Chen		clocks = <&cru HCLK_HOST>;
960f952b45bSHeiko Stuebner		phys = <&u2phy_host>;
961f952b45bSHeiko Stuebner		phy-names = "usb";
9627053e06bSLiang Chen		power-domains = <&power PX30_PD_USB>;
9637053e06bSLiang Chen		status = "disabled";
9647053e06bSLiang Chen	};
9657053e06bSLiang Chen
9667053e06bSLiang Chen	gmac: ethernet@ff360000 {
9677053e06bSLiang Chen		compatible = "rockchip,px30-gmac";
9687053e06bSLiang Chen		reg = <0x0 0xff360000 0x0 0x10000>;
9697053e06bSLiang Chen		interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
9707053e06bSLiang Chen		interrupt-names = "macirq";
9717053e06bSLiang Chen		clocks = <&cru SCLK_GMAC>, <&cru SCLK_GMAC_RX_TX>,
9727053e06bSLiang Chen			 <&cru SCLK_GMAC_RX_TX>, <&cru SCLK_MAC_REF>,
9737053e06bSLiang Chen			 <&cru SCLK_MAC_REFOUT>, <&cru ACLK_GMAC>,
9747053e06bSLiang Chen			 <&cru PCLK_GMAC>, <&cru SCLK_GMAC_RMII>;
9757053e06bSLiang Chen		clock-names = "stmmaceth", "mac_clk_rx",
9767053e06bSLiang Chen			      "mac_clk_tx", "clk_mac_ref",
9777053e06bSLiang Chen			      "clk_mac_refout", "aclk_mac",
9787053e06bSLiang Chen			      "pclk_mac", "clk_mac_speed";
9797053e06bSLiang Chen		rockchip,grf = <&grf>;
9807053e06bSLiang Chen		phy-mode = "rmii";
9817053e06bSLiang Chen		pinctrl-names = "default";
9827053e06bSLiang Chen		pinctrl-0 = <&rmii_pins &mac_refclk_12ma>;
9837053e06bSLiang Chen		power-domains = <&power PX30_PD_GMAC>;
9847053e06bSLiang Chen		resets = <&cru SRST_GMAC_A>;
9857053e06bSLiang Chen		reset-names = "stmmaceth";
9867053e06bSLiang Chen		status = "disabled";
9877053e06bSLiang Chen	};
9887053e06bSLiang Chen
9893ef7c255SJohan Jonker	sdmmc: mmc@ff370000 {
9907053e06bSLiang Chen		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
9917053e06bSLiang Chen		reg = <0x0 0xff370000 0x0 0x4000>;
9927053e06bSLiang Chen		interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
9937053e06bSLiang Chen		clocks = <&cru HCLK_SDMMC>, <&cru SCLK_SDMMC>,
9947053e06bSLiang Chen			 <&cru SCLK_SDMMC_DRV>, <&cru SCLK_SDMMC_SAMPLE>;
9957f214735SJohan Jonker		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
996fb0ab17fSJohan Jonker		bus-width = <4>;
9977053e06bSLiang Chen		fifo-depth = <0x100>;
9987053e06bSLiang Chen		max-frequency = <150000000>;
9997053e06bSLiang Chen		pinctrl-names = "default";
10007053e06bSLiang Chen		pinctrl-0 = <&sdmmc_clk &sdmmc_cmd &sdmmc_det &sdmmc_bus4>;
10017053e06bSLiang Chen		power-domains = <&power PX30_PD_SDCARD>;
10027053e06bSLiang Chen		status = "disabled";
10037053e06bSLiang Chen	};
10047053e06bSLiang Chen
10053ef7c255SJohan Jonker	sdio: mmc@ff380000 {
10067053e06bSLiang Chen		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
10077053e06bSLiang Chen		reg = <0x0 0xff380000 0x0 0x4000>;
10087053e06bSLiang Chen		interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
10097053e06bSLiang Chen		clocks = <&cru HCLK_SDIO>, <&cru SCLK_SDIO>,
10107053e06bSLiang Chen			 <&cru SCLK_SDIO_DRV>, <&cru SCLK_SDIO_SAMPLE>;
10117f214735SJohan Jonker		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
1012fb0ab17fSJohan Jonker		bus-width = <4>;
10137053e06bSLiang Chen		fifo-depth = <0x100>;
10147053e06bSLiang Chen		max-frequency = <150000000>;
10157053e06bSLiang Chen		pinctrl-names = "default";
10167053e06bSLiang Chen		pinctrl-0 = <&sdio_bus4 &sdio_cmd &sdio_clk>;
10177053e06bSLiang Chen		power-domains = <&power PX30_PD_MMC_NAND>;
10187053e06bSLiang Chen		status = "disabled";
10197053e06bSLiang Chen	};
10207053e06bSLiang Chen
10213ef7c255SJohan Jonker	emmc: mmc@ff390000 {
10227053e06bSLiang Chen		compatible = "rockchip,px30-dw-mshc", "rockchip,rk3288-dw-mshc";
10237053e06bSLiang Chen		reg = <0x0 0xff390000 0x0 0x4000>;
10247053e06bSLiang Chen		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
10257053e06bSLiang Chen		clocks = <&cru HCLK_EMMC>, <&cru SCLK_EMMC>,
10267053e06bSLiang Chen			 <&cru SCLK_EMMC_DRV>, <&cru SCLK_EMMC_SAMPLE>;
10277f214735SJohan Jonker		clock-names = "biu", "ciu", "ciu-drive", "ciu-sample";
1028fb0ab17fSJohan Jonker		bus-width = <8>;
10297053e06bSLiang Chen		fifo-depth = <0x100>;
10307053e06bSLiang Chen		max-frequency = <150000000>;
1031cdfebb27SHeiko Stuebner		pinctrl-names = "default";
1032cdfebb27SHeiko Stuebner		pinctrl-0 = <&emmc_clk &emmc_cmd &emmc_bus8>;
10337053e06bSLiang Chen		power-domains = <&power PX30_PD_MMC_NAND>;
10347053e06bSLiang Chen		status = "disabled";
10357053e06bSLiang Chen	};
10367053e06bSLiang Chen
10374d97b78aSChris Morgan	sfc: spi@ff3a0000 {
10384d97b78aSChris Morgan		compatible = "rockchip,sfc";
10394d97b78aSChris Morgan		reg = <0x0 0xff3a0000 0x0 0x4000>;
10404d97b78aSChris Morgan		interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
10414d97b78aSChris Morgan		clocks = <&cru SCLK_SFC>, <&cru HCLK_SFC>;
10424d97b78aSChris Morgan		clock-names = "clk_sfc", "hclk_sfc";
10434d97b78aSChris Morgan		pinctrl-0 = <&sfc_clk &sfc_cs0 &sfc_bus4>;
10444d97b78aSChris Morgan		pinctrl-names = "default";
10454d97b78aSChris Morgan		power-domains = <&power PX30_PD_MMC_NAND>;
10464d97b78aSChris Morgan		status = "disabled";
10474d97b78aSChris Morgan	};
10484d97b78aSChris Morgan
1049d00e6e22SYifeng Zhao	nfc: nand-controller@ff3b0000 {
1050d00e6e22SYifeng Zhao		compatible = "rockchip,px30-nfc";
1051d00e6e22SYifeng Zhao		reg = <0x0 0xff3b0000 0x0 0x4000>;
1052d00e6e22SYifeng Zhao		interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
1053d00e6e22SYifeng Zhao		clocks = <&cru HCLK_NANDC>, <&cru SCLK_NANDC>;
1054d00e6e22SYifeng Zhao		clock-names = "ahb", "nfc";
1055d00e6e22SYifeng Zhao		assigned-clocks = <&cru SCLK_NANDC>;
1056d00e6e22SYifeng Zhao		assigned-clock-rates = <150000000>;
1057d00e6e22SYifeng Zhao		pinctrl-names = "default";
1058d00e6e22SYifeng Zhao		pinctrl-0 = <&flash_ale &flash_bus8 &flash_cle &flash_cs0
1059d00e6e22SYifeng Zhao			     &flash_rdn &flash_rdy &flash_wrn &flash_dqs>;
1060d00e6e22SYifeng Zhao		power-domains = <&power PX30_PD_MMC_NAND>;
1061d00e6e22SYifeng Zhao		status = "disabled";
1062d00e6e22SYifeng Zhao	};
1063d00e6e22SYifeng Zhao
1064a30f3d90SKrzysztof Kozlowski	gpu_opp_table: opp-table-1 {
1065f43e351cSMaciej Matuszczyk		compatible = "operating-points-v2";
1066f43e351cSMaciej Matuszczyk
1067f43e351cSMaciej Matuszczyk		opp-200000000 {
1068f43e351cSMaciej Matuszczyk			opp-hz = /bits/ 64 <200000000>;
1069f43e351cSMaciej Matuszczyk			opp-microvolt = <950000>;
1070f43e351cSMaciej Matuszczyk		};
1071f43e351cSMaciej Matuszczyk		opp-300000000 {
1072f43e351cSMaciej Matuszczyk			opp-hz = /bits/ 64 <300000000>;
1073f43e351cSMaciej Matuszczyk			opp-microvolt = <975000>;
1074f43e351cSMaciej Matuszczyk		};
1075f43e351cSMaciej Matuszczyk		opp-400000000 {
1076f43e351cSMaciej Matuszczyk			opp-hz = /bits/ 64 <400000000>;
1077f43e351cSMaciej Matuszczyk			opp-microvolt = <1050000>;
1078f43e351cSMaciej Matuszczyk		};
1079f43e351cSMaciej Matuszczyk		opp-480000000 {
1080f43e351cSMaciej Matuszczyk			opp-hz = /bits/ 64 <480000000>;
1081f43e351cSMaciej Matuszczyk			opp-microvolt = <1125000>;
1082f43e351cSMaciej Matuszczyk		};
1083f43e351cSMaciej Matuszczyk	};
1084f43e351cSMaciej Matuszczyk
1085a07f34a0SHeiko Stuebner	gpu: gpu@ff400000 {
1086a07f34a0SHeiko Stuebner		compatible = "rockchip,px30-mali", "arm,mali-bifrost";
1087a07f34a0SHeiko Stuebner		reg = <0x0 0xff400000 0x0 0x4000>;
1088a07f34a0SHeiko Stuebner		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
1089a07f34a0SHeiko Stuebner			     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
1090a07f34a0SHeiko Stuebner			     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1091a07f34a0SHeiko Stuebner		interrupt-names = "job", "mmu", "gpu";
1092a07f34a0SHeiko Stuebner		clocks = <&cru SCLK_GPU>;
1093a07f34a0SHeiko Stuebner		#cooling-cells = <2>;
1094a07f34a0SHeiko Stuebner		power-domains = <&power PX30_PD_GPU>;
1095f43e351cSMaciej Matuszczyk		operating-points-v2 = <&gpu_opp_table>;
1096a07f34a0SHeiko Stuebner		status = "disabled";
1097a07f34a0SHeiko Stuebner	};
1098a07f34a0SHeiko Stuebner
10996b4b2af5SPaul Kocialkowski	vpu: video-codec@ff442000 {
11006b4b2af5SPaul Kocialkowski		compatible = "rockchip,px30-vpu";
11016b4b2af5SPaul Kocialkowski		reg = <0x0 0xff442000 0x0 0x800>;
11026b4b2af5SPaul Kocialkowski		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
11036b4b2af5SPaul Kocialkowski			     <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
11046b4b2af5SPaul Kocialkowski		interrupt-names = "vepu", "vdpu";
11056b4b2af5SPaul Kocialkowski		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
11066b4b2af5SPaul Kocialkowski		clock-names = "aclk", "hclk";
11076b4b2af5SPaul Kocialkowski		iommus = <&vpu_mmu>;
11086b4b2af5SPaul Kocialkowski		power-domains = <&power PX30_PD_VPU>;
11096b4b2af5SPaul Kocialkowski	};
11106b4b2af5SPaul Kocialkowski
11116b4b2af5SPaul Kocialkowski	vpu_mmu: iommu@ff442800 {
11126b4b2af5SPaul Kocialkowski		compatible = "rockchip,iommu";
11136b4b2af5SPaul Kocialkowski		reg = <0x0 0xff442800 0x0 0x100>;
11146b4b2af5SPaul Kocialkowski		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
11156b4b2af5SPaul Kocialkowski		clocks = <&cru ACLK_VPU>, <&cru HCLK_VPU>;
11166b4b2af5SPaul Kocialkowski		clock-names = "aclk", "iface";
11176b4b2af5SPaul Kocialkowski		#iommu-cells = <0>;
11186b4b2af5SPaul Kocialkowski		power-domains = <&power PX30_PD_VPU>;
11196b4b2af5SPaul Kocialkowski	};
11206b4b2af5SPaul Kocialkowski
1121cc5912abSHeiko Stuebner	dsi: dsi@ff450000 {
1122a39891a6SDavid Heidelberg		compatible = "rockchip,px30-mipi-dsi", "snps,dw-mipi-dsi";
1123cc5912abSHeiko Stuebner		reg = <0x0 0xff450000 0x0 0x10000>;
1124cc5912abSHeiko Stuebner		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
1125cc5912abSHeiko Stuebner		clocks = <&cru PCLK_MIPI_DSI>;
1126cc5912abSHeiko Stuebner		clock-names = "pclk";
1127cc5912abSHeiko Stuebner		phys = <&dsi_dphy>;
1128cc5912abSHeiko Stuebner		phy-names = "dphy";
1129cc5912abSHeiko Stuebner		power-domains = <&power PX30_PD_VO>;
1130cc5912abSHeiko Stuebner		resets = <&cru SRST_MIPIDSI_HOST_P>;
1131cc5912abSHeiko Stuebner		reset-names = "apb";
1132cc5912abSHeiko Stuebner		rockchip,grf = <&grf>;
1133cc5912abSHeiko Stuebner		#address-cells = <1>;
1134cc5912abSHeiko Stuebner		#size-cells = <0>;
1135cc5912abSHeiko Stuebner		status = "disabled";
1136cc5912abSHeiko Stuebner
1137cc5912abSHeiko Stuebner		ports {
1138cc5912abSHeiko Stuebner			#address-cells = <1>;
1139cc5912abSHeiko Stuebner			#size-cells = <0>;
1140cc5912abSHeiko Stuebner
1141cc5912abSHeiko Stuebner			port@0 {
1142cc5912abSHeiko Stuebner				reg = <0>;
1143cc5912abSHeiko Stuebner				#address-cells = <1>;
1144cc5912abSHeiko Stuebner				#size-cells = <0>;
1145cc5912abSHeiko Stuebner
1146cc5912abSHeiko Stuebner				dsi_in_vopb: endpoint@0 {
1147cc5912abSHeiko Stuebner					reg = <0>;
1148cc5912abSHeiko Stuebner					remote-endpoint = <&vopb_out_dsi>;
1149cc5912abSHeiko Stuebner				};
1150cc5912abSHeiko Stuebner
1151cc5912abSHeiko Stuebner				dsi_in_vopl: endpoint@1 {
1152cc5912abSHeiko Stuebner					reg = <1>;
1153cc5912abSHeiko Stuebner					remote-endpoint = <&vopl_out_dsi>;
1154cc5912abSHeiko Stuebner				};
1155cc5912abSHeiko Stuebner			};
1156cc5912abSHeiko Stuebner		};
1157cc5912abSHeiko Stuebner	};
1158cc5912abSHeiko Stuebner
11597053e06bSLiang Chen	vopb: vop@ff460000 {
11607053e06bSLiang Chen		compatible = "rockchip,px30-vop-big";
11617053e06bSLiang Chen		reg = <0x0 0xff460000 0x0 0xefc>;
11627053e06bSLiang Chen		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
11637053e06bSLiang Chen		clocks = <&cru ACLK_VOPB>, <&cru DCLK_VOPB>,
11647053e06bSLiang Chen			 <&cru HCLK_VOPB>;
11657053e06bSLiang Chen		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1166967c1464SSandy Huang		resets = <&cru SRST_VOPB_A>, <&cru SRST_VOPB_H>, <&cru SRST_VOPB>;
1167967c1464SSandy Huang		reset-names = "axi", "ahb", "dclk";
11687053e06bSLiang Chen		iommus = <&vopb_mmu>;
11697053e06bSLiang Chen		power-domains = <&power PX30_PD_VO>;
11707053e06bSLiang Chen		status = "disabled";
1171967c1464SSandy Huang
1172967c1464SSandy Huang		vopb_out: port {
1173967c1464SSandy Huang			#address-cells = <1>;
1174967c1464SSandy Huang			#size-cells = <0>;
1175cc5912abSHeiko Stuebner
1176cc5912abSHeiko Stuebner			vopb_out_dsi: endpoint@0 {
1177cc5912abSHeiko Stuebner				reg = <0>;
1178cc5912abSHeiko Stuebner				remote-endpoint = <&dsi_in_vopb>;
1179cc5912abSHeiko Stuebner			};
1180dbb6f778SMiquel Raynal
1181dbb6f778SMiquel Raynal			vopb_out_lvds: endpoint@1 {
1182dbb6f778SMiquel Raynal				reg = <1>;
1183dbb6f778SMiquel Raynal				remote-endpoint = <&lvds_vopb_in>;
1184dbb6f778SMiquel Raynal			};
1185967c1464SSandy Huang		};
11867053e06bSLiang Chen	};
11877053e06bSLiang Chen
11887053e06bSLiang Chen	vopb_mmu: iommu@ff460f00 {
11897053e06bSLiang Chen		compatible = "rockchip,iommu";
11907053e06bSLiang Chen		reg = <0x0 0xff460f00 0x0 0x100>;
11917053e06bSLiang Chen		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
11927053e06bSLiang Chen		clocks = <&cru ACLK_VOPB>, <&cru HCLK_VOPB>;
11938e57eed2SHeiko Stuebner		clock-names = "aclk", "iface";
11947053e06bSLiang Chen		power-domains = <&power PX30_PD_VO>;
11957053e06bSLiang Chen		#iommu-cells = <0>;
11967053e06bSLiang Chen		status = "disabled";
11977053e06bSLiang Chen	};
11987053e06bSLiang Chen
11997053e06bSLiang Chen	vopl: vop@ff470000 {
12007053e06bSLiang Chen		compatible = "rockchip,px30-vop-lit";
12017053e06bSLiang Chen		reg = <0x0 0xff470000 0x0 0xefc>;
12027053e06bSLiang Chen		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
12037053e06bSLiang Chen		clocks = <&cru ACLK_VOPL>, <&cru DCLK_VOPL>,
12047053e06bSLiang Chen			 <&cru HCLK_VOPL>;
12057053e06bSLiang Chen		clock-names = "aclk_vop", "dclk_vop", "hclk_vop";
1206967c1464SSandy Huang		resets = <&cru SRST_VOPL_A>, <&cru SRST_VOPL_H>, <&cru SRST_VOPL>;
1207967c1464SSandy Huang		reset-names = "axi", "ahb", "dclk";
12087053e06bSLiang Chen		iommus = <&vopl_mmu>;
12097053e06bSLiang Chen		power-domains = <&power PX30_PD_VO>;
12107053e06bSLiang Chen		status = "disabled";
1211967c1464SSandy Huang
1212967c1464SSandy Huang		vopl_out: port {
1213967c1464SSandy Huang			#address-cells = <1>;
1214967c1464SSandy Huang			#size-cells = <0>;
1215cc5912abSHeiko Stuebner
1216cc5912abSHeiko Stuebner			vopl_out_dsi: endpoint@0 {
1217cc5912abSHeiko Stuebner				reg = <0>;
1218cc5912abSHeiko Stuebner				remote-endpoint = <&dsi_in_vopl>;
1219cc5912abSHeiko Stuebner			};
1220dbb6f778SMiquel Raynal
1221dbb6f778SMiquel Raynal			vopl_out_lvds: endpoint@1 {
1222dbb6f778SMiquel Raynal				reg = <1>;
1223dbb6f778SMiquel Raynal				remote-endpoint = <&lvds_vopl_in>;
1224dbb6f778SMiquel Raynal			};
1225967c1464SSandy Huang		};
12267053e06bSLiang Chen	};
12277053e06bSLiang Chen
12287053e06bSLiang Chen	vopl_mmu: iommu@ff470f00 {
12297053e06bSLiang Chen		compatible = "rockchip,iommu";
12307053e06bSLiang Chen		reg = <0x0 0xff470f00 0x0 0x100>;
1231656c6483SSandy Huang		interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
12327053e06bSLiang Chen		clocks = <&cru ACLK_VOPL>, <&cru HCLK_VOPL>;
12338e57eed2SHeiko Stuebner		clock-names = "aclk", "iface";
12347053e06bSLiang Chen		power-domains = <&power PX30_PD_VO>;
12357053e06bSLiang Chen		#iommu-cells = <0>;
12367053e06bSLiang Chen		status = "disabled";
12377053e06bSLiang Chen	};
12387053e06bSLiang Chen
12398df7b453SHeiko Stuebner	isp: isp@ff4a0000 {
12408df7b453SHeiko Stuebner		compatible = "rockchip,px30-cif-isp"; /*rk3326-rkisp1*/
12418df7b453SHeiko Stuebner		reg = <0x0 0xff4a0000 0x0 0x8000>;
12428df7b453SHeiko Stuebner		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
12438df7b453SHeiko Stuebner			     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
12448df7b453SHeiko Stuebner			     <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
12458df7b453SHeiko Stuebner		interrupt-names = "isp", "mi", "mipi";
12468df7b453SHeiko Stuebner		clocks = <&cru SCLK_ISP>,
12478df7b453SHeiko Stuebner			 <&cru ACLK_ISP>,
12488df7b453SHeiko Stuebner			 <&cru HCLK_ISP>,
12498df7b453SHeiko Stuebner			 <&cru PCLK_ISP>;
12508df7b453SHeiko Stuebner		clock-names = "isp", "aclk", "hclk", "pclk";
12518df7b453SHeiko Stuebner		iommus = <&isp_mmu>;
12528df7b453SHeiko Stuebner		phys = <&csi_dphy>;
12538df7b453SHeiko Stuebner		phy-names = "dphy";
12548df7b453SHeiko Stuebner		power-domains = <&power PX30_PD_VI>;
12558df7b453SHeiko Stuebner		status = "disabled";
12568df7b453SHeiko Stuebner
12578df7b453SHeiko Stuebner		ports {
12588df7b453SHeiko Stuebner			#address-cells = <1>;
12598df7b453SHeiko Stuebner			#size-cells = <0>;
12608df7b453SHeiko Stuebner
12618df7b453SHeiko Stuebner			port@0 {
12628df7b453SHeiko Stuebner				reg = <0>;
12638df7b453SHeiko Stuebner				#address-cells = <1>;
12648df7b453SHeiko Stuebner				#size-cells = <0>;
12658df7b453SHeiko Stuebner			};
12668df7b453SHeiko Stuebner		};
12678df7b453SHeiko Stuebner	};
12688df7b453SHeiko Stuebner
12698df7b453SHeiko Stuebner	isp_mmu: iommu@ff4a8000 {
12708df7b453SHeiko Stuebner		compatible = "rockchip,iommu";
12718df7b453SHeiko Stuebner		reg = <0x0 0xff4a8000 0x0 0x100>;
12728df7b453SHeiko Stuebner		interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
12738df7b453SHeiko Stuebner		clocks = <&cru ACLK_ISP>, <&cru HCLK_ISP>;
12748df7b453SHeiko Stuebner		clock-names = "aclk", "iface";
12758df7b453SHeiko Stuebner		power-domains = <&power PX30_PD_VI>;
12768df7b453SHeiko Stuebner		rockchip,disable-mmu-reset;
12778df7b453SHeiko Stuebner		#iommu-cells = <0>;
12788df7b453SHeiko Stuebner	};
12798df7b453SHeiko Stuebner
12807053e06bSLiang Chen	qos_gmac: qos@ff518000 {
12816c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12827053e06bSLiang Chen		reg = <0x0 0xff518000 0x0 0x20>;
12837053e06bSLiang Chen	};
12847053e06bSLiang Chen
12857053e06bSLiang Chen	qos_gpu: qos@ff520000 {
12866c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12877053e06bSLiang Chen		reg = <0x0 0xff520000 0x0 0x20>;
12887053e06bSLiang Chen	};
12897053e06bSLiang Chen
12907053e06bSLiang Chen	qos_sdmmc: qos@ff52c000 {
12916c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12927053e06bSLiang Chen		reg = <0x0 0xff52c000 0x0 0x20>;
12937053e06bSLiang Chen	};
12947053e06bSLiang Chen
12957053e06bSLiang Chen	qos_emmc: qos@ff538000 {
12966c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
12977053e06bSLiang Chen		reg = <0x0 0xff538000 0x0 0x20>;
12987053e06bSLiang Chen	};
12997053e06bSLiang Chen
13007053e06bSLiang Chen	qos_nand: qos@ff538080 {
13016c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13027053e06bSLiang Chen		reg = <0x0 0xff538080 0x0 0x20>;
13037053e06bSLiang Chen	};
13047053e06bSLiang Chen
13057053e06bSLiang Chen	qos_sdio: qos@ff538100 {
13066c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13077053e06bSLiang Chen		reg = <0x0 0xff538100 0x0 0x20>;
13087053e06bSLiang Chen	};
13097053e06bSLiang Chen
13107053e06bSLiang Chen	qos_sfc: qos@ff538180 {
13116c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13127053e06bSLiang Chen		reg = <0x0 0xff538180 0x0 0x20>;
13137053e06bSLiang Chen	};
13147053e06bSLiang Chen
13157053e06bSLiang Chen	qos_usb_host: qos@ff540000 {
13166c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13177053e06bSLiang Chen		reg = <0x0 0xff540000 0x0 0x20>;
13187053e06bSLiang Chen	};
13197053e06bSLiang Chen
13207053e06bSLiang Chen	qos_usb_otg: qos@ff540080 {
13216c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13227053e06bSLiang Chen		reg = <0x0 0xff540080 0x0 0x20>;
13237053e06bSLiang Chen	};
13247053e06bSLiang Chen
13257053e06bSLiang Chen	qos_isp_128: qos@ff548000 {
13266c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13277053e06bSLiang Chen		reg = <0x0 0xff548000 0x0 0x20>;
13287053e06bSLiang Chen	};
13297053e06bSLiang Chen
13307053e06bSLiang Chen	qos_isp_rd: qos@ff548080 {
13316c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13327053e06bSLiang Chen		reg = <0x0 0xff548080 0x0 0x20>;
13337053e06bSLiang Chen	};
13347053e06bSLiang Chen
13357053e06bSLiang Chen	qos_isp_wr: qos@ff548100 {
13366c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13377053e06bSLiang Chen		reg = <0x0 0xff548100 0x0 0x20>;
13387053e06bSLiang Chen	};
13397053e06bSLiang Chen
13407053e06bSLiang Chen	qos_isp_m1: qos@ff548180 {
13416c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13427053e06bSLiang Chen		reg = <0x0 0xff548180 0x0 0x20>;
13437053e06bSLiang Chen	};
13447053e06bSLiang Chen
13457053e06bSLiang Chen	qos_vip: qos@ff548200 {
13466c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13477053e06bSLiang Chen		reg = <0x0 0xff548200 0x0 0x20>;
13487053e06bSLiang Chen	};
13497053e06bSLiang Chen
13507053e06bSLiang Chen	qos_rga_rd: qos@ff550000 {
13516c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13527053e06bSLiang Chen		reg = <0x0 0xff550000 0x0 0x20>;
13537053e06bSLiang Chen	};
13547053e06bSLiang Chen
13557053e06bSLiang Chen	qos_rga_wr: qos@ff550080 {
13566c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13577053e06bSLiang Chen		reg = <0x0 0xff550080 0x0 0x20>;
13587053e06bSLiang Chen	};
13597053e06bSLiang Chen
13607053e06bSLiang Chen	qos_vop_m0: qos@ff550100 {
13616c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13627053e06bSLiang Chen		reg = <0x0 0xff550100 0x0 0x20>;
13637053e06bSLiang Chen	};
13647053e06bSLiang Chen
13657053e06bSLiang Chen	qos_vop_m1: qos@ff550180 {
13666c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13677053e06bSLiang Chen		reg = <0x0 0xff550180 0x0 0x20>;
13687053e06bSLiang Chen	};
13697053e06bSLiang Chen
13707053e06bSLiang Chen	qos_vpu: qos@ff558000 {
13716c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13727053e06bSLiang Chen		reg = <0x0 0xff558000 0x0 0x20>;
13737053e06bSLiang Chen	};
13747053e06bSLiang Chen
13757053e06bSLiang Chen	qos_vpu_r128: qos@ff558080 {
13766c3ae9f9SJohan Jonker		compatible = "rockchip,px30-qos", "syscon";
13777053e06bSLiang Chen		reg = <0x0 0xff558080 0x0 0x20>;
13787053e06bSLiang Chen	};
13797053e06bSLiang Chen
13807053e06bSLiang Chen	pinctrl: pinctrl {
13817053e06bSLiang Chen		compatible = "rockchip,px30-pinctrl";
13827053e06bSLiang Chen		rockchip,grf = <&grf>;
13837053e06bSLiang Chen		rockchip,pmu = <&pmugrf>;
13847053e06bSLiang Chen		#address-cells = <2>;
13857053e06bSLiang Chen		#size-cells = <2>;
13867053e06bSLiang Chen		ranges;
13877053e06bSLiang Chen
1388ec3028e7SJohan Jonker		gpio0: gpio@ff040000 {
13897053e06bSLiang Chen			compatible = "rockchip,gpio-bank";
13907053e06bSLiang Chen			reg = <0x0 0xff040000 0x0 0x100>;
13917053e06bSLiang Chen			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
13927053e06bSLiang Chen			clocks = <&pmucru PCLK_GPIO0_PMU>;
13937053e06bSLiang Chen			gpio-controller;
13947053e06bSLiang Chen			#gpio-cells = <2>;
13957053e06bSLiang Chen
13967053e06bSLiang Chen			interrupt-controller;
13977053e06bSLiang Chen			#interrupt-cells = <2>;
13987053e06bSLiang Chen		};
13997053e06bSLiang Chen
1400ec3028e7SJohan Jonker		gpio1: gpio@ff250000 {
14017053e06bSLiang Chen			compatible = "rockchip,gpio-bank";
14027053e06bSLiang Chen			reg = <0x0 0xff250000 0x0 0x100>;
14037053e06bSLiang Chen			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
14047053e06bSLiang Chen			clocks = <&cru PCLK_GPIO1>;
14057053e06bSLiang Chen			gpio-controller;
14067053e06bSLiang Chen			#gpio-cells = <2>;
14077053e06bSLiang Chen
14087053e06bSLiang Chen			interrupt-controller;
14097053e06bSLiang Chen			#interrupt-cells = <2>;
14107053e06bSLiang Chen		};
14117053e06bSLiang Chen
1412ec3028e7SJohan Jonker		gpio2: gpio@ff260000 {
14137053e06bSLiang Chen			compatible = "rockchip,gpio-bank";
14147053e06bSLiang Chen			reg = <0x0 0xff260000 0x0 0x100>;
14157053e06bSLiang Chen			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
14167053e06bSLiang Chen			clocks = <&cru PCLK_GPIO2>;
14177053e06bSLiang Chen			gpio-controller;
14187053e06bSLiang Chen			#gpio-cells = <2>;
14197053e06bSLiang Chen
14207053e06bSLiang Chen			interrupt-controller;
14217053e06bSLiang Chen			#interrupt-cells = <2>;
14227053e06bSLiang Chen		};
14237053e06bSLiang Chen
1424ec3028e7SJohan Jonker		gpio3: gpio@ff270000 {
14257053e06bSLiang Chen			compatible = "rockchip,gpio-bank";
14267053e06bSLiang Chen			reg = <0x0 0xff270000 0x0 0x100>;
14277053e06bSLiang Chen			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
14287053e06bSLiang Chen			clocks = <&cru PCLK_GPIO3>;
14297053e06bSLiang Chen			gpio-controller;
14307053e06bSLiang Chen			#gpio-cells = <2>;
14317053e06bSLiang Chen
14327053e06bSLiang Chen			interrupt-controller;
14337053e06bSLiang Chen			#interrupt-cells = <2>;
14347053e06bSLiang Chen		};
14357053e06bSLiang Chen
14367053e06bSLiang Chen		pcfg_pull_up: pcfg-pull-up {
14377053e06bSLiang Chen			bias-pull-up;
14387053e06bSLiang Chen		};
14397053e06bSLiang Chen
14407053e06bSLiang Chen		pcfg_pull_down: pcfg-pull-down {
14417053e06bSLiang Chen			bias-pull-down;
14427053e06bSLiang Chen		};
14437053e06bSLiang Chen
14447053e06bSLiang Chen		pcfg_pull_none: pcfg-pull-none {
14457053e06bSLiang Chen			bias-disable;
14467053e06bSLiang Chen		};
14477053e06bSLiang Chen
14487053e06bSLiang Chen		pcfg_pull_none_2ma: pcfg-pull-none-2ma {
14497053e06bSLiang Chen			bias-disable;
14507053e06bSLiang Chen			drive-strength = <2>;
14517053e06bSLiang Chen		};
14527053e06bSLiang Chen
14537053e06bSLiang Chen		pcfg_pull_up_2ma: pcfg-pull-up-2ma {
14547053e06bSLiang Chen			bias-pull-up;
14557053e06bSLiang Chen			drive-strength = <2>;
14567053e06bSLiang Chen		};
14577053e06bSLiang Chen
14587053e06bSLiang Chen		pcfg_pull_up_4ma: pcfg-pull-up-4ma {
14597053e06bSLiang Chen			bias-pull-up;
14607053e06bSLiang Chen			drive-strength = <4>;
14617053e06bSLiang Chen		};
14627053e06bSLiang Chen
14637053e06bSLiang Chen		pcfg_pull_none_4ma: pcfg-pull-none-4ma {
14647053e06bSLiang Chen			bias-disable;
14657053e06bSLiang Chen			drive-strength = <4>;
14667053e06bSLiang Chen		};
14677053e06bSLiang Chen
14687053e06bSLiang Chen		pcfg_pull_down_4ma: pcfg-pull-down-4ma {
14697053e06bSLiang Chen			bias-pull-down;
14707053e06bSLiang Chen			drive-strength = <4>;
14717053e06bSLiang Chen		};
14727053e06bSLiang Chen
14737053e06bSLiang Chen		pcfg_pull_none_8ma: pcfg-pull-none-8ma {
14747053e06bSLiang Chen			bias-disable;
14757053e06bSLiang Chen			drive-strength = <8>;
14767053e06bSLiang Chen		};
14777053e06bSLiang Chen
14787053e06bSLiang Chen		pcfg_pull_up_8ma: pcfg-pull-up-8ma {
14797053e06bSLiang Chen			bias-pull-up;
14807053e06bSLiang Chen			drive-strength = <8>;
14817053e06bSLiang Chen		};
14827053e06bSLiang Chen
14837053e06bSLiang Chen		pcfg_pull_none_12ma: pcfg-pull-none-12ma {
14847053e06bSLiang Chen			bias-disable;
14857053e06bSLiang Chen			drive-strength = <12>;
14867053e06bSLiang Chen		};
14877053e06bSLiang Chen
14887053e06bSLiang Chen		pcfg_pull_up_12ma: pcfg-pull-up-12ma {
14897053e06bSLiang Chen			bias-pull-up;
14907053e06bSLiang Chen			drive-strength = <12>;
14917053e06bSLiang Chen		};
14927053e06bSLiang Chen
14937053e06bSLiang Chen		pcfg_pull_none_smt: pcfg-pull-none-smt {
14947053e06bSLiang Chen			bias-disable;
14957053e06bSLiang Chen			input-schmitt-enable;
14967053e06bSLiang Chen		};
14977053e06bSLiang Chen
14987053e06bSLiang Chen		pcfg_output_high: pcfg-output-high {
14997053e06bSLiang Chen			output-high;
15007053e06bSLiang Chen		};
15017053e06bSLiang Chen
15027053e06bSLiang Chen		pcfg_output_low: pcfg-output-low {
15037053e06bSLiang Chen			output-low;
15047053e06bSLiang Chen		};
15057053e06bSLiang Chen
15067053e06bSLiang Chen		pcfg_input_high: pcfg-input-high {
15077053e06bSLiang Chen			bias-pull-up;
15087053e06bSLiang Chen			input-enable;
15097053e06bSLiang Chen		};
15107053e06bSLiang Chen
15117053e06bSLiang Chen		pcfg_input: pcfg-input {
15127053e06bSLiang Chen			input-enable;
15137053e06bSLiang Chen		};
15147053e06bSLiang Chen
15157053e06bSLiang Chen		i2c0 {
15167053e06bSLiang Chen			i2c0_xfer: i2c0-xfer {
15177053e06bSLiang Chen				rockchip,pins =
15187053e06bSLiang Chen					<0 RK_PB0 1 &pcfg_pull_none_smt>,
15197053e06bSLiang Chen					<0 RK_PB1 1 &pcfg_pull_none_smt>;
15207053e06bSLiang Chen			};
15217053e06bSLiang Chen		};
15227053e06bSLiang Chen
15237053e06bSLiang Chen		i2c1 {
15247053e06bSLiang Chen			i2c1_xfer: i2c1-xfer {
15257053e06bSLiang Chen				rockchip,pins =
15267053e06bSLiang Chen					<0 RK_PC2 1 &pcfg_pull_none_smt>,
15277053e06bSLiang Chen					<0 RK_PC3 1 &pcfg_pull_none_smt>;
15287053e06bSLiang Chen			};
15297053e06bSLiang Chen		};
15307053e06bSLiang Chen
15317053e06bSLiang Chen		i2c2 {
15327053e06bSLiang Chen			i2c2_xfer: i2c2-xfer {
15337053e06bSLiang Chen				rockchip,pins =
15347053e06bSLiang Chen					<2 RK_PB7 2 &pcfg_pull_none_smt>,
15357053e06bSLiang Chen					<2 RK_PC0 2 &pcfg_pull_none_smt>;
15367053e06bSLiang Chen			};
15377053e06bSLiang Chen		};
15387053e06bSLiang Chen
15397053e06bSLiang Chen		i2c3 {
15407053e06bSLiang Chen			i2c3_xfer: i2c3-xfer {
15417053e06bSLiang Chen				rockchip,pins =
15427053e06bSLiang Chen					<1 RK_PB4 4 &pcfg_pull_none_smt>,
15437053e06bSLiang Chen					<1 RK_PB5 4 &pcfg_pull_none_smt>;
15447053e06bSLiang Chen			};
15457053e06bSLiang Chen		};
15467053e06bSLiang Chen
15477053e06bSLiang Chen		tsadc {
15482bc65fefSJohan Jonker			tsadc_otp_pin: tsadc-otp-pin {
15497053e06bSLiang Chen				rockchip,pins =
15507053e06bSLiang Chen					<0 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>;
15517053e06bSLiang Chen			};
15527053e06bSLiang Chen
15537053e06bSLiang Chen			tsadc_otp_out: tsadc-otp-out {
15547053e06bSLiang Chen				rockchip,pins =
15557053e06bSLiang Chen					<0 RK_PA6 1 &pcfg_pull_none>;
15567053e06bSLiang Chen			};
15577053e06bSLiang Chen		};
15587053e06bSLiang Chen
15597053e06bSLiang Chen		uart0 {
15607053e06bSLiang Chen			uart0_xfer: uart0-xfer {
15617053e06bSLiang Chen				rockchip,pins =
15627053e06bSLiang Chen					<0 RK_PB2 1 &pcfg_pull_up>,
15637053e06bSLiang Chen					<0 RK_PB3 1 &pcfg_pull_up>;
15647053e06bSLiang Chen			};
15657053e06bSLiang Chen
15667053e06bSLiang Chen			uart0_cts: uart0-cts {
15677053e06bSLiang Chen				rockchip,pins =
15687053e06bSLiang Chen					<0 RK_PB4 1 &pcfg_pull_none>;
15697053e06bSLiang Chen			};
15707053e06bSLiang Chen
15717053e06bSLiang Chen			uart0_rts: uart0-rts {
15727053e06bSLiang Chen				rockchip,pins =
15737053e06bSLiang Chen					<0 RK_PB5 1 &pcfg_pull_none>;
15747053e06bSLiang Chen			};
15757053e06bSLiang Chen		};
15767053e06bSLiang Chen
15777053e06bSLiang Chen		uart1 {
15787053e06bSLiang Chen			uart1_xfer: uart1-xfer {
15797053e06bSLiang Chen				rockchip,pins =
15807053e06bSLiang Chen					<1 RK_PC1 1 &pcfg_pull_up>,
15817053e06bSLiang Chen					<1 RK_PC0 1 &pcfg_pull_up>;
15827053e06bSLiang Chen			};
15837053e06bSLiang Chen
15847053e06bSLiang Chen			uart1_cts: uart1-cts {
15857053e06bSLiang Chen				rockchip,pins =
15867053e06bSLiang Chen					<1 RK_PC2 1 &pcfg_pull_none>;
15877053e06bSLiang Chen			};
15887053e06bSLiang Chen
15897053e06bSLiang Chen			uart1_rts: uart1-rts {
15907053e06bSLiang Chen				rockchip,pins =
15917053e06bSLiang Chen					<1 RK_PC3 1 &pcfg_pull_none>;
15927053e06bSLiang Chen			};
15937053e06bSLiang Chen		};
15947053e06bSLiang Chen
15957053e06bSLiang Chen		uart2-m0 {
15967053e06bSLiang Chen			uart2m0_xfer: uart2m0-xfer {
15977053e06bSLiang Chen				rockchip,pins =
15987053e06bSLiang Chen					<1 RK_PD2 2 &pcfg_pull_up>,
15997053e06bSLiang Chen					<1 RK_PD3 2 &pcfg_pull_up>;
16007053e06bSLiang Chen			};
16017053e06bSLiang Chen		};
16027053e06bSLiang Chen
16037053e06bSLiang Chen		uart2-m1 {
16047053e06bSLiang Chen			uart2m1_xfer: uart2m1-xfer {
16057053e06bSLiang Chen				rockchip,pins =
16067053e06bSLiang Chen					<2 RK_PB4 2 &pcfg_pull_up>,
16077053e06bSLiang Chen					<2 RK_PB6 2 &pcfg_pull_up>;
16087053e06bSLiang Chen			};
16097053e06bSLiang Chen		};
16107053e06bSLiang Chen
16117053e06bSLiang Chen		uart3-m0 {
16127053e06bSLiang Chen			uart3m0_xfer: uart3m0-xfer {
16137053e06bSLiang Chen				rockchip,pins =
16147053e06bSLiang Chen					<0 RK_PC0 2 &pcfg_pull_up>,
16157053e06bSLiang Chen					<0 RK_PC1 2 &pcfg_pull_up>;
16167053e06bSLiang Chen			};
16177053e06bSLiang Chen
16187053e06bSLiang Chen			uart3m0_cts: uart3m0-cts {
16197053e06bSLiang Chen				rockchip,pins =
16207053e06bSLiang Chen					<0 RK_PC2 2 &pcfg_pull_none>;
16217053e06bSLiang Chen			};
16227053e06bSLiang Chen
16237053e06bSLiang Chen			uart3m0_rts: uart3m0-rts {
16247053e06bSLiang Chen				rockchip,pins =
16257053e06bSLiang Chen					<0 RK_PC3 2 &pcfg_pull_none>;
16267053e06bSLiang Chen			};
16277053e06bSLiang Chen		};
16287053e06bSLiang Chen
16297053e06bSLiang Chen		uart3-m1 {
16307053e06bSLiang Chen			uart3m1_xfer: uart3m1-xfer {
16317053e06bSLiang Chen				rockchip,pins =
16327053e06bSLiang Chen					<1 RK_PB6 2 &pcfg_pull_up>,
16337053e06bSLiang Chen					<1 RK_PB7 2 &pcfg_pull_up>;
16347053e06bSLiang Chen			};
16357053e06bSLiang Chen
16367053e06bSLiang Chen			uart3m1_cts: uart3m1-cts {
16377053e06bSLiang Chen				rockchip,pins =
16387053e06bSLiang Chen					<1 RK_PB4 2 &pcfg_pull_none>;
16397053e06bSLiang Chen			};
16407053e06bSLiang Chen
16417053e06bSLiang Chen			uart3m1_rts: uart3m1-rts {
16427053e06bSLiang Chen				rockchip,pins =
16437053e06bSLiang Chen					<1 RK_PB5 2 &pcfg_pull_none>;
16447053e06bSLiang Chen			};
16457053e06bSLiang Chen		};
16467053e06bSLiang Chen
16477053e06bSLiang Chen		uart4 {
16487053e06bSLiang Chen			uart4_xfer: uart4-xfer {
16497053e06bSLiang Chen				rockchip,pins =
16507053e06bSLiang Chen					<1 RK_PD4 2 &pcfg_pull_up>,
16517053e06bSLiang Chen					<1 RK_PD5 2 &pcfg_pull_up>;
16527053e06bSLiang Chen			};
16537053e06bSLiang Chen
16547053e06bSLiang Chen			uart4_cts: uart4-cts {
16557053e06bSLiang Chen				rockchip,pins =
16567053e06bSLiang Chen					<1 RK_PD6 2 &pcfg_pull_none>;
16577053e06bSLiang Chen			};
16587053e06bSLiang Chen
16597053e06bSLiang Chen			uart4_rts: uart4-rts {
16607053e06bSLiang Chen				rockchip,pins =
16617053e06bSLiang Chen					<1 RK_PD7 2 &pcfg_pull_none>;
16627053e06bSLiang Chen			};
16637053e06bSLiang Chen		};
16647053e06bSLiang Chen
16657053e06bSLiang Chen		uart5 {
16667053e06bSLiang Chen			uart5_xfer: uart5-xfer {
16677053e06bSLiang Chen				rockchip,pins =
16687053e06bSLiang Chen					<3 RK_PA2 4 &pcfg_pull_up>,
16697053e06bSLiang Chen					<3 RK_PA1 4 &pcfg_pull_up>;
16707053e06bSLiang Chen			};
16717053e06bSLiang Chen
16727053e06bSLiang Chen			uart5_cts: uart5-cts {
16737053e06bSLiang Chen				rockchip,pins =
16747053e06bSLiang Chen					<3 RK_PA3 4 &pcfg_pull_none>;
16757053e06bSLiang Chen			};
16767053e06bSLiang Chen
16777053e06bSLiang Chen			uart5_rts: uart5-rts {
16787053e06bSLiang Chen				rockchip,pins =
16797053e06bSLiang Chen					<3 RK_PA5 4 &pcfg_pull_none>;
16807053e06bSLiang Chen			};
16817053e06bSLiang Chen		};
16827053e06bSLiang Chen
16837053e06bSLiang Chen		spi0 {
16847053e06bSLiang Chen			spi0_clk: spi0-clk {
16857053e06bSLiang Chen				rockchip,pins =
16867053e06bSLiang Chen					<1 RK_PB7 3 &pcfg_pull_up_4ma>;
16877053e06bSLiang Chen			};
16887053e06bSLiang Chen
16897053e06bSLiang Chen			spi0_csn: spi0-csn {
16907053e06bSLiang Chen				rockchip,pins =
16917053e06bSLiang Chen					<1 RK_PB6 3 &pcfg_pull_up_4ma>;
16927053e06bSLiang Chen			};
16937053e06bSLiang Chen
16947053e06bSLiang Chen			spi0_miso: spi0-miso {
16957053e06bSLiang Chen				rockchip,pins =
16967053e06bSLiang Chen					<1 RK_PB5 3 &pcfg_pull_up_4ma>;
16977053e06bSLiang Chen			};
16987053e06bSLiang Chen
16997053e06bSLiang Chen			spi0_mosi: spi0-mosi {
17007053e06bSLiang Chen				rockchip,pins =
17017053e06bSLiang Chen					<1 RK_PB4 3 &pcfg_pull_up_4ma>;
17027053e06bSLiang Chen			};
17037053e06bSLiang Chen
17047053e06bSLiang Chen			spi0_clk_hs: spi0-clk-hs {
17057053e06bSLiang Chen				rockchip,pins =
17067053e06bSLiang Chen					<1 RK_PB7 3 &pcfg_pull_up_8ma>;
17077053e06bSLiang Chen			};
17087053e06bSLiang Chen
17097053e06bSLiang Chen			spi0_miso_hs: spi0-miso-hs {
17107053e06bSLiang Chen				rockchip,pins =
17117053e06bSLiang Chen					<1 RK_PB5 3 &pcfg_pull_up_8ma>;
17127053e06bSLiang Chen			};
17137053e06bSLiang Chen
17147053e06bSLiang Chen			spi0_mosi_hs: spi0-mosi-hs {
17157053e06bSLiang Chen				rockchip,pins =
17167053e06bSLiang Chen					<1 RK_PB4 3 &pcfg_pull_up_8ma>;
17177053e06bSLiang Chen			};
17187053e06bSLiang Chen		};
17197053e06bSLiang Chen
17207053e06bSLiang Chen		spi1 {
17217053e06bSLiang Chen			spi1_clk: spi1-clk {
17227053e06bSLiang Chen				rockchip,pins =
17237053e06bSLiang Chen					<3 RK_PB7 4 &pcfg_pull_up_4ma>;
17247053e06bSLiang Chen			};
17257053e06bSLiang Chen
17267053e06bSLiang Chen			spi1_csn0: spi1-csn0 {
17277053e06bSLiang Chen				rockchip,pins =
17287053e06bSLiang Chen					<3 RK_PB1 4 &pcfg_pull_up_4ma>;
17297053e06bSLiang Chen			};
17307053e06bSLiang Chen
17317053e06bSLiang Chen			spi1_csn1: spi1-csn1 {
17327053e06bSLiang Chen				rockchip,pins =
17337053e06bSLiang Chen					<3 RK_PB2 2 &pcfg_pull_up_4ma>;
17347053e06bSLiang Chen			};
17357053e06bSLiang Chen
17367053e06bSLiang Chen			spi1_miso: spi1-miso {
17377053e06bSLiang Chen				rockchip,pins =
17387053e06bSLiang Chen					<3 RK_PB6 4 &pcfg_pull_up_4ma>;
17397053e06bSLiang Chen			};
17407053e06bSLiang Chen
17417053e06bSLiang Chen			spi1_mosi: spi1-mosi {
17427053e06bSLiang Chen				rockchip,pins =
17437053e06bSLiang Chen					<3 RK_PB4 4 &pcfg_pull_up_4ma>;
17447053e06bSLiang Chen			};
17457053e06bSLiang Chen
17467053e06bSLiang Chen			spi1_clk_hs: spi1-clk-hs {
17477053e06bSLiang Chen				rockchip,pins =
17487053e06bSLiang Chen					<3 RK_PB7 4 &pcfg_pull_up_8ma>;
17497053e06bSLiang Chen			};
17507053e06bSLiang Chen
17517053e06bSLiang Chen			spi1_miso_hs: spi1-miso-hs {
17527053e06bSLiang Chen				rockchip,pins =
17537053e06bSLiang Chen					<3 RK_PB6 4 &pcfg_pull_up_8ma>;
17547053e06bSLiang Chen			};
17557053e06bSLiang Chen
17567053e06bSLiang Chen			spi1_mosi_hs: spi1-mosi-hs {
17577053e06bSLiang Chen				rockchip,pins =
17587053e06bSLiang Chen					<3 RK_PB4 4 &pcfg_pull_up_8ma>;
17597053e06bSLiang Chen			};
17607053e06bSLiang Chen		};
17617053e06bSLiang Chen
17627053e06bSLiang Chen		pdm {
17637053e06bSLiang Chen			pdm_clk0m0: pdm-clk0m0 {
17647053e06bSLiang Chen				rockchip,pins =
17657053e06bSLiang Chen					<3 RK_PC6 2 &pcfg_pull_none>;
17667053e06bSLiang Chen			};
17677053e06bSLiang Chen
17687053e06bSLiang Chen			pdm_clk0m1: pdm-clk0m1 {
17697053e06bSLiang Chen				rockchip,pins =
17707053e06bSLiang Chen					<2 RK_PC6 1 &pcfg_pull_none>;
17717053e06bSLiang Chen			};
17727053e06bSLiang Chen
17737053e06bSLiang Chen			pdm_clk1: pdm-clk1 {
17747053e06bSLiang Chen				rockchip,pins =
17757053e06bSLiang Chen					<3 RK_PC7 2 &pcfg_pull_none>;
17767053e06bSLiang Chen			};
17777053e06bSLiang Chen
17787053e06bSLiang Chen			pdm_sdi0m0: pdm-sdi0m0 {
17797053e06bSLiang Chen				rockchip,pins =
17807053e06bSLiang Chen					<3 RK_PD3 2 &pcfg_pull_none>;
17817053e06bSLiang Chen			};
17827053e06bSLiang Chen
17837053e06bSLiang Chen			pdm_sdi0m1: pdm-sdi0m1 {
17847053e06bSLiang Chen				rockchip,pins =
17857053e06bSLiang Chen					<2 RK_PC5 2 &pcfg_pull_none>;
17867053e06bSLiang Chen			};
17877053e06bSLiang Chen
17887053e06bSLiang Chen			pdm_sdi1: pdm-sdi1 {
17897053e06bSLiang Chen				rockchip,pins =
17907053e06bSLiang Chen					<3 RK_PD0 2 &pcfg_pull_none>;
17917053e06bSLiang Chen			};
17927053e06bSLiang Chen
17937053e06bSLiang Chen			pdm_sdi2: pdm-sdi2 {
17947053e06bSLiang Chen				rockchip,pins =
17957053e06bSLiang Chen					<3 RK_PD1 2 &pcfg_pull_none>;
17967053e06bSLiang Chen			};
17977053e06bSLiang Chen
17987053e06bSLiang Chen			pdm_sdi3: pdm-sdi3 {
17997053e06bSLiang Chen				rockchip,pins =
18007053e06bSLiang Chen					<3 RK_PD2 2 &pcfg_pull_none>;
18017053e06bSLiang Chen			};
18027053e06bSLiang Chen
18037053e06bSLiang Chen			pdm_clk0m0_sleep: pdm-clk0m0-sleep {
18047053e06bSLiang Chen				rockchip,pins =
18057053e06bSLiang Chen					<3 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>;
18067053e06bSLiang Chen			};
18077053e06bSLiang Chen
18087053e06bSLiang Chen			pdm_clk0m_sleep1: pdm-clk0m1-sleep {
18097053e06bSLiang Chen				rockchip,pins =
18107053e06bSLiang Chen					<2 RK_PC6 RK_FUNC_GPIO &pcfg_input_high>;
18117053e06bSLiang Chen			};
18127053e06bSLiang Chen
18137053e06bSLiang Chen			pdm_clk1_sleep: pdm-clk1-sleep {
18147053e06bSLiang Chen				rockchip,pins =
18157053e06bSLiang Chen					<3 RK_PC7 RK_FUNC_GPIO &pcfg_input_high>;
18167053e06bSLiang Chen			};
18177053e06bSLiang Chen
18187053e06bSLiang Chen			pdm_sdi0m0_sleep: pdm-sdi0m0-sleep {
18197053e06bSLiang Chen				rockchip,pins =
18207053e06bSLiang Chen					<3 RK_PD3 RK_FUNC_GPIO &pcfg_input_high>;
18217053e06bSLiang Chen			};
18227053e06bSLiang Chen
18237053e06bSLiang Chen			pdm_sdi0m1_sleep: pdm-sdi0m1-sleep {
18247053e06bSLiang Chen				rockchip,pins =
18257053e06bSLiang Chen					<2 RK_PC5 RK_FUNC_GPIO &pcfg_input_high>;
18267053e06bSLiang Chen			};
18277053e06bSLiang Chen
18287053e06bSLiang Chen			pdm_sdi1_sleep: pdm-sdi1-sleep {
18297053e06bSLiang Chen				rockchip,pins =
18307053e06bSLiang Chen					<3 RK_PD0 RK_FUNC_GPIO &pcfg_input_high>;
18317053e06bSLiang Chen			};
18327053e06bSLiang Chen
18337053e06bSLiang Chen			pdm_sdi2_sleep: pdm-sdi2-sleep {
18347053e06bSLiang Chen				rockchip,pins =
18357053e06bSLiang Chen					<3 RK_PD1 RK_FUNC_GPIO &pcfg_input_high>;
18367053e06bSLiang Chen			};
18377053e06bSLiang Chen
18387053e06bSLiang Chen			pdm_sdi3_sleep: pdm-sdi3-sleep {
18397053e06bSLiang Chen				rockchip,pins =
18407053e06bSLiang Chen					<3 RK_PD2 RK_FUNC_GPIO &pcfg_input_high>;
18417053e06bSLiang Chen			};
18427053e06bSLiang Chen		};
18437053e06bSLiang Chen
18447053e06bSLiang Chen		i2s0 {
18457053e06bSLiang Chen			i2s0_8ch_mclk: i2s0-8ch-mclk {
18467053e06bSLiang Chen				rockchip,pins =
18477053e06bSLiang Chen					<3 RK_PC1 2 &pcfg_pull_none>;
18487053e06bSLiang Chen			};
18497053e06bSLiang Chen
18507053e06bSLiang Chen			i2s0_8ch_sclktx: i2s0-8ch-sclktx {
18517053e06bSLiang Chen				rockchip,pins =
18527053e06bSLiang Chen					<3 RK_PC3 2 &pcfg_pull_none>;
18537053e06bSLiang Chen			};
18547053e06bSLiang Chen
18557053e06bSLiang Chen			i2s0_8ch_sclkrx: i2s0-8ch-sclkrx {
18567053e06bSLiang Chen				rockchip,pins =
18577053e06bSLiang Chen					<3 RK_PB4 2 &pcfg_pull_none>;
18587053e06bSLiang Chen			};
18597053e06bSLiang Chen
18607053e06bSLiang Chen			i2s0_8ch_lrcktx: i2s0-8ch-lrcktx {
18617053e06bSLiang Chen				rockchip,pins =
18627053e06bSLiang Chen					<3 RK_PC2 2 &pcfg_pull_none>;
18637053e06bSLiang Chen			};
18647053e06bSLiang Chen
18657053e06bSLiang Chen			i2s0_8ch_lrckrx: i2s0-8ch-lrckrx {
18667053e06bSLiang Chen				rockchip,pins =
18677053e06bSLiang Chen					<3 RK_PB5 2 &pcfg_pull_none>;
18687053e06bSLiang Chen			};
18697053e06bSLiang Chen
18707053e06bSLiang Chen			i2s0_8ch_sdo0: i2s0-8ch-sdo0 {
18717053e06bSLiang Chen				rockchip,pins =
18727053e06bSLiang Chen					<3 RK_PC4 2 &pcfg_pull_none>;
18737053e06bSLiang Chen			};
18747053e06bSLiang Chen
18757053e06bSLiang Chen			i2s0_8ch_sdo1: i2s0-8ch-sdo1 {
18767053e06bSLiang Chen				rockchip,pins =
18777053e06bSLiang Chen					<3 RK_PC0 2 &pcfg_pull_none>;
18787053e06bSLiang Chen			};
18797053e06bSLiang Chen
18807053e06bSLiang Chen			i2s0_8ch_sdo2: i2s0-8ch-sdo2 {
18817053e06bSLiang Chen				rockchip,pins =
18827053e06bSLiang Chen					<3 RK_PB7 2 &pcfg_pull_none>;
18837053e06bSLiang Chen			};
18847053e06bSLiang Chen
18857053e06bSLiang Chen			i2s0_8ch_sdo3: i2s0-8ch-sdo3 {
18867053e06bSLiang Chen				rockchip,pins =
18877053e06bSLiang Chen					<3 RK_PB6 2 &pcfg_pull_none>;
18887053e06bSLiang Chen			};
18897053e06bSLiang Chen
18907053e06bSLiang Chen			i2s0_8ch_sdi0: i2s0-8ch-sdi0 {
18917053e06bSLiang Chen				rockchip,pins =
18927053e06bSLiang Chen					<3 RK_PC5 2 &pcfg_pull_none>;
18937053e06bSLiang Chen			};
18947053e06bSLiang Chen
18957053e06bSLiang Chen			i2s0_8ch_sdi1: i2s0-8ch-sdi1 {
18967053e06bSLiang Chen				rockchip,pins =
18977053e06bSLiang Chen					<3 RK_PB3 2 &pcfg_pull_none>;
18987053e06bSLiang Chen			};
18997053e06bSLiang Chen
19007053e06bSLiang Chen			i2s0_8ch_sdi2: i2s0-8ch-sdi2 {
19017053e06bSLiang Chen				rockchip,pins =
19027053e06bSLiang Chen					<3 RK_PB1 2 &pcfg_pull_none>;
19037053e06bSLiang Chen			};
19047053e06bSLiang Chen
19057053e06bSLiang Chen			i2s0_8ch_sdi3: i2s0-8ch-sdi3 {
19067053e06bSLiang Chen				rockchip,pins =
19077053e06bSLiang Chen					<3 RK_PB0 2 &pcfg_pull_none>;
19087053e06bSLiang Chen			};
19097053e06bSLiang Chen		};
19107053e06bSLiang Chen
19117053e06bSLiang Chen		i2s1 {
19127053e06bSLiang Chen			i2s1_2ch_mclk: i2s1-2ch-mclk {
19137053e06bSLiang Chen				rockchip,pins =
19147053e06bSLiang Chen					<2 RK_PC3 1 &pcfg_pull_none>;
19157053e06bSLiang Chen			};
19167053e06bSLiang Chen
19177053e06bSLiang Chen			i2s1_2ch_sclk: i2s1-2ch-sclk {
19187053e06bSLiang Chen				rockchip,pins =
19197053e06bSLiang Chen					<2 RK_PC2 1 &pcfg_pull_none>;
19207053e06bSLiang Chen			};
19217053e06bSLiang Chen
19227053e06bSLiang Chen			i2s1_2ch_lrck: i2s1-2ch-lrck {
19237053e06bSLiang Chen				rockchip,pins =
19247053e06bSLiang Chen					<2 RK_PC1 1 &pcfg_pull_none>;
19257053e06bSLiang Chen			};
19267053e06bSLiang Chen
19277053e06bSLiang Chen			i2s1_2ch_sdi: i2s1-2ch-sdi {
19287053e06bSLiang Chen				rockchip,pins =
19297053e06bSLiang Chen					<2 RK_PC5 1 &pcfg_pull_none>;
19307053e06bSLiang Chen			};
19317053e06bSLiang Chen
19327053e06bSLiang Chen			i2s1_2ch_sdo: i2s1-2ch-sdo {
19337053e06bSLiang Chen				rockchip,pins =
19347053e06bSLiang Chen					<2 RK_PC4 1 &pcfg_pull_none>;
19357053e06bSLiang Chen			};
19367053e06bSLiang Chen		};
19377053e06bSLiang Chen
19387053e06bSLiang Chen		i2s2 {
19397053e06bSLiang Chen			i2s2_2ch_mclk: i2s2-2ch-mclk {
19407053e06bSLiang Chen				rockchip,pins =
19417053e06bSLiang Chen					<3 RK_PA1 2 &pcfg_pull_none>;
19427053e06bSLiang Chen			};
19437053e06bSLiang Chen
19447053e06bSLiang Chen			i2s2_2ch_sclk: i2s2-2ch-sclk {
19457053e06bSLiang Chen				rockchip,pins =
19467053e06bSLiang Chen					<3 RK_PA2 2 &pcfg_pull_none>;
19477053e06bSLiang Chen			};
19487053e06bSLiang Chen
19497053e06bSLiang Chen			i2s2_2ch_lrck: i2s2-2ch-lrck {
19507053e06bSLiang Chen				rockchip,pins =
19517053e06bSLiang Chen					<3 RK_PA3 2 &pcfg_pull_none>;
19527053e06bSLiang Chen			};
19537053e06bSLiang Chen
19547053e06bSLiang Chen			i2s2_2ch_sdi: i2s2-2ch-sdi {
19557053e06bSLiang Chen				rockchip,pins =
19567053e06bSLiang Chen					<3 RK_PA5 2 &pcfg_pull_none>;
19577053e06bSLiang Chen			};
19587053e06bSLiang Chen
19597053e06bSLiang Chen			i2s2_2ch_sdo: i2s2-2ch-sdo {
19607053e06bSLiang Chen				rockchip,pins =
19617053e06bSLiang Chen					<3 RK_PA7 2 &pcfg_pull_none>;
19627053e06bSLiang Chen			};
19637053e06bSLiang Chen		};
19647053e06bSLiang Chen
19657053e06bSLiang Chen		sdmmc {
19667053e06bSLiang Chen			sdmmc_clk: sdmmc-clk {
19677053e06bSLiang Chen				rockchip,pins =
19687053e06bSLiang Chen					<1 RK_PD6 1 &pcfg_pull_none_8ma>;
19697053e06bSLiang Chen			};
19707053e06bSLiang Chen
19717053e06bSLiang Chen			sdmmc_cmd: sdmmc-cmd {
19727053e06bSLiang Chen				rockchip,pins =
19737053e06bSLiang Chen					<1 RK_PD7 1 &pcfg_pull_up_8ma>;
19747053e06bSLiang Chen			};
19757053e06bSLiang Chen
19767053e06bSLiang Chen			sdmmc_det: sdmmc-det {
19777053e06bSLiang Chen				rockchip,pins =
19787053e06bSLiang Chen					<0 RK_PA3 1 &pcfg_pull_up_8ma>;
19797053e06bSLiang Chen			};
19807053e06bSLiang Chen
19817053e06bSLiang Chen			sdmmc_bus1: sdmmc-bus1 {
19827053e06bSLiang Chen				rockchip,pins =
19837053e06bSLiang Chen					<1 RK_PD2 1 &pcfg_pull_up_8ma>;
19847053e06bSLiang Chen			};
19857053e06bSLiang Chen
19867053e06bSLiang Chen			sdmmc_bus4: sdmmc-bus4 {
19877053e06bSLiang Chen				rockchip,pins =
19887053e06bSLiang Chen					<1 RK_PD2 1 &pcfg_pull_up_8ma>,
19897053e06bSLiang Chen					<1 RK_PD3 1 &pcfg_pull_up_8ma>,
19907053e06bSLiang Chen					<1 RK_PD4 1 &pcfg_pull_up_8ma>,
19917053e06bSLiang Chen					<1 RK_PD5 1 &pcfg_pull_up_8ma>;
19927053e06bSLiang Chen			};
19937053e06bSLiang Chen		};
19947053e06bSLiang Chen
19957053e06bSLiang Chen		sdio {
19967053e06bSLiang Chen			sdio_clk: sdio-clk {
19977053e06bSLiang Chen				rockchip,pins =
19987053e06bSLiang Chen					<1 RK_PC5 1 &pcfg_pull_none>;
19997053e06bSLiang Chen			};
20007053e06bSLiang Chen
20017053e06bSLiang Chen			sdio_cmd: sdio-cmd {
20027053e06bSLiang Chen				rockchip,pins =
20037053e06bSLiang Chen					<1 RK_PC4 1 &pcfg_pull_up>;
20047053e06bSLiang Chen			};
20057053e06bSLiang Chen
20067053e06bSLiang Chen			sdio_bus4: sdio-bus4 {
20077053e06bSLiang Chen				rockchip,pins =
20087053e06bSLiang Chen					<1 RK_PC6 1 &pcfg_pull_up>,
20097053e06bSLiang Chen					<1 RK_PC7 1 &pcfg_pull_up>,
20107053e06bSLiang Chen					<1 RK_PD0 1 &pcfg_pull_up>,
20117053e06bSLiang Chen					<1 RK_PD1 1 &pcfg_pull_up>;
20127053e06bSLiang Chen			};
20137053e06bSLiang Chen		};
20147053e06bSLiang Chen
20157053e06bSLiang Chen		emmc {
20167053e06bSLiang Chen			emmc_clk: emmc-clk {
20177053e06bSLiang Chen				rockchip,pins =
20187053e06bSLiang Chen					<1 RK_PB1 2 &pcfg_pull_none_8ma>;
20197053e06bSLiang Chen			};
20207053e06bSLiang Chen
20217053e06bSLiang Chen			emmc_cmd: emmc-cmd {
20227053e06bSLiang Chen				rockchip,pins =
20237053e06bSLiang Chen					<1 RK_PB2 2 &pcfg_pull_up_8ma>;
20247053e06bSLiang Chen			};
20257053e06bSLiang Chen
20267053e06bSLiang Chen			emmc_rstnout: emmc-rstnout {
20277053e06bSLiang Chen				rockchip,pins =
20287053e06bSLiang Chen					<1 RK_PB3 2 &pcfg_pull_none>;
20297053e06bSLiang Chen			};
20307053e06bSLiang Chen
20317053e06bSLiang Chen			emmc_bus1: emmc-bus1 {
20327053e06bSLiang Chen				rockchip,pins =
20337053e06bSLiang Chen					<1 RK_PA0 2 &pcfg_pull_up_8ma>;
20347053e06bSLiang Chen			};
20357053e06bSLiang Chen
20367053e06bSLiang Chen			emmc_bus4: emmc-bus4 {
20377053e06bSLiang Chen				rockchip,pins =
20387053e06bSLiang Chen					<1 RK_PA0 2 &pcfg_pull_up_8ma>,
20397053e06bSLiang Chen					<1 RK_PA1 2 &pcfg_pull_up_8ma>,
20407053e06bSLiang Chen					<1 RK_PA2 2 &pcfg_pull_up_8ma>,
20417053e06bSLiang Chen					<1 RK_PA3 2 &pcfg_pull_up_8ma>;
20427053e06bSLiang Chen			};
20437053e06bSLiang Chen
20447053e06bSLiang Chen			emmc_bus8: emmc-bus8 {
20457053e06bSLiang Chen				rockchip,pins =
20467053e06bSLiang Chen					<1 RK_PA0 2 &pcfg_pull_up_8ma>,
20477053e06bSLiang Chen					<1 RK_PA1 2 &pcfg_pull_up_8ma>,
20487053e06bSLiang Chen					<1 RK_PA2 2 &pcfg_pull_up_8ma>,
20497053e06bSLiang Chen					<1 RK_PA3 2 &pcfg_pull_up_8ma>,
20507053e06bSLiang Chen					<1 RK_PA4 2 &pcfg_pull_up_8ma>,
20517053e06bSLiang Chen					<1 RK_PA5 2 &pcfg_pull_up_8ma>,
20527053e06bSLiang Chen					<1 RK_PA6 2 &pcfg_pull_up_8ma>,
20537053e06bSLiang Chen					<1 RK_PA7 2 &pcfg_pull_up_8ma>;
20547053e06bSLiang Chen			};
20557053e06bSLiang Chen		};
20567053e06bSLiang Chen
20577053e06bSLiang Chen		flash {
20587053e06bSLiang Chen			flash_cs0: flash-cs0 {
20597053e06bSLiang Chen				rockchip,pins =
20607053e06bSLiang Chen					<1 RK_PB0 1 &pcfg_pull_none>;
20617053e06bSLiang Chen			};
20627053e06bSLiang Chen
20637053e06bSLiang Chen			flash_rdy: flash-rdy {
20647053e06bSLiang Chen				rockchip,pins =
20657053e06bSLiang Chen					<1 RK_PB1 1 &pcfg_pull_none>;
20667053e06bSLiang Chen			};
20677053e06bSLiang Chen
20687053e06bSLiang Chen			flash_dqs: flash-dqs {
20697053e06bSLiang Chen				rockchip,pins =
20707053e06bSLiang Chen					<1 RK_PB2 1 &pcfg_pull_none>;
20717053e06bSLiang Chen			};
20727053e06bSLiang Chen
20737053e06bSLiang Chen			flash_ale: flash-ale {
20747053e06bSLiang Chen				rockchip,pins =
20757053e06bSLiang Chen					<1 RK_PB3 1 &pcfg_pull_none>;
20767053e06bSLiang Chen			};
20777053e06bSLiang Chen
20787053e06bSLiang Chen			flash_cle: flash-cle {
20797053e06bSLiang Chen				rockchip,pins =
20807053e06bSLiang Chen					<1 RK_PB4 1 &pcfg_pull_none>;
20817053e06bSLiang Chen			};
20827053e06bSLiang Chen
20837053e06bSLiang Chen			flash_wrn: flash-wrn {
20847053e06bSLiang Chen				rockchip,pins =
20857053e06bSLiang Chen					<1 RK_PB5 1 &pcfg_pull_none>;
20867053e06bSLiang Chen			};
20877053e06bSLiang Chen
20887053e06bSLiang Chen			flash_csl: flash-csl {
20897053e06bSLiang Chen				rockchip,pins =
20907053e06bSLiang Chen					<1 RK_PB6 1 &pcfg_pull_none>;
20917053e06bSLiang Chen			};
20927053e06bSLiang Chen
20937053e06bSLiang Chen			flash_rdn: flash-rdn {
20947053e06bSLiang Chen				rockchip,pins =
20957053e06bSLiang Chen					<1 RK_PB7 1 &pcfg_pull_none>;
20967053e06bSLiang Chen			};
20977053e06bSLiang Chen
20987053e06bSLiang Chen			flash_bus8: flash-bus8 {
20997053e06bSLiang Chen				rockchip,pins =
21007053e06bSLiang Chen					<1 RK_PA0 1 &pcfg_pull_up_12ma>,
21017053e06bSLiang Chen					<1 RK_PA1 1 &pcfg_pull_up_12ma>,
21027053e06bSLiang Chen					<1 RK_PA2 1 &pcfg_pull_up_12ma>,
21037053e06bSLiang Chen					<1 RK_PA3 1 &pcfg_pull_up_12ma>,
21047053e06bSLiang Chen					<1 RK_PA4 1 &pcfg_pull_up_12ma>,
21057053e06bSLiang Chen					<1 RK_PA5 1 &pcfg_pull_up_12ma>,
21067053e06bSLiang Chen					<1 RK_PA6 1 &pcfg_pull_up_12ma>,
21077053e06bSLiang Chen					<1 RK_PA7 1 &pcfg_pull_up_12ma>;
21087053e06bSLiang Chen			};
21097053e06bSLiang Chen		};
21107053e06bSLiang Chen
21114d97b78aSChris Morgan		sfc {
21124d97b78aSChris Morgan			sfc_bus4: sfc-bus4 {
21134d97b78aSChris Morgan				rockchip,pins =
21144d97b78aSChris Morgan					<1 RK_PA0 3 &pcfg_pull_none>,
21154d97b78aSChris Morgan					<1 RK_PA1 3 &pcfg_pull_none>,
21164d97b78aSChris Morgan					<1 RK_PA2 3 &pcfg_pull_none>,
21174d97b78aSChris Morgan					<1 RK_PA3 3 &pcfg_pull_none>;
21184d97b78aSChris Morgan			};
21194d97b78aSChris Morgan
21204d97b78aSChris Morgan			sfc_bus2: sfc-bus2 {
21214d97b78aSChris Morgan				rockchip,pins =
21224d97b78aSChris Morgan					<1 RK_PA0 3 &pcfg_pull_none>,
21234d97b78aSChris Morgan					<1 RK_PA1 3 &pcfg_pull_none>;
21244d97b78aSChris Morgan			};
21254d97b78aSChris Morgan
21264d97b78aSChris Morgan			sfc_cs0: sfc-cs0 {
21274d97b78aSChris Morgan				rockchip,pins =
21284d97b78aSChris Morgan					<1 RK_PA4 3 &pcfg_pull_none>;
21294d97b78aSChris Morgan			};
21304d97b78aSChris Morgan
21314d97b78aSChris Morgan			sfc_clk: sfc-clk {
21324d97b78aSChris Morgan				rockchip,pins =
21334d97b78aSChris Morgan					<1 RK_PB1 3 &pcfg_pull_none>;
21344d97b78aSChris Morgan			};
21354d97b78aSChris Morgan		};
21364d97b78aSChris Morgan
21377053e06bSLiang Chen		lcdc {
21387053e06bSLiang Chen			lcdc_rgb_dclk_pin: lcdc-rgb-dclk-pin {
21397053e06bSLiang Chen				rockchip,pins =
21407053e06bSLiang Chen					<3 RK_PA0 1 &pcfg_pull_none_12ma>;
21417053e06bSLiang Chen			};
21427053e06bSLiang Chen
21437053e06bSLiang Chen			lcdc_rgb_m0_hsync_pin: lcdc-rgb-m0-hsync-pin {
21447053e06bSLiang Chen				rockchip,pins =
21457053e06bSLiang Chen					<3 RK_PA1 1 &pcfg_pull_none_12ma>;
21467053e06bSLiang Chen			};
21477053e06bSLiang Chen
21487053e06bSLiang Chen			lcdc_rgb_m0_vsync_pin: lcdc-rgb-m0-vsync-pin {
21497053e06bSLiang Chen				rockchip,pins =
21507053e06bSLiang Chen					<3 RK_PA2 1 &pcfg_pull_none_12ma>;
21517053e06bSLiang Chen			};
21527053e06bSLiang Chen
21537053e06bSLiang Chen			lcdc_rgb_m0_den_pin: lcdc-rgb-m0-den-pin {
21547053e06bSLiang Chen				rockchip,pins =
21557053e06bSLiang Chen					<3 RK_PA3 1 &pcfg_pull_none_12ma>;
21567053e06bSLiang Chen			};
21577053e06bSLiang Chen
21587053e06bSLiang Chen			lcdc_rgb888_m0_data_pins: lcdc-rgb888-m0-data-pins {
21597053e06bSLiang Chen				rockchip,pins =
21607053e06bSLiang Chen					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
21617053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
21627053e06bSLiang Chen					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
21637053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
21647053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
21657053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
21667053e06bSLiang Chen					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
21677053e06bSLiang Chen					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
21687053e06bSLiang Chen					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
21697053e06bSLiang Chen					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
21707053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
21717053e06bSLiang Chen					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
21727053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
21737053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
21747053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
21757053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
21767053e06bSLiang Chen					<3 RK_PC7 1 &pcfg_pull_none_8ma>, /* lcdc_d19 */
21777053e06bSLiang Chen					<3 RK_PC6 1 &pcfg_pull_none_8ma>, /* lcdc_d18 */
21787053e06bSLiang Chen					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
21797053e06bSLiang Chen					<3 RK_PC4 1 &pcfg_pull_none_8ma>, /* lcdc_d16 */
21807053e06bSLiang Chen					<3 RK_PD3 1 &pcfg_pull_none_8ma>, /* lcdc_d23 */
21817053e06bSLiang Chen					<3 RK_PD2 1 &pcfg_pull_none_8ma>, /* lcdc_d22 */
21827053e06bSLiang Chen					<3 RK_PD1 1 &pcfg_pull_none_8ma>, /* lcdc_d21 */
21837053e06bSLiang Chen					<3 RK_PD0 1 &pcfg_pull_none_8ma>; /* lcdc_d20 */
21847053e06bSLiang Chen			};
21857053e06bSLiang Chen
21867053e06bSLiang Chen			lcdc_rgb666_m0_data_pins: lcdc-rgb666-m0-data-pins {
21877053e06bSLiang Chen				rockchip,pins =
21887053e06bSLiang Chen					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
21897053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
21907053e06bSLiang Chen					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
21917053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
21927053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
21937053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
21947053e06bSLiang Chen					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
21957053e06bSLiang Chen					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
21967053e06bSLiang Chen					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
21977053e06bSLiang Chen					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
21987053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
21997053e06bSLiang Chen					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
22007053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
22017053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
22027053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22037053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
22047053e06bSLiang Chen					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
22057053e06bSLiang Chen					<3 RK_PC4 1 &pcfg_pull_none_8ma>; /* lcdc_d16 */
22067053e06bSLiang Chen			};
22077053e06bSLiang Chen
22087053e06bSLiang Chen			lcdc_rgb565_m0_data_pins: lcdc-rgb565-m0-data-pins {
22097053e06bSLiang Chen				rockchip,pins =
22107053e06bSLiang Chen					<3 RK_PA7 1 &pcfg_pull_none_8ma>, /* lcdc_d3 */
22117053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
22127053e06bSLiang Chen					<3 RK_PA5 1 &pcfg_pull_none_8ma>, /* lcdc_d1 */
22137053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
22147053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
22157053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
22167053e06bSLiang Chen					<3 RK_PB1 1 &pcfg_pull_none_8ma>, /* lcdc_d5 */
22177053e06bSLiang Chen					<3 RK_PB0 1 &pcfg_pull_none_8ma>, /* lcdc_d4 */
22187053e06bSLiang Chen					<3 RK_PB7 1 &pcfg_pull_none_8ma>, /* lcdc_d11 */
22197053e06bSLiang Chen					<3 RK_PB6 1 &pcfg_pull_none_8ma>, /* lcdc_d10 */
22207053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
22217053e06bSLiang Chen					<3 RK_PB4 1 &pcfg_pull_none_8ma>, /* lcdc_d8 */
22227053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
22237053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
22247053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22257053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>; /* lcdc_d12 */
22267053e06bSLiang Chen			};
22277053e06bSLiang Chen
22287053e06bSLiang Chen			lcdc_rgb888_m1_data_pins: lcdc-rgb888-m1-data-pins {
22297053e06bSLiang Chen				rockchip,pins =
22307053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
22317053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
22327053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
22337053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
22347053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
22357053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
22367053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
22377053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22387053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
22397053e06bSLiang Chen					<3 RK_PC7 1 &pcfg_pull_none_8ma>, /* lcdc_d19 */
22407053e06bSLiang Chen					<3 RK_PC6 1 &pcfg_pull_none_8ma>, /* lcdc_d18 */
22417053e06bSLiang Chen					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
22427053e06bSLiang Chen					<3 RK_PC4 1 &pcfg_pull_none_8ma>, /* lcdc_d16 */
22437053e06bSLiang Chen					<3 RK_PD3 1 &pcfg_pull_none_8ma>, /* lcdc_d23 */
22447053e06bSLiang Chen					<3 RK_PD2 1 &pcfg_pull_none_8ma>, /* lcdc_d22 */
22457053e06bSLiang Chen					<3 RK_PD1 1 &pcfg_pull_none_8ma>, /* lcdc_d21 */
22467053e06bSLiang Chen					<3 RK_PD0 1 &pcfg_pull_none_8ma>; /* lcdc_d20 */
22477053e06bSLiang Chen			};
22487053e06bSLiang Chen
22497053e06bSLiang Chen			lcdc_rgb666_m1_data_pins: lcdc-rgb666-m1-data-pins {
22507053e06bSLiang Chen				rockchip,pins =
22517053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
22527053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
22537053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
22547053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
22557053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
22567053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
22577053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
22587053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22597053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>, /* lcdc_d12 */
22607053e06bSLiang Chen					<3 RK_PC5 1 &pcfg_pull_none_8ma>, /* lcdc_d17 */
22617053e06bSLiang Chen					<3 RK_PC4 1 &pcfg_pull_none_8ma>; /* lcdc_d16 */
22627053e06bSLiang Chen			};
22637053e06bSLiang Chen
22647053e06bSLiang Chen			lcdc_rgb565_m1_data_pins: lcdc-rgb565-m1-data-pins {
22657053e06bSLiang Chen				rockchip,pins =
22667053e06bSLiang Chen					<3 RK_PA6 1 &pcfg_pull_none_8ma>, /* lcdc_d2 */
22677053e06bSLiang Chen					<3 RK_PA4 1 &pcfg_pull_none_8ma>, /* lcdc_d0 */
22687053e06bSLiang Chen					<3 RK_PB3 1 &pcfg_pull_none_8ma>, /* lcdc_d7 */
22697053e06bSLiang Chen					<3 RK_PB2 1 &pcfg_pull_none_8ma>, /* lcdc_d6 */
22707053e06bSLiang Chen					<3 RK_PB5 1 &pcfg_pull_none_8ma>, /* lcdc_d9 */
22717053e06bSLiang Chen					<3 RK_PC3 1 &pcfg_pull_none_8ma>, /* lcdc_d15 */
22727053e06bSLiang Chen					<3 RK_PC2 1 &pcfg_pull_none_8ma>, /* lcdc_d14 */
22737053e06bSLiang Chen					<3 RK_PC1 1 &pcfg_pull_none_8ma>, /* lcdc_d13 */
22747053e06bSLiang Chen					<3 RK_PC0 1 &pcfg_pull_none_8ma>; /* lcdc_d12 */
22757053e06bSLiang Chen			};
22767053e06bSLiang Chen		};
22777053e06bSLiang Chen
22787053e06bSLiang Chen		pwm0 {
22797053e06bSLiang Chen			pwm0_pin: pwm0-pin {
22807053e06bSLiang Chen				rockchip,pins =
22817053e06bSLiang Chen					<0 RK_PB7 1 &pcfg_pull_none>;
22827053e06bSLiang Chen			};
22837053e06bSLiang Chen		};
22847053e06bSLiang Chen
22857053e06bSLiang Chen		pwm1 {
22867053e06bSLiang Chen			pwm1_pin: pwm1-pin {
22877053e06bSLiang Chen				rockchip,pins =
22887053e06bSLiang Chen					<0 RK_PC0 1 &pcfg_pull_none>;
22897053e06bSLiang Chen			};
22907053e06bSLiang Chen		};
22917053e06bSLiang Chen
22927053e06bSLiang Chen		pwm2 {
22937053e06bSLiang Chen			pwm2_pin: pwm2-pin {
22947053e06bSLiang Chen				rockchip,pins =
22957053e06bSLiang Chen					<2 RK_PB5 1 &pcfg_pull_none>;
22967053e06bSLiang Chen			};
22977053e06bSLiang Chen		};
22987053e06bSLiang Chen
22997053e06bSLiang Chen		pwm3 {
23007053e06bSLiang Chen			pwm3_pin: pwm3-pin {
23017053e06bSLiang Chen				rockchip,pins =
23027053e06bSLiang Chen					<0 RK_PC1 1 &pcfg_pull_none>;
23037053e06bSLiang Chen			};
23047053e06bSLiang Chen		};
23057053e06bSLiang Chen
23067053e06bSLiang Chen		pwm4 {
23077053e06bSLiang Chen			pwm4_pin: pwm4-pin {
23087053e06bSLiang Chen				rockchip,pins =
23097053e06bSLiang Chen					<3 RK_PC2 3 &pcfg_pull_none>;
23107053e06bSLiang Chen			};
23117053e06bSLiang Chen		};
23127053e06bSLiang Chen
23137053e06bSLiang Chen		pwm5 {
23147053e06bSLiang Chen			pwm5_pin: pwm5-pin {
23157053e06bSLiang Chen				rockchip,pins =
23167053e06bSLiang Chen					<3 RK_PC3 3 &pcfg_pull_none>;
23177053e06bSLiang Chen			};
23187053e06bSLiang Chen		};
23197053e06bSLiang Chen
23207053e06bSLiang Chen		pwm6 {
23217053e06bSLiang Chen			pwm6_pin: pwm6-pin {
23227053e06bSLiang Chen				rockchip,pins =
23237053e06bSLiang Chen					<3 RK_PC4 3 &pcfg_pull_none>;
23247053e06bSLiang Chen			};
23257053e06bSLiang Chen		};
23267053e06bSLiang Chen
23277053e06bSLiang Chen		pwm7 {
23287053e06bSLiang Chen			pwm7_pin: pwm7-pin {
23297053e06bSLiang Chen				rockchip,pins =
23307053e06bSLiang Chen					<3 RK_PC5 3 &pcfg_pull_none>;
23317053e06bSLiang Chen			};
23327053e06bSLiang Chen		};
23337053e06bSLiang Chen
23347053e06bSLiang Chen		gmac {
23357053e06bSLiang Chen			rmii_pins: rmii-pins {
23367053e06bSLiang Chen				rockchip,pins =
23377053e06bSLiang Chen					<2 RK_PA0 2 &pcfg_pull_none_12ma>, /* mac_txen */
23387053e06bSLiang Chen					<2 RK_PA1 2 &pcfg_pull_none_12ma>, /* mac_txd1 */
23397053e06bSLiang Chen					<2 RK_PA2 2 &pcfg_pull_none_12ma>, /* mac_txd0 */
23407053e06bSLiang Chen					<2 RK_PA3 2 &pcfg_pull_none>, /* mac_rxd0 */
23417053e06bSLiang Chen					<2 RK_PA4 2 &pcfg_pull_none>, /* mac_rxd1 */
23427053e06bSLiang Chen					<2 RK_PA5 2 &pcfg_pull_none>, /* mac_rxer */
23437053e06bSLiang Chen					<2 RK_PA6 2 &pcfg_pull_none>, /* mac_rxdv */
23447053e06bSLiang Chen					<2 RK_PA7 2 &pcfg_pull_none>, /* mac_mdio */
23457053e06bSLiang Chen					<2 RK_PB1 2 &pcfg_pull_none>; /* mac_mdc */
23467053e06bSLiang Chen			};
23477053e06bSLiang Chen
23487053e06bSLiang Chen			mac_refclk_12ma: mac-refclk-12ma {
23497053e06bSLiang Chen				rockchip,pins =
23507053e06bSLiang Chen					<2 RK_PB2 2 &pcfg_pull_none_12ma>;
23517053e06bSLiang Chen			};
23527053e06bSLiang Chen
23537053e06bSLiang Chen			mac_refclk: mac-refclk {
23547053e06bSLiang Chen				rockchip,pins =
23557053e06bSLiang Chen					<2 RK_PB2 2 &pcfg_pull_none>;
23567053e06bSLiang Chen			};
23577053e06bSLiang Chen		};
23587053e06bSLiang Chen
23597053e06bSLiang Chen		cif-m0 {
23607053e06bSLiang Chen			cif_clkout_m0: cif-clkout-m0 {
23617053e06bSLiang Chen				rockchip,pins =
23627053e06bSLiang Chen					<2 RK_PB3 1 &pcfg_pull_none>;
23637053e06bSLiang Chen			};
23647053e06bSLiang Chen
23657053e06bSLiang Chen			dvp_d2d9_m0: dvp-d2d9-m0 {
23667053e06bSLiang Chen				rockchip,pins =
23677053e06bSLiang Chen					<2 RK_PA0 1 &pcfg_pull_none>, /* cif_data2 */
23687053e06bSLiang Chen					<2 RK_PA1 1 &pcfg_pull_none>, /* cif_data3 */
23697053e06bSLiang Chen					<2 RK_PA2 1 &pcfg_pull_none>, /* cif_data4 */
23707053e06bSLiang Chen					<2 RK_PA3 1 &pcfg_pull_none>, /* cif_data5 */
23717053e06bSLiang Chen					<2 RK_PA4 1 &pcfg_pull_none>, /* cif_data6 */
23727053e06bSLiang Chen					<2 RK_PA5 1 &pcfg_pull_none>, /* cif_data7 */
23737053e06bSLiang Chen					<2 RK_PA6 1 &pcfg_pull_none>, /* cif_data8 */
23747053e06bSLiang Chen					<2 RK_PA7 1 &pcfg_pull_none>, /* cif_data9 */
23757053e06bSLiang Chen					<2 RK_PB0 1 &pcfg_pull_none>, /* cif_sync */
23767053e06bSLiang Chen					<2 RK_PB1 1 &pcfg_pull_none>, /* cif_href */
23777053e06bSLiang Chen					<2 RK_PB2 1 &pcfg_pull_none>, /* cif_clkin */
23787053e06bSLiang Chen					<2 RK_PB3 1 &pcfg_pull_none>; /* cif_clkout */
23797053e06bSLiang Chen			};
23807053e06bSLiang Chen
23817053e06bSLiang Chen			dvp_d0d1_m0: dvp-d0d1-m0 {
23827053e06bSLiang Chen				rockchip,pins =
23837053e06bSLiang Chen					<2 RK_PB4 1 &pcfg_pull_none>, /* cif_data0 */
23847053e06bSLiang Chen					<2 RK_PB6 1 &pcfg_pull_none>; /* cif_data1 */
23857053e06bSLiang Chen			};
23867053e06bSLiang Chen
23877053e06bSLiang Chen			dvp_d10d11_m0:d10-d11-m0 {
23887053e06bSLiang Chen				rockchip,pins =
23897053e06bSLiang Chen					<2 RK_PB7 1 &pcfg_pull_none>, /* cif_data10 */
23907053e06bSLiang Chen					<2 RK_PC0 1 &pcfg_pull_none>; /* cif_data11 */
23917053e06bSLiang Chen			};
23927053e06bSLiang Chen		};
23937053e06bSLiang Chen
23947053e06bSLiang Chen		cif-m1 {
23957053e06bSLiang Chen			cif_clkout_m1: cif-clkout-m1 {
23967053e06bSLiang Chen				rockchip,pins =
23977053e06bSLiang Chen					<3 RK_PD0 3 &pcfg_pull_none>;
23987053e06bSLiang Chen			};
23997053e06bSLiang Chen
24007053e06bSLiang Chen			dvp_d2d9_m1: dvp-d2d9-m1 {
24017053e06bSLiang Chen				rockchip,pins =
24027053e06bSLiang Chen					<3 RK_PA3 3 &pcfg_pull_none>, /* cif_data2 */
24037053e06bSLiang Chen					<3 RK_PA5 3 &pcfg_pull_none>, /* cif_data3 */
24047053e06bSLiang Chen					<3 RK_PA7 3 &pcfg_pull_none>, /* cif_data4 */
24057053e06bSLiang Chen					<3 RK_PB0 3 &pcfg_pull_none>, /* cif_data5 */
24067053e06bSLiang Chen					<3 RK_PB1 3 &pcfg_pull_none>, /* cif_data6 */
24077053e06bSLiang Chen					<3 RK_PB4 3 &pcfg_pull_none>, /* cif_data7 */
24087053e06bSLiang Chen					<3 RK_PB6 3 &pcfg_pull_none>, /* cif_data8 */
24097053e06bSLiang Chen					<3 RK_PB7 3 &pcfg_pull_none>, /* cif_data9 */
24107053e06bSLiang Chen					<3 RK_PD1 3 &pcfg_pull_none>, /* cif_sync */
24117053e06bSLiang Chen					<3 RK_PD2 3 &pcfg_pull_none>, /* cif_href */
24127053e06bSLiang Chen					<3 RK_PD3 3 &pcfg_pull_none>, /* cif_clkin */
24137053e06bSLiang Chen					<3 RK_PD0 3 &pcfg_pull_none>; /* cif_clkout */
24147053e06bSLiang Chen			};
24157053e06bSLiang Chen
24167053e06bSLiang Chen			dvp_d0d1_m1: dvp-d0d1-m1 {
24177053e06bSLiang Chen				rockchip,pins =
24187053e06bSLiang Chen					<3 RK_PA1 3 &pcfg_pull_none>, /* cif_data0 */
24197053e06bSLiang Chen					<3 RK_PA2 3 &pcfg_pull_none>; /* cif_data1 */
24207053e06bSLiang Chen			};
24217053e06bSLiang Chen
24227053e06bSLiang Chen			dvp_d10d11_m1:d10-d11-m1 {
24237053e06bSLiang Chen				rockchip,pins =
24247053e06bSLiang Chen					<3 RK_PC6 3 &pcfg_pull_none>, /* cif_data10 */
24257053e06bSLiang Chen					<3 RK_PC7 3 &pcfg_pull_none>; /* cif_data11 */
24267053e06bSLiang Chen			};
24277053e06bSLiang Chen		};
24287053e06bSLiang Chen
24297053e06bSLiang Chen		isp {
24307053e06bSLiang Chen			isp_prelight: isp-prelight {
24317053e06bSLiang Chen				rockchip,pins =
24327053e06bSLiang Chen					<3 RK_PD1 4 &pcfg_pull_none>;
24337053e06bSLiang Chen			};
24347053e06bSLiang Chen		};
24357053e06bSLiang Chen	};
24367053e06bSLiang Chen};
2437