1ce0c63b6SBiju Das// SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2ce0c63b6SBiju Das/* 3ce0c63b6SBiju Das * Device Tree Source for the RZ/G2LC SMARC SOM common parts 4ce0c63b6SBiju Das * 5ce0c63b6SBiju Das * Copyright (C) 2021 Renesas Electronics Corp. 6ce0c63b6SBiju Das */ 7ce0c63b6SBiju Das 8ce0c63b6SBiju Das#include <dt-bindings/gpio/gpio.h> 9fe7297bfSBiju Das#include <dt-bindings/interrupt-controller/irqc-rzg2l.h> 10ce0c63b6SBiju Das#include <dt-bindings/pinctrl/rzg2l-pinctrl.h> 11ce0c63b6SBiju Das 12ce0c63b6SBiju Das/ { 13ce0c63b6SBiju Das aliases { 14ce0c63b6SBiju Das ethernet0 = ð0; 15ce0c63b6SBiju Das }; 16ce0c63b6SBiju Das 17ce0c63b6SBiju Das chosen { 18ce0c63b6SBiju Das bootargs = "ignore_loglevel rw root=/dev/nfs ip=on"; 19ce0c63b6SBiju Das }; 20ce0c63b6SBiju Das 21ce0c63b6SBiju Das memory@48000000 { 22ce0c63b6SBiju Das device_type = "memory"; 23ce0c63b6SBiju Das /* first 128MB is reserved for secure area. */ 24ce0c63b6SBiju Das reg = <0x0 0x48000000 0x0 0x38000000>; 25ce0c63b6SBiju Das }; 267ca0ce64SBiju Das 275cf12ac9SGeert Uytterhoeven reg_1p8v: regulator-1p8v { 287ca0ce64SBiju Das compatible = "regulator-fixed"; 297ca0ce64SBiju Das regulator-name = "fixed-1.8V"; 307ca0ce64SBiju Das regulator-min-microvolt = <1800000>; 317ca0ce64SBiju Das regulator-max-microvolt = <1800000>; 327ca0ce64SBiju Das regulator-boot-on; 337ca0ce64SBiju Das regulator-always-on; 347ca0ce64SBiju Das }; 357ca0ce64SBiju Das 365cf12ac9SGeert Uytterhoeven reg_3p3v: regulator-3p3v { 377ca0ce64SBiju Das compatible = "regulator-fixed"; 387ca0ce64SBiju Das regulator-name = "fixed-3.3V"; 397ca0ce64SBiju Das regulator-min-microvolt = <3300000>; 407ca0ce64SBiju Das regulator-max-microvolt = <3300000>; 417ca0ce64SBiju Das regulator-boot-on; 427ca0ce64SBiju Das regulator-always-on; 437ca0ce64SBiju Das }; 447ca0ce64SBiju Das 456f57895cSBiju Das reg_1p1v: regulator-vdd-core { 466f57895cSBiju Das compatible = "regulator-fixed"; 476f57895cSBiju Das regulator-name = "fixed-1.1V"; 486f57895cSBiju Das regulator-min-microvolt = <1100000>; 496f57895cSBiju Das regulator-max-microvolt = <1100000>; 506f57895cSBiju Das regulator-boot-on; 516f57895cSBiju Das regulator-always-on; 526f57895cSBiju Das }; 536f57895cSBiju Das 547ca0ce64SBiju Das vccq_sdhi0: regulator-vccq-sdhi0 { 557ca0ce64SBiju Das compatible = "regulator-gpio"; 567ca0ce64SBiju Das 577ca0ce64SBiju Das regulator-name = "SDHI0 VccQ"; 587ca0ce64SBiju Das regulator-min-microvolt = <1800000>; 597ca0ce64SBiju Das regulator-max-microvolt = <3300000>; 607ca0ce64SBiju Das states = <3300000 1>, <1800000 0>; 617ca0ce64SBiju Das regulator-boot-on; 627ca0ce64SBiju Das gpios = <&pinctrl RZG2L_GPIO(39, 0) GPIO_ACTIVE_HIGH>; 637ca0ce64SBiju Das regulator-always-on; 647ca0ce64SBiju Das }; 65*bf8abcd7SBiju Das 66*bf8abcd7SBiju Das /* 32.768kHz crystal */ 67*bf8abcd7SBiju Das x2: x2-clock { 68*bf8abcd7SBiju Das compatible = "fixed-clock"; 69*bf8abcd7SBiju Das #clock-cells = <0>; 70*bf8abcd7SBiju Das clock-frequency = <32768>; 71*bf8abcd7SBiju Das }; 72ce0c63b6SBiju Das}; 73ce0c63b6SBiju Das 74ce0c63b6SBiju Dasð0 { 75ce0c63b6SBiju Das pinctrl-0 = <ð0_pins>; 76ce0c63b6SBiju Das pinctrl-names = "default"; 77ce0c63b6SBiju Das phy-handle = <&phy0>; 78ce0c63b6SBiju Das phy-mode = "rgmii-id"; 79ce0c63b6SBiju Das status = "okay"; 80ce0c63b6SBiju Das 81ce0c63b6SBiju Das phy0: ethernet-phy@7 { 82ce0c63b6SBiju Das compatible = "ethernet-phy-id0022.1640", 83ce0c63b6SBiju Das "ethernet-phy-ieee802.3-c22"; 84ce0c63b6SBiju Das reg = <7>; 85fe7297bfSBiju Das interrupt-parent = <&irqc>; 86fe7297bfSBiju Das interrupts = <RZG2L_IRQ0 IRQ_TYPE_LEVEL_LOW>; 87ce0c63b6SBiju Das rxc-skew-psec = <2400>; 88ce0c63b6SBiju Das txc-skew-psec = <2400>; 89ce0c63b6SBiju Das rxdv-skew-psec = <0>; 90db673457SChris Paterson txen-skew-psec = <0>; 91ce0c63b6SBiju Das rxd0-skew-psec = <0>; 92ce0c63b6SBiju Das rxd1-skew-psec = <0>; 93ce0c63b6SBiju Das rxd2-skew-psec = <0>; 94ce0c63b6SBiju Das rxd3-skew-psec = <0>; 95ce0c63b6SBiju Das txd0-skew-psec = <0>; 96ce0c63b6SBiju Das txd1-skew-psec = <0>; 97ce0c63b6SBiju Das txd2-skew-psec = <0>; 98ce0c63b6SBiju Das txd3-skew-psec = <0>; 99ce0c63b6SBiju Das }; 100ce0c63b6SBiju Das}; 101ce0c63b6SBiju Das 102ce0c63b6SBiju Das&extal_clk { 103ce0c63b6SBiju Das clock-frequency = <24000000>; 104ce0c63b6SBiju Das}; 105ce0c63b6SBiju Das 1066f57895cSBiju Das&gpu { 1076f57895cSBiju Das mali-supply = <®_1p1v>; 1086f57895cSBiju Das}; 1096f57895cSBiju Das 110*bf8abcd7SBiju Das&i2c2 { 111*bf8abcd7SBiju Das raa215300: pmic@12 { 112*bf8abcd7SBiju Das compatible = "renesas,raa215300"; 113*bf8abcd7SBiju Das reg = <0x12>, <0x6f>; 114*bf8abcd7SBiju Das reg-names = "main", "rtc"; 115*bf8abcd7SBiju Das 116*bf8abcd7SBiju Das clocks = <&x2>; 117*bf8abcd7SBiju Das clock-names = "xin"; 118*bf8abcd7SBiju Das }; 119*bf8abcd7SBiju Das}; 120*bf8abcd7SBiju Das 121a081c4feSBiju Das&ostm1 { 122a081c4feSBiju Das status = "okay"; 123a081c4feSBiju Das}; 124a081c4feSBiju Das 125a081c4feSBiju Das&ostm2 { 126a081c4feSBiju Das status = "okay"; 127a081c4feSBiju Das}; 128a081c4feSBiju Das 129ce0c63b6SBiju Das&pinctrl { 130ce0c63b6SBiju Das eth0_pins: eth0 { 131ce0c63b6SBiju Das pinmux = <RZG2L_PORT_PINMUX(28, 1, 1)>, /* ET0_LINKSTA */ 132ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(27, 1, 1)>, /* ET0_MDC */ 133ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(28, 0, 1)>, /* ET0_MDIO */ 134ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(20, 0, 1)>, /* ET0_TXC */ 135ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(20, 1, 1)>, /* ET0_TX_CTL */ 136ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(20, 2, 1)>, /* ET0_TXD0 */ 137ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(21, 0, 1)>, /* ET0_TXD1 */ 138ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(21, 1, 1)>, /* ET0_TXD2 */ 139ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(22, 0, 1)>, /* ET0_TXD3 */ 140ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(24, 0, 1)>, /* ET0_RXC */ 141ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(24, 1, 1)>, /* ET0_RX_CTL */ 142ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(25, 0, 1)>, /* ET0_RXD0 */ 143ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(25, 1, 1)>, /* ET0_RXD1 */ 144ce0c63b6SBiju Das <RZG2L_PORT_PINMUX(26, 0, 1)>, /* ET0_RXD2 */ 145fe7297bfSBiju Das <RZG2L_PORT_PINMUX(26, 1, 1)>, /* ET0_RXD3 */ 146fe7297bfSBiju Das <RZG2L_PORT_PINMUX(0, 0, 1)>; /* IRQ0 */ 147ce0c63b6SBiju Das }; 1487ca0ce64SBiju Das 1497ca0ce64SBiju Das gpio-sd0-pwr-en-hog { 1507ca0ce64SBiju Das gpio-hog; 1517ca0ce64SBiju Das gpios = <RZG2L_GPIO(18, 1) GPIO_ACTIVE_HIGH>; 1527ca0ce64SBiju Das output-high; 1537ca0ce64SBiju Das line-name = "gpio_sd0_pwr_en"; 154ce0c63b6SBiju Das }; 155ce0c63b6SBiju Das 156018d7b93SBiju Das qspi0_pins: qspi0 { 157018d7b93SBiju Das qspi0-data { 158018d7b93SBiju Das pins = "QSPI0_IO0", "QSPI0_IO1", "QSPI0_IO2", "QSPI0_IO3"; 159018d7b93SBiju Das power-source = <1800>; 160018d7b93SBiju Das }; 161018d7b93SBiju Das 162018d7b93SBiju Das qspi0-ctrl { 163018d7b93SBiju Das pins = "QSPI0_SPCLK", "QSPI0_SSL", "QSPI_RESET#"; 164018d7b93SBiju Das power-source = <1800>; 165018d7b93SBiju Das }; 166018d7b93SBiju Das }; 167018d7b93SBiju Das 1687ca0ce64SBiju Das /* 1697ca0ce64SBiju Das * SD0 device selection is XOR between GPIO_SD0_DEV_SEL and SW1[2] 1707ca0ce64SBiju Das * The below switch logic can be used to select the device between 1717ca0ce64SBiju Das * eMMC and microSD, after setting GPIO_SD0_DEV_SEL to high in DT. 1727ca0ce64SBiju Das * SW1[2] should be at OFF position to enable 64 GB eMMC 1737ca0ce64SBiju Das * SW1[2] should be at position ON to enable uSD card CN3 1747ca0ce64SBiju Das */ 1757ca0ce64SBiju Das gpio-sd0-dev-sel-hog { 1767ca0ce64SBiju Das gpio-hog; 1777ca0ce64SBiju Das gpios = <RZG2L_GPIO(40, 2) GPIO_ACTIVE_HIGH>; 1787ca0ce64SBiju Das output-high; 1797ca0ce64SBiju Das line-name = "gpio_sd0_dev_sel"; 1807ca0ce64SBiju Das }; 1817ca0ce64SBiju Das 1827ca0ce64SBiju Das sdhi0_emmc_pins: sd0emmc { 1837ca0ce64SBiju Das sd0_emmc_data { 1847ca0ce64SBiju Das pins = "SD0_DATA0", "SD0_DATA1", "SD0_DATA2", "SD0_DATA3", 1857ca0ce64SBiju Das "SD0_DATA4", "SD0_DATA5", "SD0_DATA6", "SD0_DATA7"; 1867ca0ce64SBiju Das power-source = <1800>; 1877ca0ce64SBiju Das }; 1887ca0ce64SBiju Das 1897ca0ce64SBiju Das sd0_emmc_ctrl { 1907ca0ce64SBiju Das pins = "SD0_CLK", "SD0_CMD"; 1917ca0ce64SBiju Das power-source = <1800>; 1927ca0ce64SBiju Das }; 1937ca0ce64SBiju Das 1947ca0ce64SBiju Das sd0_emmc_rst { 1957ca0ce64SBiju Das pins = "SD0_RST#"; 1967ca0ce64SBiju Das power-source = <1800>; 1977ca0ce64SBiju Das }; 1987ca0ce64SBiju Das }; 1997ca0ce64SBiju Das 2007ca0ce64SBiju Das sdhi0_pins: sd0 { 2017ca0ce64SBiju Das sd0_data { 2027ca0ce64SBiju Das pins = "SD0_DATA0", "SD0_DATA1", "SD0_DATA2", "SD0_DATA3"; 2037ca0ce64SBiju Das power-source = <3300>; 2047ca0ce64SBiju Das }; 2057ca0ce64SBiju Das 2067ca0ce64SBiju Das sd0_ctrl { 2077ca0ce64SBiju Das pins = "SD0_CLK", "SD0_CMD"; 2087ca0ce64SBiju Das power-source = <3300>; 2097ca0ce64SBiju Das }; 2107ca0ce64SBiju Das 2117ca0ce64SBiju Das sd0_mux { 2127ca0ce64SBiju Das pinmux = <RZG2L_PORT_PINMUX(18, 0, 1)>; /* SD0_CD */ 2137ca0ce64SBiju Das }; 2147ca0ce64SBiju Das }; 2157ca0ce64SBiju Das 2167ca0ce64SBiju Das sdhi0_pins_uhs: sd0_uhs { 2177ca0ce64SBiju Das sd0_data_uhs { 2187ca0ce64SBiju Das pins = "SD0_DATA0", "SD0_DATA1", "SD0_DATA2", "SD0_DATA3"; 2197ca0ce64SBiju Das power-source = <1800>; 2207ca0ce64SBiju Das }; 2217ca0ce64SBiju Das 2227ca0ce64SBiju Das sd0_ctrl_uhs { 2237ca0ce64SBiju Das pins = "SD0_CLK", "SD0_CMD"; 2247ca0ce64SBiju Das power-source = <1800>; 2257ca0ce64SBiju Das }; 2267ca0ce64SBiju Das 2277ca0ce64SBiju Das sd0_mux_uhs { 2287ca0ce64SBiju Das pinmux = <RZG2L_PORT_PINMUX(18, 0, 1)>; /* SD0_CD */ 2297ca0ce64SBiju Das }; 2307ca0ce64SBiju Das }; 2317ca0ce64SBiju Das}; 2327ca0ce64SBiju Das 233018d7b93SBiju Das&sbc { 234018d7b93SBiju Das pinctrl-0 = <&qspi0_pins>; 235018d7b93SBiju Das pinctrl-names = "default"; 236018d7b93SBiju Das status = "okay"; 237018d7b93SBiju Das 238018d7b93SBiju Das flash@0 { 239018d7b93SBiju Das compatible = "micron,mt25qu512a", "jedec,spi-nor"; 240018d7b93SBiju Das reg = <0>; 241018d7b93SBiju Das m25p,fast-read; 242018d7b93SBiju Das spi-max-frequency = <50000000>; 243018d7b93SBiju Das spi-rx-bus-width = <4>; 244018d7b93SBiju Das 245018d7b93SBiju Das partitions { 246018d7b93SBiju Das compatible = "fixed-partitions"; 247018d7b93SBiju Das #address-cells = <1>; 248018d7b93SBiju Das #size-cells = <1>; 249018d7b93SBiju Das 250018d7b93SBiju Das boot@0 { 251018d7b93SBiju Das reg = <0x00000000 0x2000000>; 252018d7b93SBiju Das read-only; 253018d7b93SBiju Das }; 254018d7b93SBiju Das user@2000000 { 255018d7b93SBiju Das reg = <0x2000000 0x2000000>; 256018d7b93SBiju Das }; 257018d7b93SBiju Das }; 258018d7b93SBiju Das }; 259018d7b93SBiju Das}; 260018d7b93SBiju Das 2615c65ad12SBiju Das#if (!SW_SD0_DEV_SEL) 2627ca0ce64SBiju Das&sdhi0 { 2637ca0ce64SBiju Das pinctrl-0 = <&sdhi0_pins>; 2647ca0ce64SBiju Das pinctrl-1 = <&sdhi0_pins_uhs>; 2657ca0ce64SBiju Das pinctrl-names = "default", "state_uhs"; 2667ca0ce64SBiju Das 2677ca0ce64SBiju Das vmmc-supply = <®_3p3v>; 2687ca0ce64SBiju Das vqmmc-supply = <&vccq_sdhi0>; 2697ca0ce64SBiju Das bus-width = <4>; 2707ca0ce64SBiju Das sd-uhs-sdr50; 2717ca0ce64SBiju Das sd-uhs-sdr104; 2727ca0ce64SBiju Das status = "okay"; 2737ca0ce64SBiju Das}; 2747ca0ce64SBiju Das#endif 2757ca0ce64SBiju Das 2765c65ad12SBiju Das#if SW_SD0_DEV_SEL 2777ca0ce64SBiju Das&sdhi0 { 2787ca0ce64SBiju Das pinctrl-0 = <&sdhi0_emmc_pins>; 2797ca0ce64SBiju Das pinctrl-1 = <&sdhi0_emmc_pins>; 2807ca0ce64SBiju Das pinctrl-names = "default", "state_uhs"; 2817ca0ce64SBiju Das 2827ca0ce64SBiju Das vmmc-supply = <®_3p3v>; 2837ca0ce64SBiju Das vqmmc-supply = <®_1p8v>; 2847ca0ce64SBiju Das bus-width = <8>; 2857ca0ce64SBiju Das mmc-hs200-1_8v; 2867ca0ce64SBiju Das non-removable; 2877ca0ce64SBiju Das fixed-emmc-driver-type = <1>; 2887ca0ce64SBiju Das status = "okay"; 2897ca0ce64SBiju Das}; 2907ca0ce64SBiju Das#endif 2917ca0ce64SBiju Das 292d05e409eSBiju Das&wdt0 { 293d05e409eSBiju Das status = "okay"; 294d05e409eSBiju Das timeout-sec = <60>; 295d05e409eSBiju Das}; 296d05e409eSBiju Das 297d05e409eSBiju Das&wdt1 { 298d05e409eSBiju Das status = "okay"; 299d05e409eSBiju Das timeout-sec = <60>; 300d05e409eSBiju Das}; 301