1f51746adSGeert Uytterhoeven// SPDX-License-Identifier: GPL-2.0
2f51746adSGeert Uytterhoeven/*
3f51746adSGeert Uytterhoeven * Device Tree Source for the R-Car M3-W+ (R8A77961) SoC
4f51746adSGeert Uytterhoeven *
5f51746adSGeert Uytterhoeven * Copyright (C) 2016-2017 Renesas Electronics Corp.
6f51746adSGeert Uytterhoeven */
7f51746adSGeert Uytterhoeven
8f51746adSGeert Uytterhoeven#include <dt-bindings/clock/r8a77961-cpg-mssr.h>
9f51746adSGeert Uytterhoeven#include <dt-bindings/interrupt-controller/arm-gic.h>
10f51746adSGeert Uytterhoeven#include <dt-bindings/power/r8a77961-sysc.h>
11f51746adSGeert Uytterhoeven
12f51746adSGeert Uytterhoeven#define CPG_AUDIO_CLK_I		R8A77961_CLK_S0D4
13f51746adSGeert Uytterhoeven
14f51746adSGeert Uytterhoeven/ {
15f51746adSGeert Uytterhoeven	compatible = "renesas,r8a77961";
16f51746adSGeert Uytterhoeven	#address-cells = <2>;
17f51746adSGeert Uytterhoeven	#size-cells = <2>;
18f51746adSGeert Uytterhoeven
19f51746adSGeert Uytterhoeven	/*
20f51746adSGeert Uytterhoeven	 * The external audio clocks are configured as 0 Hz fixed frequency
21f51746adSGeert Uytterhoeven	 * clocks by default.
22f51746adSGeert Uytterhoeven	 * Boards that provide audio clocks should override them.
23f51746adSGeert Uytterhoeven	 */
24f51746adSGeert Uytterhoeven	audio_clk_a: audio_clk_a {
25f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
26f51746adSGeert Uytterhoeven		#clock-cells = <0>;
27f51746adSGeert Uytterhoeven		clock-frequency = <0>;
28f51746adSGeert Uytterhoeven	};
29f51746adSGeert Uytterhoeven
30f51746adSGeert Uytterhoeven	audio_clk_b: audio_clk_b {
31f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
32f51746adSGeert Uytterhoeven		#clock-cells = <0>;
33f51746adSGeert Uytterhoeven		clock-frequency = <0>;
34f51746adSGeert Uytterhoeven	};
35f51746adSGeert Uytterhoeven
36f51746adSGeert Uytterhoeven	audio_clk_c: audio_clk_c {
37f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
38f51746adSGeert Uytterhoeven		#clock-cells = <0>;
39f51746adSGeert Uytterhoeven		clock-frequency = <0>;
40f51746adSGeert Uytterhoeven	};
41f51746adSGeert Uytterhoeven
42f51746adSGeert Uytterhoeven	/* External CAN clock - to be overridden by boards that provide it */
43f51746adSGeert Uytterhoeven	can_clk: can {
44f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
45f51746adSGeert Uytterhoeven		#clock-cells = <0>;
46f51746adSGeert Uytterhoeven		clock-frequency = <0>;
47f51746adSGeert Uytterhoeven	};
48f51746adSGeert Uytterhoeven
49*7744b393SGeert Uytterhoeven	cluster0_opp: opp-table-0 {
50f51746adSGeert Uytterhoeven		compatible = "operating-points-v2";
51f51746adSGeert Uytterhoeven		opp-shared;
52f51746adSGeert Uytterhoeven
53f51746adSGeert Uytterhoeven		opp-500000000 {
54f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <500000000>;
55659b3820SGeert Uytterhoeven			opp-microvolt = <830000>;
56f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
57f51746adSGeert Uytterhoeven		};
58f51746adSGeert Uytterhoeven		opp-1000000000 {
59f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <1000000000>;
60659b3820SGeert Uytterhoeven			opp-microvolt = <830000>;
61f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
62f51746adSGeert Uytterhoeven		};
63f51746adSGeert Uytterhoeven		opp-1500000000 {
64f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <1500000000>;
65659b3820SGeert Uytterhoeven			opp-microvolt = <830000>;
66f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
6744b615acSGeert Uytterhoeven			opp-suspend;
68f51746adSGeert Uytterhoeven		};
69f51746adSGeert Uytterhoeven		opp-1600000000 {
70f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <1600000000>;
71f51746adSGeert Uytterhoeven			opp-microvolt = <900000>;
72f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
73f51746adSGeert Uytterhoeven			turbo-mode;
74f51746adSGeert Uytterhoeven		};
75f51746adSGeert Uytterhoeven		opp-1700000000 {
76f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <1700000000>;
77f51746adSGeert Uytterhoeven			opp-microvolt = <900000>;
78f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
79f51746adSGeert Uytterhoeven			turbo-mode;
80f51746adSGeert Uytterhoeven		};
81f51746adSGeert Uytterhoeven		opp-1800000000 {
82f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <1800000000>;
83f51746adSGeert Uytterhoeven			opp-microvolt = <960000>;
84f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
85f51746adSGeert Uytterhoeven			turbo-mode;
86f51746adSGeert Uytterhoeven		};
87f51746adSGeert Uytterhoeven	};
88f51746adSGeert Uytterhoeven
89*7744b393SGeert Uytterhoeven	cluster1_opp: opp-table-1 {
90f51746adSGeert Uytterhoeven		compatible = "operating-points-v2";
91f51746adSGeert Uytterhoeven		opp-shared;
92f51746adSGeert Uytterhoeven
93f51746adSGeert Uytterhoeven		opp-800000000 {
94f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <800000000>;
95f51746adSGeert Uytterhoeven			opp-microvolt = <820000>;
96f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
97f51746adSGeert Uytterhoeven		};
98f51746adSGeert Uytterhoeven		opp-1000000000 {
99f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <1000000000>;
100f51746adSGeert Uytterhoeven			opp-microvolt = <820000>;
101f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
102f51746adSGeert Uytterhoeven		};
103f51746adSGeert Uytterhoeven		opp-1200000000 {
104f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <1200000000>;
105f51746adSGeert Uytterhoeven			opp-microvolt = <820000>;
106f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
107f51746adSGeert Uytterhoeven		};
108f51746adSGeert Uytterhoeven		opp-1300000000 {
109f51746adSGeert Uytterhoeven			opp-hz = /bits/ 64 <1300000000>;
110f51746adSGeert Uytterhoeven			opp-microvolt = <820000>;
111f51746adSGeert Uytterhoeven			clock-latency-ns = <300000>;
112f51746adSGeert Uytterhoeven			turbo-mode;
113f51746adSGeert Uytterhoeven		};
114f51746adSGeert Uytterhoeven	};
115f51746adSGeert Uytterhoeven
116f51746adSGeert Uytterhoeven	cpus {
117f51746adSGeert Uytterhoeven		#address-cells = <1>;
118f51746adSGeert Uytterhoeven		#size-cells = <0>;
119f51746adSGeert Uytterhoeven
120f51746adSGeert Uytterhoeven		cpu-map {
121f51746adSGeert Uytterhoeven			cluster0 {
122f51746adSGeert Uytterhoeven				core0 {
123f51746adSGeert Uytterhoeven					cpu = <&a57_0>;
124f51746adSGeert Uytterhoeven				};
125f51746adSGeert Uytterhoeven				core1 {
126f51746adSGeert Uytterhoeven					cpu = <&a57_1>;
127f51746adSGeert Uytterhoeven				};
128f51746adSGeert Uytterhoeven			};
129f51746adSGeert Uytterhoeven
130f51746adSGeert Uytterhoeven			cluster1 {
131f51746adSGeert Uytterhoeven				core0 {
132f51746adSGeert Uytterhoeven					cpu = <&a53_0>;
133f51746adSGeert Uytterhoeven				};
134f51746adSGeert Uytterhoeven				core1 {
135f51746adSGeert Uytterhoeven					cpu = <&a53_1>;
136f51746adSGeert Uytterhoeven				};
137f51746adSGeert Uytterhoeven				core2 {
138f51746adSGeert Uytterhoeven					cpu = <&a53_2>;
139f51746adSGeert Uytterhoeven				};
140f51746adSGeert Uytterhoeven				core3 {
141f51746adSGeert Uytterhoeven					cpu = <&a53_3>;
142f51746adSGeert Uytterhoeven				};
143f51746adSGeert Uytterhoeven			};
144f51746adSGeert Uytterhoeven		};
145f51746adSGeert Uytterhoeven
146f51746adSGeert Uytterhoeven		a57_0: cpu@0 {
147f51746adSGeert Uytterhoeven			compatible = "arm,cortex-a57";
148f51746adSGeert Uytterhoeven			reg = <0x0>;
149f51746adSGeert Uytterhoeven			device_type = "cpu";
150f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_CA57_CPU0>;
151f51746adSGeert Uytterhoeven			next-level-cache = <&L2_CA57>;
152f51746adSGeert Uytterhoeven			enable-method = "psci";
153f51746adSGeert Uytterhoeven			cpu-idle-states = <&CPU_SLEEP_0>;
154f51746adSGeert Uytterhoeven			dynamic-power-coefficient = <854>;
155f51746adSGeert Uytterhoeven			clocks = <&cpg CPG_CORE R8A77961_CLK_Z>;
156f51746adSGeert Uytterhoeven			operating-points-v2 = <&cluster0_opp>;
157f51746adSGeert Uytterhoeven			capacity-dmips-mhz = <1024>;
158f51746adSGeert Uytterhoeven			#cooling-cells = <2>;
159f51746adSGeert Uytterhoeven		};
160f51746adSGeert Uytterhoeven
161f51746adSGeert Uytterhoeven		a57_1: cpu@1 {
162f51746adSGeert Uytterhoeven			compatible = "arm,cortex-a57";
163f51746adSGeert Uytterhoeven			reg = <0x1>;
164f51746adSGeert Uytterhoeven			device_type = "cpu";
165f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_CA57_CPU1>;
166f51746adSGeert Uytterhoeven			next-level-cache = <&L2_CA57>;
167f51746adSGeert Uytterhoeven			enable-method = "psci";
168f51746adSGeert Uytterhoeven			cpu-idle-states = <&CPU_SLEEP_0>;
169f51746adSGeert Uytterhoeven			clocks = <&cpg CPG_CORE R8A77961_CLK_Z>;
170f51746adSGeert Uytterhoeven			operating-points-v2 = <&cluster0_opp>;
171f51746adSGeert Uytterhoeven			capacity-dmips-mhz = <1024>;
172f51746adSGeert Uytterhoeven			#cooling-cells = <2>;
173f51746adSGeert Uytterhoeven		};
174f51746adSGeert Uytterhoeven
175f51746adSGeert Uytterhoeven		a53_0: cpu@100 {
176f51746adSGeert Uytterhoeven			compatible = "arm,cortex-a53";
177f51746adSGeert Uytterhoeven			reg = <0x100>;
178f51746adSGeert Uytterhoeven			device_type = "cpu";
179f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_CA53_CPU0>;
180f51746adSGeert Uytterhoeven			next-level-cache = <&L2_CA53>;
181f51746adSGeert Uytterhoeven			enable-method = "psci";
182f51746adSGeert Uytterhoeven			cpu-idle-states = <&CPU_SLEEP_1>;
183f51746adSGeert Uytterhoeven			#cooling-cells = <2>;
184f51746adSGeert Uytterhoeven			dynamic-power-coefficient = <277>;
185f51746adSGeert Uytterhoeven			clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>;
186f51746adSGeert Uytterhoeven			operating-points-v2 = <&cluster1_opp>;
187f51746adSGeert Uytterhoeven			capacity-dmips-mhz = <535>;
188f51746adSGeert Uytterhoeven		};
189f51746adSGeert Uytterhoeven
190f51746adSGeert Uytterhoeven		a53_1: cpu@101 {
191f51746adSGeert Uytterhoeven			compatible = "arm,cortex-a53";
192f51746adSGeert Uytterhoeven			reg = <0x101>;
193f51746adSGeert Uytterhoeven			device_type = "cpu";
194f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_CA53_CPU1>;
195f51746adSGeert Uytterhoeven			next-level-cache = <&L2_CA53>;
196f51746adSGeert Uytterhoeven			enable-method = "psci";
197f51746adSGeert Uytterhoeven			cpu-idle-states = <&CPU_SLEEP_1>;
198f51746adSGeert Uytterhoeven			clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>;
199f51746adSGeert Uytterhoeven			operating-points-v2 = <&cluster1_opp>;
200f51746adSGeert Uytterhoeven			capacity-dmips-mhz = <535>;
201f51746adSGeert Uytterhoeven		};
202f51746adSGeert Uytterhoeven
203f51746adSGeert Uytterhoeven		a53_2: cpu@102 {
204f51746adSGeert Uytterhoeven			compatible = "arm,cortex-a53";
205f51746adSGeert Uytterhoeven			reg = <0x102>;
206f51746adSGeert Uytterhoeven			device_type = "cpu";
207f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_CA53_CPU2>;
208f51746adSGeert Uytterhoeven			next-level-cache = <&L2_CA53>;
209f51746adSGeert Uytterhoeven			enable-method = "psci";
210f51746adSGeert Uytterhoeven			cpu-idle-states = <&CPU_SLEEP_1>;
211f51746adSGeert Uytterhoeven			clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>;
212f51746adSGeert Uytterhoeven			operating-points-v2 = <&cluster1_opp>;
213f51746adSGeert Uytterhoeven			capacity-dmips-mhz = <535>;
214f51746adSGeert Uytterhoeven		};
215f51746adSGeert Uytterhoeven
216f51746adSGeert Uytterhoeven		a53_3: cpu@103 {
217f51746adSGeert Uytterhoeven			compatible = "arm,cortex-a53";
218f51746adSGeert Uytterhoeven			reg = <0x103>;
219f51746adSGeert Uytterhoeven			device_type = "cpu";
220f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_CA53_CPU3>;
221f51746adSGeert Uytterhoeven			next-level-cache = <&L2_CA53>;
222f51746adSGeert Uytterhoeven			enable-method = "psci";
223f51746adSGeert Uytterhoeven			cpu-idle-states = <&CPU_SLEEP_1>;
224f51746adSGeert Uytterhoeven			clocks = <&cpg CPG_CORE R8A77961_CLK_Z2>;
225f51746adSGeert Uytterhoeven			operating-points-v2 = <&cluster1_opp>;
226f51746adSGeert Uytterhoeven			capacity-dmips-mhz = <535>;
227f51746adSGeert Uytterhoeven		};
228f51746adSGeert Uytterhoeven
229f51746adSGeert Uytterhoeven		L2_CA57: cache-controller-0 {
230f51746adSGeert Uytterhoeven			compatible = "cache";
231f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_CA57_SCU>;
232f51746adSGeert Uytterhoeven			cache-unified;
233f51746adSGeert Uytterhoeven			cache-level = <2>;
234f51746adSGeert Uytterhoeven		};
235f51746adSGeert Uytterhoeven
236f51746adSGeert Uytterhoeven		L2_CA53: cache-controller-1 {
237f51746adSGeert Uytterhoeven			compatible = "cache";
238f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_CA53_SCU>;
239f51746adSGeert Uytterhoeven			cache-unified;
240f51746adSGeert Uytterhoeven			cache-level = <2>;
241f51746adSGeert Uytterhoeven		};
242f51746adSGeert Uytterhoeven
243f51746adSGeert Uytterhoeven		idle-states {
244f51746adSGeert Uytterhoeven			entry-method = "psci";
245f51746adSGeert Uytterhoeven
246f51746adSGeert Uytterhoeven			CPU_SLEEP_0: cpu-sleep-0 {
247f51746adSGeert Uytterhoeven				compatible = "arm,idle-state";
248f51746adSGeert Uytterhoeven				arm,psci-suspend-param = <0x0010000>;
249f51746adSGeert Uytterhoeven				local-timer-stop;
250f51746adSGeert Uytterhoeven				entry-latency-us = <400>;
251f51746adSGeert Uytterhoeven				exit-latency-us = <500>;
252f51746adSGeert Uytterhoeven				min-residency-us = <4000>;
253f51746adSGeert Uytterhoeven			};
254f51746adSGeert Uytterhoeven
255f51746adSGeert Uytterhoeven			CPU_SLEEP_1: cpu-sleep-1 {
256f51746adSGeert Uytterhoeven				compatible = "arm,idle-state";
257f51746adSGeert Uytterhoeven				arm,psci-suspend-param = <0x0010000>;
258f51746adSGeert Uytterhoeven				local-timer-stop;
259f51746adSGeert Uytterhoeven				entry-latency-us = <700>;
260f51746adSGeert Uytterhoeven				exit-latency-us = <700>;
261f51746adSGeert Uytterhoeven				min-residency-us = <5000>;
262f51746adSGeert Uytterhoeven			};
263f51746adSGeert Uytterhoeven		};
264f51746adSGeert Uytterhoeven	};
265f51746adSGeert Uytterhoeven
266f51746adSGeert Uytterhoeven	extal_clk: extal {
267f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
268f51746adSGeert Uytterhoeven		#clock-cells = <0>;
269f51746adSGeert Uytterhoeven		/* This value must be overridden by the board */
270f51746adSGeert Uytterhoeven		clock-frequency = <0>;
271f51746adSGeert Uytterhoeven	};
272f51746adSGeert Uytterhoeven
273f51746adSGeert Uytterhoeven	extalr_clk: extalr {
274f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
275f51746adSGeert Uytterhoeven		#clock-cells = <0>;
276f51746adSGeert Uytterhoeven		/* This value must be overridden by the board */
277f51746adSGeert Uytterhoeven		clock-frequency = <0>;
278f51746adSGeert Uytterhoeven	};
279f51746adSGeert Uytterhoeven
280f51746adSGeert Uytterhoeven	/* External PCIe clock - can be overridden by the board */
281f51746adSGeert Uytterhoeven	pcie_bus_clk: pcie_bus {
282f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
283f51746adSGeert Uytterhoeven		#clock-cells = <0>;
284f51746adSGeert Uytterhoeven		clock-frequency = <0>;
285f51746adSGeert Uytterhoeven	};
286f51746adSGeert Uytterhoeven
287f51746adSGeert Uytterhoeven	pmu_a53 {
288f51746adSGeert Uytterhoeven		compatible = "arm,cortex-a53-pmu";
289f51746adSGeert Uytterhoeven		interrupts-extended = <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
290f51746adSGeert Uytterhoeven				      <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
291f51746adSGeert Uytterhoeven				      <&gic GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
292f51746adSGeert Uytterhoeven				      <&gic GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
293f51746adSGeert Uytterhoeven		interrupt-affinity = <&a53_0>, <&a53_1>, <&a53_2>, <&a53_3>;
294f51746adSGeert Uytterhoeven	};
295f51746adSGeert Uytterhoeven
296f51746adSGeert Uytterhoeven	pmu_a57 {
297f51746adSGeert Uytterhoeven		compatible = "arm,cortex-a57-pmu";
298f51746adSGeert Uytterhoeven		interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
299f51746adSGeert Uytterhoeven				      <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
300f51746adSGeert Uytterhoeven		interrupt-affinity = <&a57_0>, <&a57_1>;
301f51746adSGeert Uytterhoeven	};
302f51746adSGeert Uytterhoeven
303f51746adSGeert Uytterhoeven	psci {
304f51746adSGeert Uytterhoeven		compatible = "arm,psci-1.0", "arm,psci-0.2";
305f51746adSGeert Uytterhoeven		method = "smc";
306f51746adSGeert Uytterhoeven	};
307f51746adSGeert Uytterhoeven
308f51746adSGeert Uytterhoeven	/* External SCIF clock - to be overridden by boards that provide it */
309f51746adSGeert Uytterhoeven	scif_clk: scif {
310f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
311f51746adSGeert Uytterhoeven		#clock-cells = <0>;
312f51746adSGeert Uytterhoeven		clock-frequency = <0>;
313f51746adSGeert Uytterhoeven	};
314f51746adSGeert Uytterhoeven
315f51746adSGeert Uytterhoeven	soc {
316f51746adSGeert Uytterhoeven		compatible = "simple-bus";
317f51746adSGeert Uytterhoeven		interrupt-parent = <&gic>;
318f51746adSGeert Uytterhoeven		#address-cells = <2>;
319f51746adSGeert Uytterhoeven		#size-cells = <2>;
320f51746adSGeert Uytterhoeven		ranges;
321f51746adSGeert Uytterhoeven
322f51746adSGeert Uytterhoeven		rwdt: watchdog@e6020000 {
32336065b07SGeert Uytterhoeven			compatible = "renesas,r8a77961-wdt",
32436065b07SGeert Uytterhoeven				     "renesas,rcar-gen3-wdt";
325f51746adSGeert Uytterhoeven			reg = <0 0xe6020000 0 0x0c>;
32636065b07SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 402>;
32736065b07SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
32836065b07SGeert Uytterhoeven			resets = <&cpg 402>;
32936065b07SGeert Uytterhoeven			status = "disabled";
330f51746adSGeert Uytterhoeven		};
331f51746adSGeert Uytterhoeven
332c6ef2b34SGeert Uytterhoeven		gpio0: gpio@e6050000 {
333c6ef2b34SGeert Uytterhoeven			compatible = "renesas,gpio-r8a77961",
334c6ef2b34SGeert Uytterhoeven				     "renesas,rcar-gen3-gpio";
335c6ef2b34SGeert Uytterhoeven			reg = <0 0xe6050000 0 0x50>;
336c6ef2b34SGeert Uytterhoeven			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
337f51746adSGeert Uytterhoeven			#gpio-cells = <2>;
338f51746adSGeert Uytterhoeven			gpio-controller;
339c6ef2b34SGeert Uytterhoeven			gpio-ranges = <&pfc 0 0 16>;
340f51746adSGeert Uytterhoeven			#interrupt-cells = <2>;
341f51746adSGeert Uytterhoeven			interrupt-controller;
342c6ef2b34SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 912>;
343c6ef2b34SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
344c6ef2b34SGeert Uytterhoeven			resets = <&cpg 912>;
345c6ef2b34SGeert Uytterhoeven		};
346c6ef2b34SGeert Uytterhoeven
347c6ef2b34SGeert Uytterhoeven		gpio1: gpio@e6051000 {
348c6ef2b34SGeert Uytterhoeven			compatible = "renesas,gpio-r8a77961",
349c6ef2b34SGeert Uytterhoeven				     "renesas,rcar-gen3-gpio";
350c6ef2b34SGeert Uytterhoeven			reg = <0 0xe6051000 0 0x50>;
351c6ef2b34SGeert Uytterhoeven			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
352c6ef2b34SGeert Uytterhoeven			#gpio-cells = <2>;
353c6ef2b34SGeert Uytterhoeven			gpio-controller;
354c6ef2b34SGeert Uytterhoeven			gpio-ranges = <&pfc 0 32 29>;
355c6ef2b34SGeert Uytterhoeven			#interrupt-cells = <2>;
356c6ef2b34SGeert Uytterhoeven			interrupt-controller;
357c6ef2b34SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 911>;
358c6ef2b34SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
359c6ef2b34SGeert Uytterhoeven			resets = <&cpg 911>;
360c6ef2b34SGeert Uytterhoeven		};
361c6ef2b34SGeert Uytterhoeven
362c6ef2b34SGeert Uytterhoeven		gpio2: gpio@e6052000 {
363c6ef2b34SGeert Uytterhoeven			compatible = "renesas,gpio-r8a77961",
364c6ef2b34SGeert Uytterhoeven				     "renesas,rcar-gen3-gpio";
365c6ef2b34SGeert Uytterhoeven			reg = <0 0xe6052000 0 0x50>;
366c6ef2b34SGeert Uytterhoeven			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
367c6ef2b34SGeert Uytterhoeven			#gpio-cells = <2>;
368c6ef2b34SGeert Uytterhoeven			gpio-controller;
369c6ef2b34SGeert Uytterhoeven			gpio-ranges = <&pfc 0 64 15>;
370c6ef2b34SGeert Uytterhoeven			#interrupt-cells = <2>;
371c6ef2b34SGeert Uytterhoeven			interrupt-controller;
372c6ef2b34SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 910>;
373c6ef2b34SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
374c6ef2b34SGeert Uytterhoeven			resets = <&cpg 910>;
375f51746adSGeert Uytterhoeven		};
376f51746adSGeert Uytterhoeven
377f51746adSGeert Uytterhoeven		gpio3: gpio@e6053000 {
378c6ef2b34SGeert Uytterhoeven			compatible = "renesas,gpio-r8a77961",
379c6ef2b34SGeert Uytterhoeven				     "renesas,rcar-gen3-gpio";
380f51746adSGeert Uytterhoeven			reg = <0 0xe6053000 0 0x50>;
381c6ef2b34SGeert Uytterhoeven			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
382f51746adSGeert Uytterhoeven			#gpio-cells = <2>;
383f51746adSGeert Uytterhoeven			gpio-controller;
384c6ef2b34SGeert Uytterhoeven			gpio-ranges = <&pfc 0 96 16>;
385f51746adSGeert Uytterhoeven			#interrupt-cells = <2>;
386f51746adSGeert Uytterhoeven			interrupt-controller;
387c6ef2b34SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 909>;
388c6ef2b34SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
389c6ef2b34SGeert Uytterhoeven			resets = <&cpg 909>;
390f51746adSGeert Uytterhoeven		};
391f51746adSGeert Uytterhoeven
392f51746adSGeert Uytterhoeven		gpio4: gpio@e6054000 {
393c6ef2b34SGeert Uytterhoeven			compatible = "renesas,gpio-r8a77961",
394c6ef2b34SGeert Uytterhoeven				     "renesas,rcar-gen3-gpio";
395f51746adSGeert Uytterhoeven			reg = <0 0xe6054000 0 0x50>;
396c6ef2b34SGeert Uytterhoeven			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
397f51746adSGeert Uytterhoeven			#gpio-cells = <2>;
398f51746adSGeert Uytterhoeven			gpio-controller;
399c6ef2b34SGeert Uytterhoeven			gpio-ranges = <&pfc 0 128 18>;
400f51746adSGeert Uytterhoeven			#interrupt-cells = <2>;
401f51746adSGeert Uytterhoeven			interrupt-controller;
402c6ef2b34SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 908>;
403c6ef2b34SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
404c6ef2b34SGeert Uytterhoeven			resets = <&cpg 908>;
405f51746adSGeert Uytterhoeven		};
406f51746adSGeert Uytterhoeven
407f51746adSGeert Uytterhoeven		gpio5: gpio@e6055000 {
408c6ef2b34SGeert Uytterhoeven			compatible = "renesas,gpio-r8a77961",
409c6ef2b34SGeert Uytterhoeven				     "renesas,rcar-gen3-gpio";
410f51746adSGeert Uytterhoeven			reg = <0 0xe6055000 0 0x50>;
411c6ef2b34SGeert Uytterhoeven			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
412f51746adSGeert Uytterhoeven			#gpio-cells = <2>;
413f51746adSGeert Uytterhoeven			gpio-controller;
414c6ef2b34SGeert Uytterhoeven			gpio-ranges = <&pfc 0 160 26>;
415f51746adSGeert Uytterhoeven			#interrupt-cells = <2>;
416f51746adSGeert Uytterhoeven			interrupt-controller;
417c6ef2b34SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 907>;
418c6ef2b34SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
419c6ef2b34SGeert Uytterhoeven			resets = <&cpg 907>;
420f51746adSGeert Uytterhoeven		};
421f51746adSGeert Uytterhoeven
422f51746adSGeert Uytterhoeven		gpio6: gpio@e6055400 {
423c6ef2b34SGeert Uytterhoeven			compatible = "renesas,gpio-r8a77961",
424c6ef2b34SGeert Uytterhoeven				     "renesas,rcar-gen3-gpio";
425f51746adSGeert Uytterhoeven			reg = <0 0xe6055400 0 0x50>;
426c6ef2b34SGeert Uytterhoeven			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
427f51746adSGeert Uytterhoeven			#gpio-cells = <2>;
428f51746adSGeert Uytterhoeven			gpio-controller;
429c6ef2b34SGeert Uytterhoeven			gpio-ranges = <&pfc 0 192 32>;
430f51746adSGeert Uytterhoeven			#interrupt-cells = <2>;
431f51746adSGeert Uytterhoeven			interrupt-controller;
432c6ef2b34SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 906>;
433c6ef2b34SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
434c6ef2b34SGeert Uytterhoeven			resets = <&cpg 906>;
435c6ef2b34SGeert Uytterhoeven		};
436c6ef2b34SGeert Uytterhoeven
437c6ef2b34SGeert Uytterhoeven		gpio7: gpio@e6055800 {
438c6ef2b34SGeert Uytterhoeven			compatible = "renesas,gpio-r8a77961",
439c6ef2b34SGeert Uytterhoeven				     "renesas,rcar-gen3-gpio";
440c6ef2b34SGeert Uytterhoeven			reg = <0 0xe6055800 0 0x50>;
441c6ef2b34SGeert Uytterhoeven			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
442c6ef2b34SGeert Uytterhoeven			#gpio-cells = <2>;
443c6ef2b34SGeert Uytterhoeven			gpio-controller;
444c6ef2b34SGeert Uytterhoeven			gpio-ranges = <&pfc 0 224 4>;
445c6ef2b34SGeert Uytterhoeven			#interrupt-cells = <2>;
446c6ef2b34SGeert Uytterhoeven			interrupt-controller;
447c6ef2b34SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 905>;
448c6ef2b34SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
449c6ef2b34SGeert Uytterhoeven			resets = <&cpg 905>;
450f51746adSGeert Uytterhoeven		};
451f51746adSGeert Uytterhoeven
452a2053990SGeert Uytterhoeven		pfc: pinctrl@e6060000 {
453f51746adSGeert Uytterhoeven			compatible = "renesas,pfc-r8a77961";
454f51746adSGeert Uytterhoeven			reg = <0 0xe6060000 0 0x50c>;
455f51746adSGeert Uytterhoeven		};
456f51746adSGeert Uytterhoeven
4575edf8bd6SNiklas Söderlund		cmt0: timer@e60f0000 {
4585edf8bd6SNiklas Söderlund			compatible = "renesas,r8a77961-cmt0",
4595edf8bd6SNiklas Söderlund				     "renesas,rcar-gen3-cmt0";
4605edf8bd6SNiklas Söderlund			reg = <0 0xe60f0000 0 0x1004>;
4615edf8bd6SNiklas Söderlund			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
4625edf8bd6SNiklas Söderlund				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
4635edf8bd6SNiklas Söderlund			clocks = <&cpg CPG_MOD 303>;
4645edf8bd6SNiklas Söderlund			clock-names = "fck";
4655edf8bd6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
4665edf8bd6SNiklas Söderlund			resets = <&cpg 303>;
4675edf8bd6SNiklas Söderlund			status = "disabled";
4685edf8bd6SNiklas Söderlund		};
4695edf8bd6SNiklas Söderlund
4705edf8bd6SNiklas Söderlund		cmt1: timer@e6130000 {
4715edf8bd6SNiklas Söderlund			compatible = "renesas,r8a77961-cmt1",
4725edf8bd6SNiklas Söderlund				     "renesas,rcar-gen3-cmt1";
4735edf8bd6SNiklas Söderlund			reg = <0 0xe6130000 0 0x1004>;
4745edf8bd6SNiklas Söderlund			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
4755edf8bd6SNiklas Söderlund				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
4765edf8bd6SNiklas Söderlund				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
4775edf8bd6SNiklas Söderlund				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
4785edf8bd6SNiklas Söderlund				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
4795edf8bd6SNiklas Söderlund				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
4805edf8bd6SNiklas Söderlund				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
4815edf8bd6SNiklas Söderlund				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
4825edf8bd6SNiklas Söderlund			clocks = <&cpg CPG_MOD 302>;
4835edf8bd6SNiklas Söderlund			clock-names = "fck";
4845edf8bd6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
4855edf8bd6SNiklas Söderlund			resets = <&cpg 302>;
4865edf8bd6SNiklas Söderlund			status = "disabled";
4875edf8bd6SNiklas Söderlund		};
4885edf8bd6SNiklas Söderlund
4895edf8bd6SNiklas Söderlund		cmt2: timer@e6140000 {
4905edf8bd6SNiklas Söderlund			compatible = "renesas,r8a77961-cmt1",
4915edf8bd6SNiklas Söderlund				     "renesas,rcar-gen3-cmt1";
4925edf8bd6SNiklas Söderlund			reg = <0 0xe6140000 0 0x1004>;
4935edf8bd6SNiklas Söderlund			interrupts = <GIC_SPI 398 IRQ_TYPE_LEVEL_HIGH>,
4945edf8bd6SNiklas Söderlund				     <GIC_SPI 399 IRQ_TYPE_LEVEL_HIGH>,
4955edf8bd6SNiklas Söderlund				     <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>,
4965edf8bd6SNiklas Söderlund				     <GIC_SPI 401 IRQ_TYPE_LEVEL_HIGH>,
4975edf8bd6SNiklas Söderlund				     <GIC_SPI 402 IRQ_TYPE_LEVEL_HIGH>,
4985edf8bd6SNiklas Söderlund				     <GIC_SPI 403 IRQ_TYPE_LEVEL_HIGH>,
4995edf8bd6SNiklas Söderlund				     <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>,
5005edf8bd6SNiklas Söderlund				     <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
5015edf8bd6SNiklas Söderlund			clocks = <&cpg CPG_MOD 301>;
5025edf8bd6SNiklas Söderlund			clock-names = "fck";
5035edf8bd6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
5045edf8bd6SNiklas Söderlund			resets = <&cpg 301>;
5055edf8bd6SNiklas Söderlund			status = "disabled";
5065edf8bd6SNiklas Söderlund		};
5075edf8bd6SNiklas Söderlund
5085edf8bd6SNiklas Söderlund		cmt3: timer@e6148000 {
5095edf8bd6SNiklas Söderlund			compatible = "renesas,r8a77961-cmt1",
5105edf8bd6SNiklas Söderlund				     "renesas,rcar-gen3-cmt1";
5115edf8bd6SNiklas Söderlund			reg = <0 0xe6148000 0 0x1004>;
5125edf8bd6SNiklas Söderlund			interrupts = <GIC_SPI 470 IRQ_TYPE_LEVEL_HIGH>,
5135edf8bd6SNiklas Söderlund				     <GIC_SPI 471 IRQ_TYPE_LEVEL_HIGH>,
5145edf8bd6SNiklas Söderlund				     <GIC_SPI 472 IRQ_TYPE_LEVEL_HIGH>,
5155edf8bd6SNiklas Söderlund				     <GIC_SPI 473 IRQ_TYPE_LEVEL_HIGH>,
5165edf8bd6SNiklas Söderlund				     <GIC_SPI 474 IRQ_TYPE_LEVEL_HIGH>,
5175edf8bd6SNiklas Söderlund				     <GIC_SPI 475 IRQ_TYPE_LEVEL_HIGH>,
5185edf8bd6SNiklas Söderlund				     <GIC_SPI 476 IRQ_TYPE_LEVEL_HIGH>,
5195edf8bd6SNiklas Söderlund				     <GIC_SPI 477 IRQ_TYPE_LEVEL_HIGH>;
5205edf8bd6SNiklas Söderlund			clocks = <&cpg CPG_MOD 300>;
5215edf8bd6SNiklas Söderlund			clock-names = "fck";
5225edf8bd6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
5235edf8bd6SNiklas Söderlund			resets = <&cpg 300>;
5245edf8bd6SNiklas Söderlund			status = "disabled";
5255edf8bd6SNiklas Söderlund		};
5265edf8bd6SNiklas Söderlund
527f51746adSGeert Uytterhoeven		cpg: clock-controller@e6150000 {
528f51746adSGeert Uytterhoeven			compatible = "renesas,r8a77961-cpg-mssr";
529f51746adSGeert Uytterhoeven			reg = <0 0xe6150000 0 0x1000>;
530f51746adSGeert Uytterhoeven			clocks = <&extal_clk>, <&extalr_clk>;
531f51746adSGeert Uytterhoeven			clock-names = "extal", "extalr";
532f51746adSGeert Uytterhoeven			#clock-cells = <2>;
533f51746adSGeert Uytterhoeven			#power-domain-cells = <0>;
534f51746adSGeert Uytterhoeven			#reset-cells = <1>;
535f51746adSGeert Uytterhoeven		};
536f51746adSGeert Uytterhoeven
537f51746adSGeert Uytterhoeven		rst: reset-controller@e6160000 {
538f51746adSGeert Uytterhoeven			compatible = "renesas,r8a77961-rst";
539f51746adSGeert Uytterhoeven			reg = <0 0xe6160000 0 0x0200>;
540f51746adSGeert Uytterhoeven		};
541f51746adSGeert Uytterhoeven
542f51746adSGeert Uytterhoeven		sysc: system-controller@e6180000 {
543f51746adSGeert Uytterhoeven			compatible = "renesas,r8a77961-sysc";
544f51746adSGeert Uytterhoeven			reg = <0 0xe6180000 0 0x0400>;
545f51746adSGeert Uytterhoeven			#power-domain-cells = <1>;
546f51746adSGeert Uytterhoeven		};
547f51746adSGeert Uytterhoeven
54817ab3c3eSGeert Uytterhoeven		tsc: thermal@e6198000 {
54917ab3c3eSGeert Uytterhoeven			compatible = "renesas,r8a77961-thermal";
55017ab3c3eSGeert Uytterhoeven			reg = <0 0xe6198000 0 0x100>,
55117ab3c3eSGeert Uytterhoeven			      <0 0xe61a0000 0 0x100>,
55217ab3c3eSGeert Uytterhoeven			      <0 0xe61a8000 0 0x100>;
55317ab3c3eSGeert Uytterhoeven			interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
55417ab3c3eSGeert Uytterhoeven				     <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
55517ab3c3eSGeert Uytterhoeven				     <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
55617ab3c3eSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 522>;
55717ab3c3eSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
55817ab3c3eSGeert Uytterhoeven			resets = <&cpg 522>;
55917ab3c3eSGeert Uytterhoeven			#thermal-sensor-cells = <1>;
56017ab3c3eSGeert Uytterhoeven		};
56117ab3c3eSGeert Uytterhoeven
562f51746adSGeert Uytterhoeven		intc_ex: interrupt-controller@e61c0000 {
563479c700cSGeert Uytterhoeven			compatible = "renesas,intc-ex-r8a77961", "renesas,irqc";
564f51746adSGeert Uytterhoeven			#interrupt-cells = <2>;
565f51746adSGeert Uytterhoeven			interrupt-controller;
566f51746adSGeert Uytterhoeven			reg = <0 0xe61c0000 0 0x200>;
567479c700cSGeert Uytterhoeven			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
568479c700cSGeert Uytterhoeven				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
569479c700cSGeert Uytterhoeven				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
570479c700cSGeert Uytterhoeven				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
571479c700cSGeert Uytterhoeven				     <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
572479c700cSGeert Uytterhoeven				     <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH>;
573479c700cSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 407>;
574479c700cSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
575479c700cSGeert Uytterhoeven			resets = <&cpg 407>;
576f51746adSGeert Uytterhoeven		};
577f51746adSGeert Uytterhoeven
5784e4c17c6SNiklas Söderlund		tmu0: timer@e61e0000 {
5794e4c17c6SNiklas Söderlund			compatible = "renesas,tmu-r8a77961", "renesas,tmu";
5804e4c17c6SNiklas Söderlund			reg = <0 0xe61e0000 0 0x30>;
5814e4c17c6SNiklas Söderlund			interrupts = <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
5824e4c17c6SNiklas Söderlund				     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
5834e4c17c6SNiklas Söderlund				     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
5844e4c17c6SNiklas Söderlund			clocks = <&cpg CPG_MOD 125>;
5854e4c17c6SNiklas Söderlund			clock-names = "fck";
5864e4c17c6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
5874e4c17c6SNiklas Söderlund			resets = <&cpg 125>;
5884e4c17c6SNiklas Söderlund			status = "disabled";
5894e4c17c6SNiklas Söderlund		};
5904e4c17c6SNiklas Söderlund
5914e4c17c6SNiklas Söderlund		tmu1: timer@e6fc0000 {
5924e4c17c6SNiklas Söderlund			compatible = "renesas,tmu-r8a77961", "renesas,tmu";
5934e4c17c6SNiklas Söderlund			reg = <0 0xe6fc0000 0 0x30>;
5944e4c17c6SNiklas Söderlund			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
5954e4c17c6SNiklas Söderlund				     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
5964e4c17c6SNiklas Söderlund				     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
5974e4c17c6SNiklas Söderlund			clocks = <&cpg CPG_MOD 124>;
5984e4c17c6SNiklas Söderlund			clock-names = "fck";
5994e4c17c6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
6004e4c17c6SNiklas Söderlund			resets = <&cpg 124>;
6014e4c17c6SNiklas Söderlund			status = "disabled";
6024e4c17c6SNiklas Söderlund		};
6034e4c17c6SNiklas Söderlund
6044e4c17c6SNiklas Söderlund		tmu2: timer@e6fd0000 {
6054e4c17c6SNiklas Söderlund			compatible = "renesas,tmu-r8a77961", "renesas,tmu";
6064e4c17c6SNiklas Söderlund			reg = <0 0xe6fd0000 0 0x30>;
6074e4c17c6SNiklas Söderlund			interrupts = <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
6084e4c17c6SNiklas Söderlund				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
6094e4c17c6SNiklas Söderlund				     <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>;
6104e4c17c6SNiklas Söderlund			clocks = <&cpg CPG_MOD 123>;
6114e4c17c6SNiklas Söderlund			clock-names = "fck";
6124e4c17c6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
6134e4c17c6SNiklas Söderlund			resets = <&cpg 123>;
6144e4c17c6SNiklas Söderlund			status = "disabled";
6154e4c17c6SNiklas Söderlund		};
6164e4c17c6SNiklas Söderlund
6174e4c17c6SNiklas Söderlund		tmu3: timer@e6fe0000 {
6184e4c17c6SNiklas Söderlund			compatible = "renesas,tmu-r8a77961", "renesas,tmu";
6194e4c17c6SNiklas Söderlund			reg = <0 0xe6fe0000 0 0x30>;
6204e4c17c6SNiklas Söderlund			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
6214e4c17c6SNiklas Söderlund				     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
6224e4c17c6SNiklas Söderlund				     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>;
6234e4c17c6SNiklas Söderlund			clocks = <&cpg CPG_MOD 122>;
6244e4c17c6SNiklas Söderlund			clock-names = "fck";
6254e4c17c6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
6264e4c17c6SNiklas Söderlund			resets = <&cpg 122>;
6274e4c17c6SNiklas Söderlund			status = "disabled";
6284e4c17c6SNiklas Söderlund		};
6294e4c17c6SNiklas Söderlund
6304e4c17c6SNiklas Söderlund		tmu4: timer@ffc00000 {
6314e4c17c6SNiklas Söderlund			compatible = "renesas,tmu-r8a77961", "renesas,tmu";
6324e4c17c6SNiklas Söderlund			reg = <0 0xffc00000 0 0x30>;
6334e4c17c6SNiklas Söderlund			interrupts = <GIC_SPI 406 IRQ_TYPE_LEVEL_HIGH>,
6344e4c17c6SNiklas Söderlund				     <GIC_SPI 407 IRQ_TYPE_LEVEL_HIGH>,
6354e4c17c6SNiklas Söderlund				     <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
6364e4c17c6SNiklas Söderlund			clocks = <&cpg CPG_MOD 121>;
6374e4c17c6SNiklas Söderlund			clock-names = "fck";
6384e4c17c6SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
6394e4c17c6SNiklas Söderlund			resets = <&cpg 121>;
6404e4c17c6SNiklas Söderlund			status = "disabled";
6414e4c17c6SNiklas Söderlund		};
6424e4c17c6SNiklas Söderlund
64319d40e55SGeert Uytterhoeven		i2c0: i2c@e6500000 {
64419d40e55SGeert Uytterhoeven			#address-cells = <1>;
64519d40e55SGeert Uytterhoeven			#size-cells = <0>;
64619d40e55SGeert Uytterhoeven			compatible = "renesas,i2c-r8a77961",
64719d40e55SGeert Uytterhoeven				     "renesas,rcar-gen3-i2c";
64819d40e55SGeert Uytterhoeven			reg = <0 0xe6500000 0 0x40>;
64919d40e55SGeert Uytterhoeven			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
65019d40e55SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 931>;
65119d40e55SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
65219d40e55SGeert Uytterhoeven			resets = <&cpg 931>;
65319d40e55SGeert Uytterhoeven			dmas = <&dmac1 0x91>, <&dmac1 0x90>,
65419d40e55SGeert Uytterhoeven			       <&dmac2 0x91>, <&dmac2 0x90>;
65519d40e55SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
65619d40e55SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
65719d40e55SGeert Uytterhoeven			status = "disabled";
65819d40e55SGeert Uytterhoeven		};
65919d40e55SGeert Uytterhoeven
66019d40e55SGeert Uytterhoeven		i2c1: i2c@e6508000 {
66119d40e55SGeert Uytterhoeven			#address-cells = <1>;
66219d40e55SGeert Uytterhoeven			#size-cells = <0>;
66319d40e55SGeert Uytterhoeven			compatible = "renesas,i2c-r8a77961",
66419d40e55SGeert Uytterhoeven				     "renesas,rcar-gen3-i2c";
66519d40e55SGeert Uytterhoeven			reg = <0 0xe6508000 0 0x40>;
66619d40e55SGeert Uytterhoeven			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
66719d40e55SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 930>;
66819d40e55SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
66919d40e55SGeert Uytterhoeven			resets = <&cpg 930>;
67019d40e55SGeert Uytterhoeven			dmas = <&dmac1 0x93>, <&dmac1 0x92>,
67119d40e55SGeert Uytterhoeven			       <&dmac2 0x93>, <&dmac2 0x92>;
67219d40e55SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
67319d40e55SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <6>;
67419d40e55SGeert Uytterhoeven			status = "disabled";
67519d40e55SGeert Uytterhoeven		};
67619d40e55SGeert Uytterhoeven
677f51746adSGeert Uytterhoeven		i2c2: i2c@e6510000 {
678f51746adSGeert Uytterhoeven			#address-cells = <1>;
679f51746adSGeert Uytterhoeven			#size-cells = <0>;
68019d40e55SGeert Uytterhoeven			compatible = "renesas,i2c-r8a77961",
68119d40e55SGeert Uytterhoeven				     "renesas,rcar-gen3-i2c";
682f51746adSGeert Uytterhoeven			reg = <0 0xe6510000 0 0x40>;
68319d40e55SGeert Uytterhoeven			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
68419d40e55SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 929>;
68519d40e55SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
68619d40e55SGeert Uytterhoeven			resets = <&cpg 929>;
68719d40e55SGeert Uytterhoeven			dmas = <&dmac1 0x95>, <&dmac1 0x94>,
68819d40e55SGeert Uytterhoeven			       <&dmac2 0x95>, <&dmac2 0x94>;
68919d40e55SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
69019d40e55SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <6>;
69119d40e55SGeert Uytterhoeven			status = "disabled";
69219d40e55SGeert Uytterhoeven		};
69319d40e55SGeert Uytterhoeven
69419d40e55SGeert Uytterhoeven		i2c3: i2c@e66d0000 {
69519d40e55SGeert Uytterhoeven			#address-cells = <1>;
69619d40e55SGeert Uytterhoeven			#size-cells = <0>;
69719d40e55SGeert Uytterhoeven			compatible = "renesas,i2c-r8a77961",
69819d40e55SGeert Uytterhoeven				     "renesas,rcar-gen3-i2c";
69919d40e55SGeert Uytterhoeven			reg = <0 0xe66d0000 0 0x40>;
70019d40e55SGeert Uytterhoeven			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
70119d40e55SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 928>;
70219d40e55SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
70319d40e55SGeert Uytterhoeven			resets = <&cpg 928>;
70419d40e55SGeert Uytterhoeven			dmas = <&dmac0 0x97>, <&dmac0 0x96>;
70519d40e55SGeert Uytterhoeven			dma-names = "tx", "rx";
70619d40e55SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
70719d40e55SGeert Uytterhoeven			status = "disabled";
708f51746adSGeert Uytterhoeven		};
709f51746adSGeert Uytterhoeven
710f51746adSGeert Uytterhoeven		i2c4: i2c@e66d8000 {
711f51746adSGeert Uytterhoeven			#address-cells = <1>;
712f51746adSGeert Uytterhoeven			#size-cells = <0>;
71319d40e55SGeert Uytterhoeven			compatible = "renesas,i2c-r8a77961",
71419d40e55SGeert Uytterhoeven				     "renesas,rcar-gen3-i2c";
715f51746adSGeert Uytterhoeven			reg = <0 0xe66d8000 0 0x40>;
71619d40e55SGeert Uytterhoeven			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
71719d40e55SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 927>;
71819d40e55SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
71919d40e55SGeert Uytterhoeven			resets = <&cpg 927>;
72019d40e55SGeert Uytterhoeven			dmas = <&dmac0 0x99>, <&dmac0 0x98>;
72119d40e55SGeert Uytterhoeven			dma-names = "tx", "rx";
72219d40e55SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
72319d40e55SGeert Uytterhoeven			status = "disabled";
72419d40e55SGeert Uytterhoeven		};
72519d40e55SGeert Uytterhoeven
72619d40e55SGeert Uytterhoeven		i2c5: i2c@e66e0000 {
72719d40e55SGeert Uytterhoeven			#address-cells = <1>;
72819d40e55SGeert Uytterhoeven			#size-cells = <0>;
72919d40e55SGeert Uytterhoeven			compatible = "renesas,i2c-r8a77961",
73019d40e55SGeert Uytterhoeven				     "renesas,rcar-gen3-i2c";
73119d40e55SGeert Uytterhoeven			reg = <0 0xe66e0000 0 0x40>;
73219d40e55SGeert Uytterhoeven			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
73319d40e55SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 919>;
73419d40e55SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
73519d40e55SGeert Uytterhoeven			resets = <&cpg 919>;
73619d40e55SGeert Uytterhoeven			dmas = <&dmac0 0x9b>, <&dmac0 0x9a>;
73719d40e55SGeert Uytterhoeven			dma-names = "tx", "rx";
73819d40e55SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <110>;
73919d40e55SGeert Uytterhoeven			status = "disabled";
74019d40e55SGeert Uytterhoeven		};
74119d40e55SGeert Uytterhoeven
74219d40e55SGeert Uytterhoeven		i2c6: i2c@e66e8000 {
74319d40e55SGeert Uytterhoeven			#address-cells = <1>;
74419d40e55SGeert Uytterhoeven			#size-cells = <0>;
74519d40e55SGeert Uytterhoeven			compatible = "renesas,i2c-r8a77961",
74619d40e55SGeert Uytterhoeven				     "renesas,rcar-gen3-i2c";
74719d40e55SGeert Uytterhoeven			reg = <0 0xe66e8000 0 0x40>;
74819d40e55SGeert Uytterhoeven			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
74919d40e55SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 918>;
75019d40e55SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
75119d40e55SGeert Uytterhoeven			resets = <&cpg 918>;
75219d40e55SGeert Uytterhoeven			dmas = <&dmac0 0x9d>, <&dmac0 0x9c>;
75319d40e55SGeert Uytterhoeven			dma-names = "tx", "rx";
75419d40e55SGeert Uytterhoeven			i2c-scl-internal-delay-ns = <6>;
75519d40e55SGeert Uytterhoeven			status = "disabled";
756f51746adSGeert Uytterhoeven		};
757f51746adSGeert Uytterhoeven
758f51746adSGeert Uytterhoeven		i2c_dvfs: i2c@e60b0000 {
759f51746adSGeert Uytterhoeven			#address-cells = <1>;
760f51746adSGeert Uytterhoeven			#size-cells = <0>;
76119d40e55SGeert Uytterhoeven			compatible = "renesas,iic-r8a77961",
76219d40e55SGeert Uytterhoeven				     "renesas,rcar-gen3-iic",
76319d40e55SGeert Uytterhoeven				     "renesas,rmobile-iic";
764f51746adSGeert Uytterhoeven			reg = <0 0xe60b0000 0 0x425>;
76519d40e55SGeert Uytterhoeven			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
76619d40e55SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 926>;
76719d40e55SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
76819d40e55SGeert Uytterhoeven			resets = <&cpg 926>;
76919d40e55SGeert Uytterhoeven			dmas = <&dmac0 0x11>, <&dmac0 0x10>;
77019d40e55SGeert Uytterhoeven			dma-names = "tx", "rx";
77119d40e55SGeert Uytterhoeven			status = "disabled";
772f51746adSGeert Uytterhoeven		};
773f51746adSGeert Uytterhoeven
7743971a773SGeert Uytterhoeven		hscif0: serial@e6540000 {
7753971a773SGeert Uytterhoeven			compatible = "renesas,hscif-r8a77961",
7763971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-hscif",
7773971a773SGeert Uytterhoeven				     "renesas,hscif";
7783971a773SGeert Uytterhoeven			reg = <0 0xe6540000 0 0x60>;
7793971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
7803971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 520>,
7813971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
7823971a773SGeert Uytterhoeven				 <&scif_clk>;
7833971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
7843971a773SGeert Uytterhoeven			dmas = <&dmac1 0x31>, <&dmac1 0x30>,
7853971a773SGeert Uytterhoeven			       <&dmac2 0x31>, <&dmac2 0x30>;
7863971a773SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
7873971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
7883971a773SGeert Uytterhoeven			resets = <&cpg 520>;
7893971a773SGeert Uytterhoeven			status = "disabled";
7903971a773SGeert Uytterhoeven		};
79119d40e55SGeert Uytterhoeven
792f51746adSGeert Uytterhoeven		hscif1: serial@e6550000 {
7933971a773SGeert Uytterhoeven			compatible = "renesas,hscif-r8a77961",
7943971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-hscif",
7953971a773SGeert Uytterhoeven				     "renesas,hscif";
796f51746adSGeert Uytterhoeven			reg = <0 0xe6550000 0 0x60>;
7973971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
7983971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 519>,
7993971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
8003971a773SGeert Uytterhoeven				 <&scif_clk>;
8013971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
8023971a773SGeert Uytterhoeven			dmas = <&dmac1 0x33>, <&dmac1 0x32>,
8033971a773SGeert Uytterhoeven			       <&dmac2 0x33>, <&dmac2 0x32>;
8043971a773SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
8053971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
8063971a773SGeert Uytterhoeven			resets = <&cpg 519>;
8073971a773SGeert Uytterhoeven			status = "disabled";
8083971a773SGeert Uytterhoeven		};
8093971a773SGeert Uytterhoeven
8103971a773SGeert Uytterhoeven		hscif2: serial@e6560000 {
8113971a773SGeert Uytterhoeven			compatible = "renesas,hscif-r8a77961",
8123971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-hscif",
8133971a773SGeert Uytterhoeven				     "renesas,hscif";
8143971a773SGeert Uytterhoeven			reg = <0 0xe6560000 0 0x60>;
8153971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
8163971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 518>,
8173971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
8183971a773SGeert Uytterhoeven				 <&scif_clk>;
8193971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
8203971a773SGeert Uytterhoeven			dmas = <&dmac1 0x35>, <&dmac1 0x34>,
8213971a773SGeert Uytterhoeven			       <&dmac2 0x35>, <&dmac2 0x34>;
8223971a773SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
8233971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
8243971a773SGeert Uytterhoeven			resets = <&cpg 518>;
8253971a773SGeert Uytterhoeven			status = "disabled";
8263971a773SGeert Uytterhoeven		};
8273971a773SGeert Uytterhoeven
8283971a773SGeert Uytterhoeven		hscif3: serial@e66a0000 {
8293971a773SGeert Uytterhoeven			compatible = "renesas,hscif-r8a77961",
8303971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-hscif",
8313971a773SGeert Uytterhoeven				     "renesas,hscif";
8323971a773SGeert Uytterhoeven			reg = <0 0xe66a0000 0 0x60>;
8333971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
8343971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 517>,
8353971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
8363971a773SGeert Uytterhoeven				 <&scif_clk>;
8373971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
8383971a773SGeert Uytterhoeven			dmas = <&dmac0 0x37>, <&dmac0 0x36>;
8393971a773SGeert Uytterhoeven			dma-names = "tx", "rx";
8403971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
8413971a773SGeert Uytterhoeven			resets = <&cpg 517>;
8423971a773SGeert Uytterhoeven			status = "disabled";
8433971a773SGeert Uytterhoeven		};
8443971a773SGeert Uytterhoeven
8453971a773SGeert Uytterhoeven		hscif4: serial@e66b0000 {
8463971a773SGeert Uytterhoeven			compatible = "renesas,hscif-r8a77961",
8473971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-hscif",
8483971a773SGeert Uytterhoeven				     "renesas,hscif";
8493971a773SGeert Uytterhoeven			reg = <0 0xe66b0000 0 0x60>;
8503971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
8513971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 516>,
8523971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
8533971a773SGeert Uytterhoeven				 <&scif_clk>;
8543971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
8553971a773SGeert Uytterhoeven			dmas = <&dmac0 0x39>, <&dmac0 0x38>;
8563971a773SGeert Uytterhoeven			dma-names = "tx", "rx";
8573971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
8583971a773SGeert Uytterhoeven			resets = <&cpg 516>;
8593971a773SGeert Uytterhoeven			status = "disabled";
860f51746adSGeert Uytterhoeven		};
861f51746adSGeert Uytterhoeven
862f51746adSGeert Uytterhoeven		hsusb: usb@e6590000 {
863667fd76fSYoshihiro Shimoda			compatible = "renesas,usbhs-r8a77961",
864667fd76fSYoshihiro Shimoda				     "renesas,rcar-gen3-usbhs";
865f51746adSGeert Uytterhoeven			reg = <0 0xe6590000 0 0x200>;
866667fd76fSYoshihiro Shimoda			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
867667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 704>, <&cpg CPG_MOD 703>;
868667fd76fSYoshihiro Shimoda			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
869667fd76fSYoshihiro Shimoda			       <&usb_dmac1 0>, <&usb_dmac1 1>;
870667fd76fSYoshihiro Shimoda			dma-names = "ch0", "ch1", "ch2", "ch3";
871667fd76fSYoshihiro Shimoda			renesas,buswait = <11>;
872667fd76fSYoshihiro Shimoda			phys = <&usb2_phy0 3>;
873667fd76fSYoshihiro Shimoda			phy-names = "usb";
874667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
875667fd76fSYoshihiro Shimoda			resets = <&cpg 704>, <&cpg 703>;
876667fd76fSYoshihiro Shimoda			status = "disabled";
877667fd76fSYoshihiro Shimoda		};
878667fd76fSYoshihiro Shimoda
879667fd76fSYoshihiro Shimoda		usb_dmac0: dma-controller@e65a0000 {
880667fd76fSYoshihiro Shimoda			compatible = "renesas,r8a77961-usb-dmac",
881667fd76fSYoshihiro Shimoda				     "renesas,usb-dmac";
882667fd76fSYoshihiro Shimoda			reg = <0 0xe65a0000 0 0x100>;
883667fd76fSYoshihiro Shimoda			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
884667fd76fSYoshihiro Shimoda				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
885667fd76fSYoshihiro Shimoda			interrupt-names = "ch0", "ch1";
886667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 330>;
887667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
888667fd76fSYoshihiro Shimoda			resets = <&cpg 330>;
889667fd76fSYoshihiro Shimoda			#dma-cells = <1>;
890667fd76fSYoshihiro Shimoda			dma-channels = <2>;
891667fd76fSYoshihiro Shimoda		};
892667fd76fSYoshihiro Shimoda
893667fd76fSYoshihiro Shimoda		usb_dmac1: dma-controller@e65b0000 {
894667fd76fSYoshihiro Shimoda			compatible = "renesas,r8a77961-usb-dmac",
895667fd76fSYoshihiro Shimoda				     "renesas,usb-dmac";
896667fd76fSYoshihiro Shimoda			reg = <0 0xe65b0000 0 0x100>;
897667fd76fSYoshihiro Shimoda			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
898667fd76fSYoshihiro Shimoda				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
899667fd76fSYoshihiro Shimoda			interrupt-names = "ch0", "ch1";
900667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 331>;
901667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
902667fd76fSYoshihiro Shimoda			resets = <&cpg 331>;
903667fd76fSYoshihiro Shimoda			#dma-cells = <1>;
904667fd76fSYoshihiro Shimoda			dma-channels = <2>;
905f51746adSGeert Uytterhoeven		};
906f51746adSGeert Uytterhoeven
907f51746adSGeert Uytterhoeven		usb3_phy0: usb-phy@e65ee000 {
9088ab47ffcSYoshihiro Shimoda			compatible = "renesas,r8a77961-usb3-phy",
9098ab47ffcSYoshihiro Shimoda				     "renesas,rcar-gen3-usb3-phy";
910f51746adSGeert Uytterhoeven			reg = <0 0xe65ee000 0 0x90>;
9118ab47ffcSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 328>, <&usb3s0_clk>,
9128ab47ffcSYoshihiro Shimoda				 <&usb_extal_clk>;
9138ab47ffcSYoshihiro Shimoda			clock-names = "usb3-if", "usb3s_clk", "usb_extal";
9148ab47ffcSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
9158ab47ffcSYoshihiro Shimoda			resets = <&cpg 328>;
916f51746adSGeert Uytterhoeven			#phy-cells = <0>;
9178ab47ffcSYoshihiro Shimoda			status = "disabled";
918f51746adSGeert Uytterhoeven		};
919f51746adSGeert Uytterhoeven
920a582013bSGeert Uytterhoeven		arm_cc630p: crypto@e6601000 {
921a582013bSGeert Uytterhoeven			compatible = "arm,cryptocell-630p-ree";
922a582013bSGeert Uytterhoeven			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
923a582013bSGeert Uytterhoeven			reg = <0x0 0xe6601000 0 0x1000>;
924a582013bSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 229>;
925a582013bSGeert Uytterhoeven			resets = <&cpg 229>;
926a582013bSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
927a582013bSGeert Uytterhoeven		};
928a582013bSGeert Uytterhoeven
9298372579dSGeert Uytterhoeven		dmac0: dma-controller@e6700000 {
9308372579dSGeert Uytterhoeven			compatible = "renesas,dmac-r8a77961",
9318372579dSGeert Uytterhoeven				     "renesas,rcar-dmac";
9328372579dSGeert Uytterhoeven			reg = <0 0xe6700000 0 0x10000>;
9338372579dSGeert Uytterhoeven			interrupts = <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>,
9348372579dSGeert Uytterhoeven				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
9358372579dSGeert Uytterhoeven				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
9368372579dSGeert Uytterhoeven				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
9378372579dSGeert Uytterhoeven				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
9388372579dSGeert Uytterhoeven				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
9398372579dSGeert Uytterhoeven				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
9408372579dSGeert Uytterhoeven				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
9418372579dSGeert Uytterhoeven				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
9428372579dSGeert Uytterhoeven				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
9438372579dSGeert Uytterhoeven				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
9448372579dSGeert Uytterhoeven				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
9458372579dSGeert Uytterhoeven				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
9468372579dSGeert Uytterhoeven				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
9478372579dSGeert Uytterhoeven				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
9488372579dSGeert Uytterhoeven				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>,
9498372579dSGeert Uytterhoeven				     <GIC_SPI 215 IRQ_TYPE_LEVEL_HIGH>;
9508372579dSGeert Uytterhoeven			interrupt-names = "error",
9518372579dSGeert Uytterhoeven					"ch0", "ch1", "ch2", "ch3",
9528372579dSGeert Uytterhoeven					"ch4", "ch5", "ch6", "ch7",
9538372579dSGeert Uytterhoeven					"ch8", "ch9", "ch10", "ch11",
9548372579dSGeert Uytterhoeven					"ch12", "ch13", "ch14", "ch15";
9558372579dSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 219>;
9568372579dSGeert Uytterhoeven			clock-names = "fck";
9578372579dSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
9588372579dSGeert Uytterhoeven			resets = <&cpg 219>;
9598372579dSGeert Uytterhoeven			#dma-cells = <1>;
9608372579dSGeert Uytterhoeven			dma-channels = <16>;
961651f8cffSYoshihiro Shimoda			iommus = <&ipmmu_ds0 0>, <&ipmmu_ds0 1>,
962651f8cffSYoshihiro Shimoda			       <&ipmmu_ds0 2>, <&ipmmu_ds0 3>,
963651f8cffSYoshihiro Shimoda			       <&ipmmu_ds0 4>, <&ipmmu_ds0 5>,
964651f8cffSYoshihiro Shimoda			       <&ipmmu_ds0 6>, <&ipmmu_ds0 7>,
965651f8cffSYoshihiro Shimoda			       <&ipmmu_ds0 8>, <&ipmmu_ds0 9>,
966651f8cffSYoshihiro Shimoda			       <&ipmmu_ds0 10>, <&ipmmu_ds0 11>,
967651f8cffSYoshihiro Shimoda			       <&ipmmu_ds0 12>, <&ipmmu_ds0 13>,
968651f8cffSYoshihiro Shimoda			       <&ipmmu_ds0 14>, <&ipmmu_ds0 15>;
9698372579dSGeert Uytterhoeven		};
9708372579dSGeert Uytterhoeven
9718372579dSGeert Uytterhoeven		dmac1: dma-controller@e7300000 {
9728372579dSGeert Uytterhoeven			compatible = "renesas,dmac-r8a77961",
9738372579dSGeert Uytterhoeven				     "renesas,rcar-dmac";
9748372579dSGeert Uytterhoeven			reg = <0 0xe7300000 0 0x10000>;
9758372579dSGeert Uytterhoeven			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
9768372579dSGeert Uytterhoeven				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
9778372579dSGeert Uytterhoeven				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
9788372579dSGeert Uytterhoeven				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
9798372579dSGeert Uytterhoeven				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
9808372579dSGeert Uytterhoeven				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
9818372579dSGeert Uytterhoeven				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
9828372579dSGeert Uytterhoeven				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
9838372579dSGeert Uytterhoeven				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
9848372579dSGeert Uytterhoeven				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
9858372579dSGeert Uytterhoeven				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
9868372579dSGeert Uytterhoeven				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
9878372579dSGeert Uytterhoeven				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
9888372579dSGeert Uytterhoeven				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
9898372579dSGeert Uytterhoeven				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
9908372579dSGeert Uytterhoeven				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
9918372579dSGeert Uytterhoeven				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>;
9928372579dSGeert Uytterhoeven			interrupt-names = "error",
9938372579dSGeert Uytterhoeven					"ch0", "ch1", "ch2", "ch3",
9948372579dSGeert Uytterhoeven					"ch4", "ch5", "ch6", "ch7",
9958372579dSGeert Uytterhoeven					"ch8", "ch9", "ch10", "ch11",
9968372579dSGeert Uytterhoeven					"ch12", "ch13", "ch14", "ch15";
9978372579dSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 218>;
9988372579dSGeert Uytterhoeven			clock-names = "fck";
9998372579dSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
10008372579dSGeert Uytterhoeven			resets = <&cpg 218>;
10018372579dSGeert Uytterhoeven			#dma-cells = <1>;
10028372579dSGeert Uytterhoeven			dma-channels = <16>;
1003651f8cffSYoshihiro Shimoda			iommus = <&ipmmu_ds1 0>, <&ipmmu_ds1 1>,
1004651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 2>, <&ipmmu_ds1 3>,
1005651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 4>, <&ipmmu_ds1 5>,
1006651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 6>, <&ipmmu_ds1 7>,
1007651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 8>, <&ipmmu_ds1 9>,
1008651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 10>, <&ipmmu_ds1 11>,
1009651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 12>, <&ipmmu_ds1 13>,
1010651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 14>, <&ipmmu_ds1 15>;
10118372579dSGeert Uytterhoeven		};
10128372579dSGeert Uytterhoeven
10138372579dSGeert Uytterhoeven		dmac2: dma-controller@e7310000 {
10148372579dSGeert Uytterhoeven			compatible = "renesas,dmac-r8a77961",
10158372579dSGeert Uytterhoeven				     "renesas,rcar-dmac";
10168372579dSGeert Uytterhoeven			reg = <0 0xe7310000 0 0x10000>;
10178372579dSGeert Uytterhoeven			interrupts = <GIC_SPI 416 IRQ_TYPE_LEVEL_HIGH>,
10188372579dSGeert Uytterhoeven				     <GIC_SPI 417 IRQ_TYPE_LEVEL_HIGH>,
10198372579dSGeert Uytterhoeven				     <GIC_SPI 418 IRQ_TYPE_LEVEL_HIGH>,
10208372579dSGeert Uytterhoeven				     <GIC_SPI 419 IRQ_TYPE_LEVEL_HIGH>,
10218372579dSGeert Uytterhoeven				     <GIC_SPI 420 IRQ_TYPE_LEVEL_HIGH>,
10228372579dSGeert Uytterhoeven				     <GIC_SPI 421 IRQ_TYPE_LEVEL_HIGH>,
10238372579dSGeert Uytterhoeven				     <GIC_SPI 422 IRQ_TYPE_LEVEL_HIGH>,
10248372579dSGeert Uytterhoeven				     <GIC_SPI 423 IRQ_TYPE_LEVEL_HIGH>,
10258372579dSGeert Uytterhoeven				     <GIC_SPI 424 IRQ_TYPE_LEVEL_HIGH>,
10268372579dSGeert Uytterhoeven				     <GIC_SPI 425 IRQ_TYPE_LEVEL_HIGH>,
10278372579dSGeert Uytterhoeven				     <GIC_SPI 426 IRQ_TYPE_LEVEL_HIGH>,
10288372579dSGeert Uytterhoeven				     <GIC_SPI 427 IRQ_TYPE_LEVEL_HIGH>,
10298372579dSGeert Uytterhoeven				     <GIC_SPI 428 IRQ_TYPE_LEVEL_HIGH>,
10308372579dSGeert Uytterhoeven				     <GIC_SPI 429 IRQ_TYPE_LEVEL_HIGH>,
10318372579dSGeert Uytterhoeven				     <GIC_SPI 430 IRQ_TYPE_LEVEL_HIGH>,
10328372579dSGeert Uytterhoeven				     <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH>,
10338372579dSGeert Uytterhoeven				     <GIC_SPI 397 IRQ_TYPE_LEVEL_HIGH>;
10348372579dSGeert Uytterhoeven			interrupt-names = "error",
10358372579dSGeert Uytterhoeven					"ch0", "ch1", "ch2", "ch3",
10368372579dSGeert Uytterhoeven					"ch4", "ch5", "ch6", "ch7",
10378372579dSGeert Uytterhoeven					"ch8", "ch9", "ch10", "ch11",
10388372579dSGeert Uytterhoeven					"ch12", "ch13", "ch14", "ch15";
10398372579dSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 217>;
10408372579dSGeert Uytterhoeven			clock-names = "fck";
10418372579dSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
10428372579dSGeert Uytterhoeven			resets = <&cpg 217>;
10438372579dSGeert Uytterhoeven			#dma-cells = <1>;
10448372579dSGeert Uytterhoeven			dma-channels = <16>;
1045651f8cffSYoshihiro Shimoda			iommus = <&ipmmu_ds1 16>, <&ipmmu_ds1 17>,
1046651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 18>, <&ipmmu_ds1 19>,
1047651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 20>, <&ipmmu_ds1 21>,
1048651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 22>, <&ipmmu_ds1 23>,
1049651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 24>, <&ipmmu_ds1 25>,
1050651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 26>, <&ipmmu_ds1 27>,
1051651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 28>, <&ipmmu_ds1 29>,
1052651f8cffSYoshihiro Shimoda			       <&ipmmu_ds1 30>, <&ipmmu_ds1 31>;
10538372579dSGeert Uytterhoeven		};
10548372579dSGeert Uytterhoeven
10558bd35145SYoshihiro Shimoda		ipmmu_ds0: iommu@e6740000 {
10568bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
10578bd35145SYoshihiro Shimoda			reg = <0 0xe6740000 0 0x1000>;
10588bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 0>;
10598bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
10608bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
10618bd35145SYoshihiro Shimoda		};
10628bd35145SYoshihiro Shimoda
10638bd35145SYoshihiro Shimoda		ipmmu_ds1: iommu@e7740000 {
10648bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
10658bd35145SYoshihiro Shimoda			reg = <0 0xe7740000 0 0x1000>;
10668bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 1>;
10678bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
10688bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
10698bd35145SYoshihiro Shimoda		};
10708bd35145SYoshihiro Shimoda
10718bd35145SYoshihiro Shimoda		ipmmu_hc: iommu@e6570000 {
10728bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
10738bd35145SYoshihiro Shimoda			reg = <0 0xe6570000 0 0x1000>;
10748bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 2>;
10758bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
10768bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
10778bd35145SYoshihiro Shimoda		};
10788bd35145SYoshihiro Shimoda
10798bd35145SYoshihiro Shimoda		ipmmu_ir: iommu@ff8b0000 {
10808bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
10818bd35145SYoshihiro Shimoda			reg = <0 0xff8b0000 0 0x1000>;
10828bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 3>;
10838bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_A3IR>;
10848bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
10858bd35145SYoshihiro Shimoda		};
10868bd35145SYoshihiro Shimoda
10878bd35145SYoshihiro Shimoda		ipmmu_mm: iommu@e67b0000 {
10888bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
10898bd35145SYoshihiro Shimoda			reg = <0 0xe67b0000 0 0x1000>;
10908bd35145SYoshihiro Shimoda			interrupts = <GIC_SPI 196 IRQ_TYPE_LEVEL_HIGH>,
10918bd35145SYoshihiro Shimoda				     <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>;
10928bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
10938bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
10948bd35145SYoshihiro Shimoda		};
10958bd35145SYoshihiro Shimoda
10968bd35145SYoshihiro Shimoda		ipmmu_mp: iommu@ec670000 {
10978bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
10988bd35145SYoshihiro Shimoda			reg = <0 0xec670000 0 0x1000>;
10998bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 4>;
11008bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
11018bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
11028bd35145SYoshihiro Shimoda		};
11038bd35145SYoshihiro Shimoda
11048bd35145SYoshihiro Shimoda		ipmmu_pv0: iommu@fd800000 {
11058bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
11068bd35145SYoshihiro Shimoda			reg = <0 0xfd800000 0 0x1000>;
11078bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 5>;
11088bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
11098bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
11108bd35145SYoshihiro Shimoda		};
11118bd35145SYoshihiro Shimoda
11128bd35145SYoshihiro Shimoda		ipmmu_pv1: iommu@fd950000 {
11138bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
11148bd35145SYoshihiro Shimoda			reg = <0 0xfd950000 0 0x1000>;
11158bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 6>;
11168bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
11178bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
11188bd35145SYoshihiro Shimoda		};
11198bd35145SYoshihiro Shimoda
11208bd35145SYoshihiro Shimoda		ipmmu_rt: iommu@ffc80000 {
11218bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
11228bd35145SYoshihiro Shimoda			reg = <0 0xffc80000 0 0x1000>;
11238bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 7>;
11248bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
11258bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
11268bd35145SYoshihiro Shimoda		};
11278bd35145SYoshihiro Shimoda
11288bd35145SYoshihiro Shimoda		ipmmu_vc0: iommu@fe6b0000 {
11298bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
11308bd35145SYoshihiro Shimoda			reg = <0 0xfe6b0000 0 0x1000>;
11318bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 8>;
11328bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_A3VC>;
11338bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
11348bd35145SYoshihiro Shimoda		};
11358bd35145SYoshihiro Shimoda
11368bd35145SYoshihiro Shimoda		ipmmu_vi0: iommu@febd0000 {
11378bd35145SYoshihiro Shimoda			compatible = "renesas,ipmmu-r8a77961";
11388bd35145SYoshihiro Shimoda			reg = <0 0xfebd0000 0 0x1000>;
11398bd35145SYoshihiro Shimoda			renesas,ipmmu-main = <&ipmmu_mm 9>;
11408bd35145SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
11418bd35145SYoshihiro Shimoda			#iommu-cells = <1>;
11428bd35145SYoshihiro Shimoda		};
11438bd35145SYoshihiro Shimoda
1144f51746adSGeert Uytterhoeven		avb: ethernet@e6800000 {
11459ccf74a9SGeert Uytterhoeven			compatible = "renesas,etheravb-r8a77961",
11469ccf74a9SGeert Uytterhoeven				     "renesas,etheravb-rcar-gen3";
1147f51746adSGeert Uytterhoeven			reg = <0 0xe6800000 0 0x800>, <0 0xe6a00000 0 0x10000>;
11489ccf74a9SGeert Uytterhoeven			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
11499ccf74a9SGeert Uytterhoeven				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
11509ccf74a9SGeert Uytterhoeven				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
11519ccf74a9SGeert Uytterhoeven				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
11529ccf74a9SGeert Uytterhoeven				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
11539ccf74a9SGeert Uytterhoeven				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
11549ccf74a9SGeert Uytterhoeven				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>,
11559ccf74a9SGeert Uytterhoeven				     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>,
11569ccf74a9SGeert Uytterhoeven				     <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>,
11579ccf74a9SGeert Uytterhoeven				     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>,
11589ccf74a9SGeert Uytterhoeven				     <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>,
11599ccf74a9SGeert Uytterhoeven				     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>,
11609ccf74a9SGeert Uytterhoeven				     <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>,
11619ccf74a9SGeert Uytterhoeven				     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
11629ccf74a9SGeert Uytterhoeven				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
11639ccf74a9SGeert Uytterhoeven				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
11649ccf74a9SGeert Uytterhoeven				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
11659ccf74a9SGeert Uytterhoeven				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
11669ccf74a9SGeert Uytterhoeven				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
11679ccf74a9SGeert Uytterhoeven				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
11689ccf74a9SGeert Uytterhoeven				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
11699ccf74a9SGeert Uytterhoeven				     <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>,
11709ccf74a9SGeert Uytterhoeven				     <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>,
11719ccf74a9SGeert Uytterhoeven				     <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>,
11729ccf74a9SGeert Uytterhoeven				     <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
11739ccf74a9SGeert Uytterhoeven			interrupt-names = "ch0", "ch1", "ch2", "ch3",
11749ccf74a9SGeert Uytterhoeven					  "ch4", "ch5", "ch6", "ch7",
11759ccf74a9SGeert Uytterhoeven					  "ch8", "ch9", "ch10", "ch11",
11769ccf74a9SGeert Uytterhoeven					  "ch12", "ch13", "ch14", "ch15",
11779ccf74a9SGeert Uytterhoeven					  "ch16", "ch17", "ch18", "ch19",
11789ccf74a9SGeert Uytterhoeven					  "ch20", "ch21", "ch22", "ch23",
11799ccf74a9SGeert Uytterhoeven					  "ch24";
11809ccf74a9SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 812>;
118156ed0b3bSAdam Ford			clock-names = "fck";
11829ccf74a9SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
11839ccf74a9SGeert Uytterhoeven			resets = <&cpg 812>;
11849ccf74a9SGeert Uytterhoeven			phy-mode = "rgmii";
11859b810181SGeert Uytterhoeven			rx-internal-delay-ps = <0>;
11869b810181SGeert Uytterhoeven			tx-internal-delay-ps = <0>;
1187651f8cffSYoshihiro Shimoda			iommus = <&ipmmu_ds0 16>;
1188f51746adSGeert Uytterhoeven			#address-cells = <1>;
1189f51746adSGeert Uytterhoeven			#size-cells = <0>;
11909ccf74a9SGeert Uytterhoeven			status = "disabled";
1191f51746adSGeert Uytterhoeven		};
1192f51746adSGeert Uytterhoeven
1193f8a1620cSEugeniu Rosca		can0: can@e6c30000 {
119492c406edSYoshihiro Shimoda			compatible = "renesas,can-r8a77961",
119592c406edSYoshihiro Shimoda				     "renesas,rcar-gen3-can";
1196f8a1620cSEugeniu Rosca			reg = <0 0xe6c30000 0 0x1000>;
119792c406edSYoshihiro Shimoda			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
119892c406edSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 916>,
119992c406edSYoshihiro Shimoda			       <&cpg CPG_CORE R8A77961_CLK_CANFD>,
120092c406edSYoshihiro Shimoda			       <&can_clk>;
120192c406edSYoshihiro Shimoda			clock-names = "clkp1", "clkp2", "can_clk";
120292c406edSYoshihiro Shimoda			assigned-clocks = <&cpg CPG_CORE R8A77961_CLK_CANFD>;
120392c406edSYoshihiro Shimoda			assigned-clock-rates = <40000000>;
120492c406edSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
120592c406edSYoshihiro Shimoda			resets = <&cpg 916>;
120692c406edSYoshihiro Shimoda			status = "disabled";
1207f8a1620cSEugeniu Rosca		};
1208f8a1620cSEugeniu Rosca
1209f8a1620cSEugeniu Rosca		can1: can@e6c38000 {
121092c406edSYoshihiro Shimoda			compatible = "renesas,can-r8a77961",
121192c406edSYoshihiro Shimoda				     "renesas,rcar-gen3-can";
1212f8a1620cSEugeniu Rosca			reg = <0 0xe6c38000 0 0x1000>;
121392c406edSYoshihiro Shimoda			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
121492c406edSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 915>,
121592c406edSYoshihiro Shimoda			       <&cpg CPG_CORE R8A77961_CLK_CANFD>,
121692c406edSYoshihiro Shimoda			       <&can_clk>;
121792c406edSYoshihiro Shimoda			clock-names = "clkp1", "clkp2", "can_clk";
121892c406edSYoshihiro Shimoda			assigned-clocks = <&cpg CPG_CORE R8A77961_CLK_CANFD>;
121992c406edSYoshihiro Shimoda			assigned-clock-rates = <40000000>;
122092c406edSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
122192c406edSYoshihiro Shimoda			resets = <&cpg 915>;
122292c406edSYoshihiro Shimoda			status = "disabled";
1223f8a1620cSEugeniu Rosca		};
1224f8a1620cSEugeniu Rosca
1225174d0967SYoshihiro Shimoda		pwm0: pwm@e6e30000 {
1226174d0967SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar";
1227174d0967SYoshihiro Shimoda			reg = <0 0xe6e30000 0 8>;
1228174d0967SYoshihiro Shimoda			#pwm-cells = <2>;
1229174d0967SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
1230174d0967SYoshihiro Shimoda			resets = <&cpg 523>;
1231174d0967SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1232174d0967SYoshihiro Shimoda			status = "disabled";
1233174d0967SYoshihiro Shimoda		};
1234174d0967SYoshihiro Shimoda
1235f51746adSGeert Uytterhoeven		pwm1: pwm@e6e31000 {
1236174d0967SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar";
1237f51746adSGeert Uytterhoeven			reg = <0 0xe6e31000 0 8>;
1238f51746adSGeert Uytterhoeven			#pwm-cells = <2>;
1239174d0967SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
1240174d0967SYoshihiro Shimoda			resets = <&cpg 523>;
1241174d0967SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1242174d0967SYoshihiro Shimoda			status = "disabled";
1243174d0967SYoshihiro Shimoda		};
1244174d0967SYoshihiro Shimoda
1245174d0967SYoshihiro Shimoda		pwm2: pwm@e6e32000 {
1246174d0967SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar";
1247174d0967SYoshihiro Shimoda			reg = <0 0xe6e32000 0 8>;
1248174d0967SYoshihiro Shimoda			#pwm-cells = <2>;
1249174d0967SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
1250174d0967SYoshihiro Shimoda			resets = <&cpg 523>;
1251174d0967SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1252174d0967SYoshihiro Shimoda			status = "disabled";
1253174d0967SYoshihiro Shimoda		};
1254174d0967SYoshihiro Shimoda
1255174d0967SYoshihiro Shimoda		pwm3: pwm@e6e33000 {
1256174d0967SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar";
1257174d0967SYoshihiro Shimoda			reg = <0 0xe6e33000 0 8>;
1258174d0967SYoshihiro Shimoda			#pwm-cells = <2>;
1259174d0967SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
1260174d0967SYoshihiro Shimoda			resets = <&cpg 523>;
1261174d0967SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1262174d0967SYoshihiro Shimoda			status = "disabled";
1263174d0967SYoshihiro Shimoda		};
1264174d0967SYoshihiro Shimoda
1265174d0967SYoshihiro Shimoda		pwm4: pwm@e6e34000 {
1266174d0967SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar";
1267174d0967SYoshihiro Shimoda			reg = <0 0xe6e34000 0 8>;
1268174d0967SYoshihiro Shimoda			#pwm-cells = <2>;
1269174d0967SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
1270174d0967SYoshihiro Shimoda			resets = <&cpg 523>;
1271174d0967SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1272174d0967SYoshihiro Shimoda			status = "disabled";
1273174d0967SYoshihiro Shimoda		};
1274174d0967SYoshihiro Shimoda
1275174d0967SYoshihiro Shimoda		pwm5: pwm@e6e35000 {
1276174d0967SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar";
1277174d0967SYoshihiro Shimoda			reg = <0 0xe6e35000 0 8>;
1278174d0967SYoshihiro Shimoda			#pwm-cells = <2>;
1279174d0967SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
1280174d0967SYoshihiro Shimoda			resets = <&cpg 523>;
1281174d0967SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1282174d0967SYoshihiro Shimoda			status = "disabled";
1283174d0967SYoshihiro Shimoda		};
1284174d0967SYoshihiro Shimoda
1285174d0967SYoshihiro Shimoda		pwm6: pwm@e6e36000 {
1286174d0967SYoshihiro Shimoda			compatible = "renesas,pwm-r8a77961", "renesas,pwm-rcar";
1287174d0967SYoshihiro Shimoda			reg = <0 0xe6e36000 0 8>;
1288174d0967SYoshihiro Shimoda			#pwm-cells = <2>;
1289174d0967SYoshihiro Shimoda			clocks = <&cpg CPG_MOD 523>;
1290174d0967SYoshihiro Shimoda			resets = <&cpg 523>;
1291174d0967SYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1292174d0967SYoshihiro Shimoda			status = "disabled";
1293f51746adSGeert Uytterhoeven		};
1294f51746adSGeert Uytterhoeven
12953971a773SGeert Uytterhoeven		scif0: serial@e6e60000 {
12963971a773SGeert Uytterhoeven			compatible = "renesas,scif-r8a77961",
12973971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-scif", "renesas,scif";
12983971a773SGeert Uytterhoeven			reg = <0 0xe6e60000 0 64>;
12993971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
13003971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 207>,
13013971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
13023971a773SGeert Uytterhoeven				 <&scif_clk>;
13033971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
13043971a773SGeert Uytterhoeven			dmas = <&dmac1 0x51>, <&dmac1 0x50>,
13053971a773SGeert Uytterhoeven			       <&dmac2 0x51>, <&dmac2 0x50>;
13063971a773SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
13073971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
13083971a773SGeert Uytterhoeven			resets = <&cpg 207>;
13093971a773SGeert Uytterhoeven			status = "disabled";
13103971a773SGeert Uytterhoeven		};
13113971a773SGeert Uytterhoeven
1312f51746adSGeert Uytterhoeven		scif1: serial@e6e68000 {
13133971a773SGeert Uytterhoeven			compatible = "renesas,scif-r8a77961",
13143971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-scif", "renesas,scif";
1315f51746adSGeert Uytterhoeven			reg = <0 0xe6e68000 0 64>;
13163971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
13173971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 206>,
13183971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
13193971a773SGeert Uytterhoeven				 <&scif_clk>;
13203971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
13213971a773SGeert Uytterhoeven			dmas = <&dmac1 0x53>, <&dmac1 0x52>,
13223971a773SGeert Uytterhoeven			       <&dmac2 0x53>, <&dmac2 0x52>;
13233971a773SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
13243971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
13253971a773SGeert Uytterhoeven			resets = <&cpg 206>;
13263971a773SGeert Uytterhoeven			status = "disabled";
1327f51746adSGeert Uytterhoeven		};
1328f51746adSGeert Uytterhoeven
1329f51746adSGeert Uytterhoeven		scif2: serial@e6e88000 {
1330f51746adSGeert Uytterhoeven			compatible = "renesas,scif-r8a77961",
1331f51746adSGeert Uytterhoeven				     "renesas,rcar-gen3-scif", "renesas,scif";
1332f51746adSGeert Uytterhoeven			reg = <0 0xe6e88000 0 64>;
1333f51746adSGeert Uytterhoeven			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
1334f51746adSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 310>,
1335f51746adSGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
1336f51746adSGeert Uytterhoeven				 <&scif_clk>;
1337f51746adSGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
13383971a773SGeert Uytterhoeven			dmas = <&dmac1 0x13>, <&dmac1 0x12>,
13393971a773SGeert Uytterhoeven			       <&dmac2 0x13>, <&dmac2 0x12>;
13403971a773SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
1341f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1342f51746adSGeert Uytterhoeven			resets = <&cpg 310>;
1343f51746adSGeert Uytterhoeven			status = "disabled";
1344f51746adSGeert Uytterhoeven		};
1345f51746adSGeert Uytterhoeven
13463971a773SGeert Uytterhoeven		scif3: serial@e6c50000 {
13473971a773SGeert Uytterhoeven			compatible = "renesas,scif-r8a77961",
13483971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-scif", "renesas,scif";
13493971a773SGeert Uytterhoeven			reg = <0 0xe6c50000 0 64>;
13503971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
13513971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 204>,
13523971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
13533971a773SGeert Uytterhoeven				 <&scif_clk>;
13543971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
13553971a773SGeert Uytterhoeven			dmas = <&dmac0 0x57>, <&dmac0 0x56>;
13563971a773SGeert Uytterhoeven			dma-names = "tx", "rx";
13573971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
13583971a773SGeert Uytterhoeven			resets = <&cpg 204>;
13593971a773SGeert Uytterhoeven			status = "disabled";
13603971a773SGeert Uytterhoeven		};
13613971a773SGeert Uytterhoeven
13623971a773SGeert Uytterhoeven		scif4: serial@e6c40000 {
13633971a773SGeert Uytterhoeven			compatible = "renesas,scif-r8a77961",
13643971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-scif", "renesas,scif";
13653971a773SGeert Uytterhoeven			reg = <0 0xe6c40000 0 64>;
13663971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
13673971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 203>,
13683971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
13693971a773SGeert Uytterhoeven				 <&scif_clk>;
13703971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
13713971a773SGeert Uytterhoeven			dmas = <&dmac0 0x59>, <&dmac0 0x58>;
13723971a773SGeert Uytterhoeven			dma-names = "tx", "rx";
13733971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
13743971a773SGeert Uytterhoeven			resets = <&cpg 203>;
13753971a773SGeert Uytterhoeven			status = "disabled";
13763971a773SGeert Uytterhoeven		};
13773971a773SGeert Uytterhoeven
13783971a773SGeert Uytterhoeven		scif5: serial@e6f30000 {
13793971a773SGeert Uytterhoeven			compatible = "renesas,scif-r8a77961",
13803971a773SGeert Uytterhoeven				     "renesas,rcar-gen3-scif", "renesas,scif";
13813971a773SGeert Uytterhoeven			reg = <0 0xe6f30000 0 64>;
13823971a773SGeert Uytterhoeven			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
13833971a773SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 202>,
13843971a773SGeert Uytterhoeven				 <&cpg CPG_CORE R8A77961_CLK_S3D1>,
13853971a773SGeert Uytterhoeven				 <&scif_clk>;
13863971a773SGeert Uytterhoeven			clock-names = "fck", "brg_int", "scif_clk";
13873971a773SGeert Uytterhoeven			dmas = <&dmac1 0x5b>, <&dmac1 0x5a>,
13883971a773SGeert Uytterhoeven			       <&dmac2 0x5b>, <&dmac2 0x5a>;
13893971a773SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
13903971a773SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
13913971a773SGeert Uytterhoeven			resets = <&cpg 202>;
13923971a773SGeert Uytterhoeven			status = "disabled";
13933971a773SGeert Uytterhoeven		};
13943971a773SGeert Uytterhoeven
1395c6d38761SWolfram Sang		tpu: pwm@e6e80000 {
1396c6d38761SWolfram Sang			compatible = "renesas,tpu-r8a77961", "renesas,tpu";
1397c6d38761SWolfram Sang			reg = <0 0xe6e80000 0 0x148>;
1398c6d38761SWolfram Sang			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
1399c6d38761SWolfram Sang			clocks = <&cpg CPG_MOD 304>;
1400c6d38761SWolfram Sang			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1401c6d38761SWolfram Sang			resets = <&cpg 304>;
1402c6d38761SWolfram Sang			#pwm-cells = <3>;
1403c6d38761SWolfram Sang			status = "disabled";
1404c6d38761SWolfram Sang		};
1405c6d38761SWolfram Sang
1406ca3b4330SGeert Uytterhoeven		msiof0: spi@e6e90000 {
1407ca3b4330SGeert Uytterhoeven			compatible = "renesas,msiof-r8a77961",
1408ca3b4330SGeert Uytterhoeven				     "renesas,rcar-gen3-msiof";
1409ca3b4330SGeert Uytterhoeven			reg = <0 0xe6e90000 0 0x0064>;
1410ca3b4330SGeert Uytterhoeven			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
1411ca3b4330SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 211>;
1412ca3b4330SGeert Uytterhoeven			dmas = <&dmac1 0x41>, <&dmac1 0x40>,
1413ca3b4330SGeert Uytterhoeven			       <&dmac2 0x41>, <&dmac2 0x40>;
1414ca3b4330SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
1415ca3b4330SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1416ca3b4330SGeert Uytterhoeven			resets = <&cpg 211>;
1417ca3b4330SGeert Uytterhoeven			#address-cells = <1>;
1418ca3b4330SGeert Uytterhoeven			#size-cells = <0>;
1419ca3b4330SGeert Uytterhoeven			status = "disabled";
1420ca3b4330SGeert Uytterhoeven		};
1421ca3b4330SGeert Uytterhoeven
1422ca3b4330SGeert Uytterhoeven		msiof1: spi@e6ea0000 {
1423ca3b4330SGeert Uytterhoeven			compatible = "renesas,msiof-r8a77961",
1424ca3b4330SGeert Uytterhoeven				     "renesas,rcar-gen3-msiof";
1425ca3b4330SGeert Uytterhoeven			reg = <0 0xe6ea0000 0 0x0064>;
1426ca3b4330SGeert Uytterhoeven			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
1427ca3b4330SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 210>;
1428ca3b4330SGeert Uytterhoeven			dmas = <&dmac1 0x43>, <&dmac1 0x42>,
1429ca3b4330SGeert Uytterhoeven			       <&dmac2 0x43>, <&dmac2 0x42>;
1430ca3b4330SGeert Uytterhoeven			dma-names = "tx", "rx", "tx", "rx";
1431ca3b4330SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1432ca3b4330SGeert Uytterhoeven			resets = <&cpg 210>;
1433ca3b4330SGeert Uytterhoeven			#address-cells = <1>;
1434ca3b4330SGeert Uytterhoeven			#size-cells = <0>;
1435ca3b4330SGeert Uytterhoeven			status = "disabled";
1436ca3b4330SGeert Uytterhoeven		};
1437ca3b4330SGeert Uytterhoeven
1438ca3b4330SGeert Uytterhoeven		msiof2: spi@e6c00000 {
1439ca3b4330SGeert Uytterhoeven			compatible = "renesas,msiof-r8a77961",
1440ca3b4330SGeert Uytterhoeven				     "renesas,rcar-gen3-msiof";
1441ca3b4330SGeert Uytterhoeven			reg = <0 0xe6c00000 0 0x0064>;
1442ca3b4330SGeert Uytterhoeven			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
1443ca3b4330SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 209>;
1444ca3b4330SGeert Uytterhoeven			dmas = <&dmac0 0x45>, <&dmac0 0x44>;
1445ca3b4330SGeert Uytterhoeven			dma-names = "tx", "rx";
1446ca3b4330SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1447ca3b4330SGeert Uytterhoeven			resets = <&cpg 209>;
1448ca3b4330SGeert Uytterhoeven			#address-cells = <1>;
1449ca3b4330SGeert Uytterhoeven			#size-cells = <0>;
1450ca3b4330SGeert Uytterhoeven			status = "disabled";
1451ca3b4330SGeert Uytterhoeven		};
1452ca3b4330SGeert Uytterhoeven
1453ca3b4330SGeert Uytterhoeven		msiof3: spi@e6c10000 {
1454ca3b4330SGeert Uytterhoeven			compatible = "renesas,msiof-r8a77961",
1455ca3b4330SGeert Uytterhoeven				     "renesas,rcar-gen3-msiof";
1456ca3b4330SGeert Uytterhoeven			reg = <0 0xe6c10000 0 0x0064>;
1457ca3b4330SGeert Uytterhoeven			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
1458ca3b4330SGeert Uytterhoeven			clocks = <&cpg CPG_MOD 208>;
1459ca3b4330SGeert Uytterhoeven			dmas = <&dmac0 0x47>, <&dmac0 0x46>;
1460ca3b4330SGeert Uytterhoeven			dma-names = "tx", "rx";
1461ca3b4330SGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1462ca3b4330SGeert Uytterhoeven			resets = <&cpg 208>;
1463ca3b4330SGeert Uytterhoeven			#address-cells = <1>;
1464ca3b4330SGeert Uytterhoeven			#size-cells = <0>;
1465ca3b4330SGeert Uytterhoeven			status = "disabled";
1466ca3b4330SGeert Uytterhoeven		};
1467ca3b4330SGeert Uytterhoeven
1468f51746adSGeert Uytterhoeven		vin0: video@e6ef0000 {
1469c7b22b50SNiklas Söderlund			compatible = "renesas,vin-r8a77961";
1470f51746adSGeert Uytterhoeven			reg = <0 0xe6ef0000 0 0x1000>;
1471c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1472c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 811>;
1473c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1474c7b22b50SNiklas Söderlund			resets = <&cpg 811>;
1475c7b22b50SNiklas Söderlund			renesas,id = <0>;
1476c7b22b50SNiklas Söderlund			status = "disabled";
1477c7b22b50SNiklas Söderlund
1478c7b22b50SNiklas Söderlund			ports {
1479c7b22b50SNiklas Söderlund				#address-cells = <1>;
1480c7b22b50SNiklas Söderlund				#size-cells = <0>;
1481c7b22b50SNiklas Söderlund
1482c7b22b50SNiklas Söderlund				port@1 {
1483c7b22b50SNiklas Söderlund					#address-cells = <1>;
1484c7b22b50SNiklas Söderlund					#size-cells = <0>;
1485c7b22b50SNiklas Söderlund
1486c7b22b50SNiklas Söderlund					reg = <1>;
1487c7b22b50SNiklas Söderlund
1488c7b22b50SNiklas Söderlund					vin0csi20: endpoint@0 {
1489c7b22b50SNiklas Söderlund						reg = <0>;
1490c7b22b50SNiklas Söderlund						remote-endpoint = <&csi20vin0>;
1491c7b22b50SNiklas Söderlund					};
1492c7b22b50SNiklas Söderlund					vin0csi40: endpoint@2 {
1493c7b22b50SNiklas Söderlund						reg = <2>;
1494c7b22b50SNiklas Söderlund						remote-endpoint = <&csi40vin0>;
1495c7b22b50SNiklas Söderlund					};
1496c7b22b50SNiklas Söderlund				};
1497c7b22b50SNiklas Söderlund			};
1498f51746adSGeert Uytterhoeven		};
1499f51746adSGeert Uytterhoeven
1500f51746adSGeert Uytterhoeven		vin1: video@e6ef1000 {
1501c7b22b50SNiklas Söderlund			compatible = "renesas,vin-r8a77961";
1502f51746adSGeert Uytterhoeven			reg = <0 0xe6ef1000 0 0x1000>;
1503c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
1504c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 810>;
1505c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1506c7b22b50SNiklas Söderlund			resets = <&cpg 810>;
1507c7b22b50SNiklas Söderlund			renesas,id = <1>;
1508c7b22b50SNiklas Söderlund			status = "disabled";
1509c7b22b50SNiklas Söderlund
1510c7b22b50SNiklas Söderlund			ports {
1511c7b22b50SNiklas Söderlund				#address-cells = <1>;
1512c7b22b50SNiklas Söderlund				#size-cells = <0>;
1513c7b22b50SNiklas Söderlund
1514c7b22b50SNiklas Söderlund				port@1 {
1515c7b22b50SNiklas Söderlund					#address-cells = <1>;
1516c7b22b50SNiklas Söderlund					#size-cells = <0>;
1517c7b22b50SNiklas Söderlund
1518c7b22b50SNiklas Söderlund					reg = <1>;
1519c7b22b50SNiklas Söderlund
1520c7b22b50SNiklas Söderlund					vin1csi20: endpoint@0 {
1521c7b22b50SNiklas Söderlund						reg = <0>;
1522c7b22b50SNiklas Söderlund						remote-endpoint = <&csi20vin1>;
1523c7b22b50SNiklas Söderlund					};
1524c7b22b50SNiklas Söderlund					vin1csi40: endpoint@2 {
1525c7b22b50SNiklas Söderlund						reg = <2>;
1526c7b22b50SNiklas Söderlund						remote-endpoint = <&csi40vin1>;
1527c7b22b50SNiklas Söderlund					};
1528c7b22b50SNiklas Söderlund				};
1529c7b22b50SNiklas Söderlund			};
1530f51746adSGeert Uytterhoeven		};
1531f51746adSGeert Uytterhoeven
1532f51746adSGeert Uytterhoeven		vin2: video@e6ef2000 {
1533c7b22b50SNiklas Söderlund			compatible = "renesas,vin-r8a77961";
1534f51746adSGeert Uytterhoeven			reg = <0 0xe6ef2000 0 0x1000>;
1535c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1536c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 809>;
1537c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1538c7b22b50SNiklas Söderlund			resets = <&cpg 809>;
1539c7b22b50SNiklas Söderlund			renesas,id = <2>;
1540c7b22b50SNiklas Söderlund			status = "disabled";
1541c7b22b50SNiklas Söderlund
1542c7b22b50SNiklas Söderlund			ports {
1543c7b22b50SNiklas Söderlund				#address-cells = <1>;
1544c7b22b50SNiklas Söderlund				#size-cells = <0>;
1545c7b22b50SNiklas Söderlund
1546c7b22b50SNiklas Söderlund				port@1 {
1547c7b22b50SNiklas Söderlund					#address-cells = <1>;
1548c7b22b50SNiklas Söderlund					#size-cells = <0>;
1549c7b22b50SNiklas Söderlund
1550c7b22b50SNiklas Söderlund					reg = <1>;
1551c7b22b50SNiklas Söderlund
1552c7b22b50SNiklas Söderlund					vin2csi20: endpoint@0 {
1553c7b22b50SNiklas Söderlund						reg = <0>;
1554c7b22b50SNiklas Söderlund						remote-endpoint = <&csi20vin2>;
1555c7b22b50SNiklas Söderlund					};
1556c7b22b50SNiklas Söderlund					vin2csi40: endpoint@2 {
1557c7b22b50SNiklas Söderlund						reg = <2>;
1558c7b22b50SNiklas Söderlund						remote-endpoint = <&csi40vin2>;
1559c7b22b50SNiklas Söderlund					};
1560c7b22b50SNiklas Söderlund				};
1561c7b22b50SNiklas Söderlund			};
1562f51746adSGeert Uytterhoeven		};
1563f51746adSGeert Uytterhoeven
1564f51746adSGeert Uytterhoeven		vin3: video@e6ef3000 {
1565c7b22b50SNiklas Söderlund			compatible = "renesas,vin-r8a77961";
1566f51746adSGeert Uytterhoeven			reg = <0 0xe6ef3000 0 0x1000>;
1567c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
1568c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 808>;
1569c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1570c7b22b50SNiklas Söderlund			resets = <&cpg 808>;
1571c7b22b50SNiklas Söderlund			renesas,id = <3>;
1572c7b22b50SNiklas Söderlund			status = "disabled";
1573c7b22b50SNiklas Söderlund
1574c7b22b50SNiklas Söderlund			ports {
1575c7b22b50SNiklas Söderlund				#address-cells = <1>;
1576c7b22b50SNiklas Söderlund				#size-cells = <0>;
1577c7b22b50SNiklas Söderlund
1578c7b22b50SNiklas Söderlund				port@1 {
1579c7b22b50SNiklas Söderlund					#address-cells = <1>;
1580c7b22b50SNiklas Söderlund					#size-cells = <0>;
1581c7b22b50SNiklas Söderlund
1582c7b22b50SNiklas Söderlund					reg = <1>;
1583c7b22b50SNiklas Söderlund
1584c7b22b50SNiklas Söderlund					vin3csi20: endpoint@0 {
1585c7b22b50SNiklas Söderlund						reg = <0>;
1586c7b22b50SNiklas Söderlund						remote-endpoint = <&csi20vin3>;
1587c7b22b50SNiklas Söderlund					};
1588c7b22b50SNiklas Söderlund					vin3csi40: endpoint@2 {
1589c7b22b50SNiklas Söderlund						reg = <2>;
1590c7b22b50SNiklas Söderlund						remote-endpoint = <&csi40vin3>;
1591c7b22b50SNiklas Söderlund					};
1592c7b22b50SNiklas Söderlund				};
1593c7b22b50SNiklas Söderlund			};
1594f51746adSGeert Uytterhoeven		};
1595f51746adSGeert Uytterhoeven
1596f51746adSGeert Uytterhoeven		vin4: video@e6ef4000 {
1597c7b22b50SNiklas Söderlund			compatible = "renesas,vin-r8a77961";
1598f51746adSGeert Uytterhoeven			reg = <0 0xe6ef4000 0 0x1000>;
1599c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
1600c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 807>;
1601c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1602c7b22b50SNiklas Söderlund			resets = <&cpg 807>;
1603c7b22b50SNiklas Söderlund			renesas,id = <4>;
1604c7b22b50SNiklas Söderlund			status = "disabled";
1605c7b22b50SNiklas Söderlund
1606c7b22b50SNiklas Söderlund			ports {
1607c7b22b50SNiklas Söderlund				#address-cells = <1>;
1608c7b22b50SNiklas Söderlund				#size-cells = <0>;
1609c7b22b50SNiklas Söderlund
1610c7b22b50SNiklas Söderlund				port@1 {
1611c7b22b50SNiklas Söderlund					#address-cells = <1>;
1612c7b22b50SNiklas Söderlund					#size-cells = <0>;
1613c7b22b50SNiklas Söderlund
1614c7b22b50SNiklas Söderlund					reg = <1>;
1615c7b22b50SNiklas Söderlund
1616c7b22b50SNiklas Söderlund					vin4csi20: endpoint@0 {
1617c7b22b50SNiklas Söderlund						reg = <0>;
1618c7b22b50SNiklas Söderlund						remote-endpoint = <&csi20vin4>;
1619c7b22b50SNiklas Söderlund					};
1620c7b22b50SNiklas Söderlund					vin4csi40: endpoint@2 {
1621c7b22b50SNiklas Söderlund						reg = <2>;
1622c7b22b50SNiklas Söderlund						remote-endpoint = <&csi40vin4>;
1623c7b22b50SNiklas Söderlund					};
1624c7b22b50SNiklas Söderlund				};
1625c7b22b50SNiklas Söderlund			};
1626f51746adSGeert Uytterhoeven		};
1627f51746adSGeert Uytterhoeven
1628f51746adSGeert Uytterhoeven		vin5: video@e6ef5000 {
1629c7b22b50SNiklas Söderlund			compatible = "renesas,vin-r8a77961";
1630f51746adSGeert Uytterhoeven			reg = <0 0xe6ef5000 0 0x1000>;
1631c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
1632c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 806>;
1633c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1634c7b22b50SNiklas Söderlund			resets = <&cpg 806>;
1635c7b22b50SNiklas Söderlund			renesas,id = <5>;
1636c7b22b50SNiklas Söderlund			status = "disabled";
1637c7b22b50SNiklas Söderlund
1638c7b22b50SNiklas Söderlund			ports {
1639c7b22b50SNiklas Söderlund				#address-cells = <1>;
1640c7b22b50SNiklas Söderlund				#size-cells = <0>;
1641c7b22b50SNiklas Söderlund
1642c7b22b50SNiklas Söderlund				port@1 {
1643c7b22b50SNiklas Söderlund					#address-cells = <1>;
1644c7b22b50SNiklas Söderlund					#size-cells = <0>;
1645c7b22b50SNiklas Söderlund
1646c7b22b50SNiklas Söderlund					reg = <1>;
1647c7b22b50SNiklas Söderlund
1648c7b22b50SNiklas Söderlund					vin5csi20: endpoint@0 {
1649c7b22b50SNiklas Söderlund						reg = <0>;
1650c7b22b50SNiklas Söderlund						remote-endpoint = <&csi20vin5>;
1651c7b22b50SNiklas Söderlund					};
1652c7b22b50SNiklas Söderlund					vin5csi40: endpoint@2 {
1653c7b22b50SNiklas Söderlund						reg = <2>;
1654c7b22b50SNiklas Söderlund						remote-endpoint = <&csi40vin5>;
1655c7b22b50SNiklas Söderlund					};
1656c7b22b50SNiklas Söderlund				};
1657c7b22b50SNiklas Söderlund			};
1658f51746adSGeert Uytterhoeven		};
1659f51746adSGeert Uytterhoeven
1660f51746adSGeert Uytterhoeven		vin6: video@e6ef6000 {
1661c7b22b50SNiklas Söderlund			compatible = "renesas,vin-r8a77961";
1662f51746adSGeert Uytterhoeven			reg = <0 0xe6ef6000 0 0x1000>;
1663c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
1664c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 805>;
1665c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1666c7b22b50SNiklas Söderlund			resets = <&cpg 805>;
1667c7b22b50SNiklas Söderlund			renesas,id = <6>;
1668c7b22b50SNiklas Söderlund			status = "disabled";
1669c7b22b50SNiklas Söderlund
1670c7b22b50SNiklas Söderlund			ports {
1671c7b22b50SNiklas Söderlund				#address-cells = <1>;
1672c7b22b50SNiklas Söderlund				#size-cells = <0>;
1673c7b22b50SNiklas Söderlund
1674c7b22b50SNiklas Söderlund				port@1 {
1675c7b22b50SNiklas Söderlund					#address-cells = <1>;
1676c7b22b50SNiklas Söderlund					#size-cells = <0>;
1677c7b22b50SNiklas Söderlund
1678c7b22b50SNiklas Söderlund					reg = <1>;
1679c7b22b50SNiklas Söderlund
1680c7b22b50SNiklas Söderlund					vin6csi20: endpoint@0 {
1681c7b22b50SNiklas Söderlund						reg = <0>;
1682c7b22b50SNiklas Söderlund						remote-endpoint = <&csi20vin6>;
1683c7b22b50SNiklas Söderlund					};
1684c7b22b50SNiklas Söderlund					vin6csi40: endpoint@2 {
1685c7b22b50SNiklas Söderlund						reg = <2>;
1686c7b22b50SNiklas Söderlund						remote-endpoint = <&csi40vin6>;
1687c7b22b50SNiklas Söderlund					};
1688c7b22b50SNiklas Söderlund				};
1689c7b22b50SNiklas Söderlund			};
1690f51746adSGeert Uytterhoeven		};
1691f51746adSGeert Uytterhoeven
1692f51746adSGeert Uytterhoeven		vin7: video@e6ef7000 {
1693c7b22b50SNiklas Söderlund			compatible = "renesas,vin-r8a77961";
1694f51746adSGeert Uytterhoeven			reg = <0 0xe6ef7000 0 0x1000>;
1695c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH>;
1696c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 804>;
1697c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1698c7b22b50SNiklas Söderlund			resets = <&cpg 804>;
1699c7b22b50SNiklas Söderlund			renesas,id = <7>;
1700c7b22b50SNiklas Söderlund			status = "disabled";
1701c7b22b50SNiklas Söderlund
1702c7b22b50SNiklas Söderlund			ports {
1703c7b22b50SNiklas Söderlund				#address-cells = <1>;
1704c7b22b50SNiklas Söderlund				#size-cells = <0>;
1705c7b22b50SNiklas Söderlund
1706c7b22b50SNiklas Söderlund				port@1 {
1707c7b22b50SNiklas Söderlund					#address-cells = <1>;
1708c7b22b50SNiklas Söderlund					#size-cells = <0>;
1709c7b22b50SNiklas Söderlund
1710c7b22b50SNiklas Söderlund					reg = <1>;
1711c7b22b50SNiklas Söderlund
1712c7b22b50SNiklas Söderlund					vin7csi20: endpoint@0 {
1713c7b22b50SNiklas Söderlund						reg = <0>;
1714c7b22b50SNiklas Söderlund						remote-endpoint = <&csi20vin7>;
1715c7b22b50SNiklas Söderlund					};
1716c7b22b50SNiklas Söderlund					vin7csi40: endpoint@2 {
1717c7b22b50SNiklas Söderlund						reg = <2>;
1718c7b22b50SNiklas Söderlund						remote-endpoint = <&csi40vin7>;
1719c7b22b50SNiklas Söderlund					};
1720c7b22b50SNiklas Söderlund				};
1721c7b22b50SNiklas Söderlund			};
1722f51746adSGeert Uytterhoeven		};
1723f51746adSGeert Uytterhoeven
1724f51746adSGeert Uytterhoeven		rcar_sound: sound@ec500000 {
1725bce8ac22SKuninori Morimoto			/*
1726bce8ac22SKuninori Morimoto			 * #sound-dai-cells is required
1727bce8ac22SKuninori Morimoto			 *
1728bce8ac22SKuninori Morimoto			 * Single DAI : #sound-dai-cells = <0>;	<&rcar_sound>;
1729bce8ac22SKuninori Morimoto			 * Multi  DAI : #sound-dai-cells = <1>;	<&rcar_sound N>;
1730bce8ac22SKuninori Morimoto			 */
1731bce8ac22SKuninori Morimoto			/*
1732bce8ac22SKuninori Morimoto			 * #clock-cells is required for audio_clkout0/1/2/3
1733bce8ac22SKuninori Morimoto			 *
1734bce8ac22SKuninori Morimoto			 * clkout	: #clock-cells = <0>;	<&rcar_sound>;
1735bce8ac22SKuninori Morimoto			 * clkout0/1/2/3: #clock-cells = <1>;	<&rcar_sound N>;
1736bce8ac22SKuninori Morimoto			 */
1737bce8ac22SKuninori Morimoto			compatible =  "renesas,rcar_sound-r8a77961", "renesas,rcar_sound-gen3";
1738f51746adSGeert Uytterhoeven			reg = <0 0xec500000 0 0x1000>, /* SCU */
1739f51746adSGeert Uytterhoeven			      <0 0xec5a0000 0 0x100>,  /* ADG */
1740f51746adSGeert Uytterhoeven			      <0 0xec540000 0 0x1000>, /* SSIU */
1741f51746adSGeert Uytterhoeven			      <0 0xec541000 0 0x280>,  /* SSI */
1742f51746adSGeert Uytterhoeven			      <0 0xec760000 0 0x200>;  /* Audio DMAC peri peri*/
1743bce8ac22SKuninori Morimoto			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
1744bce8ac22SKuninori Morimoto
1745bce8ac22SKuninori Morimoto			clocks = <&cpg CPG_MOD 1005>,
1746bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
1747bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
1748bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
1749bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
1750bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1751bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
1752bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
1753bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
1754bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
1755bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1756bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1757bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1020>, <&cpg CPG_MOD 1021>,
1758bce8ac22SKuninori Morimoto				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1759bce8ac22SKuninori Morimoto				 <&audio_clk_a>, <&audio_clk_b>,
1760bce8ac22SKuninori Morimoto				 <&audio_clk_c>,
1761bce8ac22SKuninori Morimoto				 <&cpg CPG_CORE R8A77961_CLK_S0D4>;
1762bce8ac22SKuninori Morimoto			clock-names = "ssi-all",
1763bce8ac22SKuninori Morimoto				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1764bce8ac22SKuninori Morimoto				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1765bce8ac22SKuninori Morimoto				      "ssi.1", "ssi.0",
1766bce8ac22SKuninori Morimoto				      "src.9", "src.8", "src.7", "src.6",
1767bce8ac22SKuninori Morimoto				      "src.5", "src.4", "src.3", "src.2",
1768bce8ac22SKuninori Morimoto				      "src.1", "src.0",
1769bce8ac22SKuninori Morimoto				      "mix.1", "mix.0",
1770bce8ac22SKuninori Morimoto				      "ctu.1", "ctu.0",
1771bce8ac22SKuninori Morimoto				      "dvc.0", "dvc.1",
1772bce8ac22SKuninori Morimoto				      "clk_a", "clk_b", "clk_c", "clk_i";
1773bce8ac22SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
1774bce8ac22SKuninori Morimoto			resets = <&cpg 1005>,
1775bce8ac22SKuninori Morimoto				 <&cpg 1006>, <&cpg 1007>,
1776bce8ac22SKuninori Morimoto				 <&cpg 1008>, <&cpg 1009>,
1777bce8ac22SKuninori Morimoto				 <&cpg 1010>, <&cpg 1011>,
1778bce8ac22SKuninori Morimoto				 <&cpg 1012>, <&cpg 1013>,
1779bce8ac22SKuninori Morimoto				 <&cpg 1014>, <&cpg 1015>;
1780bce8ac22SKuninori Morimoto			reset-names = "ssi-all",
1781bce8ac22SKuninori Morimoto				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1782bce8ac22SKuninori Morimoto				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1783bce8ac22SKuninori Morimoto				      "ssi.1", "ssi.0";
1784bce8ac22SKuninori Morimoto			status = "disabled";
1785bce8ac22SKuninori Morimoto
1786bce8ac22SKuninori Morimoto			rcar_sound,ctu {
1787bce8ac22SKuninori Morimoto				ctu00: ctu-0 { };
1788bce8ac22SKuninori Morimoto				ctu01: ctu-1 { };
1789bce8ac22SKuninori Morimoto				ctu02: ctu-2 { };
1790bce8ac22SKuninori Morimoto				ctu03: ctu-3 { };
1791bce8ac22SKuninori Morimoto				ctu10: ctu-4 { };
1792bce8ac22SKuninori Morimoto				ctu11: ctu-5 { };
1793bce8ac22SKuninori Morimoto				ctu12: ctu-6 { };
1794bce8ac22SKuninori Morimoto				ctu13: ctu-7 { };
1795bce8ac22SKuninori Morimoto			};
1796bce8ac22SKuninori Morimoto
1797f51746adSGeert Uytterhoeven			rcar_sound,dvc {
1798bce8ac22SKuninori Morimoto				dvc0: dvc-0 {
1799bce8ac22SKuninori Morimoto					dmas = <&audma1 0xbc>;
1800bce8ac22SKuninori Morimoto					dma-names = "tx";
1801bce8ac22SKuninori Morimoto				};
1802bce8ac22SKuninori Morimoto				dvc1: dvc-1 {
1803bce8ac22SKuninori Morimoto					dmas = <&audma1 0xbe>;
1804bce8ac22SKuninori Morimoto					dma-names = "tx";
1805bce8ac22SKuninori Morimoto				};
1806bce8ac22SKuninori Morimoto			};
1807bce8ac22SKuninori Morimoto
1808bce8ac22SKuninori Morimoto			rcar_sound,mix {
1809bce8ac22SKuninori Morimoto				mix0: mix-0 { };
1810bce8ac22SKuninori Morimoto				mix1: mix-1 { };
1811f51746adSGeert Uytterhoeven			};
1812f51746adSGeert Uytterhoeven
1813f51746adSGeert Uytterhoeven			rcar_sound,src {
1814bce8ac22SKuninori Morimoto				src0: src-0 {
1815bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1816bce8ac22SKuninori Morimoto					dmas = <&audma0 0x85>, <&audma1 0x9a>;
1817bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1818bce8ac22SKuninori Morimoto				};
1819bce8ac22SKuninori Morimoto				src1: src-1 {
1820bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1821bce8ac22SKuninori Morimoto					dmas = <&audma0 0x87>, <&audma1 0x9c>;
1822bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1823bce8ac22SKuninori Morimoto				};
1824bce8ac22SKuninori Morimoto				src2: src-2 {
1825bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1826bce8ac22SKuninori Morimoto					dmas = <&audma0 0x89>, <&audma1 0x9e>;
1827bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1828bce8ac22SKuninori Morimoto				};
1829bce8ac22SKuninori Morimoto				src3: src-3 {
1830bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1831bce8ac22SKuninori Morimoto					dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1832bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1833bce8ac22SKuninori Morimoto				};
1834bce8ac22SKuninori Morimoto				src4: src-4 {
1835bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1836bce8ac22SKuninori Morimoto					dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1837bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1838bce8ac22SKuninori Morimoto				};
1839bce8ac22SKuninori Morimoto				src5: src-5 {
1840bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1841bce8ac22SKuninori Morimoto					dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1842bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1843bce8ac22SKuninori Morimoto				};
1844bce8ac22SKuninori Morimoto				src6: src-6 {
1845bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1846bce8ac22SKuninori Morimoto					dmas = <&audma0 0x91>, <&audma1 0xb4>;
1847bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1848bce8ac22SKuninori Morimoto				};
1849bce8ac22SKuninori Morimoto				src7: src-7 {
1850bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1851bce8ac22SKuninori Morimoto					dmas = <&audma0 0x93>, <&audma1 0xb6>;
1852bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1853bce8ac22SKuninori Morimoto				};
1854bce8ac22SKuninori Morimoto				src8: src-8 {
1855bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1856bce8ac22SKuninori Morimoto					dmas = <&audma0 0x95>, <&audma1 0xb8>;
1857bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1858bce8ac22SKuninori Morimoto				};
1859bce8ac22SKuninori Morimoto				src9: src-9 {
1860bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1861bce8ac22SKuninori Morimoto					dmas = <&audma0 0x97>, <&audma1 0xba>;
1862bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1863bce8ac22SKuninori Morimoto				};
1864f51746adSGeert Uytterhoeven			};
1865f51746adSGeert Uytterhoeven
1866f51746adSGeert Uytterhoeven			rcar_sound,ssi {
1867bce8ac22SKuninori Morimoto				ssi0: ssi-0 {
1868bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1869bce8ac22SKuninori Morimoto					dmas = <&audma0 0x01>, <&audma1 0x02>;
1870bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1871f51746adSGeert Uytterhoeven				};
1872bce8ac22SKuninori Morimoto				ssi1: ssi-1 {
1873bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1874bce8ac22SKuninori Morimoto					dmas = <&audma0 0x03>, <&audma1 0x04>;
1875bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1876bce8ac22SKuninori Morimoto				};
1877bce8ac22SKuninori Morimoto				ssi2: ssi-2 {
1878bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1879bce8ac22SKuninori Morimoto					dmas = <&audma0 0x05>, <&audma1 0x06>;
1880bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1881bce8ac22SKuninori Morimoto				};
1882bce8ac22SKuninori Morimoto				ssi3: ssi-3 {
1883bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1884bce8ac22SKuninori Morimoto					dmas = <&audma0 0x07>, <&audma1 0x08>;
1885bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1886bce8ac22SKuninori Morimoto				};
1887bce8ac22SKuninori Morimoto				ssi4: ssi-4 {
1888bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1889bce8ac22SKuninori Morimoto					dmas = <&audma0 0x09>, <&audma1 0x0a>;
1890bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1891bce8ac22SKuninori Morimoto				};
1892bce8ac22SKuninori Morimoto				ssi5: ssi-5 {
1893bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1894bce8ac22SKuninori Morimoto					dmas = <&audma0 0x0b>, <&audma1 0x0c>;
1895bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1896bce8ac22SKuninori Morimoto				};
1897bce8ac22SKuninori Morimoto				ssi6: ssi-6 {
1898bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1899bce8ac22SKuninori Morimoto					dmas = <&audma0 0x0d>, <&audma1 0x0e>;
1900bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1901bce8ac22SKuninori Morimoto				};
1902bce8ac22SKuninori Morimoto				ssi7: ssi-7 {
1903bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1904bce8ac22SKuninori Morimoto					dmas = <&audma0 0x0f>, <&audma1 0x10>;
1905bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1906bce8ac22SKuninori Morimoto				};
1907bce8ac22SKuninori Morimoto				ssi8: ssi-8 {
1908bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1909bce8ac22SKuninori Morimoto					dmas = <&audma0 0x11>, <&audma1 0x12>;
1910bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1911bce8ac22SKuninori Morimoto				};
1912bce8ac22SKuninori Morimoto				ssi9: ssi-9 {
1913bce8ac22SKuninori Morimoto					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1914bce8ac22SKuninori Morimoto					dmas = <&audma0 0x13>, <&audma1 0x14>;
1915bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1916bce8ac22SKuninori Morimoto				};
1917bce8ac22SKuninori Morimoto			};
1918bce8ac22SKuninori Morimoto
1919bce8ac22SKuninori Morimoto			rcar_sound,ssiu {
1920bce8ac22SKuninori Morimoto				ssiu00: ssiu-0 {
1921bce8ac22SKuninori Morimoto					dmas = <&audma0 0x15>, <&audma1 0x16>;
1922bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1923bce8ac22SKuninori Morimoto				};
1924bce8ac22SKuninori Morimoto				ssiu01: ssiu-1 {
1925bce8ac22SKuninori Morimoto					dmas = <&audma0 0x35>, <&audma1 0x36>;
1926bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1927bce8ac22SKuninori Morimoto				};
1928bce8ac22SKuninori Morimoto				ssiu02: ssiu-2 {
1929bce8ac22SKuninori Morimoto					dmas = <&audma0 0x37>, <&audma1 0x38>;
1930bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1931bce8ac22SKuninori Morimoto				};
1932bce8ac22SKuninori Morimoto				ssiu03: ssiu-3 {
1933bce8ac22SKuninori Morimoto					dmas = <&audma0 0x47>, <&audma1 0x48>;
1934bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1935bce8ac22SKuninori Morimoto				};
1936bce8ac22SKuninori Morimoto				ssiu04: ssiu-4 {
1937bce8ac22SKuninori Morimoto					dmas = <&audma0 0x3F>, <&audma1 0x40>;
1938bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1939bce8ac22SKuninori Morimoto				};
1940bce8ac22SKuninori Morimoto				ssiu05: ssiu-5 {
1941bce8ac22SKuninori Morimoto					dmas = <&audma0 0x43>, <&audma1 0x44>;
1942bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1943bce8ac22SKuninori Morimoto				};
1944bce8ac22SKuninori Morimoto				ssiu06: ssiu-6 {
1945bce8ac22SKuninori Morimoto					dmas = <&audma0 0x4F>, <&audma1 0x50>;
1946bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1947bce8ac22SKuninori Morimoto				};
1948bce8ac22SKuninori Morimoto				ssiu07: ssiu-7 {
1949bce8ac22SKuninori Morimoto					dmas = <&audma0 0x53>, <&audma1 0x54>;
1950bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1951bce8ac22SKuninori Morimoto				};
1952bce8ac22SKuninori Morimoto				ssiu10: ssiu-8 {
1953bce8ac22SKuninori Morimoto					dmas = <&audma0 0x49>, <&audma1 0x4a>;
1954bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1955bce8ac22SKuninori Morimoto				};
1956bce8ac22SKuninori Morimoto				ssiu11: ssiu-9 {
1957bce8ac22SKuninori Morimoto					dmas = <&audma0 0x4B>, <&audma1 0x4C>;
1958bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1959bce8ac22SKuninori Morimoto				};
1960bce8ac22SKuninori Morimoto				ssiu12: ssiu-10 {
1961bce8ac22SKuninori Morimoto					dmas = <&audma0 0x57>, <&audma1 0x58>;
1962bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1963bce8ac22SKuninori Morimoto				};
1964bce8ac22SKuninori Morimoto				ssiu13: ssiu-11 {
1965bce8ac22SKuninori Morimoto					dmas = <&audma0 0x59>, <&audma1 0x5A>;
1966bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1967bce8ac22SKuninori Morimoto				};
1968bce8ac22SKuninori Morimoto				ssiu14: ssiu-12 {
1969bce8ac22SKuninori Morimoto					dmas = <&audma0 0x5F>, <&audma1 0x60>;
1970bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1971bce8ac22SKuninori Morimoto				};
1972bce8ac22SKuninori Morimoto				ssiu15: ssiu-13 {
1973bce8ac22SKuninori Morimoto					dmas = <&audma0 0xC3>, <&audma1 0xC4>;
1974bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1975bce8ac22SKuninori Morimoto				};
1976bce8ac22SKuninori Morimoto				ssiu16: ssiu-14 {
1977bce8ac22SKuninori Morimoto					dmas = <&audma0 0xC7>, <&audma1 0xC8>;
1978bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1979bce8ac22SKuninori Morimoto				};
1980bce8ac22SKuninori Morimoto				ssiu17: ssiu-15 {
1981bce8ac22SKuninori Morimoto					dmas = <&audma0 0xCB>, <&audma1 0xCC>;
1982bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1983bce8ac22SKuninori Morimoto				};
1984bce8ac22SKuninori Morimoto				ssiu20: ssiu-16 {
1985bce8ac22SKuninori Morimoto					dmas = <&audma0 0x63>, <&audma1 0x64>;
1986bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1987bce8ac22SKuninori Morimoto				};
1988bce8ac22SKuninori Morimoto				ssiu21: ssiu-17 {
1989bce8ac22SKuninori Morimoto					dmas = <&audma0 0x67>, <&audma1 0x68>;
1990bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1991bce8ac22SKuninori Morimoto				};
1992bce8ac22SKuninori Morimoto				ssiu22: ssiu-18 {
1993bce8ac22SKuninori Morimoto					dmas = <&audma0 0x6B>, <&audma1 0x6C>;
1994bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1995bce8ac22SKuninori Morimoto				};
1996bce8ac22SKuninori Morimoto				ssiu23: ssiu-19 {
1997bce8ac22SKuninori Morimoto					dmas = <&audma0 0x6D>, <&audma1 0x6E>;
1998bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
1999bce8ac22SKuninori Morimoto				};
2000bce8ac22SKuninori Morimoto				ssiu24: ssiu-20 {
2001bce8ac22SKuninori Morimoto					dmas = <&audma0 0xCF>, <&audma1 0xCE>;
2002bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2003bce8ac22SKuninori Morimoto				};
2004bce8ac22SKuninori Morimoto				ssiu25: ssiu-21 {
2005bce8ac22SKuninori Morimoto					dmas = <&audma0 0xEB>, <&audma1 0xEC>;
2006bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2007bce8ac22SKuninori Morimoto				};
2008bce8ac22SKuninori Morimoto				ssiu26: ssiu-22 {
2009bce8ac22SKuninori Morimoto					dmas = <&audma0 0xED>, <&audma1 0xEE>;
2010bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2011bce8ac22SKuninori Morimoto				};
2012bce8ac22SKuninori Morimoto				ssiu27: ssiu-23 {
2013bce8ac22SKuninori Morimoto					dmas = <&audma0 0xEF>, <&audma1 0xF0>;
2014bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2015bce8ac22SKuninori Morimoto				};
2016bce8ac22SKuninori Morimoto				ssiu30: ssiu-24 {
2017bce8ac22SKuninori Morimoto					dmas = <&audma0 0x6f>, <&audma1 0x70>;
2018bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2019bce8ac22SKuninori Morimoto				};
2020bce8ac22SKuninori Morimoto				ssiu31: ssiu-25 {
2021bce8ac22SKuninori Morimoto					dmas = <&audma0 0x21>, <&audma1 0x22>;
2022bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2023bce8ac22SKuninori Morimoto				};
2024bce8ac22SKuninori Morimoto				ssiu32: ssiu-26 {
2025bce8ac22SKuninori Morimoto					dmas = <&audma0 0x23>, <&audma1 0x24>;
2026bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2027bce8ac22SKuninori Morimoto				};
2028bce8ac22SKuninori Morimoto				ssiu33: ssiu-27 {
2029bce8ac22SKuninori Morimoto					dmas = <&audma0 0x25>, <&audma1 0x26>;
2030bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2031bce8ac22SKuninori Morimoto				};
2032bce8ac22SKuninori Morimoto				ssiu34: ssiu-28 {
2033bce8ac22SKuninori Morimoto					dmas = <&audma0 0x27>, <&audma1 0x28>;
2034bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2035bce8ac22SKuninori Morimoto				};
2036bce8ac22SKuninori Morimoto				ssiu35: ssiu-29 {
2037bce8ac22SKuninori Morimoto					dmas = <&audma0 0x29>, <&audma1 0x2A>;
2038bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2039bce8ac22SKuninori Morimoto				};
2040bce8ac22SKuninori Morimoto				ssiu36: ssiu-30 {
2041bce8ac22SKuninori Morimoto					dmas = <&audma0 0x2B>, <&audma1 0x2C>;
2042bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2043bce8ac22SKuninori Morimoto				};
2044bce8ac22SKuninori Morimoto				ssiu37: ssiu-31 {
2045bce8ac22SKuninori Morimoto					dmas = <&audma0 0x2D>, <&audma1 0x2E>;
2046bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2047bce8ac22SKuninori Morimoto				};
2048bce8ac22SKuninori Morimoto				ssiu40: ssiu-32 {
2049bce8ac22SKuninori Morimoto					dmas =	<&audma0 0x71>, <&audma1 0x72>;
2050bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2051bce8ac22SKuninori Morimoto				};
2052bce8ac22SKuninori Morimoto				ssiu41: ssiu-33 {
2053bce8ac22SKuninori Morimoto					dmas = <&audma0 0x17>, <&audma1 0x18>;
2054bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2055bce8ac22SKuninori Morimoto				};
2056bce8ac22SKuninori Morimoto				ssiu42: ssiu-34 {
2057bce8ac22SKuninori Morimoto					dmas = <&audma0 0x19>, <&audma1 0x1A>;
2058bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2059bce8ac22SKuninori Morimoto				};
2060bce8ac22SKuninori Morimoto				ssiu43: ssiu-35 {
2061bce8ac22SKuninori Morimoto					dmas = <&audma0 0x1B>, <&audma1 0x1C>;
2062bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2063bce8ac22SKuninori Morimoto				};
2064bce8ac22SKuninori Morimoto				ssiu44: ssiu-36 {
2065bce8ac22SKuninori Morimoto					dmas = <&audma0 0x1D>, <&audma1 0x1E>;
2066bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2067bce8ac22SKuninori Morimoto				};
2068bce8ac22SKuninori Morimoto				ssiu45: ssiu-37 {
2069bce8ac22SKuninori Morimoto					dmas = <&audma0 0x1F>, <&audma1 0x20>;
2070bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2071bce8ac22SKuninori Morimoto				};
2072bce8ac22SKuninori Morimoto				ssiu46: ssiu-38 {
2073bce8ac22SKuninori Morimoto					dmas = <&audma0 0x31>, <&audma1 0x32>;
2074bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2075bce8ac22SKuninori Morimoto				};
2076bce8ac22SKuninori Morimoto				ssiu47: ssiu-39 {
2077bce8ac22SKuninori Morimoto					dmas = <&audma0 0x33>, <&audma1 0x34>;
2078bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2079bce8ac22SKuninori Morimoto				};
2080bce8ac22SKuninori Morimoto				ssiu50: ssiu-40 {
2081bce8ac22SKuninori Morimoto					dmas = <&audma0 0x73>, <&audma1 0x74>;
2082bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2083bce8ac22SKuninori Morimoto				};
2084bce8ac22SKuninori Morimoto				ssiu60: ssiu-41 {
2085bce8ac22SKuninori Morimoto					dmas = <&audma0 0x75>, <&audma1 0x76>;
2086bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2087bce8ac22SKuninori Morimoto				};
2088bce8ac22SKuninori Morimoto				ssiu70: ssiu-42 {
2089bce8ac22SKuninori Morimoto					dmas = <&audma0 0x79>, <&audma1 0x7a>;
2090bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2091bce8ac22SKuninori Morimoto				};
2092bce8ac22SKuninori Morimoto				ssiu80: ssiu-43 {
2093bce8ac22SKuninori Morimoto					dmas = <&audma0 0x7b>, <&audma1 0x7c>;
2094bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2095bce8ac22SKuninori Morimoto				};
2096bce8ac22SKuninori Morimoto				ssiu90: ssiu-44 {
2097bce8ac22SKuninori Morimoto					dmas = <&audma0 0x7d>, <&audma1 0x7e>;
2098bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2099bce8ac22SKuninori Morimoto				};
2100bce8ac22SKuninori Morimoto				ssiu91: ssiu-45 {
2101bce8ac22SKuninori Morimoto					dmas = <&audma0 0x7F>, <&audma1 0x80>;
2102bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2103bce8ac22SKuninori Morimoto				};
2104bce8ac22SKuninori Morimoto				ssiu92: ssiu-46 {
2105bce8ac22SKuninori Morimoto					dmas = <&audma0 0x81>, <&audma1 0x82>;
2106bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2107bce8ac22SKuninori Morimoto				};
2108bce8ac22SKuninori Morimoto				ssiu93: ssiu-47 {
2109bce8ac22SKuninori Morimoto					dmas = <&audma0 0x83>, <&audma1 0x84>;
2110bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2111bce8ac22SKuninori Morimoto				};
2112bce8ac22SKuninori Morimoto				ssiu94: ssiu-48 {
2113bce8ac22SKuninori Morimoto					dmas = <&audma0 0xA3>, <&audma1 0xA4>;
2114bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2115bce8ac22SKuninori Morimoto				};
2116bce8ac22SKuninori Morimoto				ssiu95: ssiu-49 {
2117bce8ac22SKuninori Morimoto					dmas = <&audma0 0xA5>, <&audma1 0xA6>;
2118bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2119bce8ac22SKuninori Morimoto				};
2120bce8ac22SKuninori Morimoto				ssiu96: ssiu-50 {
2121bce8ac22SKuninori Morimoto					dmas = <&audma0 0xA7>, <&audma1 0xA8>;
2122bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2123bce8ac22SKuninori Morimoto				};
2124bce8ac22SKuninori Morimoto				ssiu97: ssiu-51 {
2125bce8ac22SKuninori Morimoto					dmas = <&audma0 0xA9>, <&audma1 0xAA>;
2126bce8ac22SKuninori Morimoto					dma-names = "rx", "tx";
2127bce8ac22SKuninori Morimoto				};
2128bce8ac22SKuninori Morimoto			};
2129bce8ac22SKuninori Morimoto		};
2130bce8ac22SKuninori Morimoto
2131bce8ac22SKuninori Morimoto		audma0: dma-controller@ec700000 {
2132bce8ac22SKuninori Morimoto			compatible = "renesas,dmac-r8a77961",
2133bce8ac22SKuninori Morimoto				     "renesas,rcar-dmac";
2134bce8ac22SKuninori Morimoto			reg = <0 0xec700000 0 0x10000>;
2135bce8ac22SKuninori Morimoto			interrupts = <GIC_SPI 350 IRQ_TYPE_LEVEL_HIGH>,
2136bce8ac22SKuninori Morimoto				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
2137bce8ac22SKuninori Morimoto				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
2138bce8ac22SKuninori Morimoto				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
2139bce8ac22SKuninori Morimoto				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
2140bce8ac22SKuninori Morimoto				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
2141bce8ac22SKuninori Morimoto				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
2142bce8ac22SKuninori Morimoto				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
2143bce8ac22SKuninori Morimoto				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
2144bce8ac22SKuninori Morimoto				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
2145bce8ac22SKuninori Morimoto				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
2146bce8ac22SKuninori Morimoto				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
2147bce8ac22SKuninori Morimoto				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
2148bce8ac22SKuninori Morimoto				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
2149bce8ac22SKuninori Morimoto				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
2150bce8ac22SKuninori Morimoto				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
2151bce8ac22SKuninori Morimoto				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
2152bce8ac22SKuninori Morimoto			interrupt-names = "error",
2153bce8ac22SKuninori Morimoto					"ch0", "ch1", "ch2", "ch3",
2154bce8ac22SKuninori Morimoto					"ch4", "ch5", "ch6", "ch7",
2155bce8ac22SKuninori Morimoto					"ch8", "ch9", "ch10", "ch11",
2156bce8ac22SKuninori Morimoto					"ch12", "ch13", "ch14", "ch15";
2157bce8ac22SKuninori Morimoto			clocks = <&cpg CPG_MOD 502>;
2158bce8ac22SKuninori Morimoto			clock-names = "fck";
2159bce8ac22SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2160bce8ac22SKuninori Morimoto			resets = <&cpg 502>;
2161bce8ac22SKuninori Morimoto			#dma-cells = <1>;
2162bce8ac22SKuninori Morimoto			dma-channels = <16>;
2163bce8ac22SKuninori Morimoto			iommus = <&ipmmu_mp 0>, <&ipmmu_mp 1>,
2164bce8ac22SKuninori Morimoto			       <&ipmmu_mp 2>, <&ipmmu_mp 3>,
2165bce8ac22SKuninori Morimoto			       <&ipmmu_mp 4>, <&ipmmu_mp 5>,
2166bce8ac22SKuninori Morimoto			       <&ipmmu_mp 6>, <&ipmmu_mp 7>,
2167bce8ac22SKuninori Morimoto			       <&ipmmu_mp 8>, <&ipmmu_mp 9>,
2168bce8ac22SKuninori Morimoto			       <&ipmmu_mp 10>, <&ipmmu_mp 11>,
2169bce8ac22SKuninori Morimoto			       <&ipmmu_mp 12>, <&ipmmu_mp 13>,
2170bce8ac22SKuninori Morimoto			       <&ipmmu_mp 14>, <&ipmmu_mp 15>;
2171bce8ac22SKuninori Morimoto		};
2172bce8ac22SKuninori Morimoto
2173bce8ac22SKuninori Morimoto		audma1: dma-controller@ec720000 {
2174bce8ac22SKuninori Morimoto			compatible = "renesas,dmac-r8a77961",
2175bce8ac22SKuninori Morimoto				     "renesas,rcar-dmac";
2176bce8ac22SKuninori Morimoto			reg = <0 0xec720000 0 0x10000>;
2177bce8ac22SKuninori Morimoto			interrupts = <GIC_SPI 351 IRQ_TYPE_LEVEL_HIGH>,
2178bce8ac22SKuninori Morimoto				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
2179bce8ac22SKuninori Morimoto				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
2180bce8ac22SKuninori Morimoto				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
2181bce8ac22SKuninori Morimoto				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
2182bce8ac22SKuninori Morimoto				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
2183bce8ac22SKuninori Morimoto				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
2184bce8ac22SKuninori Morimoto				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
2185bce8ac22SKuninori Morimoto				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
2186bce8ac22SKuninori Morimoto				     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
2187bce8ac22SKuninori Morimoto				     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
2188bce8ac22SKuninori Morimoto				     <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
2189bce8ac22SKuninori Morimoto				     <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
2190bce8ac22SKuninori Morimoto				     <GIC_SPI 348 IRQ_TYPE_LEVEL_HIGH>,
2191bce8ac22SKuninori Morimoto				     <GIC_SPI 349 IRQ_TYPE_LEVEL_HIGH>,
2192bce8ac22SKuninori Morimoto				     <GIC_SPI 382 IRQ_TYPE_LEVEL_HIGH>,
2193bce8ac22SKuninori Morimoto				     <GIC_SPI 383 IRQ_TYPE_LEVEL_HIGH>;
2194bce8ac22SKuninori Morimoto			interrupt-names = "error",
2195bce8ac22SKuninori Morimoto					"ch0", "ch1", "ch2", "ch3",
2196bce8ac22SKuninori Morimoto					"ch4", "ch5", "ch6", "ch7",
2197bce8ac22SKuninori Morimoto					"ch8", "ch9", "ch10", "ch11",
2198bce8ac22SKuninori Morimoto					"ch12", "ch13", "ch14", "ch15";
2199bce8ac22SKuninori Morimoto			clocks = <&cpg CPG_MOD 501>;
2200bce8ac22SKuninori Morimoto			clock-names = "fck";
2201bce8ac22SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2202bce8ac22SKuninori Morimoto			resets = <&cpg 501>;
2203bce8ac22SKuninori Morimoto			#dma-cells = <1>;
2204bce8ac22SKuninori Morimoto			dma-channels = <16>;
2205bce8ac22SKuninori Morimoto			iommus = <&ipmmu_mp 16>, <&ipmmu_mp 17>,
2206bce8ac22SKuninori Morimoto			       <&ipmmu_mp 18>, <&ipmmu_mp 19>,
2207bce8ac22SKuninori Morimoto			       <&ipmmu_mp 20>, <&ipmmu_mp 21>,
2208bce8ac22SKuninori Morimoto			       <&ipmmu_mp 22>, <&ipmmu_mp 23>,
2209bce8ac22SKuninori Morimoto			       <&ipmmu_mp 24>, <&ipmmu_mp 25>,
2210bce8ac22SKuninori Morimoto			       <&ipmmu_mp 26>, <&ipmmu_mp 27>,
2211bce8ac22SKuninori Morimoto			       <&ipmmu_mp 28>, <&ipmmu_mp 29>,
2212bce8ac22SKuninori Morimoto			       <&ipmmu_mp 30>, <&ipmmu_mp 31>;
2213f51746adSGeert Uytterhoeven		};
2214f51746adSGeert Uytterhoeven
2215f51746adSGeert Uytterhoeven		xhci0: usb@ee000000 {
22168ab47ffcSYoshihiro Shimoda			compatible = "renesas,xhci-r8a77961",
22178ab47ffcSYoshihiro Shimoda				     "renesas,rcar-gen3-xhci";
2218f51746adSGeert Uytterhoeven			reg = <0 0xee000000 0 0xc00>;
22198ab47ffcSYoshihiro Shimoda			interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>;
22208ab47ffcSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 328>;
22218ab47ffcSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
22228ab47ffcSYoshihiro Shimoda			resets = <&cpg 328>;
22238ab47ffcSYoshihiro Shimoda			status = "disabled";
2224f51746adSGeert Uytterhoeven		};
2225f51746adSGeert Uytterhoeven
2226f51746adSGeert Uytterhoeven		usb3_peri0: usb@ee020000 {
22278ab47ffcSYoshihiro Shimoda			compatible = "renesas,r8a77961-usb3-peri",
22288ab47ffcSYoshihiro Shimoda				     "renesas,rcar-gen3-usb3-peri";
2229f51746adSGeert Uytterhoeven			reg = <0 0xee020000 0 0x400>;
22308ab47ffcSYoshihiro Shimoda			interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
22318ab47ffcSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 328>;
22328ab47ffcSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
22338ab47ffcSYoshihiro Shimoda			resets = <&cpg 328>;
22348ab47ffcSYoshihiro Shimoda			status = "disabled";
2235f51746adSGeert Uytterhoeven		};
2236f51746adSGeert Uytterhoeven
2237f51746adSGeert Uytterhoeven		ohci0: usb@ee080000 {
2238667fd76fSYoshihiro Shimoda			compatible = "generic-ohci";
2239f51746adSGeert Uytterhoeven			reg = <0 0xee080000 0 0x100>;
2240667fd76fSYoshihiro Shimoda			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
2241667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
2242667fd76fSYoshihiro Shimoda			phys = <&usb2_phy0 1>;
2243667fd76fSYoshihiro Shimoda			phy-names = "usb";
2244667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2245667fd76fSYoshihiro Shimoda			resets = <&cpg 703>, <&cpg 704>;
2246667fd76fSYoshihiro Shimoda			status = "disabled";
2247f51746adSGeert Uytterhoeven		};
2248f51746adSGeert Uytterhoeven
2249f51746adSGeert Uytterhoeven		ohci1: usb@ee0a0000 {
2250667fd76fSYoshihiro Shimoda			compatible = "generic-ohci";
2251f51746adSGeert Uytterhoeven			reg = <0 0xee0a0000 0 0x100>;
2252667fd76fSYoshihiro Shimoda			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
2253667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 702>;
2254667fd76fSYoshihiro Shimoda			phys = <&usb2_phy1 1>;
2255667fd76fSYoshihiro Shimoda			phy-names = "usb";
2256667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2257667fd76fSYoshihiro Shimoda			resets = <&cpg 702>;
2258667fd76fSYoshihiro Shimoda			status = "disabled";
2259f51746adSGeert Uytterhoeven		};
2260f51746adSGeert Uytterhoeven
2261f51746adSGeert Uytterhoeven		ehci0: usb@ee080100 {
2262667fd76fSYoshihiro Shimoda			compatible = "generic-ehci";
2263f51746adSGeert Uytterhoeven			reg = <0 0xee080100 0 0x100>;
2264667fd76fSYoshihiro Shimoda			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
2265667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
2266667fd76fSYoshihiro Shimoda			phys = <&usb2_phy0 2>;
2267667fd76fSYoshihiro Shimoda			phy-names = "usb";
2268667fd76fSYoshihiro Shimoda			companion = <&ohci0>;
2269667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2270667fd76fSYoshihiro Shimoda			resets = <&cpg 703>, <&cpg 704>;
2271667fd76fSYoshihiro Shimoda			status = "disabled";
2272f51746adSGeert Uytterhoeven		};
2273f51746adSGeert Uytterhoeven
2274f51746adSGeert Uytterhoeven		ehci1: usb@ee0a0100 {
2275667fd76fSYoshihiro Shimoda			compatible = "generic-ehci";
2276f51746adSGeert Uytterhoeven			reg = <0 0xee0a0100 0 0x100>;
2277667fd76fSYoshihiro Shimoda			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
2278667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 702>;
2279667fd76fSYoshihiro Shimoda			phys = <&usb2_phy1 2>;
2280667fd76fSYoshihiro Shimoda			phy-names = "usb";
2281667fd76fSYoshihiro Shimoda			companion = <&ohci1>;
2282667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2283667fd76fSYoshihiro Shimoda			resets = <&cpg 702>;
2284667fd76fSYoshihiro Shimoda			status = "disabled";
2285f51746adSGeert Uytterhoeven		};
2286f51746adSGeert Uytterhoeven
2287f51746adSGeert Uytterhoeven		usb2_phy0: usb-phy@ee080200 {
2288667fd76fSYoshihiro Shimoda			compatible = "renesas,usb2-phy-r8a77961",
2289667fd76fSYoshihiro Shimoda				     "renesas,rcar-gen3-usb2-phy";
2290f51746adSGeert Uytterhoeven			reg = <0 0xee080200 0 0x700>;
2291667fd76fSYoshihiro Shimoda			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
2292667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 703>, <&cpg CPG_MOD 704>;
2293667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2294667fd76fSYoshihiro Shimoda			resets = <&cpg 703>, <&cpg 704>;
2295667fd76fSYoshihiro Shimoda			#phy-cells = <1>;
2296667fd76fSYoshihiro Shimoda			status = "disabled";
2297f51746adSGeert Uytterhoeven		};
2298f51746adSGeert Uytterhoeven
2299f51746adSGeert Uytterhoeven		usb2_phy1: usb-phy@ee0a0200 {
2300667fd76fSYoshihiro Shimoda			compatible = "renesas,usb2-phy-r8a77961",
2301667fd76fSYoshihiro Shimoda				     "renesas,rcar-gen3-usb2-phy";
2302f51746adSGeert Uytterhoeven			reg = <0 0xee0a0200 0 0x700>;
2303667fd76fSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 702>;
2304667fd76fSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2305667fd76fSYoshihiro Shimoda			resets = <&cpg 702>;
2306667fd76fSYoshihiro Shimoda			#phy-cells = <1>;
2307667fd76fSYoshihiro Shimoda			status = "disabled";
2308f51746adSGeert Uytterhoeven		};
2309f51746adSGeert Uytterhoeven
2310a6cb262aSYoshihiro Shimoda		sdhi0: mmc@ee100000 {
2311111cc9acSGeert Uytterhoeven			compatible = "renesas,sdhi-r8a77961",
2312111cc9acSGeert Uytterhoeven				     "renesas,rcar-gen3-sdhi";
2313f51746adSGeert Uytterhoeven			reg = <0 0xee100000 0 0x2000>;
2314111cc9acSGeert Uytterhoeven			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
2315eca6ab6eSWolfram Sang			clocks = <&cpg CPG_MOD 314>, <&cpg CPG_CORE R8A77961_CLK_SD0H>;
2316eca6ab6eSWolfram Sang			clock-names = "core", "clkh";
2317111cc9acSGeert Uytterhoeven			max-frequency = <200000000>;
2318111cc9acSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2319111cc9acSGeert Uytterhoeven			resets = <&cpg 314>;
2320651f8cffSYoshihiro Shimoda			iommus = <&ipmmu_ds1 32>;
2321111cc9acSGeert Uytterhoeven			status = "disabled";
2322111cc9acSGeert Uytterhoeven		};
2323111cc9acSGeert Uytterhoeven
2324a6cb262aSYoshihiro Shimoda		sdhi1: mmc@ee120000 {
2325111cc9acSGeert Uytterhoeven			compatible = "renesas,sdhi-r8a77961",
2326111cc9acSGeert Uytterhoeven				     "renesas,rcar-gen3-sdhi";
2327111cc9acSGeert Uytterhoeven			reg = <0 0xee120000 0 0x2000>;
2328111cc9acSGeert Uytterhoeven			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
2329eca6ab6eSWolfram Sang			clocks = <&cpg CPG_MOD 313>, <&cpg CPG_CORE R8A77961_CLK_SD1H>;
2330eca6ab6eSWolfram Sang			clock-names = "core", "clkh";
2331111cc9acSGeert Uytterhoeven			max-frequency = <200000000>;
2332111cc9acSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2333111cc9acSGeert Uytterhoeven			resets = <&cpg 313>;
2334651f8cffSYoshihiro Shimoda			iommus = <&ipmmu_ds1 33>;
2335111cc9acSGeert Uytterhoeven			status = "disabled";
2336f51746adSGeert Uytterhoeven		};
2337f51746adSGeert Uytterhoeven
2338a6cb262aSYoshihiro Shimoda		sdhi2: mmc@ee140000 {
2339111cc9acSGeert Uytterhoeven			compatible = "renesas,sdhi-r8a77961",
2340111cc9acSGeert Uytterhoeven				     "renesas,rcar-gen3-sdhi";
2341f51746adSGeert Uytterhoeven			reg = <0 0xee140000 0 0x2000>;
2342111cc9acSGeert Uytterhoeven			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
2343eca6ab6eSWolfram Sang			clocks = <&cpg CPG_MOD 312>, <&cpg CPG_CORE R8A77961_CLK_SD2H>;
2344eca6ab6eSWolfram Sang			clock-names = "core", "clkh";
2345111cc9acSGeert Uytterhoeven			max-frequency = <200000000>;
2346111cc9acSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2347111cc9acSGeert Uytterhoeven			resets = <&cpg 312>;
2348651f8cffSYoshihiro Shimoda			iommus = <&ipmmu_ds1 34>;
2349111cc9acSGeert Uytterhoeven			status = "disabled";
2350f51746adSGeert Uytterhoeven		};
2351f51746adSGeert Uytterhoeven
2352a6cb262aSYoshihiro Shimoda		sdhi3: mmc@ee160000 {
2353111cc9acSGeert Uytterhoeven			compatible = "renesas,sdhi-r8a77961",
2354111cc9acSGeert Uytterhoeven				     "renesas,rcar-gen3-sdhi";
2355f51746adSGeert Uytterhoeven			reg = <0 0xee160000 0 0x2000>;
2356111cc9acSGeert Uytterhoeven			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
2357eca6ab6eSWolfram Sang			clocks = <&cpg CPG_MOD 311>, <&cpg CPG_CORE R8A77961_CLK_SD3H>;
2358eca6ab6eSWolfram Sang			clock-names = "core", "clkh";
2359111cc9acSGeert Uytterhoeven			max-frequency = <200000000>;
2360111cc9acSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2361111cc9acSGeert Uytterhoeven			resets = <&cpg 311>;
2362651f8cffSYoshihiro Shimoda			iommus = <&ipmmu_ds1 35>;
2363111cc9acSGeert Uytterhoeven			status = "disabled";
2364f51746adSGeert Uytterhoeven		};
2365f51746adSGeert Uytterhoeven
2366f51746adSGeert Uytterhoeven		gic: interrupt-controller@f1010000 {
2367f51746adSGeert Uytterhoeven			compatible = "arm,gic-400";
2368f51746adSGeert Uytterhoeven			#interrupt-cells = <3>;
2369f51746adSGeert Uytterhoeven			#address-cells = <0>;
2370f51746adSGeert Uytterhoeven			interrupt-controller;
2371f51746adSGeert Uytterhoeven			reg = <0x0 0xf1010000 0 0x1000>,
2372f51746adSGeert Uytterhoeven			      <0x0 0xf1020000 0 0x20000>,
2373f51746adSGeert Uytterhoeven			      <0x0 0xf1040000 0 0x20000>,
2374f51746adSGeert Uytterhoeven			      <0x0 0xf1060000 0 0x20000>;
2375f51746adSGeert Uytterhoeven			interrupts = <GIC_PPI 9
2376f51746adSGeert Uytterhoeven					(GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_HIGH)>;
2377f51746adSGeert Uytterhoeven			clocks = <&cpg CPG_MOD 408>;
2378f51746adSGeert Uytterhoeven			clock-names = "clk";
2379f51746adSGeert Uytterhoeven			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2380f51746adSGeert Uytterhoeven			resets = <&cpg 408>;
2381f51746adSGeert Uytterhoeven		};
2382f51746adSGeert Uytterhoeven
2383f51746adSGeert Uytterhoeven		pciec0: pcie@fe000000 {
238476e6c82cSYoshihiro Shimoda			compatible = "renesas,pcie-r8a77961",
238576e6c82cSYoshihiro Shimoda				     "renesas,pcie-rcar-gen3";
2386f51746adSGeert Uytterhoeven			reg = <0 0xfe000000 0 0x80000>;
238776e6c82cSYoshihiro Shimoda			#address-cells = <3>;
238876e6c82cSYoshihiro Shimoda			#size-cells = <2>;
238976e6c82cSYoshihiro Shimoda			bus-range = <0x00 0xff>;
239076e6c82cSYoshihiro Shimoda			device_type = "pci";
239176e6c82cSYoshihiro Shimoda			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
239276e6c82cSYoshihiro Shimoda				 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
239376e6c82cSYoshihiro Shimoda				 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
239476e6c82cSYoshihiro Shimoda				 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
239576e6c82cSYoshihiro Shimoda			/* Map all possible DDR as inbound ranges */
239676e6c82cSYoshihiro Shimoda			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>;
239776e6c82cSYoshihiro Shimoda			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
239876e6c82cSYoshihiro Shimoda				<GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
239976e6c82cSYoshihiro Shimoda				<GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
240076e6c82cSYoshihiro Shimoda			#interrupt-cells = <1>;
240176e6c82cSYoshihiro Shimoda			interrupt-map-mask = <0 0 0 0>;
240276e6c82cSYoshihiro Shimoda			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
240376e6c82cSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
240476e6c82cSYoshihiro Shimoda			clock-names = "pcie", "pcie_bus";
240576e6c82cSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
240676e6c82cSYoshihiro Shimoda			resets = <&cpg 319>;
240776e6c82cSYoshihiro Shimoda			status = "disabled";
2408f51746adSGeert Uytterhoeven		};
2409f51746adSGeert Uytterhoeven
2410f51746adSGeert Uytterhoeven		pciec1: pcie@ee800000 {
241176e6c82cSYoshihiro Shimoda			compatible = "renesas,pcie-r8a77961",
241276e6c82cSYoshihiro Shimoda				     "renesas,pcie-rcar-gen3";
2413f51746adSGeert Uytterhoeven			reg = <0 0xee800000 0 0x80000>;
241476e6c82cSYoshihiro Shimoda			#address-cells = <3>;
241576e6c82cSYoshihiro Shimoda			#size-cells = <2>;
241676e6c82cSYoshihiro Shimoda			bus-range = <0x00 0xff>;
241776e6c82cSYoshihiro Shimoda			device_type = "pci";
241876e6c82cSYoshihiro Shimoda			ranges = <0x01000000 0 0x00000000 0 0xee900000 0 0x00100000>,
241976e6c82cSYoshihiro Shimoda				 <0x02000000 0 0xeea00000 0 0xeea00000 0 0x00200000>,
242076e6c82cSYoshihiro Shimoda				 <0x02000000 0 0xc0000000 0 0xc0000000 0 0x08000000>,
242176e6c82cSYoshihiro Shimoda				 <0x42000000 0 0xc8000000 0 0xc8000000 0 0x08000000>;
242276e6c82cSYoshihiro Shimoda			/* Map all possible DDR as inbound ranges */
242376e6c82cSYoshihiro Shimoda			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>;
242476e6c82cSYoshihiro Shimoda			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
242576e6c82cSYoshihiro Shimoda				<GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
242676e6c82cSYoshihiro Shimoda				<GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
242776e6c82cSYoshihiro Shimoda			#interrupt-cells = <1>;
242876e6c82cSYoshihiro Shimoda			interrupt-map-mask = <0 0 0 0>;
242976e6c82cSYoshihiro Shimoda			interrupt-map = <0 0 0 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
243076e6c82cSYoshihiro Shimoda			clocks = <&cpg CPG_MOD 318>, <&pcie_bus_clk>;
243176e6c82cSYoshihiro Shimoda			clock-names = "pcie", "pcie_bus";
243276e6c82cSYoshihiro Shimoda			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
243376e6c82cSYoshihiro Shimoda			resets = <&cpg 318>;
243476e6c82cSYoshihiro Shimoda			status = "disabled";
2435f51746adSGeert Uytterhoeven		};
2436f51746adSGeert Uytterhoeven
24379ab84704SKuninori Morimoto		fcpf0: fcp@fe950000 {
24389ab84704SKuninori Morimoto			compatible = "renesas,fcpf";
24399ab84704SKuninori Morimoto			reg = <0 0xfe950000 0 0x200>;
24409ab84704SKuninori Morimoto			clocks = <&cpg CPG_MOD 615>;
24419ab84704SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_A3VC>;
24429ab84704SKuninori Morimoto			resets = <&cpg 615>;
24439ab84704SKuninori Morimoto		};
24449ab84704SKuninori Morimoto
24459ab84704SKuninori Morimoto		fcpvb0: fcp@fe96f000 {
24469ab84704SKuninori Morimoto			compatible = "renesas,fcpv";
24479ab84704SKuninori Morimoto			reg = <0 0xfe96f000 0 0x200>;
24489ab84704SKuninori Morimoto			clocks = <&cpg CPG_MOD 607>;
24499ab84704SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_A3VC>;
24509ab84704SKuninori Morimoto			resets = <&cpg 607>;
24519ab84704SKuninori Morimoto		};
24529ab84704SKuninori Morimoto
24539ab84704SKuninori Morimoto		fcpvi0: fcp@fe9af000 {
24549ab84704SKuninori Morimoto			compatible = "renesas,fcpv";
24559ab84704SKuninori Morimoto			reg = <0 0xfe9af000 0 0x200>;
24569ab84704SKuninori Morimoto			clocks = <&cpg CPG_MOD 611>;
24579ab84704SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_A3VC>;
24589ab84704SKuninori Morimoto			resets = <&cpg 611>;
24599ab84704SKuninori Morimoto			iommus = <&ipmmu_vc0 19>;
24609ab84704SKuninori Morimoto		};
24619ab84704SKuninori Morimoto
24629ab84704SKuninori Morimoto		fcpvd0: fcp@fea27000 {
24639ab84704SKuninori Morimoto			compatible = "renesas,fcpv";
24649ab84704SKuninori Morimoto			reg = <0 0xfea27000 0 0x200>;
24659ab84704SKuninori Morimoto			clocks = <&cpg CPG_MOD 603>;
24669ab84704SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
24679ab84704SKuninori Morimoto			resets = <&cpg 603>;
24689ab84704SKuninori Morimoto			iommus = <&ipmmu_vi0 8>;
24699ab84704SKuninori Morimoto		};
24709ab84704SKuninori Morimoto
24719ab84704SKuninori Morimoto		fcpvd1: fcp@fea2f000 {
24729ab84704SKuninori Morimoto			compatible = "renesas,fcpv";
24739ab84704SKuninori Morimoto			reg = <0 0xfea2f000 0 0x200>;
24749ab84704SKuninori Morimoto			clocks = <&cpg CPG_MOD 602>;
24759ab84704SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
24769ab84704SKuninori Morimoto			resets = <&cpg 602>;
24779ab84704SKuninori Morimoto			iommus = <&ipmmu_vi0 9>;
24789ab84704SKuninori Morimoto		};
24799ab84704SKuninori Morimoto
24809ab84704SKuninori Morimoto		fcpvd2: fcp@fea37000 {
24819ab84704SKuninori Morimoto			compatible = "renesas,fcpv";
24829ab84704SKuninori Morimoto			reg = <0 0xfea37000 0 0x200>;
24839ab84704SKuninori Morimoto			clocks = <&cpg CPG_MOD 601>;
24849ab84704SKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
24859ab84704SKuninori Morimoto			resets = <&cpg 601>;
24869ab84704SKuninori Morimoto			iommus = <&ipmmu_vi0 10>;
24879ab84704SKuninori Morimoto		};
24889ab84704SKuninori Morimoto
2489298b0c8bSKuninori Morimoto		vspb: vsp@fe960000 {
2490298b0c8bSKuninori Morimoto			compatible = "renesas,vsp2";
2491298b0c8bSKuninori Morimoto			reg = <0 0xfe960000 0 0x8000>;
2492298b0c8bSKuninori Morimoto			interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
2493298b0c8bSKuninori Morimoto			clocks = <&cpg CPG_MOD 626>;
2494298b0c8bSKuninori Morimoto			power-domains = <&sysc R8A77961_PD_A3VC>;
2495298b0c8bSKuninori Morimoto			resets = <&cpg 626>;
2496298b0c8bSKuninori Morimoto
2497298b0c8bSKuninori Morimoto			renesas,fcp = <&fcpvb0>;
2498298b0c8bSKuninori Morimoto		};
2499298b0c8bSKuninori Morimoto
2500298b0c8bSKuninori Morimoto		vspd0: vsp@fea20000 {
2501298b0c8bSKuninori Morimoto			compatible = "renesas,vsp2";
2502298b0c8bSKuninori Morimoto			reg = <0 0xfea20000 0 0x5000>;
2503298b0c8bSKuninori Morimoto			interrupts = <GIC_SPI 466 IRQ_TYPE_LEVEL_HIGH>;
2504298b0c8bSKuninori Morimoto			clocks = <&cpg CPG_MOD 623>;
2505298b0c8bSKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2506298b0c8bSKuninori Morimoto			resets = <&cpg 623>;
2507298b0c8bSKuninori Morimoto
2508298b0c8bSKuninori Morimoto			renesas,fcp = <&fcpvd0>;
2509298b0c8bSKuninori Morimoto		};
2510298b0c8bSKuninori Morimoto
2511298b0c8bSKuninori Morimoto		vspd1: vsp@fea28000 {
2512298b0c8bSKuninori Morimoto			compatible = "renesas,vsp2";
2513298b0c8bSKuninori Morimoto			reg = <0 0xfea28000 0 0x5000>;
2514298b0c8bSKuninori Morimoto			interrupts = <GIC_SPI 467 IRQ_TYPE_LEVEL_HIGH>;
2515298b0c8bSKuninori Morimoto			clocks = <&cpg CPG_MOD 622>;
2516298b0c8bSKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2517298b0c8bSKuninori Morimoto			resets = <&cpg 622>;
2518298b0c8bSKuninori Morimoto
2519298b0c8bSKuninori Morimoto			renesas,fcp = <&fcpvd1>;
2520298b0c8bSKuninori Morimoto		};
2521298b0c8bSKuninori Morimoto
2522298b0c8bSKuninori Morimoto		vspd2: vsp@fea30000 {
2523298b0c8bSKuninori Morimoto			compatible = "renesas,vsp2";
2524298b0c8bSKuninori Morimoto			reg = <0 0xfea30000 0 0x5000>;
2525298b0c8bSKuninori Morimoto			interrupts = <GIC_SPI 468 IRQ_TYPE_LEVEL_HIGH>;
2526298b0c8bSKuninori Morimoto			clocks = <&cpg CPG_MOD 621>;
2527298b0c8bSKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2528298b0c8bSKuninori Morimoto			resets = <&cpg 621>;
2529298b0c8bSKuninori Morimoto
2530298b0c8bSKuninori Morimoto			renesas,fcp = <&fcpvd2>;
2531298b0c8bSKuninori Morimoto		};
2532298b0c8bSKuninori Morimoto
2533298b0c8bSKuninori Morimoto		vspi0: vsp@fe9a0000 {
2534298b0c8bSKuninori Morimoto			compatible = "renesas,vsp2";
2535298b0c8bSKuninori Morimoto			reg = <0 0xfe9a0000 0 0x8000>;
2536298b0c8bSKuninori Morimoto			interrupts = <GIC_SPI 444 IRQ_TYPE_LEVEL_HIGH>;
2537298b0c8bSKuninori Morimoto			clocks = <&cpg CPG_MOD 631>;
2538298b0c8bSKuninori Morimoto			power-domains = <&sysc R8A77961_PD_A3VC>;
2539298b0c8bSKuninori Morimoto			resets = <&cpg 631>;
2540298b0c8bSKuninori Morimoto
2541298b0c8bSKuninori Morimoto			renesas,fcp = <&fcpvi0>;
2542298b0c8bSKuninori Morimoto		};
2543298b0c8bSKuninori Morimoto
2544f51746adSGeert Uytterhoeven		csi20: csi2@fea80000 {
2545c7b22b50SNiklas Söderlund			compatible = "renesas,r8a77961-csi2";
2546f51746adSGeert Uytterhoeven			reg = <0 0xfea80000 0 0x10000>;
2547c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
2548c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 714>;
2549c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2550c7b22b50SNiklas Söderlund			resets = <&cpg 714>;
2551c7b22b50SNiklas Söderlund			status = "disabled";
2552f51746adSGeert Uytterhoeven
2553f51746adSGeert Uytterhoeven			ports {
2554f51746adSGeert Uytterhoeven				#address-cells = <1>;
2555f51746adSGeert Uytterhoeven				#size-cells = <0>;
2556f51746adSGeert Uytterhoeven
25570a96c059SNiklas Söderlund				port@0 {
25580a96c059SNiklas Söderlund					reg = <0>;
25590a96c059SNiklas Söderlund				};
25600a96c059SNiklas Söderlund
2561f51746adSGeert Uytterhoeven				port@1 {
2562f51746adSGeert Uytterhoeven					#address-cells = <1>;
2563f51746adSGeert Uytterhoeven					#size-cells = <0>;
2564c7b22b50SNiklas Söderlund
2565f51746adSGeert Uytterhoeven					reg = <1>;
2566c7b22b50SNiklas Söderlund
2567c7b22b50SNiklas Söderlund					csi20vin0: endpoint@0 {
2568c7b22b50SNiklas Söderlund						reg = <0>;
2569c7b22b50SNiklas Söderlund						remote-endpoint = <&vin0csi20>;
2570c7b22b50SNiklas Söderlund					};
2571c7b22b50SNiklas Söderlund					csi20vin1: endpoint@1 {
2572c7b22b50SNiklas Söderlund						reg = <1>;
2573c7b22b50SNiklas Söderlund						remote-endpoint = <&vin1csi20>;
2574c7b22b50SNiklas Söderlund					};
2575c7b22b50SNiklas Söderlund					csi20vin2: endpoint@2 {
2576c7b22b50SNiklas Söderlund						reg = <2>;
2577c7b22b50SNiklas Söderlund						remote-endpoint = <&vin2csi20>;
2578c7b22b50SNiklas Söderlund					};
2579c7b22b50SNiklas Söderlund					csi20vin3: endpoint@3 {
2580c7b22b50SNiklas Söderlund						reg = <3>;
2581c7b22b50SNiklas Söderlund						remote-endpoint = <&vin3csi20>;
2582c7b22b50SNiklas Söderlund					};
2583c7b22b50SNiklas Söderlund					csi20vin4: endpoint@4 {
2584c7b22b50SNiklas Söderlund						reg = <4>;
2585c7b22b50SNiklas Söderlund						remote-endpoint = <&vin4csi20>;
2586c7b22b50SNiklas Söderlund					};
2587c7b22b50SNiklas Söderlund					csi20vin5: endpoint@5 {
2588c7b22b50SNiklas Söderlund						reg = <5>;
2589c7b22b50SNiklas Söderlund						remote-endpoint = <&vin5csi20>;
2590c7b22b50SNiklas Söderlund					};
2591c7b22b50SNiklas Söderlund					csi20vin6: endpoint@6 {
2592c7b22b50SNiklas Söderlund						reg = <6>;
2593c7b22b50SNiklas Söderlund						remote-endpoint = <&vin6csi20>;
2594c7b22b50SNiklas Söderlund					};
2595c7b22b50SNiklas Söderlund					csi20vin7: endpoint@7 {
2596c7b22b50SNiklas Söderlund						reg = <7>;
2597c7b22b50SNiklas Söderlund						remote-endpoint = <&vin7csi20>;
2598c7b22b50SNiklas Söderlund					};
2599f51746adSGeert Uytterhoeven				};
2600f51746adSGeert Uytterhoeven			};
2601f51746adSGeert Uytterhoeven		};
2602f51746adSGeert Uytterhoeven
2603f51746adSGeert Uytterhoeven		csi40: csi2@feaa0000 {
2604c7b22b50SNiklas Söderlund			compatible = "renesas,r8a77961-csi2";
2605f51746adSGeert Uytterhoeven			reg = <0 0xfeaa0000 0 0x10000>;
2606c7b22b50SNiklas Söderlund			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
2607c7b22b50SNiklas Söderlund			clocks = <&cpg CPG_MOD 716>;
2608c7b22b50SNiklas Söderlund			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
2609c7b22b50SNiklas Söderlund			resets = <&cpg 716>;
2610c7b22b50SNiklas Söderlund			status = "disabled";
2611f51746adSGeert Uytterhoeven
2612f51746adSGeert Uytterhoeven			ports {
2613f51746adSGeert Uytterhoeven				#address-cells = <1>;
2614f51746adSGeert Uytterhoeven				#size-cells = <0>;
2615f51746adSGeert Uytterhoeven
26160a96c059SNiklas Söderlund				port@0 {
26170a96c059SNiklas Söderlund					reg = <0>;
26180a96c059SNiklas Söderlund				};
26190a96c059SNiklas Söderlund
2620f51746adSGeert Uytterhoeven				port@1 {
2621f51746adSGeert Uytterhoeven					#address-cells = <1>;
2622f51746adSGeert Uytterhoeven					#size-cells = <0>;
2623f51746adSGeert Uytterhoeven
2624f51746adSGeert Uytterhoeven					reg = <1>;
2625c7b22b50SNiklas Söderlund
2626c7b22b50SNiklas Söderlund					csi40vin0: endpoint@0 {
2627c7b22b50SNiklas Söderlund						reg = <0>;
2628c7b22b50SNiklas Söderlund						remote-endpoint = <&vin0csi40>;
2629f51746adSGeert Uytterhoeven					};
2630c7b22b50SNiklas Söderlund					csi40vin1: endpoint@1 {
2631c7b22b50SNiklas Söderlund						reg = <1>;
2632c7b22b50SNiklas Söderlund						remote-endpoint = <&vin1csi40>;
2633c7b22b50SNiklas Söderlund					};
2634c7b22b50SNiklas Söderlund					csi40vin2: endpoint@2 {
2635c7b22b50SNiklas Söderlund						reg = <2>;
2636c7b22b50SNiklas Söderlund						remote-endpoint = <&vin2csi40>;
2637c7b22b50SNiklas Söderlund					};
2638c7b22b50SNiklas Söderlund					csi40vin3: endpoint@3 {
2639c7b22b50SNiklas Söderlund						reg = <3>;
2640c7b22b50SNiklas Söderlund						remote-endpoint = <&vin3csi40>;
2641c7b22b50SNiklas Söderlund					};
2642c7b22b50SNiklas Söderlund					csi40vin4: endpoint@4 {
2643c7b22b50SNiklas Söderlund						reg = <4>;
2644c7b22b50SNiklas Söderlund						remote-endpoint = <&vin4csi40>;
2645c7b22b50SNiklas Söderlund					};
2646c7b22b50SNiklas Söderlund					csi40vin5: endpoint@5 {
2647c7b22b50SNiklas Söderlund						reg = <5>;
2648c7b22b50SNiklas Söderlund						remote-endpoint = <&vin5csi40>;
2649c7b22b50SNiklas Söderlund					};
2650c7b22b50SNiklas Söderlund					csi40vin6: endpoint@6 {
2651c7b22b50SNiklas Söderlund						reg = <6>;
2652c7b22b50SNiklas Söderlund						remote-endpoint = <&vin6csi40>;
2653c7b22b50SNiklas Söderlund					};
2654c7b22b50SNiklas Söderlund					csi40vin7: endpoint@7 {
2655c7b22b50SNiklas Söderlund						reg = <7>;
2656c7b22b50SNiklas Söderlund						remote-endpoint = <&vin7csi40>;
2657c7b22b50SNiklas Söderlund					};
2658c7b22b50SNiklas Söderlund				};
2659c7b22b50SNiklas Söderlund
2660f51746adSGeert Uytterhoeven			};
2661f51746adSGeert Uytterhoeven		};
2662f51746adSGeert Uytterhoeven
2663f51746adSGeert Uytterhoeven		hdmi0: hdmi@fead0000 {
26640ecbe08bSKuninori Morimoto			compatible = "renesas,r8a77961-hdmi", "renesas,rcar-gen3-hdmi";
2665f51746adSGeert Uytterhoeven			reg = <0 0xfead0000 0 0x10000>;
26660ecbe08bSKuninori Morimoto			interrupts = <GIC_SPI 389 IRQ_TYPE_LEVEL_HIGH>;
26670ecbe08bSKuninori Morimoto			clocks = <&cpg CPG_MOD 729>, <&cpg CPG_CORE R8A77961_CLK_HDMI>;
26680ecbe08bSKuninori Morimoto			clock-names = "iahb", "isfr";
26690ecbe08bSKuninori Morimoto			power-domains = <&sysc R8A77961_PD_ALWAYS_ON>;
26700ecbe08bSKuninori Morimoto			resets = <&cpg 729>;
26710ecbe08bSKuninori Morimoto			status = "disabled";
2672f51746adSGeert Uytterhoeven
2673f51746adSGeert Uytterhoeven			ports {
2674f51746adSGeert Uytterhoeven				#address-cells = <1>;
2675f51746adSGeert Uytterhoeven				#size-cells = <0>;
2676f51746adSGeert Uytterhoeven				port@0 {
2677f51746adSGeert Uytterhoeven					reg = <0>;
26780ecbe08bSKuninori Morimoto					dw_hdmi0_in: endpoint {
26790ecbe08bSKuninori Morimoto						remote-endpoint = <&du_out_hdmi0>;
26800ecbe08bSKuninori Morimoto					};
2681f51746adSGeert Uytterhoeven				};
2682f51746adSGeert Uytterhoeven				port@1 {
2683f51746adSGeert Uytterhoeven					reg = <1>;
2684f51746adSGeert Uytterhoeven				};
2685f51746adSGeert Uytterhoeven				port@2 {
2686f51746adSGeert Uytterhoeven					/* HDMI sound */
2687f51746adSGeert Uytterhoeven					reg = <2>;
2688f51746adSGeert Uytterhoeven				};
2689f51746adSGeert Uytterhoeven			};
2690f51746adSGeert Uytterhoeven		};
2691f51746adSGeert Uytterhoeven
2692f51746adSGeert Uytterhoeven		du: display@feb00000 {
2693d56896a4SKuninori Morimoto			compatible = "renesas,du-r8a77961";
2694f51746adSGeert Uytterhoeven			reg = <0 0xfeb00000 0 0x70000>;
2695d56896a4SKuninori Morimoto			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
2696d56896a4SKuninori Morimoto				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
2697d56896a4SKuninori Morimoto				     <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
2698d56896a4SKuninori Morimoto			clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>,
2699d56896a4SKuninori Morimoto				 <&cpg CPG_MOD 722>;
2700d56896a4SKuninori Morimoto			clock-names = "du.0", "du.1", "du.2";
2701d56896a4SKuninori Morimoto			resets = <&cpg 724>, <&cpg 722>;
2702d56896a4SKuninori Morimoto			reset-names = "du.0", "du.2";
2703d56896a4SKuninori Morimoto
2704d56896a4SKuninori Morimoto			renesas,vsps = <&vspd0 0>, <&vspd1 0>, <&vspd2 0>;
2705d56896a4SKuninori Morimoto			status = "disabled";
2706f51746adSGeert Uytterhoeven
2707f51746adSGeert Uytterhoeven			ports {
2708f51746adSGeert Uytterhoeven				#address-cells = <1>;
2709f51746adSGeert Uytterhoeven				#size-cells = <0>;
2710f51746adSGeert Uytterhoeven
2711f51746adSGeert Uytterhoeven				port@0 {
2712f51746adSGeert Uytterhoeven					reg = <0>;
2713f51746adSGeert Uytterhoeven					du_out_rgb: endpoint {
2714f51746adSGeert Uytterhoeven					};
2715f51746adSGeert Uytterhoeven				};
2716f51746adSGeert Uytterhoeven				port@1 {
2717f51746adSGeert Uytterhoeven					reg = <1>;
2718f51746adSGeert Uytterhoeven					du_out_hdmi0: endpoint {
27190ecbe08bSKuninori Morimoto						remote-endpoint = <&dw_hdmi0_in>;
2720f51746adSGeert Uytterhoeven					};
2721f51746adSGeert Uytterhoeven				};
2722f51746adSGeert Uytterhoeven				port@2 {
2723f51746adSGeert Uytterhoeven					reg = <2>;
2724f51746adSGeert Uytterhoeven					du_out_lvds0: endpoint {
2725f51746adSGeert Uytterhoeven					};
2726f51746adSGeert Uytterhoeven				};
2727f51746adSGeert Uytterhoeven			};
2728f51746adSGeert Uytterhoeven		};
2729f51746adSGeert Uytterhoeven
2730f51746adSGeert Uytterhoeven		prr: chipid@fff00044 {
2731f51746adSGeert Uytterhoeven			compatible = "renesas,prr";
2732f51746adSGeert Uytterhoeven			reg = <0 0xfff00044 0 4>;
2733f51746adSGeert Uytterhoeven		};
2734f51746adSGeert Uytterhoeven	};
2735f51746adSGeert Uytterhoeven
273617ab3c3eSGeert Uytterhoeven	thermal-zones {
273717ab3c3eSGeert Uytterhoeven		sensor_thermal1: sensor-thermal1 {
273817ab3c3eSGeert Uytterhoeven			polling-delay-passive = <250>;
273917ab3c3eSGeert Uytterhoeven			polling-delay = <1000>;
274017ab3c3eSGeert Uytterhoeven			thermal-sensors = <&tsc 0>;
274117ab3c3eSGeert Uytterhoeven			sustainable-power = <3874>;
274217ab3c3eSGeert Uytterhoeven
274317ab3c3eSGeert Uytterhoeven			trips {
274417ab3c3eSGeert Uytterhoeven				sensor1_crit: sensor1-crit {
274517ab3c3eSGeert Uytterhoeven					temperature = <120000>;
274617ab3c3eSGeert Uytterhoeven					hysteresis = <1000>;
274717ab3c3eSGeert Uytterhoeven					type = "critical";
274817ab3c3eSGeert Uytterhoeven				};
274917ab3c3eSGeert Uytterhoeven			};
275017ab3c3eSGeert Uytterhoeven		};
275117ab3c3eSGeert Uytterhoeven
275217ab3c3eSGeert Uytterhoeven		sensor_thermal2: sensor-thermal2 {
275317ab3c3eSGeert Uytterhoeven			polling-delay-passive = <250>;
275417ab3c3eSGeert Uytterhoeven			polling-delay = <1000>;
275517ab3c3eSGeert Uytterhoeven			thermal-sensors = <&tsc 1>;
275617ab3c3eSGeert Uytterhoeven			sustainable-power = <3874>;
275717ab3c3eSGeert Uytterhoeven
275817ab3c3eSGeert Uytterhoeven			trips {
275917ab3c3eSGeert Uytterhoeven				sensor2_crit: sensor2-crit {
276017ab3c3eSGeert Uytterhoeven					temperature = <120000>;
276117ab3c3eSGeert Uytterhoeven					hysteresis = <1000>;
276217ab3c3eSGeert Uytterhoeven					type = "critical";
276317ab3c3eSGeert Uytterhoeven				};
276417ab3c3eSGeert Uytterhoeven			};
276517ab3c3eSGeert Uytterhoeven		};
276617ab3c3eSGeert Uytterhoeven
276717ab3c3eSGeert Uytterhoeven		sensor_thermal3: sensor-thermal3 {
276817ab3c3eSGeert Uytterhoeven			polling-delay-passive = <250>;
276917ab3c3eSGeert Uytterhoeven			polling-delay = <1000>;
277017ab3c3eSGeert Uytterhoeven			thermal-sensors = <&tsc 2>;
277117ab3c3eSGeert Uytterhoeven			sustainable-power = <3874>;
277217ab3c3eSGeert Uytterhoeven
277317ab3c3eSGeert Uytterhoeven			cooling-maps {
277417ab3c3eSGeert Uytterhoeven				map0 {
277517ab3c3eSGeert Uytterhoeven					trip = <&target>;
277617ab3c3eSGeert Uytterhoeven					cooling-device = <&a57_0 2 4>;
277717ab3c3eSGeert Uytterhoeven					contribution = <1024>;
277817ab3c3eSGeert Uytterhoeven				};
277917ab3c3eSGeert Uytterhoeven				map1 {
278017ab3c3eSGeert Uytterhoeven					trip = <&target>;
278117ab3c3eSGeert Uytterhoeven					cooling-device = <&a53_0 0 2>;
278217ab3c3eSGeert Uytterhoeven					contribution = <1024>;
278317ab3c3eSGeert Uytterhoeven				};
278417ab3c3eSGeert Uytterhoeven			};
278517ab3c3eSGeert Uytterhoeven			trips {
278617ab3c3eSGeert Uytterhoeven				target: trip-point1 {
278717ab3c3eSGeert Uytterhoeven					temperature = <100000>;
278817ab3c3eSGeert Uytterhoeven					hysteresis = <1000>;
278917ab3c3eSGeert Uytterhoeven					type = "passive";
279017ab3c3eSGeert Uytterhoeven				};
279117ab3c3eSGeert Uytterhoeven
279217ab3c3eSGeert Uytterhoeven				sensor3_crit: sensor3-crit {
279317ab3c3eSGeert Uytterhoeven					temperature = <120000>;
279417ab3c3eSGeert Uytterhoeven					hysteresis = <1000>;
279517ab3c3eSGeert Uytterhoeven					type = "critical";
279617ab3c3eSGeert Uytterhoeven				};
279717ab3c3eSGeert Uytterhoeven			};
279817ab3c3eSGeert Uytterhoeven		};
279917ab3c3eSGeert Uytterhoeven	};
280017ab3c3eSGeert Uytterhoeven
2801f51746adSGeert Uytterhoeven	timer {
2802f51746adSGeert Uytterhoeven		compatible = "arm,armv8-timer";
2803f51746adSGeert Uytterhoeven		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
2804f51746adSGeert Uytterhoeven				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
2805f51746adSGeert Uytterhoeven				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>,
2806f51746adSGeert Uytterhoeven				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(6) | IRQ_TYPE_LEVEL_LOW)>;
2807f51746adSGeert Uytterhoeven	};
2808f51746adSGeert Uytterhoeven
2809f51746adSGeert Uytterhoeven	/* External USB clocks - can be overridden by the board */
2810f51746adSGeert Uytterhoeven	usb3s0_clk: usb3s0 {
2811f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
2812f51746adSGeert Uytterhoeven		#clock-cells = <0>;
2813f51746adSGeert Uytterhoeven		clock-frequency = <0>;
2814f51746adSGeert Uytterhoeven	};
2815f51746adSGeert Uytterhoeven
2816f51746adSGeert Uytterhoeven	usb_extal_clk: usb_extal {
2817f51746adSGeert Uytterhoeven		compatible = "fixed-clock";
2818f51746adSGeert Uytterhoeven		#clock-cells = <0>;
2819f51746adSGeert Uytterhoeven		clock-frequency = <0>;
2820f51746adSGeert Uytterhoeven	};
2821f51746adSGeert Uytterhoeven};
2822