163944891SThierry Reding// SPDX-License-Identifier: GPL-2.0
263944891SThierry Reding
363944891SThierry Reding#include <dt-bindings/clock/tegra234-clock.h>
4699349e0SThierry Reding#include <dt-bindings/gpio/tegra234-gpio.h>
563944891SThierry Reding#include <dt-bindings/interrupt-controller/arm-gic.h>
663944891SThierry Reding#include <dt-bindings/mailbox/tegra186-hsp.h>
7eed280dfSThierry Reding#include <dt-bindings/memory/tegra234-mc.h>
8dc94a94dSSameer Pujar#include <dt-bindings/power/tegra234-powergate.h>
963944891SThierry Reding#include <dt-bindings/reset/tegra234-reset.h>
1063944891SThierry Reding
1163944891SThierry Reding/ {
1263944891SThierry Reding	compatible = "nvidia,tegra234";
1363944891SThierry Reding	interrupt-parent = <&gic>;
1463944891SThierry Reding	#address-cells = <2>;
1563944891SThierry Reding	#size-cells = <2>;
1663944891SThierry Reding
1763944891SThierry Reding	bus@0 {
1863944891SThierry Reding		compatible = "simple-bus";
1963944891SThierry Reding		#address-cells = <1>;
2063944891SThierry Reding		#size-cells = <1>;
2163944891SThierry Reding
2263944891SThierry Reding		ranges = <0x0 0x0 0x0 0x40000000>;
2363944891SThierry Reding
2460d2016aSAkhil R		gpcdma: dma-controller@2600000 {
25f7b93a08SAkhil R			compatible = "nvidia,tegra234-gpcdma",
2660d2016aSAkhil R				     "nvidia,tegra186-gpcdma";
2760d2016aSAkhil R			reg = <0x2600000 0x210000>;
2860d2016aSAkhil R			resets = <&bpmp TEGRA234_RESET_GPCDMA>;
2960d2016aSAkhil R			reset-names = "gpcdma";
3060d2016aSAkhil R			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
3160d2016aSAkhil R				     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
3260d2016aSAkhil R				     <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
3360d2016aSAkhil R				     <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
3460d2016aSAkhil R				     <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
3560d2016aSAkhil R				     <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
3660d2016aSAkhil R				     <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
3760d2016aSAkhil R				     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
3860d2016aSAkhil R				     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
3960d2016aSAkhil R				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
4060d2016aSAkhil R				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
4160d2016aSAkhil R				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
4260d2016aSAkhil R				     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
4360d2016aSAkhil R				     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
4460d2016aSAkhil R				     <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
4560d2016aSAkhil R				     <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
4660d2016aSAkhil R				     <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
4760d2016aSAkhil R				     <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
4860d2016aSAkhil R				     <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
4960d2016aSAkhil R				     <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
5060d2016aSAkhil R				     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
5160d2016aSAkhil R				     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
5260d2016aSAkhil R				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
5360d2016aSAkhil R				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
5460d2016aSAkhil R				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
5560d2016aSAkhil R				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
5660d2016aSAkhil R				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
5760d2016aSAkhil R				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
5860d2016aSAkhil R				     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
5960d2016aSAkhil R				     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
6060d2016aSAkhil R				     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
6160d2016aSAkhil R			#dma-cells = <1>;
6260d2016aSAkhil R			iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
6360d2016aSAkhil R			dma-coherent;
6460d2016aSAkhil R		};
6560d2016aSAkhil R
66dc94a94dSSameer Pujar		aconnect@2900000 {
67dc94a94dSSameer Pujar			compatible = "nvidia,tegra234-aconnect",
68dc94a94dSSameer Pujar				     "nvidia,tegra210-aconnect";
69dc94a94dSSameer Pujar			clocks = <&bpmp TEGRA234_CLK_APE>,
70dc94a94dSSameer Pujar				 <&bpmp TEGRA234_CLK_APB2APE>;
71dc94a94dSSameer Pujar			clock-names = "ape", "apb2ape";
72dc94a94dSSameer Pujar			power-domains = <&bpmp TEGRA234_POWER_DOMAIN_AUD>;
73dc94a94dSSameer Pujar			#address-cells = <1>;
74dc94a94dSSameer Pujar			#size-cells = <1>;
75dc94a94dSSameer Pujar			ranges = <0x02900000 0x02900000 0x200000>;
76dc94a94dSSameer Pujar			status = "disabled";
77dc94a94dSSameer Pujar
78dc94a94dSSameer Pujar			tegra_ahub: ahub@2900800 {
79dc94a94dSSameer Pujar				compatible = "nvidia,tegra234-ahub";
80dc94a94dSSameer Pujar				reg = <0x02900800 0x800>;
81dc94a94dSSameer Pujar				clocks = <&bpmp TEGRA234_CLK_AHUB>;
82dc94a94dSSameer Pujar				clock-names = "ahub";
83dc94a94dSSameer Pujar				assigned-clocks = <&bpmp TEGRA234_CLK_AHUB>;
84dc94a94dSSameer Pujar				assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
85dc94a94dSSameer Pujar				#address-cells = <1>;
86dc94a94dSSameer Pujar				#size-cells = <1>;
87dc94a94dSSameer Pujar				ranges = <0x02900800 0x02900800 0x11800>;
88dc94a94dSSameer Pujar				status = "disabled";
89dc94a94dSSameer Pujar
90dc94a94dSSameer Pujar				tegra_i2s1: i2s@2901000 {
91dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
92dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
93dc94a94dSSameer Pujar					reg = <0x2901000 0x100>;
94dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S1>,
95dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S1_SYNC_INPUT>;
96dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
97dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S1>;
98dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
99dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
100dc94a94dSSameer Pujar					sound-name-prefix = "I2S1";
101dc94a94dSSameer Pujar					status = "disabled";
102dc94a94dSSameer Pujar				};
103dc94a94dSSameer Pujar
104dc94a94dSSameer Pujar				tegra_i2s2: i2s@2901100 {
105dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
106dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
107dc94a94dSSameer Pujar					reg = <0x2901100 0x100>;
108dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S2>,
109dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S2_SYNC_INPUT>;
110dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
111dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S2>;
112dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
113dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
114dc94a94dSSameer Pujar					sound-name-prefix = "I2S2";
115dc94a94dSSameer Pujar					status = "disabled";
116dc94a94dSSameer Pujar				};
117dc94a94dSSameer Pujar
118dc94a94dSSameer Pujar				tegra_i2s3: i2s@2901200 {
119dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
120dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
121dc94a94dSSameer Pujar					reg = <0x2901200 0x100>;
122dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S3>,
123dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S3_SYNC_INPUT>;
124dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
125dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S3>;
126dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
127dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
128dc94a94dSSameer Pujar					sound-name-prefix = "I2S3";
129dc94a94dSSameer Pujar					status = "disabled";
130dc94a94dSSameer Pujar				};
131dc94a94dSSameer Pujar
132dc94a94dSSameer Pujar				tegra_i2s4: i2s@2901300 {
133dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
134dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
135dc94a94dSSameer Pujar					reg = <0x2901300 0x100>;
136dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S4>,
137dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S4_SYNC_INPUT>;
138dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
139dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S4>;
140dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
141dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
142dc94a94dSSameer Pujar					sound-name-prefix = "I2S4";
143dc94a94dSSameer Pujar					status = "disabled";
144dc94a94dSSameer Pujar				};
145dc94a94dSSameer Pujar
146dc94a94dSSameer Pujar				tegra_i2s5: i2s@2901400 {
147dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
148dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
149dc94a94dSSameer Pujar					reg = <0x2901400 0x100>;
150dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S5>,
151dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S5_SYNC_INPUT>;
152dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
153dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S5>;
154dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
155dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
156dc94a94dSSameer Pujar					sound-name-prefix = "I2S5";
157dc94a94dSSameer Pujar					status = "disabled";
158dc94a94dSSameer Pujar				};
159dc94a94dSSameer Pujar
160dc94a94dSSameer Pujar				tegra_i2s6: i2s@2901500 {
161dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
162dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
163dc94a94dSSameer Pujar					reg = <0x2901500 0x100>;
164dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S6>,
165dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S6_SYNC_INPUT>;
166dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
167dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S6>;
168dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
169dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
170dc94a94dSSameer Pujar					sound-name-prefix = "I2S6";
171dc94a94dSSameer Pujar					status = "disabled";
172dc94a94dSSameer Pujar				};
173dc94a94dSSameer Pujar
174dc94a94dSSameer Pujar				tegra_sfc1: sfc@2902000 {
175dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-sfc",
176dc94a94dSSameer Pujar						     "nvidia,tegra210-sfc";
177dc94a94dSSameer Pujar					reg = <0x2902000 0x200>;
178dc94a94dSSameer Pujar					sound-name-prefix = "SFC1";
179dc94a94dSSameer Pujar					status = "disabled";
180dc94a94dSSameer Pujar				};
181dc94a94dSSameer Pujar
182dc94a94dSSameer Pujar				tegra_sfc2: sfc@2902200 {
183dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-sfc",
184dc94a94dSSameer Pujar						     "nvidia,tegra210-sfc";
185dc94a94dSSameer Pujar					reg = <0x2902200 0x200>;
186dc94a94dSSameer Pujar					sound-name-prefix = "SFC2";
187dc94a94dSSameer Pujar					status = "disabled";
188dc94a94dSSameer Pujar				};
189dc94a94dSSameer Pujar
190dc94a94dSSameer Pujar				tegra_sfc3: sfc@2902400 {
191dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-sfc",
192dc94a94dSSameer Pujar						     "nvidia,tegra210-sfc";
193dc94a94dSSameer Pujar					reg = <0x2902400 0x200>;
194dc94a94dSSameer Pujar					sound-name-prefix = "SFC3";
195dc94a94dSSameer Pujar					status = "disabled";
196dc94a94dSSameer Pujar				};
197dc94a94dSSameer Pujar
198dc94a94dSSameer Pujar				tegra_sfc4: sfc@2902600 {
199dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-sfc",
200dc94a94dSSameer Pujar						     "nvidia,tegra210-sfc";
201dc94a94dSSameer Pujar					reg = <0x2902600 0x200>;
202dc94a94dSSameer Pujar					sound-name-prefix = "SFC4";
203dc94a94dSSameer Pujar					status = "disabled";
204dc94a94dSSameer Pujar				};
205dc94a94dSSameer Pujar
206dc94a94dSSameer Pujar				tegra_amx1: amx@2903000 {
207dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amx",
208dc94a94dSSameer Pujar						     "nvidia,tegra194-amx";
209dc94a94dSSameer Pujar					reg = <0x2903000 0x100>;
210dc94a94dSSameer Pujar					sound-name-prefix = "AMX1";
211dc94a94dSSameer Pujar					status = "disabled";
212dc94a94dSSameer Pujar				};
213dc94a94dSSameer Pujar
214dc94a94dSSameer Pujar				tegra_amx2: amx@2903100 {
215dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amx",
216dc94a94dSSameer Pujar						     "nvidia,tegra194-amx";
217dc94a94dSSameer Pujar					reg = <0x2903100 0x100>;
218dc94a94dSSameer Pujar					sound-name-prefix = "AMX2";
219dc94a94dSSameer Pujar					status = "disabled";
220dc94a94dSSameer Pujar				};
221dc94a94dSSameer Pujar
222dc94a94dSSameer Pujar				tegra_amx3: amx@2903200 {
223dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amx",
224dc94a94dSSameer Pujar						     "nvidia,tegra194-amx";
225dc94a94dSSameer Pujar					reg = <0x2903200 0x100>;
226dc94a94dSSameer Pujar					sound-name-prefix = "AMX3";
227dc94a94dSSameer Pujar					status = "disabled";
228dc94a94dSSameer Pujar				};
229dc94a94dSSameer Pujar
230dc94a94dSSameer Pujar				tegra_amx4: amx@2903300 {
231dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amx",
232dc94a94dSSameer Pujar						     "nvidia,tegra194-amx";
233dc94a94dSSameer Pujar					reg = <0x2903300 0x100>;
234dc94a94dSSameer Pujar					sound-name-prefix = "AMX4";
235dc94a94dSSameer Pujar					status = "disabled";
236dc94a94dSSameer Pujar				};
237dc94a94dSSameer Pujar
238dc94a94dSSameer Pujar				tegra_adx1: adx@2903800 {
239dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-adx",
240dc94a94dSSameer Pujar						     "nvidia,tegra210-adx";
241dc94a94dSSameer Pujar					reg = <0x2903800 0x100>;
242dc94a94dSSameer Pujar					sound-name-prefix = "ADX1";
243dc94a94dSSameer Pujar					status = "disabled";
244dc94a94dSSameer Pujar				};
245dc94a94dSSameer Pujar
246dc94a94dSSameer Pujar				tegra_adx2: adx@2903900 {
247dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-adx",
248dc94a94dSSameer Pujar						     "nvidia,tegra210-adx";
249dc94a94dSSameer Pujar					reg = <0x2903900 0x100>;
250dc94a94dSSameer Pujar					sound-name-prefix = "ADX2";
251dc94a94dSSameer Pujar					status = "disabled";
252dc94a94dSSameer Pujar				};
253dc94a94dSSameer Pujar
254dc94a94dSSameer Pujar				tegra_adx3: adx@2903a00 {
255dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-adx",
256dc94a94dSSameer Pujar						     "nvidia,tegra210-adx";
257dc94a94dSSameer Pujar					reg = <0x2903a00 0x100>;
258dc94a94dSSameer Pujar					sound-name-prefix = "ADX3";
259dc94a94dSSameer Pujar					status = "disabled";
260dc94a94dSSameer Pujar				};
261dc94a94dSSameer Pujar
262dc94a94dSSameer Pujar				tegra_adx4: adx@2903b00 {
263dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-adx",
264dc94a94dSSameer Pujar						     "nvidia,tegra210-adx";
265dc94a94dSSameer Pujar					reg = <0x2903b00 0x100>;
266dc94a94dSSameer Pujar					sound-name-prefix = "ADX4";
267dc94a94dSSameer Pujar					status = "disabled";
268dc94a94dSSameer Pujar				};
269dc94a94dSSameer Pujar
270dc94a94dSSameer Pujar
271dc94a94dSSameer Pujar				tegra_dmic1: dmic@2904000 {
272dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dmic",
273dc94a94dSSameer Pujar						     "nvidia,tegra210-dmic";
274dc94a94dSSameer Pujar					reg = <0x2904000 0x100>;
275dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DMIC1>;
276dc94a94dSSameer Pujar					clock-names = "dmic";
277dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DMIC1>;
278dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
279dc94a94dSSameer Pujar					assigned-clock-rates = <3072000>;
280dc94a94dSSameer Pujar					sound-name-prefix = "DMIC1";
281dc94a94dSSameer Pujar					status = "disabled";
282dc94a94dSSameer Pujar				};
283dc94a94dSSameer Pujar
284dc94a94dSSameer Pujar				tegra_dmic2: dmic@2904100 {
285dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dmic",
286dc94a94dSSameer Pujar						     "nvidia,tegra210-dmic";
287dc94a94dSSameer Pujar					reg = <0x2904100 0x100>;
288dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DMIC2>;
289dc94a94dSSameer Pujar					clock-names = "dmic";
290dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DMIC2>;
291dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
292dc94a94dSSameer Pujar					assigned-clock-rates = <3072000>;
293dc94a94dSSameer Pujar					sound-name-prefix = "DMIC2";
294dc94a94dSSameer Pujar					status = "disabled";
295dc94a94dSSameer Pujar				};
296dc94a94dSSameer Pujar
297dc94a94dSSameer Pujar				tegra_dmic3: dmic@2904200 {
298dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dmic",
299dc94a94dSSameer Pujar						     "nvidia,tegra210-dmic";
300dc94a94dSSameer Pujar					reg = <0x2904200 0x100>;
301dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DMIC3>;
302dc94a94dSSameer Pujar					clock-names = "dmic";
303dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DMIC3>;
304dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
305dc94a94dSSameer Pujar					assigned-clock-rates = <3072000>;
306dc94a94dSSameer Pujar					sound-name-prefix = "DMIC3";
307dc94a94dSSameer Pujar					status = "disabled";
308dc94a94dSSameer Pujar				};
309dc94a94dSSameer Pujar
310dc94a94dSSameer Pujar				tegra_dmic4: dmic@2904300 {
311dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dmic",
312dc94a94dSSameer Pujar						     "nvidia,tegra210-dmic";
313dc94a94dSSameer Pujar					reg = <0x2904300 0x100>;
314dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DMIC4>;
315dc94a94dSSameer Pujar					clock-names = "dmic";
316dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DMIC4>;
317dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
318dc94a94dSSameer Pujar					assigned-clock-rates = <3072000>;
319dc94a94dSSameer Pujar					sound-name-prefix = "DMIC4";
320dc94a94dSSameer Pujar					status = "disabled";
321dc94a94dSSameer Pujar				};
322dc94a94dSSameer Pujar
323dc94a94dSSameer Pujar				tegra_dspk1: dspk@2905000 {
324dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dspk",
325dc94a94dSSameer Pujar						     "nvidia,tegra186-dspk";
326dc94a94dSSameer Pujar					reg = <0x2905000 0x100>;
327dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DSPK1>;
328dc94a94dSSameer Pujar					clock-names = "dspk";
329dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DSPK1>;
330dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
331dc94a94dSSameer Pujar					assigned-clock-rates = <12288000>;
332dc94a94dSSameer Pujar					sound-name-prefix = "DSPK1";
333dc94a94dSSameer Pujar					status = "disabled";
334dc94a94dSSameer Pujar				};
335dc94a94dSSameer Pujar
336dc94a94dSSameer Pujar				tegra_dspk2: dspk@2905100 {
337dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dspk",
338dc94a94dSSameer Pujar						     "nvidia,tegra186-dspk";
339dc94a94dSSameer Pujar					reg = <0x2905100 0x100>;
340dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DSPK2>;
341dc94a94dSSameer Pujar					clock-names = "dspk";
342dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DSPK2>;
343dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
344dc94a94dSSameer Pujar					assigned-clock-rates = <12288000>;
345dc94a94dSSameer Pujar					sound-name-prefix = "DSPK2";
346dc94a94dSSameer Pujar					status = "disabled";
347dc94a94dSSameer Pujar				};
348dc94a94dSSameer Pujar
3494b6a1b7cSSameer Pujar				tegra_ope1: processing-engine@2908000 {
3504b6a1b7cSSameer Pujar					compatible = "nvidia,tegra234-ope",
3514b6a1b7cSSameer Pujar						     "nvidia,tegra210-ope";
3524b6a1b7cSSameer Pujar					reg = <0x2908000 0x100>;
3534b6a1b7cSSameer Pujar					#address-cells = <1>;
3544b6a1b7cSSameer Pujar					#size-cells = <1>;
3554b6a1b7cSSameer Pujar					ranges;
3564b6a1b7cSSameer Pujar					sound-name-prefix = "OPE1";
3574b6a1b7cSSameer Pujar					status = "disabled";
3584b6a1b7cSSameer Pujar
3594b6a1b7cSSameer Pujar					equalizer@2908100 {
3604b6a1b7cSSameer Pujar						compatible = "nvidia,tegra234-peq",
3614b6a1b7cSSameer Pujar							     "nvidia,tegra210-peq";
3624b6a1b7cSSameer Pujar						reg = <0x2908100 0x100>;
3634b6a1b7cSSameer Pujar					};
3644b6a1b7cSSameer Pujar
3654b6a1b7cSSameer Pujar					dynamic-range-compressor@2908200 {
3664b6a1b7cSSameer Pujar						compatible = "nvidia,tegra234-mbdrc",
3674b6a1b7cSSameer Pujar							     "nvidia,tegra210-mbdrc";
3684b6a1b7cSSameer Pujar						reg = <0x2908200 0x200>;
3694b6a1b7cSSameer Pujar					};
3704b6a1b7cSSameer Pujar				};
3714b6a1b7cSSameer Pujar
372dc94a94dSSameer Pujar				tegra_mvc1: mvc@290a000 {
373dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-mvc",
374dc94a94dSSameer Pujar						     "nvidia,tegra210-mvc";
375dc94a94dSSameer Pujar					reg = <0x290a000 0x200>;
376dc94a94dSSameer Pujar					sound-name-prefix = "MVC1";
377dc94a94dSSameer Pujar					status = "disabled";
378dc94a94dSSameer Pujar				};
379dc94a94dSSameer Pujar
380dc94a94dSSameer Pujar				tegra_mvc2: mvc@290a200 {
381dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-mvc",
382dc94a94dSSameer Pujar						     "nvidia,tegra210-mvc";
383dc94a94dSSameer Pujar					reg = <0x290a200 0x200>;
384dc94a94dSSameer Pujar					sound-name-prefix = "MVC2";
385dc94a94dSSameer Pujar					status = "disabled";
386dc94a94dSSameer Pujar				};
387dc94a94dSSameer Pujar
388dc94a94dSSameer Pujar				tegra_amixer: amixer@290bb00 {
389dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amixer",
390dc94a94dSSameer Pujar						     "nvidia,tegra210-amixer";
391dc94a94dSSameer Pujar					reg = <0x290bb00 0x800>;
392dc94a94dSSameer Pujar					sound-name-prefix = "MIXER1";
393dc94a94dSSameer Pujar					status = "disabled";
394dc94a94dSSameer Pujar				};
395dc94a94dSSameer Pujar
396dc94a94dSSameer Pujar				tegra_admaif: admaif@290f000 {
397dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-admaif",
398dc94a94dSSameer Pujar						     "nvidia,tegra186-admaif";
399dc94a94dSSameer Pujar					reg = <0x0290f000 0x1000>;
400dc94a94dSSameer Pujar					dmas = <&adma 1>, <&adma 1>,
401dc94a94dSSameer Pujar					       <&adma 2>, <&adma 2>,
402dc94a94dSSameer Pujar					       <&adma 3>, <&adma 3>,
403dc94a94dSSameer Pujar					       <&adma 4>, <&adma 4>,
404dc94a94dSSameer Pujar					       <&adma 5>, <&adma 5>,
405dc94a94dSSameer Pujar					       <&adma 6>, <&adma 6>,
406dc94a94dSSameer Pujar					       <&adma 7>, <&adma 7>,
407dc94a94dSSameer Pujar					       <&adma 8>, <&adma 8>,
408dc94a94dSSameer Pujar					       <&adma 9>, <&adma 9>,
409dc94a94dSSameer Pujar					       <&adma 10>, <&adma 10>,
410dc94a94dSSameer Pujar					       <&adma 11>, <&adma 11>,
411dc94a94dSSameer Pujar					       <&adma 12>, <&adma 12>,
412dc94a94dSSameer Pujar					       <&adma 13>, <&adma 13>,
413dc94a94dSSameer Pujar					       <&adma 14>, <&adma 14>,
414dc94a94dSSameer Pujar					       <&adma 15>, <&adma 15>,
415dc94a94dSSameer Pujar					       <&adma 16>, <&adma 16>,
416dc94a94dSSameer Pujar					       <&adma 17>, <&adma 17>,
417dc94a94dSSameer Pujar					       <&adma 18>, <&adma 18>,
418dc94a94dSSameer Pujar					       <&adma 19>, <&adma 19>,
419dc94a94dSSameer Pujar					       <&adma 20>, <&adma 20>;
420dc94a94dSSameer Pujar					dma-names = "rx1", "tx1",
421dc94a94dSSameer Pujar						    "rx2", "tx2",
422dc94a94dSSameer Pujar						    "rx3", "tx3",
423dc94a94dSSameer Pujar						    "rx4", "tx4",
424dc94a94dSSameer Pujar						    "rx5", "tx5",
425dc94a94dSSameer Pujar						    "rx6", "tx6",
426dc94a94dSSameer Pujar						    "rx7", "tx7",
427dc94a94dSSameer Pujar						    "rx8", "tx8",
428dc94a94dSSameer Pujar						    "rx9", "tx9",
429dc94a94dSSameer Pujar						    "rx10", "tx10",
430dc94a94dSSameer Pujar						    "rx11", "tx11",
431dc94a94dSSameer Pujar						    "rx12", "tx12",
432dc94a94dSSameer Pujar						    "rx13", "tx13",
433dc94a94dSSameer Pujar						    "rx14", "tx14",
434dc94a94dSSameer Pujar						    "rx15", "tx15",
435dc94a94dSSameer Pujar						    "rx16", "tx16",
436dc94a94dSSameer Pujar						    "rx17", "tx17",
437dc94a94dSSameer Pujar						    "rx18", "tx18",
438dc94a94dSSameer Pujar						    "rx19", "tx19",
439dc94a94dSSameer Pujar						    "rx20", "tx20";
440dc94a94dSSameer Pujar					interconnects = <&mc TEGRA234_MEMORY_CLIENT_APEDMAR &emc>,
441dc94a94dSSameer Pujar							<&mc TEGRA234_MEMORY_CLIENT_APEDMAW &emc>;
442dc94a94dSSameer Pujar					interconnect-names = "dma-mem", "write";
443dc94a94dSSameer Pujar					iommus = <&smmu_niso0 TEGRA234_SID_APE>;
444dc94a94dSSameer Pujar					status = "disabled";
445dc94a94dSSameer Pujar				};
44647a08153SSameer Pujar
44747a08153SSameer Pujar				tegra_asrc: asrc@2910000 {
44847a08153SSameer Pujar					compatible = "nvidia,tegra234-asrc",
44947a08153SSameer Pujar						     "nvidia,tegra186-asrc";
45047a08153SSameer Pujar					reg = <0x2910000 0x2000>;
45147a08153SSameer Pujar					sound-name-prefix = "ASRC1";
45247a08153SSameer Pujar					status = "disabled";
45347a08153SSameer Pujar				};
454dc94a94dSSameer Pujar			};
455dc94a94dSSameer Pujar
456dc94a94dSSameer Pujar			adma: dma-controller@2930000 {
457dc94a94dSSameer Pujar				compatible = "nvidia,tegra234-adma",
458dc94a94dSSameer Pujar					     "nvidia,tegra186-adma";
459dc94a94dSSameer Pujar				reg = <0x02930000 0x20000>;
460dc94a94dSSameer Pujar				interrupt-parent = <&agic>;
461dc94a94dSSameer Pujar				interrupts =  <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
462dc94a94dSSameer Pujar					      <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
463dc94a94dSSameer Pujar					      <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
464dc94a94dSSameer Pujar					      <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
465dc94a94dSSameer Pujar					      <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
466dc94a94dSSameer Pujar					      <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
467dc94a94dSSameer Pujar					      <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
468dc94a94dSSameer Pujar					      <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
469dc94a94dSSameer Pujar					      <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
470dc94a94dSSameer Pujar					      <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
471dc94a94dSSameer Pujar					      <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
472dc94a94dSSameer Pujar					      <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
473dc94a94dSSameer Pujar					      <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
474dc94a94dSSameer Pujar					      <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
475dc94a94dSSameer Pujar					      <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
476dc94a94dSSameer Pujar					      <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
477dc94a94dSSameer Pujar					      <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
478dc94a94dSSameer Pujar					      <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
479dc94a94dSSameer Pujar					      <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
480dc94a94dSSameer Pujar					      <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
481dc94a94dSSameer Pujar					      <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
482dc94a94dSSameer Pujar					      <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
483dc94a94dSSameer Pujar					      <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
484dc94a94dSSameer Pujar					      <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
485dc94a94dSSameer Pujar					      <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
486dc94a94dSSameer Pujar					      <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
487dc94a94dSSameer Pujar					      <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
488dc94a94dSSameer Pujar					      <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
489dc94a94dSSameer Pujar					      <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
490dc94a94dSSameer Pujar					      <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
491dc94a94dSSameer Pujar					      <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
492dc94a94dSSameer Pujar					      <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
493dc94a94dSSameer Pujar				#dma-cells = <1>;
494dc94a94dSSameer Pujar				clocks = <&bpmp TEGRA234_CLK_AHUB>;
495dc94a94dSSameer Pujar				clock-names = "d_audio";
496dc94a94dSSameer Pujar				status = "disabled";
497dc94a94dSSameer Pujar			};
498dc94a94dSSameer Pujar
499dc94a94dSSameer Pujar			agic: interrupt-controller@2a40000 {
500dc94a94dSSameer Pujar				compatible = "nvidia,tegra234-agic",
501dc94a94dSSameer Pujar					     "nvidia,tegra210-agic";
502dc94a94dSSameer Pujar				#interrupt-cells = <3>;
503dc94a94dSSameer Pujar				interrupt-controller;
504dc94a94dSSameer Pujar				reg = <0x02a41000 0x1000>,
505dc94a94dSSameer Pujar				      <0x02a42000 0x2000>;
506dc94a94dSSameer Pujar				interrupts = <GIC_SPI 145
507dc94a94dSSameer Pujar					      (GIC_CPU_MASK_SIMPLE(4) |
508dc94a94dSSameer Pujar					       IRQ_TYPE_LEVEL_HIGH)>;
509dc94a94dSSameer Pujar				clocks = <&bpmp TEGRA234_CLK_APE>;
510dc94a94dSSameer Pujar				clock-names = "clk";
511dc94a94dSSameer Pujar				status = "disabled";
512dc94a94dSSameer Pujar			};
513dc94a94dSSameer Pujar		};
514dc94a94dSSameer Pujar
51563944891SThierry Reding		misc@100000 {
51663944891SThierry Reding			compatible = "nvidia,tegra234-misc";
51763944891SThierry Reding			reg = <0x00100000 0xf000>,
51863944891SThierry Reding			      <0x0010f000 0x1000>;
51963944891SThierry Reding			status = "okay";
52063944891SThierry Reding		};
52163944891SThierry Reding
52228d860edSKartik		timer@2080000 {
52328d860edSKartik			compatible = "nvidia,tegra234-timer";
52428d860edSKartik			reg = <0x02080000 0x00121000>;
52528d860edSKartik			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
52628d860edSKartik				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
52728d860edSKartik				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
52828d860edSKartik				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
52928d860edSKartik				     <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
53028d860edSKartik				     <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
53128d860edSKartik				     <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
53228d860edSKartik				     <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
53328d860edSKartik				     <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
53428d860edSKartik				     <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
53528d860edSKartik				     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
53628d860edSKartik				     <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
53728d860edSKartik				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
53828d860edSKartik				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
53928d860edSKartik				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
54028d860edSKartik				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
54128d860edSKartik			status = "okay";
54228d860edSKartik		};
54328d860edSKartik
5444bb39ca2SMikko Perttunen		host1x@13e00000 {
5454bb39ca2SMikko Perttunen			compatible = "nvidia,tegra234-host1x";
5464bb39ca2SMikko Perttunen			reg = <0x13e00000 0x10000>,
5474bb39ca2SMikko Perttunen			      <0x13e10000 0x10000>,
5484bb39ca2SMikko Perttunen			      <0x13e40000 0x10000>;
5494bb39ca2SMikko Perttunen			reg-names = "common", "hypervisor", "vm";
5504bb39ca2SMikko Perttunen			interrupts = <GIC_SPI 448 IRQ_TYPE_LEVEL_HIGH>,
5514bb39ca2SMikko Perttunen				     <GIC_SPI 449 IRQ_TYPE_LEVEL_HIGH>,
5524bb39ca2SMikko Perttunen				     <GIC_SPI 450 IRQ_TYPE_LEVEL_HIGH>,
5534bb39ca2SMikko Perttunen				     <GIC_SPI 451 IRQ_TYPE_LEVEL_HIGH>,
5544bb39ca2SMikko Perttunen				     <GIC_SPI 452 IRQ_TYPE_LEVEL_HIGH>,
5554bb39ca2SMikko Perttunen				     <GIC_SPI 453 IRQ_TYPE_LEVEL_HIGH>,
5564bb39ca2SMikko Perttunen				     <GIC_SPI 454 IRQ_TYPE_LEVEL_HIGH>,
5574bb39ca2SMikko Perttunen				     <GIC_SPI 455 IRQ_TYPE_LEVEL_HIGH>,
5584bb39ca2SMikko Perttunen				     <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
5594bb39ca2SMikko Perttunen			interrupt-names = "syncpt0", "syncpt1", "syncpt2", "syncpt3", "syncpt4",
5604bb39ca2SMikko Perttunen					  "syncpt5", "syncpt6", "syncpt7", "host1x";
5614bb39ca2SMikko Perttunen			clocks = <&bpmp TEGRA234_CLK_HOST1X>;
5624bb39ca2SMikko Perttunen			clock-names = "host1x";
5634bb39ca2SMikko Perttunen
5644bb39ca2SMikko Perttunen			#address-cells = <1>;
5654bb39ca2SMikko Perttunen			#size-cells = <1>;
5664bb39ca2SMikko Perttunen
5674bb39ca2SMikko Perttunen			ranges = <0x15000000 0x15000000 0x01000000>;
5684bb39ca2SMikko Perttunen			interconnects = <&mc TEGRA234_MEMORY_CLIENT_HOST1XDMAR &emc>;
5694bb39ca2SMikko Perttunen			interconnect-names = "dma-mem";
5704bb39ca2SMikko Perttunen			iommus = <&smmu_niso1 TEGRA234_SID_HOST1X>;
5714bb39ca2SMikko Perttunen
5724bb39ca2SMikko Perttunen			vic@15340000 {
5734bb39ca2SMikko Perttunen				compatible = "nvidia,tegra234-vic";
5744bb39ca2SMikko Perttunen				reg = <0x15340000 0x00040000>;
5754bb39ca2SMikko Perttunen				interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>;
5764bb39ca2SMikko Perttunen				clocks = <&bpmp TEGRA234_CLK_VIC>;
5774bb39ca2SMikko Perttunen				clock-names = "vic";
5784bb39ca2SMikko Perttunen				resets = <&bpmp TEGRA234_RESET_VIC>;
5794bb39ca2SMikko Perttunen				reset-names = "vic";
5804bb39ca2SMikko Perttunen
5814bb39ca2SMikko Perttunen				power-domains = <&bpmp TEGRA234_POWER_DOMAIN_VIC>;
5824bb39ca2SMikko Perttunen				interconnects = <&mc TEGRA234_MEMORY_CLIENT_VICSRD &emc>,
5834bb39ca2SMikko Perttunen						<&mc TEGRA234_MEMORY_CLIENT_VICSWR &emc>;
5844bb39ca2SMikko Perttunen				interconnect-names = "dma-mem", "write";
5854bb39ca2SMikko Perttunen				iommus = <&smmu_niso1 TEGRA234_SID_VIC>;
5864bb39ca2SMikko Perttunen				dma-coherent;
5874bb39ca2SMikko Perttunen			};
5884bb39ca2SMikko Perttunen		};
5894bb39ca2SMikko Perttunen
590f0e12668SThierry Reding		gpio: gpio@2200000 {
591f0e12668SThierry Reding			compatible = "nvidia,tegra234-gpio";
592f0e12668SThierry Reding			reg-names = "security", "gpio";
593f0e12668SThierry Reding			reg = <0x02200000 0x10000>,
594f0e12668SThierry Reding			      <0x02210000 0x10000>;
595f0e12668SThierry Reding			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
596f0e12668SThierry Reding				     <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>,
597f0e12668SThierry Reding				     <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>,
598f0e12668SThierry Reding				     <GIC_SPI 291 IRQ_TYPE_LEVEL_HIGH>,
599f0e12668SThierry Reding				     <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>,
600f0e12668SThierry Reding				     <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
601f0e12668SThierry Reding				     <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
602f0e12668SThierry Reding				     <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
603f0e12668SThierry Reding				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
604f0e12668SThierry Reding				     <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
605f0e12668SThierry Reding				     <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
606f0e12668SThierry Reding				     <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>,
607f0e12668SThierry Reding				     <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>,
608f0e12668SThierry Reding				     <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>,
609f0e12668SThierry Reding				     <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>,
610f0e12668SThierry Reding				     <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
611f0e12668SThierry Reding				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
612f0e12668SThierry Reding				     <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>,
613f0e12668SThierry Reding				     <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>,
614f0e12668SThierry Reding				     <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
615f0e12668SThierry Reding				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
616f0e12668SThierry Reding				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
617f0e12668SThierry Reding				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
618f0e12668SThierry Reding				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
619f0e12668SThierry Reding				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
620f0e12668SThierry Reding				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
621f0e12668SThierry Reding				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
622f0e12668SThierry Reding				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
623f0e12668SThierry Reding				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
624f0e12668SThierry Reding				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
625f0e12668SThierry Reding				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
626f0e12668SThierry Reding				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
627f0e12668SThierry Reding				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
628f0e12668SThierry Reding				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
629f0e12668SThierry Reding				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
630f0e12668SThierry Reding				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
631f0e12668SThierry Reding				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
632f0e12668SThierry Reding				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
633f0e12668SThierry Reding				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
634f0e12668SThierry Reding				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
635f0e12668SThierry Reding				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
636f0e12668SThierry Reding				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
637f0e12668SThierry Reding				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
638f0e12668SThierry Reding				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
639f0e12668SThierry Reding				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
640f0e12668SThierry Reding				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
641f0e12668SThierry Reding				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
642f0e12668SThierry Reding				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
643f0e12668SThierry Reding			#interrupt-cells = <2>;
644f0e12668SThierry Reding			interrupt-controller;
645f0e12668SThierry Reding			#gpio-cells = <2>;
646f0e12668SThierry Reding			gpio-controller;
647f0e12668SThierry Reding		};
648f0e12668SThierry Reding
649eed280dfSThierry Reding		mc: memory-controller@2c00000 {
650eed280dfSThierry Reding			compatible = "nvidia,tegra234-mc";
651000b99e5SAshish Mhetre			reg = <0x02c00000 0x10000>,   /* MC-SID */
652000b99e5SAshish Mhetre			      <0x02c10000 0x10000>,   /* MC Broadcast*/
653000b99e5SAshish Mhetre			      <0x02c20000 0x10000>,   /* MC0 */
654000b99e5SAshish Mhetre			      <0x02c30000 0x10000>,   /* MC1 */
655000b99e5SAshish Mhetre			      <0x02c40000 0x10000>,   /* MC2 */
656000b99e5SAshish Mhetre			      <0x02c50000 0x10000>,   /* MC3 */
657000b99e5SAshish Mhetre			      <0x02b80000 0x10000>,   /* MC4 */
658000b99e5SAshish Mhetre			      <0x02b90000 0x10000>,   /* MC5 */
659000b99e5SAshish Mhetre			      <0x02ba0000 0x10000>,   /* MC6 */
660000b99e5SAshish Mhetre			      <0x02bb0000 0x10000>,   /* MC7 */
661000b99e5SAshish Mhetre			      <0x01700000 0x10000>,   /* MC8 */
662000b99e5SAshish Mhetre			      <0x01710000 0x10000>,   /* MC9 */
663000b99e5SAshish Mhetre			      <0x01720000 0x10000>,   /* MC10 */
664000b99e5SAshish Mhetre			      <0x01730000 0x10000>,   /* MC11 */
665000b99e5SAshish Mhetre			      <0x01740000 0x10000>,   /* MC12 */
666000b99e5SAshish Mhetre			      <0x01750000 0x10000>,   /* MC13 */
667000b99e5SAshish Mhetre			      <0x01760000 0x10000>,   /* MC14 */
668000b99e5SAshish Mhetre			      <0x01770000 0x10000>;   /* MC15 */
669000b99e5SAshish Mhetre			reg-names = "sid", "broadcast", "ch0", "ch1", "ch2", "ch3",
670000b99e5SAshish Mhetre				    "ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10",
671000b99e5SAshish Mhetre				    "ch11", "ch12", "ch13", "ch14", "ch15";
672eed280dfSThierry Reding			interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
673eed280dfSThierry Reding			#interconnect-cells = <1>;
674eed280dfSThierry Reding			status = "okay";
675eed280dfSThierry Reding
676eed280dfSThierry Reding			#address-cells = <2>;
677eed280dfSThierry Reding			#size-cells = <2>;
678eed280dfSThierry Reding
679eed280dfSThierry Reding			ranges = <0x01700000 0x0 0x01700000 0x0 0x100000>,
680eed280dfSThierry Reding				 <0x02b80000 0x0 0x02b80000 0x0 0x040000>,
681eed280dfSThierry Reding				 <0x02c00000 0x0 0x02c00000 0x0 0x100000>;
682eed280dfSThierry Reding
683eed280dfSThierry Reding			/*
684eed280dfSThierry Reding			 * Bit 39 of addresses passing through the memory
685eed280dfSThierry Reding			 * controller selects the XBAR format used when memory
686eed280dfSThierry Reding			 * is accessed. This is used to transparently access
687eed280dfSThierry Reding			 * memory in the XBAR format used by the discrete GPU
688eed280dfSThierry Reding			 * (bit 39 set) or Tegra (bit 39 clear).
689eed280dfSThierry Reding			 *
690eed280dfSThierry Reding			 * As a consequence, the operating system must ensure
691eed280dfSThierry Reding			 * that bit 39 is never used implicitly, for example
692eed280dfSThierry Reding			 * via an I/O virtual address mapping of an IOMMU. If
693eed280dfSThierry Reding			 * devices require access to the XBAR switch, their
694eed280dfSThierry Reding			 * drivers must set this bit explicitly.
695eed280dfSThierry Reding			 *
696eed280dfSThierry Reding			 * Limit the DMA range for memory clients to [38:0].
697eed280dfSThierry Reding			 */
698eed280dfSThierry Reding			dma-ranges = <0x0 0x0 0x0 0x80 0x0>;
699eed280dfSThierry Reding
700eed280dfSThierry Reding			emc: external-memory-controller@2c60000 {
701eed280dfSThierry Reding				compatible = "nvidia,tegra234-emc";
702eed280dfSThierry Reding				reg = <0x0 0x02c60000 0x0 0x90000>,
703eed280dfSThierry Reding				      <0x0 0x01780000 0x0 0x80000>;
704eed280dfSThierry Reding				interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
705eed280dfSThierry Reding				clocks = <&bpmp TEGRA234_CLK_EMC>;
706eed280dfSThierry Reding				clock-names = "emc";
707eed280dfSThierry Reding				status = "okay";
708eed280dfSThierry Reding
709eed280dfSThierry Reding				#interconnect-cells = <0>;
710eed280dfSThierry Reding
711eed280dfSThierry Reding				nvidia,bpmp = <&bpmp>;
712eed280dfSThierry Reding			};
713eed280dfSThierry Reding		};
714eed280dfSThierry Reding
71563944891SThierry Reding		uarta: serial@3100000 {
71663944891SThierry Reding			compatible = "nvidia,tegra234-uart", "nvidia,tegra20-uart";
71763944891SThierry Reding			reg = <0x03100000 0x10000>;
71863944891SThierry Reding			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
71963944891SThierry Reding			clocks = <&bpmp TEGRA234_CLK_UARTA>;
72063944891SThierry Reding			clock-names = "serial";
72163944891SThierry Reding			resets = <&bpmp TEGRA234_RESET_UARTA>;
72263944891SThierry Reding			reset-names = "serial";
72363944891SThierry Reding			status = "disabled";
72463944891SThierry Reding		};
72563944891SThierry Reding
726156af9deSAkhil R		gen1_i2c: i2c@3160000 {
727156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
728156af9deSAkhil R			reg = <0x3160000 0x100>;
729156af9deSAkhil R			status = "disabled";
730156af9deSAkhil R			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
731156af9deSAkhil R			clock-frequency = <400000>;
732156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C1
733156af9deSAkhil R				  &bpmp TEGRA234_CLK_PLLP_OUT0>;
734156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C1>;
735156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
736156af9deSAkhil R			clock-names = "div-clk", "parent";
737156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C1>;
738156af9deSAkhil R			reset-names = "i2c";
739156af9deSAkhil R		};
740156af9deSAkhil R
741156af9deSAkhil R		cam_i2c: i2c@3180000 {
742156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
743156af9deSAkhil R			reg = <0x3180000 0x100>;
744156af9deSAkhil R			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
745156af9deSAkhil R			status = "disabled";
746156af9deSAkhil R			clock-frequency = <400000>;
747156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C3
748156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
749156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C3>;
750156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
751156af9deSAkhil R			clock-names = "div-clk", "parent";
752156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C3>;
753156af9deSAkhil R			reset-names = "i2c";
754156af9deSAkhil R		};
755156af9deSAkhil R
756156af9deSAkhil R		dp_aux_ch1_i2c: i2c@3190000 {
757156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
758156af9deSAkhil R			reg = <0x3190000 0x100>;
759156af9deSAkhil R			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
760156af9deSAkhil R			status = "disabled";
761156af9deSAkhil R			clock-frequency = <100000>;
762156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C4
763156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
764156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C4>;
765156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
766156af9deSAkhil R			clock-names = "div-clk", "parent";
767156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C4>;
768156af9deSAkhil R			reset-names = "i2c";
769156af9deSAkhil R		};
770156af9deSAkhil R
771156af9deSAkhil R		dp_aux_ch0_i2c: i2c@31b0000 {
772156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
773156af9deSAkhil R			reg = <0x31b0000 0x100>;
774156af9deSAkhil R			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
775156af9deSAkhil R			status = "disabled";
776156af9deSAkhil R			clock-frequency = <100000>;
777156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C6
778156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
779156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C6>;
780156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
781156af9deSAkhil R			clock-names = "div-clk", "parent";
782156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C6>;
783156af9deSAkhil R			reset-names = "i2c";
784156af9deSAkhil R		};
785156af9deSAkhil R
786156af9deSAkhil R		dp_aux_ch2_i2c: i2c@31c0000 {
787156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
788156af9deSAkhil R			reg = <0x31c0000 0x100>;
789156af9deSAkhil R			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
790156af9deSAkhil R			status = "disabled";
791156af9deSAkhil R			clock-frequency = <100000>;
792156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C7
793156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
794156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C7>;
795156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
796156af9deSAkhil R			clock-names = "div-clk", "parent";
797156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C7>;
798156af9deSAkhil R			reset-names = "i2c";
799156af9deSAkhil R		};
800156af9deSAkhil R
801156af9deSAkhil R		dp_aux_ch3_i2c: i2c@31e0000 {
802156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
803156af9deSAkhil R			reg = <0x31e0000 0x100>;
804156af9deSAkhil R			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
805156af9deSAkhil R			status = "disabled";
806156af9deSAkhil R			clock-frequency = <100000>;
807156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C9
808156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
809156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C9>;
810156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
811156af9deSAkhil R			clock-names = "div-clk", "parent";
812156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C9>;
813156af9deSAkhil R			reset-names = "i2c";
814156af9deSAkhil R		};
815156af9deSAkhil R
81671f69ffaSAshish Singhal		spi@3270000 {
81771f69ffaSAshish Singhal			compatible = "nvidia,tegra234-qspi";
81871f69ffaSAshish Singhal			reg = <0x3270000 0x1000>;
81971f69ffaSAshish Singhal			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
82071f69ffaSAshish Singhal			#address-cells = <1>;
82171f69ffaSAshish Singhal			#size-cells = <0>;
82271f69ffaSAshish Singhal			clocks = <&bpmp TEGRA234_CLK_QSPI0_2X_PM>,
82371f69ffaSAshish Singhal				 <&bpmp TEGRA234_CLK_QSPI0_PM>;
82471f69ffaSAshish Singhal			clock-names = "qspi", "qspi_out";
82571f69ffaSAshish Singhal			resets = <&bpmp TEGRA234_RESET_QSPI0>;
82671f69ffaSAshish Singhal			reset-names = "qspi";
82771f69ffaSAshish Singhal			status = "disabled";
82871f69ffaSAshish Singhal		};
82971f69ffaSAshish Singhal
8305e69088dSAkhil R		pwm1: pwm@3280000 {
8315e69088dSAkhil R			compatible = "nvidia,tegra194-pwm",
8325e69088dSAkhil R				     "nvidia,tegra186-pwm";
8335e69088dSAkhil R			reg = <0x3280000 0x10000>;
8345e69088dSAkhil R			clocks = <&bpmp TEGRA234_CLK_PWM1>;
8355e69088dSAkhil R			clock-names = "pwm";
8365e69088dSAkhil R			resets = <&bpmp TEGRA234_RESET_PWM1>;
8375e69088dSAkhil R			reset-names = "pwm";
8385e69088dSAkhil R			status = "disabled";
8395e69088dSAkhil R			#pwm-cells = <2>;
8405e69088dSAkhil R		};
8415e69088dSAkhil R
84271f69ffaSAshish Singhal		spi@3300000 {
84371f69ffaSAshish Singhal			compatible = "nvidia,tegra234-qspi";
84471f69ffaSAshish Singhal			reg = <0x3300000 0x1000>;
84571f69ffaSAshish Singhal			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
84671f69ffaSAshish Singhal			#address-cells = <1>;
84771f69ffaSAshish Singhal			#size-cells = <0>;
84871f69ffaSAshish Singhal			clocks = <&bpmp TEGRA234_CLK_QSPI1_2X_PM>,
84971f69ffaSAshish Singhal				 <&bpmp TEGRA234_CLK_QSPI1_PM>;
85071f69ffaSAshish Singhal			clock-names = "qspi", "qspi_out";
85171f69ffaSAshish Singhal			resets = <&bpmp TEGRA234_RESET_QSPI1>;
85271f69ffaSAshish Singhal			reset-names = "qspi";
85371f69ffaSAshish Singhal			status = "disabled";
85471f69ffaSAshish Singhal		};
85571f69ffaSAshish Singhal
85663944891SThierry Reding		mmc@3460000 {
85763944891SThierry Reding			compatible = "nvidia,tegra234-sdhci", "nvidia,tegra186-sdhci";
85863944891SThierry Reding			reg = <0x03460000 0x20000>;
85963944891SThierry Reding			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
860e086d82dSMikko Perttunen			clocks = <&bpmp TEGRA234_CLK_SDMMC4>,
861e086d82dSMikko Perttunen				 <&bpmp TEGRA234_CLK_SDMMC_LEGACY_TM>;
862e086d82dSMikko Perttunen			clock-names = "sdhci", "tmclk";
863e086d82dSMikko Perttunen			assigned-clocks = <&bpmp TEGRA234_CLK_SDMMC4>,
864e086d82dSMikko Perttunen					  <&bpmp TEGRA234_CLK_PLLC4>;
865e086d82dSMikko Perttunen			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLC4>;
86663944891SThierry Reding			resets = <&bpmp TEGRA234_RESET_SDMMC4>;
86763944891SThierry Reding			reset-names = "sdhci";
8686de481e5SThierry Reding			interconnects = <&mc TEGRA234_MEMORY_CLIENT_SDMMCRAB &emc>,
8696de481e5SThierry Reding					<&mc TEGRA234_MEMORY_CLIENT_SDMMCWAB &emc>;
8706de481e5SThierry Reding			interconnect-names = "dma-mem", "write";
8715710e16aSThierry Reding			iommus = <&smmu_niso1 TEGRA234_SID_SDMMC4>;
872e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
873e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
874e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
875e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-down-offset-1v8-timeout = <0x0a>;
876e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
877e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-down-offset-3v3-timeout = <0x0a>;
878e086d82dSMikko Perttunen			nvidia,default-tap = <0x8>;
879e086d82dSMikko Perttunen			nvidia,default-trim = <0x14>;
880e086d82dSMikko Perttunen			nvidia,dqs-trim = <40>;
881e086d82dSMikko Perttunen			supports-cqe;
88263944891SThierry Reding			status = "disabled";
88363944891SThierry Reding		};
88463944891SThierry Reding
885621e12a1SMohan Kumar		hda@3510000 {
886621e12a1SMohan Kumar			compatible = "nvidia,tegra234-hda", "nvidia,tegra30-hda";
887621e12a1SMohan Kumar			reg = <0x3510000 0x10000>;
888621e12a1SMohan Kumar			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
889621e12a1SMohan Kumar			clocks = <&bpmp TEGRA234_CLK_AZA_BIT>,
890621e12a1SMohan Kumar				 <&bpmp TEGRA234_CLK_AZA_2XBIT>;
891621e12a1SMohan Kumar			clock-names = "hda", "hda2codec_2x";
892621e12a1SMohan Kumar			resets = <&bpmp TEGRA234_RESET_HDA>,
893621e12a1SMohan Kumar				 <&bpmp TEGRA234_RESET_HDACODEC>;
894621e12a1SMohan Kumar			reset-names = "hda", "hda2codec_2x";
895621e12a1SMohan Kumar			power-domains = <&bpmp TEGRA234_POWER_DOMAIN_DISP>;
896621e12a1SMohan Kumar			interconnects = <&mc TEGRA234_MEMORY_CLIENT_HDAR &emc>,
897621e12a1SMohan Kumar					<&mc TEGRA234_MEMORY_CLIENT_HDAW &emc>;
898621e12a1SMohan Kumar			interconnect-names = "dma-mem", "write";
899621e12a1SMohan Kumar			status = "disabled";
900621e12a1SMohan Kumar		};
901621e12a1SMohan Kumar
90263944891SThierry Reding		fuse@3810000 {
90363944891SThierry Reding			compatible = "nvidia,tegra234-efuse";
90463944891SThierry Reding			reg = <0x03810000 0x10000>;
90563944891SThierry Reding			clocks = <&bpmp TEGRA234_CLK_FUSE>;
90663944891SThierry Reding			clock-names = "fuse";
90763944891SThierry Reding		};
90863944891SThierry Reding
90963944891SThierry Reding		hsp_top0: hsp@3c00000 {
91063944891SThierry Reding			compatible = "nvidia,tegra234-hsp", "nvidia,tegra194-hsp";
91163944891SThierry Reding			reg = <0x03c00000 0xa0000>;
91263944891SThierry Reding			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
91363944891SThierry Reding				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
91463944891SThierry Reding				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
91563944891SThierry Reding				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
91663944891SThierry Reding				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
91763944891SThierry Reding				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
91863944891SThierry Reding				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
91963944891SThierry Reding				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
92063944891SThierry Reding				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
92163944891SThierry Reding			interrupt-names = "doorbell", "shared0", "shared1", "shared2",
92263944891SThierry Reding					  "shared3", "shared4", "shared5", "shared6",
92363944891SThierry Reding					  "shared7";
92463944891SThierry Reding			#mbox-cells = <2>;
92563944891SThierry Reding		};
92663944891SThierry Reding
927*610cdf31SThierry Reding		ethernet@6800000 {
928*610cdf31SThierry Reding			compatible = "nvidia,tegra234-mgbe";
929*610cdf31SThierry Reding			reg = <0x06800000 0x10000>,
930*610cdf31SThierry Reding			      <0x06810000 0x10000>,
931*610cdf31SThierry Reding			      <0x068a0000 0x10000>;
932*610cdf31SThierry Reding			reg-names = "hypervisor", "mac", "xpcs";
933*610cdf31SThierry Reding			interrupts = <GIC_SPI 384 IRQ_TYPE_LEVEL_HIGH>;
934*610cdf31SThierry Reding			interrupt-names = "common";
935*610cdf31SThierry Reding			clocks = <&bpmp TEGRA234_CLK_MGBE0_APP>,
936*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_MAC>,
937*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_MAC_DIVIDER>,
938*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_PTP_REF>,
939*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_RX_INPUT_M>,
940*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_RX_INPUT>,
941*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_TX>,
942*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_EEE_PCS>,
943*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_RX_PCS_INPUT>,
944*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_RX_PCS_M>,
945*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_RX_PCS>,
946*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE0_TX_PCS>;
947*610cdf31SThierry Reding			clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
948*610cdf31SThierry Reding				      "rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
949*610cdf31SThierry Reding				      "rx-pcs", "tx-pcs";
950*610cdf31SThierry Reding			resets = <&bpmp TEGRA234_RESET_MGBE0_MAC>,
951*610cdf31SThierry Reding				 <&bpmp TEGRA234_RESET_MGBE0_PCS>;
952*610cdf31SThierry Reding			reset-names = "mac", "pcs";
953*610cdf31SThierry Reding			interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEARD &emc>,
954*610cdf31SThierry Reding					<&mc TEGRA234_MEMORY_CLIENT_MGBEAWR &emc>;
955*610cdf31SThierry Reding			interconnect-names = "dma-mem", "write";
956*610cdf31SThierry Reding			iommus = <&smmu_niso0 TEGRA234_SID_MGBE>;
957*610cdf31SThierry Reding			power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEA>;
958*610cdf31SThierry Reding			status = "disabled";
959*610cdf31SThierry Reding		};
960*610cdf31SThierry Reding
961*610cdf31SThierry Reding		ethernet@6900000 {
962*610cdf31SThierry Reding			compatible = "nvidia,tegra234-mgbe";
963*610cdf31SThierry Reding			reg = <0x06900000 0x10000>,
964*610cdf31SThierry Reding			      <0x06910000 0x10000>,
965*610cdf31SThierry Reding			      <0x069a0000 0x10000>;
966*610cdf31SThierry Reding			reg-names = "hypervisor", "mac", "xpcs";
967*610cdf31SThierry Reding			interrupts = <GIC_SPI 392 IRQ_TYPE_LEVEL_HIGH>;
968*610cdf31SThierry Reding			interrupt-names = "common";
969*610cdf31SThierry Reding			clocks = <&bpmp TEGRA234_CLK_MGBE1_APP>,
970*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_MAC>,
971*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_MAC_DIVIDER>,
972*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_PTP_REF>,
973*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_RX_INPUT_M>,
974*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_RX_INPUT>,
975*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_TX>,
976*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_EEE_PCS>,
977*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_RX_PCS_INPUT>,
978*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_RX_PCS_M>,
979*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_RX_PCS>,
980*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE1_TX_PCS>;
981*610cdf31SThierry Reding			clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
982*610cdf31SThierry Reding				      "rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
983*610cdf31SThierry Reding				      "rx-pcs", "tx-pcs";
984*610cdf31SThierry Reding			resets = <&bpmp TEGRA234_RESET_MGBE1_MAC>,
985*610cdf31SThierry Reding				 <&bpmp TEGRA234_RESET_MGBE1_PCS>;
986*610cdf31SThierry Reding			reset-names = "mac", "pcs";
987*610cdf31SThierry Reding			interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEBRD &emc>,
988*610cdf31SThierry Reding					<&mc TEGRA234_MEMORY_CLIENT_MGBEBWR &emc>;
989*610cdf31SThierry Reding			interconnect-names = "dma-mem", "write";
990*610cdf31SThierry Reding			iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF1>;
991*610cdf31SThierry Reding			power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEB>;
992*610cdf31SThierry Reding			status = "disabled";
993*610cdf31SThierry Reding		};
994*610cdf31SThierry Reding
995*610cdf31SThierry Reding		ethernet@6a00000 {
996*610cdf31SThierry Reding			compatible = "nvidia,tegra234-mgbe";
997*610cdf31SThierry Reding			reg = <0x06a00000 0x10000>,
998*610cdf31SThierry Reding			      <0x06a10000 0x10000>,
999*610cdf31SThierry Reding			      <0x06aa0000 0x10000>;
1000*610cdf31SThierry Reding			reg-names = "hypervisor", "mac", "xpcs";
1001*610cdf31SThierry Reding			interrupts = <GIC_SPI 400 IRQ_TYPE_LEVEL_HIGH>;
1002*610cdf31SThierry Reding			interrupt-names = "common";
1003*610cdf31SThierry Reding			clocks = <&bpmp TEGRA234_CLK_MGBE2_APP>,
1004*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_MAC>,
1005*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_MAC_DIVIDER>,
1006*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_PTP_REF>,
1007*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_RX_INPUT_M>,
1008*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_RX_INPUT>,
1009*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_TX>,
1010*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_EEE_PCS>,
1011*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_RX_PCS_INPUT>,
1012*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_RX_PCS_M>,
1013*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_RX_PCS>,
1014*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE2_TX_PCS>;
1015*610cdf31SThierry Reding			clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
1016*610cdf31SThierry Reding				      "rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
1017*610cdf31SThierry Reding				      "rx-pcs", "tx-pcs";
1018*610cdf31SThierry Reding			resets = <&bpmp TEGRA234_RESET_MGBE2_MAC>,
1019*610cdf31SThierry Reding				 <&bpmp TEGRA234_RESET_MGBE2_PCS>;
1020*610cdf31SThierry Reding			reset-names = "mac", "pcs";
1021*610cdf31SThierry Reding			interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBECRD &emc>,
1022*610cdf31SThierry Reding					<&mc TEGRA234_MEMORY_CLIENT_MGBECWR &emc>;
1023*610cdf31SThierry Reding			interconnect-names = "dma-mem", "write";
1024*610cdf31SThierry Reding			iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF2>;
1025*610cdf31SThierry Reding			power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBEC>;
1026*610cdf31SThierry Reding			status = "disabled";
1027*610cdf31SThierry Reding		};
1028*610cdf31SThierry Reding
1029*610cdf31SThierry Reding		ethernet@6b00000 {
1030*610cdf31SThierry Reding			compatible = "nvidia,tegra234-mgbe";
1031*610cdf31SThierry Reding			reg = <0x06b00000 0x10000>,
1032*610cdf31SThierry Reding			      <0x06b10000 0x10000>,
1033*610cdf31SThierry Reding			      <0x06ba0000 0x10000>;
1034*610cdf31SThierry Reding			reg-names = "hypervisor", "mac", "xpcs";
1035*610cdf31SThierry Reding			interrupts = <GIC_SPI 408 IRQ_TYPE_LEVEL_HIGH>;
1036*610cdf31SThierry Reding			interrupt-names = "common";
1037*610cdf31SThierry Reding			clocks = <&bpmp TEGRA234_CLK_MGBE3_APP>,
1038*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_MAC>,
1039*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_MAC_DIVIDER>,
1040*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_PTP_REF>,
1041*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_RX_INPUT_M>,
1042*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_RX_INPUT>,
1043*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_TX>,
1044*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_EEE_PCS>,
1045*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_RX_PCS_INPUT>,
1046*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_RX_PCS_M>,
1047*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_RX_PCS>,
1048*610cdf31SThierry Reding				 <&bpmp TEGRA234_CLK_MGBE3_TX_PCS>;
1049*610cdf31SThierry Reding			clock-names = "mgbe", "mac", "mac-divider", "ptp-ref", "rx-input-m",
1050*610cdf31SThierry Reding				      "rx-input", "tx", "eee-pcs", "rx-pcs-input", "rx-pcs-m",
1051*610cdf31SThierry Reding				      "rx-pcs", "tx-pcs";
1052*610cdf31SThierry Reding			resets = <&bpmp TEGRA234_RESET_MGBE3_MAC>,
1053*610cdf31SThierry Reding				 <&bpmp TEGRA234_RESET_MGBE3_PCS>;
1054*610cdf31SThierry Reding			reset-names = "mac", "pcs";
1055*610cdf31SThierry Reding			interconnects = <&mc TEGRA234_MEMORY_CLIENT_MGBEDRD &emc>,
1056*610cdf31SThierry Reding					<&mc TEGRA234_MEMORY_CLIENT_MGBEDWR &emc>;
1057*610cdf31SThierry Reding			interconnect-names = "dma-mem", "write";
1058*610cdf31SThierry Reding			iommus = <&smmu_niso0 TEGRA234_SID_MGBE_VF3>;
1059*610cdf31SThierry Reding			power-domains = <&bpmp TEGRA234_POWER_DOMAIN_MGBED>;
1060*610cdf31SThierry Reding			status = "disabled";
1061*610cdf31SThierry Reding		};
1062*610cdf31SThierry Reding
10635710e16aSThierry Reding		smmu_niso1: iommu@8000000 {
10645710e16aSThierry Reding			compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
10655710e16aSThierry Reding			reg = <0x8000000 0x1000000>,
10665710e16aSThierry Reding			      <0x7000000 0x1000000>;
10675710e16aSThierry Reding			interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10685710e16aSThierry Reding				     <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
10695710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10705710e16aSThierry Reding				     <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
10715710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10725710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10735710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10745710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10755710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10765710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10775710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10785710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10795710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10805710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10815710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10825710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10835710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10845710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10855710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10865710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10875710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10885710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10895710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10905710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10915710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10925710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10935710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10945710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10955710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10965710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10975710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10985710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
10995710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11005710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11015710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11025710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11035710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11045710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11055710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11065710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11075710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11085710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11095710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11105710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11115710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11125710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11135710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11145710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11155710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11165710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11175710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11185710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11195710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11205710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11215710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11225710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11235710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11245710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11255710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11265710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11275710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11285710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11295710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11305710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11315710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11325710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11335710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11345710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11355710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11365710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11375710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11385710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11395710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11405710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11415710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11425710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11435710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11445710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11455710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11465710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11475710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11485710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11495710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11505710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11515710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11525710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11535710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11545710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11555710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11565710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11575710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11585710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11595710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11605710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11615710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11625710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11635710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11645710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11655710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11665710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11675710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11685710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11695710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11705710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11715710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11725710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11735710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11745710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11755710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11765710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11775710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11785710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11795710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11805710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11815710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11825710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11835710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11845710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11855710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11865710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11875710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11885710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11895710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11905710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11915710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11925710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11935710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11945710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11955710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
11965710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
11975710e16aSThierry Reding			stream-match-mask = <0x7f80>;
11985710e16aSThierry Reding			#global-interrupts = <2>;
11995710e16aSThierry Reding			#iommu-cells = <1>;
12005710e16aSThierry Reding
12015710e16aSThierry Reding			nvidia,memory-controller = <&mc>;
12025710e16aSThierry Reding			status = "okay";
12035710e16aSThierry Reding		};
12045710e16aSThierry Reding
1205302e1540SSumit Gupta		sce-fabric@b600000 {
1206302e1540SSumit Gupta			compatible = "nvidia,tegra234-sce-fabric";
1207302e1540SSumit Gupta			reg = <0xb600000 0x40000>;
1208302e1540SSumit Gupta			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
1209302e1540SSumit Gupta			status = "okay";
1210302e1540SSumit Gupta		};
1211302e1540SSumit Gupta
1212302e1540SSumit Gupta		rce-fabric@be00000 {
1213302e1540SSumit Gupta			compatible = "nvidia,tegra234-rce-fabric";
1214302e1540SSumit Gupta			reg = <0xbe00000 0x40000>;
1215302e1540SSumit Gupta			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
1216302e1540SSumit Gupta			status = "okay";
1217302e1540SSumit Gupta		};
1218302e1540SSumit Gupta
1219ec142c44SVidya Sagar		p2u_hsio_0: phy@3e00000 {
1220ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1221ec142c44SVidya Sagar			reg = <0x03e00000 0x10000>;
1222ec142c44SVidya Sagar			reg-names = "ctl";
1223ec142c44SVidya Sagar
1224ec142c44SVidya Sagar			#phy-cells = <0>;
1225ec142c44SVidya Sagar		};
1226ec142c44SVidya Sagar
1227ec142c44SVidya Sagar		p2u_hsio_1: phy@3e10000 {
1228ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1229ec142c44SVidya Sagar			reg = <0x03e10000 0x10000>;
1230ec142c44SVidya Sagar			reg-names = "ctl";
1231ec142c44SVidya Sagar
1232ec142c44SVidya Sagar			#phy-cells = <0>;
1233ec142c44SVidya Sagar		};
1234ec142c44SVidya Sagar
1235ec142c44SVidya Sagar		p2u_hsio_2: phy@3e20000 {
1236ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1237ec142c44SVidya Sagar			reg = <0x03e20000 0x10000>;
1238ec142c44SVidya Sagar			reg-names = "ctl";
1239ec142c44SVidya Sagar
1240ec142c44SVidya Sagar			#phy-cells = <0>;
1241ec142c44SVidya Sagar		};
1242ec142c44SVidya Sagar
1243ec142c44SVidya Sagar		p2u_hsio_3: phy@3e30000 {
1244ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1245ec142c44SVidya Sagar			reg = <0x03e30000 0x10000>;
1246ec142c44SVidya Sagar			reg-names = "ctl";
1247ec142c44SVidya Sagar
1248ec142c44SVidya Sagar			#phy-cells = <0>;
1249ec142c44SVidya Sagar		};
1250ec142c44SVidya Sagar
1251ec142c44SVidya Sagar		p2u_hsio_4: phy@3e40000 {
1252ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1253ec142c44SVidya Sagar			reg = <0x03e40000 0x10000>;
1254ec142c44SVidya Sagar			reg-names = "ctl";
1255ec142c44SVidya Sagar
1256ec142c44SVidya Sagar			#phy-cells = <0>;
1257ec142c44SVidya Sagar		};
1258ec142c44SVidya Sagar
1259ec142c44SVidya Sagar		p2u_hsio_5: phy@3e50000 {
1260ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1261ec142c44SVidya Sagar			reg = <0x03e50000 0x10000>;
1262ec142c44SVidya Sagar			reg-names = "ctl";
1263ec142c44SVidya Sagar
1264ec142c44SVidya Sagar			#phy-cells = <0>;
1265ec142c44SVidya Sagar		};
1266ec142c44SVidya Sagar
1267ec142c44SVidya Sagar		p2u_hsio_6: phy@3e60000 {
1268ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1269ec142c44SVidya Sagar			reg = <0x03e60000 0x10000>;
1270ec142c44SVidya Sagar			reg-names = "ctl";
1271ec142c44SVidya Sagar
1272ec142c44SVidya Sagar			#phy-cells = <0>;
1273ec142c44SVidya Sagar		};
1274ec142c44SVidya Sagar
1275ec142c44SVidya Sagar		p2u_hsio_7: phy@3e70000 {
1276ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1277ec142c44SVidya Sagar			reg = <0x03e70000 0x10000>;
1278ec142c44SVidya Sagar			reg-names = "ctl";
1279ec142c44SVidya Sagar
1280ec142c44SVidya Sagar			#phy-cells = <0>;
1281ec142c44SVidya Sagar		};
1282ec142c44SVidya Sagar
1283ec142c44SVidya Sagar		p2u_nvhs_0: phy@3e90000 {
1284ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1285ec142c44SVidya Sagar			reg = <0x03e90000 0x10000>;
1286ec142c44SVidya Sagar			reg-names = "ctl";
1287ec142c44SVidya Sagar
1288ec142c44SVidya Sagar			#phy-cells = <0>;
1289ec142c44SVidya Sagar		};
1290ec142c44SVidya Sagar
1291ec142c44SVidya Sagar		p2u_nvhs_1: phy@3ea0000 {
1292ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1293ec142c44SVidya Sagar			reg = <0x03ea0000 0x10000>;
1294ec142c44SVidya Sagar			reg-names = "ctl";
1295ec142c44SVidya Sagar
1296ec142c44SVidya Sagar			#phy-cells = <0>;
1297ec142c44SVidya Sagar		};
1298ec142c44SVidya Sagar
1299ec142c44SVidya Sagar		p2u_nvhs_2: phy@3eb0000 {
1300ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1301ec142c44SVidya Sagar			reg = <0x03eb0000 0x10000>;
1302ec142c44SVidya Sagar			reg-names = "ctl";
1303ec142c44SVidya Sagar
1304ec142c44SVidya Sagar			#phy-cells = <0>;
1305ec142c44SVidya Sagar		};
1306ec142c44SVidya Sagar
1307ec142c44SVidya Sagar		p2u_nvhs_3: phy@3ec0000 {
1308ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1309ec142c44SVidya Sagar			reg = <0x03ec0000 0x10000>;
1310ec142c44SVidya Sagar			reg-names = "ctl";
1311ec142c44SVidya Sagar
1312ec142c44SVidya Sagar			#phy-cells = <0>;
1313ec142c44SVidya Sagar		};
1314ec142c44SVidya Sagar
1315ec142c44SVidya Sagar		p2u_nvhs_4: phy@3ed0000 {
1316ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1317ec142c44SVidya Sagar			reg = <0x03ed0000 0x10000>;
1318ec142c44SVidya Sagar			reg-names = "ctl";
1319ec142c44SVidya Sagar
1320ec142c44SVidya Sagar			#phy-cells = <0>;
1321ec142c44SVidya Sagar		};
1322ec142c44SVidya Sagar
1323ec142c44SVidya Sagar		p2u_nvhs_5: phy@3ee0000 {
1324ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1325ec142c44SVidya Sagar			reg = <0x03ee0000 0x10000>;
1326ec142c44SVidya Sagar			reg-names = "ctl";
1327ec142c44SVidya Sagar
1328ec142c44SVidya Sagar			#phy-cells = <0>;
1329ec142c44SVidya Sagar		};
1330ec142c44SVidya Sagar
1331ec142c44SVidya Sagar		p2u_nvhs_6: phy@3ef0000 {
1332ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1333ec142c44SVidya Sagar			reg = <0x03ef0000 0x10000>;
1334ec142c44SVidya Sagar			reg-names = "ctl";
1335ec142c44SVidya Sagar
1336ec142c44SVidya Sagar			#phy-cells = <0>;
1337ec142c44SVidya Sagar		};
1338ec142c44SVidya Sagar
1339ec142c44SVidya Sagar		p2u_nvhs_7: phy@3f00000 {
1340ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1341ec142c44SVidya Sagar			reg = <0x03f00000 0x10000>;
1342ec142c44SVidya Sagar			reg-names = "ctl";
1343ec142c44SVidya Sagar
1344ec142c44SVidya Sagar			#phy-cells = <0>;
1345ec142c44SVidya Sagar		};
1346ec142c44SVidya Sagar
1347ec142c44SVidya Sagar		p2u_gbe_0: phy@3f20000 {
1348ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1349ec142c44SVidya Sagar			reg = <0x03f20000 0x10000>;
1350ec142c44SVidya Sagar			reg-names = "ctl";
1351ec142c44SVidya Sagar
1352ec142c44SVidya Sagar			#phy-cells = <0>;
1353ec142c44SVidya Sagar		};
1354ec142c44SVidya Sagar
1355ec142c44SVidya Sagar		p2u_gbe_1: phy@3f30000 {
1356ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1357ec142c44SVidya Sagar			reg = <0x03f30000 0x10000>;
1358ec142c44SVidya Sagar			reg-names = "ctl";
1359ec142c44SVidya Sagar
1360ec142c44SVidya Sagar			#phy-cells = <0>;
1361ec142c44SVidya Sagar		};
1362ec142c44SVidya Sagar
1363ec142c44SVidya Sagar		p2u_gbe_2: phy@3f40000 {
1364ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1365ec142c44SVidya Sagar			reg = <0x03f40000 0x10000>;
1366ec142c44SVidya Sagar			reg-names = "ctl";
1367ec142c44SVidya Sagar
1368ec142c44SVidya Sagar			#phy-cells = <0>;
1369ec142c44SVidya Sagar		};
1370ec142c44SVidya Sagar
1371ec142c44SVidya Sagar		p2u_gbe_3: phy@3f50000 {
1372ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1373ec142c44SVidya Sagar			reg = <0x03f50000 0x10000>;
1374ec142c44SVidya Sagar			reg-names = "ctl";
1375ec142c44SVidya Sagar
1376ec142c44SVidya Sagar			#phy-cells = <0>;
1377ec142c44SVidya Sagar		};
1378ec142c44SVidya Sagar
1379ec142c44SVidya Sagar		p2u_gbe_4: phy@3f60000 {
1380ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1381ec142c44SVidya Sagar			reg = <0x03f60000 0x10000>;
1382ec142c44SVidya Sagar			reg-names = "ctl";
1383ec142c44SVidya Sagar
1384ec142c44SVidya Sagar			#phy-cells = <0>;
1385ec142c44SVidya Sagar		};
1386ec142c44SVidya Sagar
1387ec142c44SVidya Sagar		p2u_gbe_5: phy@3f70000 {
1388ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1389ec142c44SVidya Sagar			reg = <0x03f70000 0x10000>;
1390ec142c44SVidya Sagar			reg-names = "ctl";
1391ec142c44SVidya Sagar
1392ec142c44SVidya Sagar			#phy-cells = <0>;
1393ec142c44SVidya Sagar		};
1394ec142c44SVidya Sagar
1395ec142c44SVidya Sagar		p2u_gbe_6: phy@3f80000 {
1396ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1397ec142c44SVidya Sagar			reg = <0x03f80000 0x10000>;
1398ec142c44SVidya Sagar			reg-names = "ctl";
1399ec142c44SVidya Sagar
1400ec142c44SVidya Sagar			#phy-cells = <0>;
1401ec142c44SVidya Sagar		};
1402ec142c44SVidya Sagar
1403ec142c44SVidya Sagar		p2u_gbe_7: phy@3f90000 {
1404ec142c44SVidya Sagar			compatible = "nvidia,tegra234-p2u";
1405ec142c44SVidya Sagar			reg = <0x03f90000 0x10000>;
1406ec142c44SVidya Sagar			reg-names = "ctl";
1407ec142c44SVidya Sagar
1408ec142c44SVidya Sagar			#phy-cells = <0>;
1409ec142c44SVidya Sagar		};
1410ec142c44SVidya Sagar
141163944891SThierry Reding		hsp_aon: hsp@c150000 {
141263944891SThierry Reding			compatible = "nvidia,tegra234-hsp", "nvidia,tegra194-hsp";
141363944891SThierry Reding			reg = <0x0c150000 0x90000>;
141463944891SThierry Reding			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
141563944891SThierry Reding				     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
141663944891SThierry Reding				     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
141763944891SThierry Reding				     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
141863944891SThierry Reding			/*
141963944891SThierry Reding			 * Shared interrupt 0 is routed only to AON/SPE, so
142063944891SThierry Reding			 * we only have 4 shared interrupts for the CCPLEX.
142163944891SThierry Reding			 */
142263944891SThierry Reding			interrupt-names = "shared1", "shared2", "shared3", "shared4";
142363944891SThierry Reding			#mbox-cells = <2>;
142463944891SThierry Reding		};
142563944891SThierry Reding
1426156af9deSAkhil R		gen2_i2c: i2c@c240000 {
1427156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
1428156af9deSAkhil R			reg = <0xc240000 0x100>;
1429156af9deSAkhil R			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
1430156af9deSAkhil R			status = "disabled";
1431156af9deSAkhil R			clock-frequency = <100000>;
1432156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C2
1433156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
1434156af9deSAkhil R			clock-names = "div-clk", "parent";
1435156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C2>;
1436156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
1437156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C2>;
1438156af9deSAkhil R			reset-names = "i2c";
1439156af9deSAkhil R		};
1440156af9deSAkhil R
1441156af9deSAkhil R		gen8_i2c: i2c@c250000 {
1442156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
1443156af9deSAkhil R			reg = <0xc250000 0x100>;
1444156af9deSAkhil R			nvidia,hw-instance-id = <0x7>;
1445156af9deSAkhil R			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1446156af9deSAkhil R			status = "disabled";
1447156af9deSAkhil R			clock-frequency = <400000>;
1448156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C8
1449156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
1450156af9deSAkhil R			clock-names = "div-clk", "parent";
1451156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C8>;
1452156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
1453156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C8>;
1454156af9deSAkhil R			reset-names = "i2c";
1455156af9deSAkhil R		};
1456156af9deSAkhil R
145763944891SThierry Reding		rtc@c2a0000 {
145863944891SThierry Reding			compatible = "nvidia,tegra234-rtc", "nvidia,tegra20-rtc";
145963944891SThierry Reding			reg = <0x0c2a0000 0x10000>;
146063944891SThierry Reding			interrupt-parent = <&pmc>;
146163944891SThierry Reding			interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
1462e537addeSMikko Perttunen			clocks = <&bpmp TEGRA234_CLK_CLK_32K>;
1463e537addeSMikko Perttunen			clock-names = "rtc";
146463944891SThierry Reding			status = "disabled";
146563944891SThierry Reding		};
146663944891SThierry Reding
1467f0e12668SThierry Reding		gpio_aon: gpio@c2f0000 {
1468f0e12668SThierry Reding			compatible = "nvidia,tegra234-gpio-aon";
1469f0e12668SThierry Reding			reg-names = "security", "gpio";
1470f0e12668SThierry Reding			reg = <0x0c2f0000 0x1000>,
1471f0e12668SThierry Reding			      <0x0c2f1000 0x1000>;
1472f0e12668SThierry Reding			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
1473f0e12668SThierry Reding				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
1474f0e12668SThierry Reding				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
1475f0e12668SThierry Reding				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
1476f0e12668SThierry Reding			#interrupt-cells = <2>;
1477f0e12668SThierry Reding			interrupt-controller;
1478f0e12668SThierry Reding			#gpio-cells = <2>;
1479f0e12668SThierry Reding			gpio-controller;
1480f0e12668SThierry Reding		};
1481f0e12668SThierry Reding
148263944891SThierry Reding		pmc: pmc@c360000 {
148363944891SThierry Reding			compatible = "nvidia,tegra234-pmc";
148463944891SThierry Reding			reg = <0x0c360000 0x10000>,
148563944891SThierry Reding			      <0x0c370000 0x10000>,
148663944891SThierry Reding			      <0x0c380000 0x10000>,
148763944891SThierry Reding			      <0x0c390000 0x10000>,
148863944891SThierry Reding			      <0x0c3a0000 0x10000>;
148963944891SThierry Reding			reg-names = "pmc", "wake", "aotag", "scratch", "misc";
149063944891SThierry Reding
149163944891SThierry Reding			#interrupt-cells = <2>;
149263944891SThierry Reding			interrupt-controller;
149363944891SThierry Reding		};
149463944891SThierry Reding
1495302e1540SSumit Gupta		aon-fabric@c600000 {
1496302e1540SSumit Gupta			compatible = "nvidia,tegra234-aon-fabric";
1497302e1540SSumit Gupta			reg = <0xc600000 0x40000>;
1498302e1540SSumit Gupta			interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
1499302e1540SSumit Gupta			status = "okay";
1500302e1540SSumit Gupta		};
1501302e1540SSumit Gupta
1502302e1540SSumit Gupta		bpmp-fabric@d600000 {
1503302e1540SSumit Gupta			compatible = "nvidia,tegra234-bpmp-fabric";
1504302e1540SSumit Gupta			reg = <0xd600000 0x40000>;
1505302e1540SSumit Gupta			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
1506302e1540SSumit Gupta			status = "okay";
1507302e1540SSumit Gupta		};
1508302e1540SSumit Gupta
1509302e1540SSumit Gupta		dce-fabric@de00000 {
1510302e1540SSumit Gupta			compatible = "nvidia,tegra234-sce-fabric";
1511302e1540SSumit Gupta			reg = <0xde00000 0x40000>;
1512302e1540SSumit Gupta			interrupts = <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>;
1513302e1540SSumit Gupta			status = "okay";
1514302e1540SSumit Gupta		};
1515302e1540SSumit Gupta
151663944891SThierry Reding		gic: interrupt-controller@f400000 {
151763944891SThierry Reding			compatible = "arm,gic-v3";
151863944891SThierry Reding			reg = <0x0f400000 0x010000>, /* GICD */
151963944891SThierry Reding			      <0x0f440000 0x200000>; /* GICR */
152063944891SThierry Reding			interrupt-parent = <&gic>;
152163944891SThierry Reding			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
152263944891SThierry Reding
152363944891SThierry Reding			#redistributor-regions = <1>;
152463944891SThierry Reding			#interrupt-cells = <3>;
152563944891SThierry Reding			interrupt-controller;
152663944891SThierry Reding		};
15275710e16aSThierry Reding
15285710e16aSThierry Reding		smmu_iso: iommu@10000000{
15295710e16aSThierry Reding			compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
15305710e16aSThierry Reding			reg = <0x10000000 0x1000000>;
15315710e16aSThierry Reding			interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15325710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15335710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15345710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15355710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15365710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15375710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15385710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15395710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15405710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15415710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15425710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15435710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15445710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15455710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15465710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15475710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15485710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15495710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15505710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15515710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15525710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15535710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15545710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15555710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15565710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15575710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15585710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15595710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15605710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15615710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15625710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15635710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15645710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15655710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15665710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15675710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15685710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15695710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15705710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15715710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15725710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15735710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15745710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15755710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15765710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15775710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15785710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15795710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15805710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15815710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15825710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15835710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15845710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15855710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15865710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15875710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15885710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15895710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15905710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15915710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15925710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15935710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15945710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15955710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15965710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15975710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15985710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
15995710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16005710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16015710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16025710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16035710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16045710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16055710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16065710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16075710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16085710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16095710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16105710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16115710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16125710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16135710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16145710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16155710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16165710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16175710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16185710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16195710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16205710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16215710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16225710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16235710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16245710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16255710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16265710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16275710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16285710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16295710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16305710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16315710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16325710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16335710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16345710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16355710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16365710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16375710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16385710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16395710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16405710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16415710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16425710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16435710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16445710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16455710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16465710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16475710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16485710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16495710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16505710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16515710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16525710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16535710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16545710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16555710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16565710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16575710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16585710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
16595710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
16605710e16aSThierry Reding			stream-match-mask = <0x7f80>;
16615710e16aSThierry Reding			#global-interrupts = <1>;
16625710e16aSThierry Reding			#iommu-cells = <1>;
16635710e16aSThierry Reding
16645710e16aSThierry Reding			nvidia,memory-controller = <&mc>;
16655710e16aSThierry Reding			status = "okay";
16665710e16aSThierry Reding		};
16675710e16aSThierry Reding
16685710e16aSThierry Reding		smmu_niso0: iommu@12000000 {
16695710e16aSThierry Reding			compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
16705710e16aSThierry Reding			reg = <0x12000000 0x1000000>,
16715710e16aSThierry Reding			      <0x11000000 0x1000000>;
16725710e16aSThierry Reding			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16735710e16aSThierry Reding				     <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
16745710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16755710e16aSThierry Reding				     <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
16765710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16775710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16785710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16795710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16805710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16815710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16825710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16835710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16845710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16855710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16865710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16875710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16885710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16895710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16905710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16915710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16925710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16935710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16945710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16955710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16965710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16975710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16985710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
16995710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17005710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17015710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17025710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17035710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17045710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17055710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17065710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17075710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17085710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17095710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17105710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17115710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17125710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17135710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17145710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17155710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17165710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17175710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17185710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17195710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17205710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17215710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17225710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17235710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17245710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17255710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17265710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17275710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17285710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17295710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17305710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17315710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17325710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17335710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17345710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17355710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17365710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17375710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17385710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17395710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17405710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17415710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17425710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17435710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17445710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17455710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17465710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17475710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17485710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17495710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17505710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17515710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17525710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17535710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17545710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17555710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17565710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17575710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17585710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17595710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17605710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17615710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17625710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17635710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17645710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17655710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17665710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17675710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17685710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17695710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17705710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17715710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17725710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17735710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17745710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17755710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17765710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17775710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17785710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17795710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17805710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17815710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17825710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17835710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17845710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17855710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17865710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17875710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17885710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17895710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17905710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17915710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17925710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17935710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17945710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17955710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17965710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17975710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17985710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
17995710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
18005710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
18015710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
18025710e16aSThierry Reding			stream-match-mask = <0x7f80>;
18035710e16aSThierry Reding			#global-interrupts = <2>;
18045710e16aSThierry Reding			#iommu-cells = <1>;
18055710e16aSThierry Reding
18065710e16aSThierry Reding			nvidia,memory-controller = <&mc>;
18075710e16aSThierry Reding			status = "okay";
18085710e16aSThierry Reding		};
1809302e1540SSumit Gupta
1810302e1540SSumit Gupta		cbb-fabric@13a00000 {
1811302e1540SSumit Gupta			compatible = "nvidia,tegra234-cbb-fabric";
1812302e1540SSumit Gupta			reg = <0x13a00000 0x400000>;
1813302e1540SSumit Gupta			interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1814302e1540SSumit Gupta			status = "okay";
1815302e1540SSumit Gupta		};
181663944891SThierry Reding	};
181763944891SThierry Reding
1818962c400dSSumit Gupta	ccplex@e000000 {
1819962c400dSSumit Gupta		compatible = "nvidia,tegra234-ccplex-cluster";
1820962c400dSSumit Gupta		reg = <0x0 0x0e000000 0x0 0x5ffff>;
1821962c400dSSumit Gupta		nvidia,bpmp = <&bpmp>;
1822962c400dSSumit Gupta		status = "okay";
1823962c400dSSumit Gupta	};
1824962c400dSSumit Gupta
1825ec142c44SVidya Sagar	pcie@140a0000 {
1826ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
1827ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CA>;
1828ec142c44SVidya Sagar		reg = <0x00 0x140a0000 0x0 0x00020000>, /* appl registers (128K)      */
1829ec142c44SVidya Sagar		      <0x00 0x2a000000 0x0 0x00040000>, /* configuration space (256K) */
1830ec142c44SVidya Sagar		      <0x00 0x2a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
1831ec142c44SVidya Sagar		      <0x00 0x2a080000 0x0 0x00040000>; /* DBI reg space (256K)       */
1832ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
1833ec142c44SVidya Sagar
1834ec142c44SVidya Sagar		#address-cells = <3>;
1835ec142c44SVidya Sagar		#size-cells = <2>;
1836ec142c44SVidya Sagar		device_type = "pci";
1837ec142c44SVidya Sagar		num-lanes = <4>;
1838ec142c44SVidya Sagar		num-viewport = <8>;
1839ec142c44SVidya Sagar		linux,pci-domain = <8>;
1840ec142c44SVidya Sagar
1841ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX2_C8_CORE>;
1842ec142c44SVidya Sagar		clock-names = "core";
1843ec142c44SVidya Sagar
1844ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX2_CORE_8_APB>,
1845ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX2_CORE_8>;
1846ec142c44SVidya Sagar		reset-names = "apb", "core";
1847ec142c44SVidya Sagar
1848ec142c44SVidya Sagar		interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
1849ec142c44SVidya Sagar			     <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
1850ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
1851ec142c44SVidya Sagar
1852ec142c44SVidya Sagar		#interrupt-cells = <1>;
1853ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
1854ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1855ec142c44SVidya Sagar
1856ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 8>;
1857ec142c44SVidya Sagar
1858ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
1859ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
1860ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
1861ec142c44SVidya Sagar
1862ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
1863ec142c44SVidya Sagar
1864ec142c44SVidya Sagar		ranges = <0x43000000 0x32 0x40000000 0x32 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
1865ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x35 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
1866ec142c44SVidya Sagar			 <0x01000000 0x0  0x2a100000 0x00 0x2a100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
1867ec142c44SVidya Sagar
1868ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE8AR &emc>,
1869ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE8AW &emc>;
1870ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
1871ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE8 0x1000>;
1872ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
1873ec142c44SVidya Sagar		dma-coherent;
1874ec142c44SVidya Sagar
1875ec142c44SVidya Sagar		status = "disabled";
1876ec142c44SVidya Sagar	};
1877ec142c44SVidya Sagar
1878ec142c44SVidya Sagar	pcie@140c0000 {
1879ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
1880ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CB>;
1881ec142c44SVidya Sagar		reg = <0x00 0x140c0000 0x0 0x00020000>, /* appl registers (128K)      */
1882ec142c44SVidya Sagar		      <0x00 0x2c000000 0x0 0x00040000>, /* configuration space (256K) */
1883ec142c44SVidya Sagar		      <0x00 0x2c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
1884ec142c44SVidya Sagar		      <0x00 0x2c080000 0x0 0x00040000>; /* DBI reg space (256K)       */
1885ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
1886ec142c44SVidya Sagar
1887ec142c44SVidya Sagar		#address-cells = <3>;
1888ec142c44SVidya Sagar		#size-cells = <2>;
1889ec142c44SVidya Sagar		device_type = "pci";
1890ec142c44SVidya Sagar		num-lanes = <4>;
1891ec142c44SVidya Sagar		num-viewport = <8>;
1892ec142c44SVidya Sagar		linux,pci-domain = <9>;
1893ec142c44SVidya Sagar
1894ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX2_C9_CORE>;
1895ec142c44SVidya Sagar		clock-names = "core";
1896ec142c44SVidya Sagar
1897ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX2_CORE_9_APB>,
1898ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX2_CORE_9>;
1899ec142c44SVidya Sagar		reset-names = "apb", "core";
1900ec142c44SVidya Sagar
1901ec142c44SVidya Sagar		interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
1902ec142c44SVidya Sagar			     <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
1903ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
1904ec142c44SVidya Sagar
1905ec142c44SVidya Sagar		#interrupt-cells = <1>;
1906ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
1907ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1908ec142c44SVidya Sagar
1909ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 9>;
1910ec142c44SVidya Sagar
1911ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
1912ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
1913ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
1914ec142c44SVidya Sagar
1915ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
1916ec142c44SVidya Sagar
1917ec142c44SVidya Sagar		ranges = <0x43000000 0x35 0x40000000 0x35 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
1918ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x38 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
1919ec142c44SVidya Sagar			 <0x01000000 0x0  0x2c100000 0x00 0x2c100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
1920ec142c44SVidya Sagar
1921ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE9AR &emc>,
1922ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE9AW &emc>;
1923ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
1924ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE9 0x1000>;
1925ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
1926ec142c44SVidya Sagar		dma-coherent;
1927ec142c44SVidya Sagar
1928ec142c44SVidya Sagar		status = "disabled";
1929ec142c44SVidya Sagar	};
1930ec142c44SVidya Sagar
1931ec142c44SVidya Sagar	pcie@140e0000 {
1932ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
1933ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CC>;
1934ec142c44SVidya Sagar		reg = <0x00 0x140e0000 0x0 0x00020000>, /* appl registers (128K)      */
1935ec142c44SVidya Sagar		      <0x00 0x2e000000 0x0 0x00040000>, /* configuration space (256K) */
1936ec142c44SVidya Sagar		      <0x00 0x2e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
1937ec142c44SVidya Sagar		      <0x00 0x2e080000 0x0 0x00040000>; /* DBI reg space (256K)       */
1938ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
1939ec142c44SVidya Sagar
1940ec142c44SVidya Sagar		#address-cells = <3>;
1941ec142c44SVidya Sagar		#size-cells = <2>;
1942ec142c44SVidya Sagar		device_type = "pci";
1943ec142c44SVidya Sagar		num-lanes = <4>;
1944ec142c44SVidya Sagar		num-viewport = <8>;
1945ec142c44SVidya Sagar		linux,pci-domain = <10>;
1946ec142c44SVidya Sagar
1947ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX2_C10_CORE>;
1948ec142c44SVidya Sagar		clock-names = "core";
1949ec142c44SVidya Sagar
1950ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX2_CORE_10_APB>,
1951ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX2_CORE_10>;
1952ec142c44SVidya Sagar		reset-names = "apb", "core";
1953ec142c44SVidya Sagar
1954ec142c44SVidya Sagar		interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
1955ec142c44SVidya Sagar			     <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
1956ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
1957ec142c44SVidya Sagar
1958ec142c44SVidya Sagar		#interrupt-cells = <1>;
1959ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
1960ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1961ec142c44SVidya Sagar
1962ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 10>;
1963ec142c44SVidya Sagar
1964ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
1965ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
1966ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
1967ec142c44SVidya Sagar
1968ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
1969ec142c44SVidya Sagar
1970ec142c44SVidya Sagar		ranges = <0x43000000 0x38 0x40000000 0x38 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
1971ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x3b 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
1972ec142c44SVidya Sagar			 <0x01000000 0x0  0x2e100000 0x00 0x2e100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
1973ec142c44SVidya Sagar
1974ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE10AR &emc>,
1975ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE10AW &emc>;
1976ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
1977ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE10 0x1000>;
1978ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
1979ec142c44SVidya Sagar		dma-coherent;
1980ec142c44SVidya Sagar
1981ec142c44SVidya Sagar		status = "disabled";
1982ec142c44SVidya Sagar	};
1983ec142c44SVidya Sagar
1984ec142c44SVidya Sagar	pcie@14100000 {
1985ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
1986ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
1987ec142c44SVidya Sagar		reg = <0x00 0x14100000 0x0 0x00020000>, /* appl registers (128K)      */
1988ec142c44SVidya Sagar		      <0x00 0x30000000 0x0 0x00040000>, /* configuration space (256K) */
1989ec142c44SVidya Sagar		      <0x00 0x30040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
1990ec142c44SVidya Sagar		      <0x00 0x30080000 0x0 0x00040000>; /* DBI reg space (256K)       */
1991ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
1992ec142c44SVidya Sagar
1993ec142c44SVidya Sagar		#address-cells = <3>;
1994ec142c44SVidya Sagar		#size-cells = <2>;
1995ec142c44SVidya Sagar		device_type = "pci";
1996ec142c44SVidya Sagar		num-lanes = <1>;
1997ec142c44SVidya Sagar		num-viewport = <8>;
1998ec142c44SVidya Sagar		linux,pci-domain = <1>;
1999ec142c44SVidya Sagar
2000ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX0_C1_CORE>;
2001ec142c44SVidya Sagar		clock-names = "core";
2002ec142c44SVidya Sagar
2003ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX0_CORE_1_APB>,
2004ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX0_CORE_1>;
2005ec142c44SVidya Sagar		reset-names = "apb", "core";
2006ec142c44SVidya Sagar
2007ec142c44SVidya Sagar		interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
2008ec142c44SVidya Sagar			     <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
2009ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
2010ec142c44SVidya Sagar
2011ec142c44SVidya Sagar		#interrupt-cells = <1>;
2012ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
2013ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
2014ec142c44SVidya Sagar
2015ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 1>;
2016ec142c44SVidya Sagar
2017ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2018ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2019ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2020ec142c44SVidya Sagar
2021ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
2022ec142c44SVidya Sagar
2023ec142c44SVidya Sagar		ranges = <0x43000000 0x20 0x80000000 0x20 0x80000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
2024ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x20 0xa8000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
2025ec142c44SVidya Sagar			 <0x01000000 0x0  0x30100000 0x00 0x30100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
2026ec142c44SVidya Sagar
2027ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE1R &emc>,
2028ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE1W &emc>;
2029ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2030ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE1 0x1000>;
2031ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2032ec142c44SVidya Sagar		dma-coherent;
2033ec142c44SVidya Sagar
2034ec142c44SVidya Sagar		status = "disabled";
2035ec142c44SVidya Sagar	};
2036ec142c44SVidya Sagar
2037ec142c44SVidya Sagar	pcie@14120000 {
2038ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
2039ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
2040ec142c44SVidya Sagar		reg = <0x00 0x14120000 0x0 0x00020000>, /* appl registers (128K)      */
2041ec142c44SVidya Sagar		      <0x00 0x32000000 0x0 0x00040000>, /* configuration space (256K) */
2042ec142c44SVidya Sagar		      <0x00 0x32040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2043ec142c44SVidya Sagar		      <0x00 0x32080000 0x0 0x00040000>; /* DBI reg space (256K)       */
2044ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
2045ec142c44SVidya Sagar
2046ec142c44SVidya Sagar		#address-cells = <3>;
2047ec142c44SVidya Sagar		#size-cells = <2>;
2048ec142c44SVidya Sagar		device_type = "pci";
2049ec142c44SVidya Sagar		num-lanes = <1>;
2050ec142c44SVidya Sagar		num-viewport = <8>;
2051ec142c44SVidya Sagar		linux,pci-domain = <2>;
2052ec142c44SVidya Sagar
2053ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX0_C2_CORE>;
2054ec142c44SVidya Sagar		clock-names = "core";
2055ec142c44SVidya Sagar
2056ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX0_CORE_2_APB>,
2057ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX0_CORE_2>;
2058ec142c44SVidya Sagar		reset-names = "apb", "core";
2059ec142c44SVidya Sagar
2060ec142c44SVidya Sagar		interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
2061ec142c44SVidya Sagar			     <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
2062ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
2063ec142c44SVidya Sagar
2064ec142c44SVidya Sagar		#interrupt-cells = <1>;
2065ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
2066ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
2067ec142c44SVidya Sagar
2068ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 2>;
2069ec142c44SVidya Sagar
2070ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2071ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2072ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2073ec142c44SVidya Sagar
2074ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
2075ec142c44SVidya Sagar
2076ec142c44SVidya Sagar		ranges = <0x43000000 0x20 0xc0000000 0x20 0xc0000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
2077ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x20 0xe8000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
2078ec142c44SVidya Sagar			 <0x01000000 0x0  0x32100000 0x00 0x32100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
2079ec142c44SVidya Sagar
2080ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE2AR &emc>,
2081ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE2AW &emc>;
2082ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2083ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE2 0x1000>;
2084ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2085ec142c44SVidya Sagar		dma-coherent;
2086ec142c44SVidya Sagar
2087ec142c44SVidya Sagar		status = "disabled";
2088ec142c44SVidya Sagar	};
2089ec142c44SVidya Sagar
2090ec142c44SVidya Sagar	pcie@14140000 {
2091ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
2092ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX1A>;
2093ec142c44SVidya Sagar		reg = <0x00 0x14140000 0x0 0x00020000>, /* appl registers (128K)      */
2094ec142c44SVidya Sagar		      <0x00 0x34000000 0x0 0x00040000>, /* configuration space (256K) */
2095ec142c44SVidya Sagar		      <0x00 0x34040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2096ec142c44SVidya Sagar		      <0x00 0x34080000 0x0 0x00040000>; /* DBI reg space (256K)       */
2097ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
2098ec142c44SVidya Sagar
2099ec142c44SVidya Sagar		#address-cells = <3>;
2100ec142c44SVidya Sagar		#size-cells = <2>;
2101ec142c44SVidya Sagar		device_type = "pci";
2102ec142c44SVidya Sagar		num-lanes = <1>;
2103ec142c44SVidya Sagar		num-viewport = <8>;
2104ec142c44SVidya Sagar		linux,pci-domain = <3>;
2105ec142c44SVidya Sagar
2106ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX0_C3_CORE>;
2107ec142c44SVidya Sagar		clock-names = "core";
2108ec142c44SVidya Sagar
2109ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX0_CORE_3_APB>,
2110ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX0_CORE_3>;
2111ec142c44SVidya Sagar		reset-names = "apb", "core";
2112ec142c44SVidya Sagar
2113ec142c44SVidya Sagar		interrupts = <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
2114ec142c44SVidya Sagar			     <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
2115ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
2116ec142c44SVidya Sagar
2117ec142c44SVidya Sagar		#interrupt-cells = <1>;
2118ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
2119ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>;
2120ec142c44SVidya Sagar
2121ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 3>;
2122ec142c44SVidya Sagar
2123ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2124ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2125ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2126ec142c44SVidya Sagar
2127ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
2128ec142c44SVidya Sagar
2129ec142c44SVidya Sagar		ranges = <0x43000000 0x21 0x00000000 0x21 0x00000000 0x0 0x28000000>, /* prefetchable memory (640 MB) */
2130ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x21 0xe8000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
2131ec142c44SVidya Sagar			 <0x01000000 0x0  0x34100000 0x00 0x34100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
2132ec142c44SVidya Sagar
2133ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE3R &emc>,
2134ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE3W &emc>;
2135ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2136ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE3 0x1000>;
2137ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2138ec142c44SVidya Sagar		dma-coherent;
2139ec142c44SVidya Sagar
2140ec142c44SVidya Sagar		status = "disabled";
2141ec142c44SVidya Sagar	};
2142ec142c44SVidya Sagar
2143ec142c44SVidya Sagar	pcie@14160000 {
2144ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
2145ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4BB>;
2146ec142c44SVidya Sagar		reg = <0x00 0x14160000 0x0 0x00020000>, /* appl registers (128K)      */
2147ec142c44SVidya Sagar		      <0x00 0x36000000 0x0 0x00040000>, /* configuration space (256K) */
2148ec142c44SVidya Sagar		      <0x00 0x36040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2149ec142c44SVidya Sagar		      <0x00 0x36080000 0x0 0x00040000>; /* DBI reg space (256K)       */
2150ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
2151ec142c44SVidya Sagar
2152ec142c44SVidya Sagar		#address-cells = <3>;
2153ec142c44SVidya Sagar		#size-cells = <2>;
2154ec142c44SVidya Sagar		device_type = "pci";
2155ec142c44SVidya Sagar		num-lanes = <4>;
2156ec142c44SVidya Sagar		num-viewport = <8>;
2157ec142c44SVidya Sagar		linux,pci-domain = <4>;
2158ec142c44SVidya Sagar
2159ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX0_C4_CORE>;
2160ec142c44SVidya Sagar		clock-names = "core";
2161ec142c44SVidya Sagar
2162ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX0_CORE_4_APB>,
2163ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX0_CORE_4>;
2164ec142c44SVidya Sagar		reset-names = "apb", "core";
2165ec142c44SVidya Sagar
2166ec142c44SVidya Sagar		interrupts = <GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
2167ec142c44SVidya Sagar			     <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
2168ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
2169ec142c44SVidya Sagar
2170ec142c44SVidya Sagar		#interrupt-cells = <1>;
2171ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
2172ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 51 IRQ_TYPE_LEVEL_HIGH>;
2173ec142c44SVidya Sagar
2174ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 4>;
2175ec142c44SVidya Sagar
2176ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2177ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2178ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2179ec142c44SVidya Sagar
2180ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
2181ec142c44SVidya Sagar
2182ec142c44SVidya Sagar		ranges = <0x43000000 0x21 0x40000000 0x21 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
2183ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x24 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
2184ec142c44SVidya Sagar			 <0x01000000 0x0  0x36100000 0x00 0x36100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
2185ec142c44SVidya Sagar
2186ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE4R &emc>,
2187ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE4W &emc>;
2188ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2189ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE4 0x1000>;
2190ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2191ec142c44SVidya Sagar		dma-coherent;
2192ec142c44SVidya Sagar
2193ec142c44SVidya Sagar		status = "disabled";
2194ec142c44SVidya Sagar	};
2195ec142c44SVidya Sagar
2196ec142c44SVidya Sagar	pcie@14180000 {
2197ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
2198ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4BA>;
2199ec142c44SVidya Sagar		reg = <0x00 0x14180000 0x0 0x00020000>, /* appl registers (128K)      */
2200ec142c44SVidya Sagar		      <0x00 0x38000000 0x0 0x00040000>, /* configuration space (256K) */
2201ec142c44SVidya Sagar		      <0x00 0x38040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2202ec142c44SVidya Sagar		      <0x00 0x38080000 0x0 0x00040000>; /* DBI reg space (256K)       */
2203ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
2204ec142c44SVidya Sagar
2205ec142c44SVidya Sagar		#address-cells = <3>;
2206ec142c44SVidya Sagar		#size-cells = <2>;
2207ec142c44SVidya Sagar		device_type = "pci";
2208ec142c44SVidya Sagar		num-lanes = <4>;
2209ec142c44SVidya Sagar		num-viewport = <8>;
2210ec142c44SVidya Sagar		linux,pci-domain = <0>;
2211ec142c44SVidya Sagar
2212ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX0_C0_CORE>;
2213ec142c44SVidya Sagar		clock-names = "core";
2214ec142c44SVidya Sagar
2215ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX0_CORE_0_APB>,
2216ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX0_CORE_0>;
2217ec142c44SVidya Sagar		reset-names = "apb", "core";
2218ec142c44SVidya Sagar
2219ec142c44SVidya Sagar		interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
2220ec142c44SVidya Sagar			     <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
2221ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
2222ec142c44SVidya Sagar
2223ec142c44SVidya Sagar		#interrupt-cells = <1>;
2224ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
2225ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
2226ec142c44SVidya Sagar
2227ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 0>;
2228ec142c44SVidya Sagar
2229ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2230ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2231ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2232ec142c44SVidya Sagar
2233ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
2234ec142c44SVidya Sagar
2235ec142c44SVidya Sagar		ranges = <0x43000000 0x24 0x40000000 0x24 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
2236ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x27 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
2237ec142c44SVidya Sagar			 <0x01000000 0x0  0x38100000 0x00 0x38100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
2238ec142c44SVidya Sagar
2239ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE0R &emc>,
2240ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE0W &emc>;
2241ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2242ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE0 0x1000>;
2243ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2244ec142c44SVidya Sagar		dma-coherent;
2245ec142c44SVidya Sagar
2246ec142c44SVidya Sagar		status = "disabled";
2247ec142c44SVidya Sagar	};
2248ec142c44SVidya Sagar
2249ec142c44SVidya Sagar	pcie@141a0000 {
2250ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
2251ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8A>;
2252ec142c44SVidya Sagar		reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K)      */
2253ec142c44SVidya Sagar		      <0x00 0x3a000000 0x0 0x00040000>, /* configuration space (256K) */
2254ec142c44SVidya Sagar		      <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2255ec142c44SVidya Sagar		      <0x00 0x3a080000 0x0 0x00040000>; /* DBI reg space (256K)       */
2256ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
2257ec142c44SVidya Sagar
2258ec142c44SVidya Sagar		#address-cells = <3>;
2259ec142c44SVidya Sagar		#size-cells = <2>;
2260ec142c44SVidya Sagar		device_type = "pci";
2261ec142c44SVidya Sagar		num-lanes = <8>;
2262ec142c44SVidya Sagar		num-viewport = <8>;
2263ec142c44SVidya Sagar		linux,pci-domain = <5>;
2264ec142c44SVidya Sagar
2265ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX1_C5_CORE>;
2266ec142c44SVidya Sagar		clock-names = "core";
2267ec142c44SVidya Sagar
2268ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX1_CORE_5_APB>,
2269ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX1_CORE_5>;
2270ec142c44SVidya Sagar		reset-names = "apb", "core";
2271ec142c44SVidya Sagar
2272ec142c44SVidya Sagar		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
2273ec142c44SVidya Sagar			     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
2274ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
2275ec142c44SVidya Sagar
2276ec142c44SVidya Sagar		#interrupt-cells = <1>;
2277ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
2278ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
2279ec142c44SVidya Sagar
2280ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 5>;
2281ec142c44SVidya Sagar
2282ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2283ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2284ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2285ec142c44SVidya Sagar
2286ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
2287ec142c44SVidya Sagar
2288ec142c44SVidya Sagar		ranges = <0x43000000 0x27 0x40000000 0x27 0x40000000 0x3 0xe8000000>, /* prefetchable memory (16000 MB) */
2289ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x2b 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
2290ec142c44SVidya Sagar			 <0x01000000 0x0  0x3a100000 0x00 0x3a100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
2291ec142c44SVidya Sagar
2292ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE5R &emc>,
2293ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE5W &emc>;
2294ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2295ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE5 0x1000>;
2296ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2297ec142c44SVidya Sagar		dma-coherent;
2298ec142c44SVidya Sagar
2299ec142c44SVidya Sagar		status = "disabled";
2300ec142c44SVidya Sagar	};
2301ec142c44SVidya Sagar
2302ec142c44SVidya Sagar	pcie@141c0000 {
2303ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
2304ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4A>;
2305ec142c44SVidya Sagar		reg = <0x00 0x141c0000 0x0 0x00020000>, /* appl registers (128K)      */
2306ec142c44SVidya Sagar		      <0x00 0x3c000000 0x0 0x00040000>, /* configuration space (256K) */
2307ec142c44SVidya Sagar		      <0x00 0x3c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2308ec142c44SVidya Sagar		      <0x00 0x3c080000 0x0 0x00040000>; /* DBI reg space (256K)       */
2309ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
2310ec142c44SVidya Sagar
2311ec142c44SVidya Sagar		#address-cells = <3>;
2312ec142c44SVidya Sagar		#size-cells = <2>;
2313ec142c44SVidya Sagar		device_type = "pci";
2314ec142c44SVidya Sagar		num-lanes = <4>;
2315ec142c44SVidya Sagar		num-viewport = <8>;
2316ec142c44SVidya Sagar		linux,pci-domain = <6>;
2317ec142c44SVidya Sagar
2318ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX1_C6_CORE>;
2319ec142c44SVidya Sagar		clock-names = "core";
2320ec142c44SVidya Sagar
2321ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX1_CORE_6_APB>,
2322ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX1_CORE_6>;
2323ec142c44SVidya Sagar		reset-names = "apb", "core";
2324ec142c44SVidya Sagar
2325ec142c44SVidya Sagar		interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
2326ec142c44SVidya Sagar			     <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
2327ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
2328ec142c44SVidya Sagar
2329ec142c44SVidya Sagar		#interrupt-cells = <1>;
2330ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
2331ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
2332ec142c44SVidya Sagar
2333ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 6>;
2334ec142c44SVidya Sagar
2335ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2336ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2337ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2338ec142c44SVidya Sagar
2339ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
2340ec142c44SVidya Sagar
2341ec142c44SVidya Sagar		ranges = <0x43000000 0x2b 0x40000000 0x2b 0x40000000 0x2 0xe8000000>, /* prefetchable memory (11904 MB) */
2342ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x2e 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
2343ec142c44SVidya Sagar			 <0x01000000 0x0  0x3c100000 0x00 0x3c100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
2344ec142c44SVidya Sagar
2345ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE6AR &emc>,
2346ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE6AW &emc>;
2347ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2348ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE6 0x1000>;
2349ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2350ec142c44SVidya Sagar		dma-coherent;
2351ec142c44SVidya Sagar
2352ec142c44SVidya Sagar		status = "disabled";
2353ec142c44SVidya Sagar	};
2354ec142c44SVidya Sagar
2355ec142c44SVidya Sagar	pcie@141e0000 {
2356ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie";
2357ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8B>;
2358ec142c44SVidya Sagar		reg = <0x00 0x141e0000 0x0 0x00020000>, /* appl registers (128K)      */
2359ec142c44SVidya Sagar		      <0x00 0x3e000000 0x0 0x00040000>, /* configuration space (256K) */
2360ec142c44SVidya Sagar		      <0x00 0x3e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2361ec142c44SVidya Sagar		      <0x00 0x3e080000 0x0 0x00040000>; /* DBI reg space (256K)       */
2362ec142c44SVidya Sagar		reg-names = "appl", "config", "atu_dma", "dbi";
2363ec142c44SVidya Sagar
2364ec142c44SVidya Sagar		#address-cells = <3>;
2365ec142c44SVidya Sagar		#size-cells = <2>;
2366ec142c44SVidya Sagar		device_type = "pci";
2367ec142c44SVidya Sagar		num-lanes = <8>;
2368ec142c44SVidya Sagar		num-viewport = <8>;
2369ec142c44SVidya Sagar		linux,pci-domain = <7>;
2370ec142c44SVidya Sagar
2371ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX2_C7_CORE>;
2372ec142c44SVidya Sagar		clock-names = "core";
2373ec142c44SVidya Sagar
2374ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX2_CORE_7_APB>,
2375ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX2_CORE_7>;
2376ec142c44SVidya Sagar		reset-names = "apb", "core";
2377ec142c44SVidya Sagar
2378ec142c44SVidya Sagar		interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
2379ec142c44SVidya Sagar			     <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
2380ec142c44SVidya Sagar		interrupt-names = "intr", "msi";
2381ec142c44SVidya Sagar
2382ec142c44SVidya Sagar		#interrupt-cells = <1>;
2383ec142c44SVidya Sagar		interrupt-map-mask = <0 0 0 0>;
2384ec142c44SVidya Sagar		interrupt-map = <0 0 0 0 &gic GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
2385ec142c44SVidya Sagar
2386ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 7>;
2387ec142c44SVidya Sagar
2388ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2389ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2390ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2391ec142c44SVidya Sagar
2392ec142c44SVidya Sagar		bus-range = <0x0 0xff>;
2393ec142c44SVidya Sagar
2394ec142c44SVidya Sagar		ranges = <0x43000000 0x2e 0x40000000 0x2e 0x40000000 0x3 0xe8000000>, /* prefetchable memory (16000 MB) */
2395ec142c44SVidya Sagar			 <0x02000000 0x0  0x40000000 0x32 0x28000000 0x0 0x08000000>, /* non-prefetchable memory (128 MB) */
2396ec142c44SVidya Sagar			 <0x01000000 0x0  0x3e100000 0x00 0x3e100000 0x0 0x00100000>; /* downstream I/O (1 MB) */
2397ec142c44SVidya Sagar
2398ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE7AR &emc>,
2399ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE7AW &emc>;
2400ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2401ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE7 0x1000>;
2402ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2403ec142c44SVidya Sagar		dma-coherent;
2404ec142c44SVidya Sagar
2405ec142c44SVidya Sagar		status = "disabled";
2406ec142c44SVidya Sagar	};
2407ec142c44SVidya Sagar
2408ec142c44SVidya Sagar	pcie-ep@141a0000 {
2409ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie-ep";
2410ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8A>;
2411ec142c44SVidya Sagar		reg = <0x00 0x141a0000 0x0 0x00020000>, /* appl registers (128K)      */
2412ec142c44SVidya Sagar		      <0x00 0x3a040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2413ec142c44SVidya Sagar		      <0x00 0x3a080000 0x0 0x00040000>, /* DBI reg space (256K)       */
2414ec142c44SVidya Sagar		      <0x27 0x40000000 0x4 0x00000000>; /* Address Space (16G)        */
2415ec142c44SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
2416ec142c44SVidya Sagar
2417ec142c44SVidya Sagar		num-lanes = <8>;
2418ec142c44SVidya Sagar
2419ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX1_C5_CORE>;
2420ec142c44SVidya Sagar		clock-names = "core";
2421ec142c44SVidya Sagar
2422ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX1_CORE_5_APB>,
2423ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX1_CORE_5>;
2424ec142c44SVidya Sagar		reset-names = "apb", "core";
2425ec142c44SVidya Sagar
2426ec142c44SVidya Sagar		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
2427ec142c44SVidya Sagar		interrupt-names = "intr";
2428ec142c44SVidya Sagar
2429ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 5>;
2430ec142c44SVidya Sagar
2431ec142c44SVidya Sagar		nvidia,enable-ext-refclk;
2432ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2433ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2434ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2435ec142c44SVidya Sagar
2436ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE5R &emc>,
2437ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE5W &emc>;
2438ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2439ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE5 0x1000>;
2440ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2441ec142c44SVidya Sagar		dma-coherent;
2442ec142c44SVidya Sagar
2443ec142c44SVidya Sagar		status = "disabled";
2444ec142c44SVidya Sagar	};
2445ec142c44SVidya Sagar
2446ec142c44SVidya Sagar	pcie-ep@141c0000{
2447ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie-ep";
2448ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4A>;
2449ec142c44SVidya Sagar		reg = <0x00 0x141c0000 0x0 0x00020000>, /* appl registers (128K)      */
2450ec142c44SVidya Sagar		      <0x00 0x3c040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2451ec142c44SVidya Sagar		      <0x00 0x3c080000 0x0 0x00040000>, /* DBI space (256K)           */
2452ec142c44SVidya Sagar		      <0x2b 0x40000000 0x3 0x00000000>; /* Address Space (12G)        */
2453ec142c44SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
2454ec142c44SVidya Sagar
2455ec142c44SVidya Sagar		num-lanes = <4>;
2456ec142c44SVidya Sagar
2457ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX1_C6_CORE>;
2458ec142c44SVidya Sagar		clock-names = "core";
2459ec142c44SVidya Sagar
2460ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX1_CORE_6_APB>,
2461ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX1_CORE_6>;
2462ec142c44SVidya Sagar		reset-names = "apb", "core";
2463ec142c44SVidya Sagar
2464ec142c44SVidya Sagar		interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
2465ec142c44SVidya Sagar		interrupt-names = "intr";
2466ec142c44SVidya Sagar
2467ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 6>;
2468ec142c44SVidya Sagar
2469ec142c44SVidya Sagar		nvidia,enable-ext-refclk;
2470ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2471ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2472ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2473ec142c44SVidya Sagar
2474ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE6AR &emc>,
2475ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE6AW &emc>;
2476ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2477ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso0 TEGRA234_SID_PCIE6 0x1000>;
2478ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2479ec142c44SVidya Sagar		dma-coherent;
2480ec142c44SVidya Sagar
2481ec142c44SVidya Sagar		status = "disabled";
2482ec142c44SVidya Sagar	};
2483ec142c44SVidya Sagar
2484ec142c44SVidya Sagar	pcie-ep@141e0000{
2485ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie-ep";
2486ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX8B>;
2487ec142c44SVidya Sagar		reg = <0x00 0x141e0000 0x0 0x00020000>, /* appl registers (128K)      */
2488ec142c44SVidya Sagar		      <0x00 0x3e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2489ec142c44SVidya Sagar		      <0x00 0x3e080000 0x0 0x00040000>, /* DBI space (256K)           */
2490ec142c44SVidya Sagar		      <0x2e 0x40000000 0x4 0x00000000>; /* Address Space (16G)        */
2491ec142c44SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
2492ec142c44SVidya Sagar
2493ec142c44SVidya Sagar		num-lanes = <8>;
2494ec142c44SVidya Sagar
2495ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX2_C7_CORE>;
2496ec142c44SVidya Sagar		clock-names = "core";
2497ec142c44SVidya Sagar
2498ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX2_CORE_7_APB>,
2499ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX2_CORE_7>;
2500ec142c44SVidya Sagar		reset-names = "apb", "core";
2501ec142c44SVidya Sagar
2502ec142c44SVidya Sagar		interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
2503ec142c44SVidya Sagar		interrupt-names = "intr";
2504ec142c44SVidya Sagar
2505ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 7>;
2506ec142c44SVidya Sagar
2507ec142c44SVidya Sagar		nvidia,enable-ext-refclk;
2508ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2509ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2510ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2511ec142c44SVidya Sagar
2512ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE7AR &emc>,
2513ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE7AW &emc>;
2514ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2515ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE7 0x1000>;
2516ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2517ec142c44SVidya Sagar		dma-coherent;
2518ec142c44SVidya Sagar
2519ec142c44SVidya Sagar		status = "disabled";
2520ec142c44SVidya Sagar	};
2521ec142c44SVidya Sagar
2522ec142c44SVidya Sagar	pcie-ep@140e0000{
2523ec142c44SVidya Sagar		compatible = "nvidia,tegra234-pcie-ep";
2524ec142c44SVidya Sagar		power-domains = <&bpmp TEGRA234_POWER_DOMAIN_PCIEX4CC>;
2525ec142c44SVidya Sagar		reg = <0x00 0x140e0000 0x0 0x00020000>, /* appl registers (128K)      */
2526ec142c44SVidya Sagar		      <0x00 0x2e040000 0x0 0x00040000>, /* iATU_DMA reg space (256K)  */
2527ec142c44SVidya Sagar		      <0x00 0x2e080000 0x0 0x00040000>, /* DBI space (256K)           */
2528ec142c44SVidya Sagar		      <0x38 0x40000000 0x3 0x00000000>; /* Address Space (12G)        */
2529ec142c44SVidya Sagar		reg-names = "appl", "atu_dma", "dbi", "addr_space";
2530ec142c44SVidya Sagar
2531ec142c44SVidya Sagar		num-lanes = <4>;
2532ec142c44SVidya Sagar
2533ec142c44SVidya Sagar		clocks = <&bpmp TEGRA234_CLK_PEX2_C10_CORE>;
2534ec142c44SVidya Sagar		clock-names = "core";
2535ec142c44SVidya Sagar
2536ec142c44SVidya Sagar		resets = <&bpmp TEGRA234_RESET_PEX2_CORE_10_APB>,
2537ec142c44SVidya Sagar			 <&bpmp TEGRA234_RESET_PEX2_CORE_10>;
2538ec142c44SVidya Sagar		reset-names = "apb", "core";
2539ec142c44SVidya Sagar
2540ec142c44SVidya Sagar		interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;	/* controller interrupt */
2541ec142c44SVidya Sagar		interrupt-names = "intr";
2542ec142c44SVidya Sagar
2543ec142c44SVidya Sagar		nvidia,bpmp = <&bpmp 10>;
2544ec142c44SVidya Sagar
2545ec142c44SVidya Sagar		nvidia,enable-ext-refclk;
2546ec142c44SVidya Sagar		nvidia,aspm-cmrt-us = <60>;
2547ec142c44SVidya Sagar		nvidia,aspm-pwr-on-t-us = <20>;
2548ec142c44SVidya Sagar		nvidia,aspm-l0s-entrance-latency-us = <3>;
2549ec142c44SVidya Sagar
2550ec142c44SVidya Sagar		interconnects = <&mc TEGRA234_MEMORY_CLIENT_PCIE10AR &emc>,
2551ec142c44SVidya Sagar				<&mc TEGRA234_MEMORY_CLIENT_PCIE10AW &emc>;
2552ec142c44SVidya Sagar		interconnect-names = "dma-mem", "write";
2553ec142c44SVidya Sagar		iommu-map = <0x0 &smmu_niso1 TEGRA234_SID_PCIE10 0x1000>;
2554ec142c44SVidya Sagar		iommu-map-mask = <0x0>;
2555ec142c44SVidya Sagar		dma-coherent;
2556ec142c44SVidya Sagar
2557ec142c44SVidya Sagar		status = "disabled";
2558ec142c44SVidya Sagar	};
2559ec142c44SVidya Sagar
25607fa30752SThierry Reding	sram@40000000 {
256163944891SThierry Reding		compatible = "nvidia,tegra234-sysram", "mmio-sram";
256298094be1SMikko Perttunen		reg = <0x0 0x40000000 0x0 0x80000>;
256363944891SThierry Reding		#address-cells = <1>;
256463944891SThierry Reding		#size-cells = <1>;
256598094be1SMikko Perttunen		ranges = <0x0 0x0 0x40000000 0x80000>;
256661192a9dSMikko Perttunen		no-memory-wc;
256763944891SThierry Reding
256898094be1SMikko Perttunen		cpu_bpmp_tx: sram@70000 {
256998094be1SMikko Perttunen			reg = <0x70000 0x1000>;
257063944891SThierry Reding			label = "cpu-bpmp-tx";
257163944891SThierry Reding			pool;
257263944891SThierry Reding		};
257363944891SThierry Reding
257498094be1SMikko Perttunen		cpu_bpmp_rx: sram@71000 {
257598094be1SMikko Perttunen			reg = <0x71000 0x1000>;
257663944891SThierry Reding			label = "cpu-bpmp-rx";
257763944891SThierry Reding			pool;
257863944891SThierry Reding		};
257963944891SThierry Reding	};
258063944891SThierry Reding
258163944891SThierry Reding	bpmp: bpmp {
258263944891SThierry Reding		compatible = "nvidia,tegra234-bpmp", "nvidia,tegra186-bpmp";
258363944891SThierry Reding		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
258463944891SThierry Reding				    TEGRA_HSP_DB_MASTER_BPMP>;
25857fa30752SThierry Reding		shmem = <&cpu_bpmp_tx>, <&cpu_bpmp_rx>;
258663944891SThierry Reding		#clock-cells = <1>;
258763944891SThierry Reding		#reset-cells = <1>;
258863944891SThierry Reding		#power-domain-cells = <1>;
25896de481e5SThierry Reding		interconnects = <&mc TEGRA234_MEMORY_CLIENT_BPMPR &emc>,
25906de481e5SThierry Reding				<&mc TEGRA234_MEMORY_CLIENT_BPMPW &emc>,
25916de481e5SThierry Reding				<&mc TEGRA234_MEMORY_CLIENT_BPMPDMAR &emc>,
25926de481e5SThierry Reding				<&mc TEGRA234_MEMORY_CLIENT_BPMPDMAW &emc>;
25936de481e5SThierry Reding		interconnect-names = "read", "write", "dma-mem", "dma-write";
25945710e16aSThierry Reding		iommus = <&smmu_niso1 TEGRA234_SID_BPMP>;
259563944891SThierry Reding
259663944891SThierry Reding		bpmp_i2c: i2c {
259763944891SThierry Reding			compatible = "nvidia,tegra186-bpmp-i2c";
259863944891SThierry Reding			nvidia,bpmp-bus-id = <5>;
259963944891SThierry Reding			#address-cells = <1>;
260063944891SThierry Reding			#size-cells = <0>;
260163944891SThierry Reding		};
260263944891SThierry Reding	};
260363944891SThierry Reding
260463944891SThierry Reding	cpus {
260563944891SThierry Reding		#address-cells = <1>;
260663944891SThierry Reding		#size-cells = <0>;
260763944891SThierry Reding
2608a12cf5c3SThierry Reding		cpu0_0: cpu@0 {
2609a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
261063944891SThierry Reding			device_type = "cpu";
2611a12cf5c3SThierry Reding			reg = <0x00000>;
261263944891SThierry Reding
261363944891SThierry Reding			enable-method = "psci";
2614a12cf5c3SThierry Reding
2615a12cf5c3SThierry Reding			i-cache-size = <65536>;
2616a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2617a12cf5c3SThierry Reding			i-cache-sets = <256>;
2618a12cf5c3SThierry Reding			d-cache-size = <65536>;
2619a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2620a12cf5c3SThierry Reding			d-cache-sets = <256>;
2621a12cf5c3SThierry Reding			next-level-cache = <&l2c0_0>;
262263944891SThierry Reding		};
2623a12cf5c3SThierry Reding
2624a12cf5c3SThierry Reding		cpu0_1: cpu@100 {
2625a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2626a12cf5c3SThierry Reding			device_type = "cpu";
2627a12cf5c3SThierry Reding			reg = <0x00100>;
2628a12cf5c3SThierry Reding
2629a12cf5c3SThierry Reding			enable-method = "psci";
2630a12cf5c3SThierry Reding
2631a12cf5c3SThierry Reding			i-cache-size = <65536>;
2632a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2633a12cf5c3SThierry Reding			i-cache-sets = <256>;
2634a12cf5c3SThierry Reding			d-cache-size = <65536>;
2635a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2636a12cf5c3SThierry Reding			d-cache-sets = <256>;
2637a12cf5c3SThierry Reding			next-level-cache = <&l2c0_1>;
2638a12cf5c3SThierry Reding		};
2639a12cf5c3SThierry Reding
2640a12cf5c3SThierry Reding		cpu0_2: cpu@200 {
2641a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2642a12cf5c3SThierry Reding			device_type = "cpu";
2643a12cf5c3SThierry Reding			reg = <0x00200>;
2644a12cf5c3SThierry Reding
2645a12cf5c3SThierry Reding			enable-method = "psci";
2646a12cf5c3SThierry Reding
2647a12cf5c3SThierry Reding			i-cache-size = <65536>;
2648a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2649a12cf5c3SThierry Reding			i-cache-sets = <256>;
2650a12cf5c3SThierry Reding			d-cache-size = <65536>;
2651a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2652a12cf5c3SThierry Reding			d-cache-sets = <256>;
2653a12cf5c3SThierry Reding			next-level-cache = <&l2c0_2>;
2654a12cf5c3SThierry Reding		};
2655a12cf5c3SThierry Reding
2656a12cf5c3SThierry Reding		cpu0_3: cpu@300 {
2657a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2658a12cf5c3SThierry Reding			device_type = "cpu";
2659a12cf5c3SThierry Reding			reg = <0x00300>;
2660a12cf5c3SThierry Reding
2661a12cf5c3SThierry Reding			enable-method = "psci";
2662a12cf5c3SThierry Reding
2663a12cf5c3SThierry Reding			i-cache-size = <65536>;
2664a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2665a12cf5c3SThierry Reding			i-cache-sets = <256>;
2666a12cf5c3SThierry Reding			d-cache-size = <65536>;
2667a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2668a12cf5c3SThierry Reding			d-cache-sets = <256>;
2669a12cf5c3SThierry Reding			next-level-cache = <&l2c0_3>;
2670a12cf5c3SThierry Reding		};
2671a12cf5c3SThierry Reding
2672a12cf5c3SThierry Reding		cpu1_0: cpu@10000 {
2673a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2674a12cf5c3SThierry Reding			device_type = "cpu";
2675a12cf5c3SThierry Reding			reg = <0x10000>;
2676a12cf5c3SThierry Reding
2677a12cf5c3SThierry Reding			enable-method = "psci";
2678a12cf5c3SThierry Reding
2679a12cf5c3SThierry Reding			i-cache-size = <65536>;
2680a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2681a12cf5c3SThierry Reding			i-cache-sets = <256>;
2682a12cf5c3SThierry Reding			d-cache-size = <65536>;
2683a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2684a12cf5c3SThierry Reding			d-cache-sets = <256>;
2685a12cf5c3SThierry Reding			next-level-cache = <&l2c1_0>;
2686a12cf5c3SThierry Reding		};
2687a12cf5c3SThierry Reding
2688a12cf5c3SThierry Reding		cpu1_1: cpu@10100 {
2689a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2690a12cf5c3SThierry Reding			device_type = "cpu";
2691a12cf5c3SThierry Reding			reg = <0x10100>;
2692a12cf5c3SThierry Reding
2693a12cf5c3SThierry Reding			enable-method = "psci";
2694a12cf5c3SThierry Reding
2695a12cf5c3SThierry Reding			i-cache-size = <65536>;
2696a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2697a12cf5c3SThierry Reding			i-cache-sets = <256>;
2698a12cf5c3SThierry Reding			d-cache-size = <65536>;
2699a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2700a12cf5c3SThierry Reding			d-cache-sets = <256>;
2701a12cf5c3SThierry Reding			next-level-cache = <&l2c1_1>;
2702a12cf5c3SThierry Reding		};
2703a12cf5c3SThierry Reding
2704a12cf5c3SThierry Reding		cpu1_2: cpu@10200 {
2705a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2706a12cf5c3SThierry Reding			device_type = "cpu";
2707a12cf5c3SThierry Reding			reg = <0x10200>;
2708a12cf5c3SThierry Reding
2709a12cf5c3SThierry Reding			enable-method = "psci";
2710a12cf5c3SThierry Reding
2711a12cf5c3SThierry Reding			i-cache-size = <65536>;
2712a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2713a12cf5c3SThierry Reding			i-cache-sets = <256>;
2714a12cf5c3SThierry Reding			d-cache-size = <65536>;
2715a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2716a12cf5c3SThierry Reding			d-cache-sets = <256>;
2717a12cf5c3SThierry Reding			next-level-cache = <&l2c1_2>;
2718a12cf5c3SThierry Reding		};
2719a12cf5c3SThierry Reding
2720a12cf5c3SThierry Reding		cpu1_3: cpu@10300 {
2721a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2722a12cf5c3SThierry Reding			device_type = "cpu";
2723a12cf5c3SThierry Reding			reg = <0x10300>;
2724a12cf5c3SThierry Reding
2725a12cf5c3SThierry Reding			enable-method = "psci";
2726a12cf5c3SThierry Reding
2727a12cf5c3SThierry Reding			i-cache-size = <65536>;
2728a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2729a12cf5c3SThierry Reding			i-cache-sets = <256>;
2730a12cf5c3SThierry Reding			d-cache-size = <65536>;
2731a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2732a12cf5c3SThierry Reding			d-cache-sets = <256>;
2733a12cf5c3SThierry Reding			next-level-cache = <&l2c1_3>;
2734a12cf5c3SThierry Reding		};
2735a12cf5c3SThierry Reding
2736a12cf5c3SThierry Reding		cpu2_0: cpu@20000 {
2737a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2738a12cf5c3SThierry Reding			device_type = "cpu";
2739a12cf5c3SThierry Reding			reg = <0x20000>;
2740a12cf5c3SThierry Reding
2741a12cf5c3SThierry Reding			enable-method = "psci";
2742a12cf5c3SThierry Reding
2743a12cf5c3SThierry Reding			i-cache-size = <65536>;
2744a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2745a12cf5c3SThierry Reding			i-cache-sets = <256>;
2746a12cf5c3SThierry Reding			d-cache-size = <65536>;
2747a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2748a12cf5c3SThierry Reding			d-cache-sets = <256>;
2749a12cf5c3SThierry Reding			next-level-cache = <&l2c2_0>;
2750a12cf5c3SThierry Reding		};
2751a12cf5c3SThierry Reding
2752a12cf5c3SThierry Reding		cpu2_1: cpu@20100 {
2753a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2754a12cf5c3SThierry Reding			device_type = "cpu";
2755a12cf5c3SThierry Reding			reg = <0x20100>;
2756a12cf5c3SThierry Reding
2757a12cf5c3SThierry Reding			enable-method = "psci";
2758a12cf5c3SThierry Reding
2759a12cf5c3SThierry Reding			i-cache-size = <65536>;
2760a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2761a12cf5c3SThierry Reding			i-cache-sets = <256>;
2762a12cf5c3SThierry Reding			d-cache-size = <65536>;
2763a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2764a12cf5c3SThierry Reding			d-cache-sets = <256>;
2765a12cf5c3SThierry Reding			next-level-cache = <&l2c2_1>;
2766a12cf5c3SThierry Reding		};
2767a12cf5c3SThierry Reding
2768a12cf5c3SThierry Reding		cpu2_2: cpu@20200 {
2769a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2770a12cf5c3SThierry Reding			device_type = "cpu";
2771a12cf5c3SThierry Reding			reg = <0x20200>;
2772a12cf5c3SThierry Reding
2773a12cf5c3SThierry Reding			enable-method = "psci";
2774a12cf5c3SThierry Reding
2775a12cf5c3SThierry Reding			i-cache-size = <65536>;
2776a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2777a12cf5c3SThierry Reding			i-cache-sets = <256>;
2778a12cf5c3SThierry Reding			d-cache-size = <65536>;
2779a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2780a12cf5c3SThierry Reding			d-cache-sets = <256>;
2781a12cf5c3SThierry Reding			next-level-cache = <&l2c2_2>;
2782a12cf5c3SThierry Reding		};
2783a12cf5c3SThierry Reding
2784a12cf5c3SThierry Reding		cpu2_3: cpu@20300 {
2785a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
2786a12cf5c3SThierry Reding			device_type = "cpu";
2787a12cf5c3SThierry Reding			reg = <0x20300>;
2788a12cf5c3SThierry Reding
2789a12cf5c3SThierry Reding			enable-method = "psci";
2790a12cf5c3SThierry Reding
2791a12cf5c3SThierry Reding			i-cache-size = <65536>;
2792a12cf5c3SThierry Reding			i-cache-line-size = <64>;
2793a12cf5c3SThierry Reding			i-cache-sets = <256>;
2794a12cf5c3SThierry Reding			d-cache-size = <65536>;
2795a12cf5c3SThierry Reding			d-cache-line-size = <64>;
2796a12cf5c3SThierry Reding			d-cache-sets = <256>;
2797a12cf5c3SThierry Reding			next-level-cache = <&l2c2_3>;
2798a12cf5c3SThierry Reding		};
2799a12cf5c3SThierry Reding
2800a12cf5c3SThierry Reding		cpu-map {
2801a12cf5c3SThierry Reding			cluster0 {
2802a12cf5c3SThierry Reding				core0 {
2803a12cf5c3SThierry Reding					cpu = <&cpu0_0>;
2804a12cf5c3SThierry Reding				};
2805a12cf5c3SThierry Reding
2806a12cf5c3SThierry Reding				core1 {
2807a12cf5c3SThierry Reding					cpu = <&cpu0_1>;
2808a12cf5c3SThierry Reding				};
2809a12cf5c3SThierry Reding
2810a12cf5c3SThierry Reding				core2 {
2811a12cf5c3SThierry Reding					cpu = <&cpu0_2>;
2812a12cf5c3SThierry Reding				};
2813a12cf5c3SThierry Reding
2814a12cf5c3SThierry Reding				core3 {
2815a12cf5c3SThierry Reding					cpu = <&cpu0_3>;
2816a12cf5c3SThierry Reding				};
2817a12cf5c3SThierry Reding			};
2818a12cf5c3SThierry Reding
2819a12cf5c3SThierry Reding			cluster1 {
2820a12cf5c3SThierry Reding				core0 {
2821a12cf5c3SThierry Reding					cpu = <&cpu1_0>;
2822a12cf5c3SThierry Reding				};
2823a12cf5c3SThierry Reding
2824a12cf5c3SThierry Reding				core1 {
2825a12cf5c3SThierry Reding					cpu = <&cpu1_1>;
2826a12cf5c3SThierry Reding				};
2827a12cf5c3SThierry Reding
2828a12cf5c3SThierry Reding				core2 {
2829a12cf5c3SThierry Reding					cpu = <&cpu1_2>;
2830a12cf5c3SThierry Reding				};
2831a12cf5c3SThierry Reding
2832a12cf5c3SThierry Reding				core3 {
2833a12cf5c3SThierry Reding					cpu = <&cpu1_3>;
2834a12cf5c3SThierry Reding				};
2835a12cf5c3SThierry Reding			};
2836a12cf5c3SThierry Reding
2837a12cf5c3SThierry Reding			cluster2 {
2838a12cf5c3SThierry Reding				core0 {
2839a12cf5c3SThierry Reding					cpu = <&cpu2_0>;
2840a12cf5c3SThierry Reding				};
2841a12cf5c3SThierry Reding
2842a12cf5c3SThierry Reding				core1 {
2843a12cf5c3SThierry Reding					cpu = <&cpu2_1>;
2844a12cf5c3SThierry Reding				};
2845a12cf5c3SThierry Reding
2846a12cf5c3SThierry Reding				core2 {
2847a12cf5c3SThierry Reding					cpu = <&cpu2_2>;
2848a12cf5c3SThierry Reding				};
2849a12cf5c3SThierry Reding
2850a12cf5c3SThierry Reding				core3 {
2851a12cf5c3SThierry Reding					cpu = <&cpu2_3>;
2852a12cf5c3SThierry Reding				};
2853a12cf5c3SThierry Reding			};
2854a12cf5c3SThierry Reding		};
2855a12cf5c3SThierry Reding
2856a12cf5c3SThierry Reding		l2c0_0: l2-cache00 {
2857a12cf5c3SThierry Reding			cache-size = <262144>;
2858a12cf5c3SThierry Reding			cache-line-size = <64>;
2859a12cf5c3SThierry Reding			cache-sets = <512>;
2860a12cf5c3SThierry Reding			cache-unified;
2861a12cf5c3SThierry Reding			next-level-cache = <&l3c0>;
2862a12cf5c3SThierry Reding		};
2863a12cf5c3SThierry Reding
2864a12cf5c3SThierry Reding		l2c0_1: l2-cache01 {
2865a12cf5c3SThierry Reding			cache-size = <262144>;
2866a12cf5c3SThierry Reding			cache-line-size = <64>;
2867a12cf5c3SThierry Reding			cache-sets = <512>;
2868a12cf5c3SThierry Reding			cache-unified;
2869a12cf5c3SThierry Reding			next-level-cache = <&l3c0>;
2870a12cf5c3SThierry Reding		};
2871a12cf5c3SThierry Reding
2872a12cf5c3SThierry Reding		l2c0_2: l2-cache02 {
2873a12cf5c3SThierry Reding			cache-size = <262144>;
2874a12cf5c3SThierry Reding			cache-line-size = <64>;
2875a12cf5c3SThierry Reding			cache-sets = <512>;
2876a12cf5c3SThierry Reding			cache-unified;
2877a12cf5c3SThierry Reding			next-level-cache = <&l3c0>;
2878a12cf5c3SThierry Reding		};
2879a12cf5c3SThierry Reding
2880a12cf5c3SThierry Reding		l2c0_3: l2-cache03 {
2881a12cf5c3SThierry Reding			cache-size = <262144>;
2882a12cf5c3SThierry Reding			cache-line-size = <64>;
2883a12cf5c3SThierry Reding			cache-sets = <512>;
2884a12cf5c3SThierry Reding			cache-unified;
2885a12cf5c3SThierry Reding			next-level-cache = <&l3c0>;
2886a12cf5c3SThierry Reding		};
2887a12cf5c3SThierry Reding
2888a12cf5c3SThierry Reding		l2c1_0: l2-cache10 {
2889a12cf5c3SThierry Reding			cache-size = <262144>;
2890a12cf5c3SThierry Reding			cache-line-size = <64>;
2891a12cf5c3SThierry Reding			cache-sets = <512>;
2892a12cf5c3SThierry Reding			cache-unified;
2893a12cf5c3SThierry Reding			next-level-cache = <&l3c1>;
2894a12cf5c3SThierry Reding		};
2895a12cf5c3SThierry Reding
2896a12cf5c3SThierry Reding		l2c1_1: l2-cache11 {
2897a12cf5c3SThierry Reding			cache-size = <262144>;
2898a12cf5c3SThierry Reding			cache-line-size = <64>;
2899a12cf5c3SThierry Reding			cache-sets = <512>;
2900a12cf5c3SThierry Reding			cache-unified;
2901a12cf5c3SThierry Reding			next-level-cache = <&l3c1>;
2902a12cf5c3SThierry Reding		};
2903a12cf5c3SThierry Reding
2904a12cf5c3SThierry Reding		l2c1_2: l2-cache12 {
2905a12cf5c3SThierry Reding			cache-size = <262144>;
2906a12cf5c3SThierry Reding			cache-line-size = <64>;
2907a12cf5c3SThierry Reding			cache-sets = <512>;
2908a12cf5c3SThierry Reding			cache-unified;
2909a12cf5c3SThierry Reding			next-level-cache = <&l3c1>;
2910a12cf5c3SThierry Reding		};
2911a12cf5c3SThierry Reding
2912a12cf5c3SThierry Reding		l2c1_3: l2-cache13 {
2913a12cf5c3SThierry Reding			cache-size = <262144>;
2914a12cf5c3SThierry Reding			cache-line-size = <64>;
2915a12cf5c3SThierry Reding			cache-sets = <512>;
2916a12cf5c3SThierry Reding			cache-unified;
2917a12cf5c3SThierry Reding			next-level-cache = <&l3c1>;
2918a12cf5c3SThierry Reding		};
2919a12cf5c3SThierry Reding
2920a12cf5c3SThierry Reding		l2c2_0: l2-cache20 {
2921a12cf5c3SThierry Reding			cache-size = <262144>;
2922a12cf5c3SThierry Reding			cache-line-size = <64>;
2923a12cf5c3SThierry Reding			cache-sets = <512>;
2924a12cf5c3SThierry Reding			cache-unified;
2925a12cf5c3SThierry Reding			next-level-cache = <&l3c2>;
2926a12cf5c3SThierry Reding		};
2927a12cf5c3SThierry Reding
2928a12cf5c3SThierry Reding		l2c2_1: l2-cache21 {
2929a12cf5c3SThierry Reding			cache-size = <262144>;
2930a12cf5c3SThierry Reding			cache-line-size = <64>;
2931a12cf5c3SThierry Reding			cache-sets = <512>;
2932a12cf5c3SThierry Reding			cache-unified;
2933a12cf5c3SThierry Reding			next-level-cache = <&l3c2>;
2934a12cf5c3SThierry Reding		};
2935a12cf5c3SThierry Reding
2936a12cf5c3SThierry Reding		l2c2_2: l2-cache22 {
2937a12cf5c3SThierry Reding			cache-size = <262144>;
2938a12cf5c3SThierry Reding			cache-line-size = <64>;
2939a12cf5c3SThierry Reding			cache-sets = <512>;
2940a12cf5c3SThierry Reding			cache-unified;
2941a12cf5c3SThierry Reding			next-level-cache = <&l3c2>;
2942a12cf5c3SThierry Reding		};
2943a12cf5c3SThierry Reding
2944a12cf5c3SThierry Reding		l2c2_3: l2-cache23 {
2945a12cf5c3SThierry Reding			cache-size = <262144>;
2946a12cf5c3SThierry Reding			cache-line-size = <64>;
2947a12cf5c3SThierry Reding			cache-sets = <512>;
2948a12cf5c3SThierry Reding			cache-unified;
2949a12cf5c3SThierry Reding			next-level-cache = <&l3c2>;
2950a12cf5c3SThierry Reding		};
2951a12cf5c3SThierry Reding
2952a12cf5c3SThierry Reding		l3c0: l3-cache0 {
2953a12cf5c3SThierry Reding			cache-size = <2097152>;
2954a12cf5c3SThierry Reding			cache-line-size = <64>;
2955a12cf5c3SThierry Reding			cache-sets = <2048>;
2956a12cf5c3SThierry Reding		};
2957a12cf5c3SThierry Reding
2958a12cf5c3SThierry Reding		l3c1: l3-cache1 {
2959a12cf5c3SThierry Reding			cache-size = <2097152>;
2960a12cf5c3SThierry Reding			cache-line-size = <64>;
2961a12cf5c3SThierry Reding			cache-sets = <2048>;
2962a12cf5c3SThierry Reding		};
2963a12cf5c3SThierry Reding
2964a12cf5c3SThierry Reding		l3c2: l3-cache2 {
2965a12cf5c3SThierry Reding			cache-size = <2097152>;
2966a12cf5c3SThierry Reding			cache-line-size = <64>;
2967a12cf5c3SThierry Reding			cache-sets = <2048>;
2968a12cf5c3SThierry Reding		};
2969a12cf5c3SThierry Reding	};
2970a12cf5c3SThierry Reding
2971a12cf5c3SThierry Reding	pmu {
2972a12cf5c3SThierry Reding		compatible = "arm,cortex-a78-pmu";
2973a12cf5c3SThierry Reding		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
2974a12cf5c3SThierry Reding		status = "okay";
297563944891SThierry Reding	};
297663944891SThierry Reding
297763944891SThierry Reding	psci {
297863944891SThierry Reding		compatible = "arm,psci-1.0";
297963944891SThierry Reding		status = "okay";
298063944891SThierry Reding		method = "smc";
298163944891SThierry Reding	};
298263944891SThierry Reding
298306ad2ec4SMikko Perttunen	tcu: serial {
298406ad2ec4SMikko Perttunen		compatible = "nvidia,tegra234-tcu", "nvidia,tegra194-tcu";
298506ad2ec4SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
298606ad2ec4SMikko Perttunen			 <&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
298706ad2ec4SMikko Perttunen		mbox-names = "rx", "tx";
298806ad2ec4SMikko Perttunen		status = "disabled";
298906ad2ec4SMikko Perttunen	};
299006ad2ec4SMikko Perttunen
299109614acdSSameer Pujar	sound {
299209614acdSSameer Pujar		status = "disabled";
299309614acdSSameer Pujar
299409614acdSSameer Pujar		clocks = <&bpmp TEGRA234_CLK_PLLA>,
299509614acdSSameer Pujar			 <&bpmp TEGRA234_CLK_PLLA_OUT0>;
299609614acdSSameer Pujar		clock-names = "pll_a", "plla_out0";
299709614acdSSameer Pujar		assigned-clocks = <&bpmp TEGRA234_CLK_PLLA>,
299809614acdSSameer Pujar				  <&bpmp TEGRA234_CLK_PLLA_OUT0>,
299909614acdSSameer Pujar				  <&bpmp TEGRA234_CLK_AUD_MCLK>;
300009614acdSSameer Pujar		assigned-clock-parents = <0>,
300109614acdSSameer Pujar					 <&bpmp TEGRA234_CLK_PLLA>,
300209614acdSSameer Pujar					 <&bpmp TEGRA234_CLK_PLLA_OUT0>;
300309614acdSSameer Pujar	};
300409614acdSSameer Pujar
300563944891SThierry Reding	timer {
300663944891SThierry Reding		compatible = "arm,armv8-timer";
300763944891SThierry Reding		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
300863944891SThierry Reding			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
300963944891SThierry Reding			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
301063944891SThierry Reding			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
301163944891SThierry Reding		interrupt-parent = <&gic>;
301263944891SThierry Reding		always-on;
301363944891SThierry Reding	};
301463944891SThierry Reding};
3015