163944891SThierry Reding// SPDX-License-Identifier: GPL-2.0
263944891SThierry Reding
363944891SThierry Reding#include <dt-bindings/clock/tegra234-clock.h>
4699349e0SThierry Reding#include <dt-bindings/gpio/tegra234-gpio.h>
563944891SThierry Reding#include <dt-bindings/interrupt-controller/arm-gic.h>
663944891SThierry Reding#include <dt-bindings/mailbox/tegra186-hsp.h>
7eed280dfSThierry Reding#include <dt-bindings/memory/tegra234-mc.h>
8dc94a94dSSameer Pujar#include <dt-bindings/power/tegra234-powergate.h>
963944891SThierry Reding#include <dt-bindings/reset/tegra234-reset.h>
1063944891SThierry Reding
1163944891SThierry Reding/ {
1263944891SThierry Reding	compatible = "nvidia,tegra234";
1363944891SThierry Reding	interrupt-parent = <&gic>;
1463944891SThierry Reding	#address-cells = <2>;
1563944891SThierry Reding	#size-cells = <2>;
1663944891SThierry Reding
1763944891SThierry Reding	bus@0 {
1863944891SThierry Reding		compatible = "simple-bus";
1963944891SThierry Reding		#address-cells = <1>;
2063944891SThierry Reding		#size-cells = <1>;
2163944891SThierry Reding
2263944891SThierry Reding		ranges = <0x0 0x0 0x0 0x40000000>;
2363944891SThierry Reding
2460d2016aSAkhil R		gpcdma: dma-controller@2600000 {
2560d2016aSAkhil R			compatible = "nvidia,tegra194-gpcdma",
2660d2016aSAkhil R				      "nvidia,tegra186-gpcdma";
2760d2016aSAkhil R			reg = <0x2600000 0x210000>;
2860d2016aSAkhil R			resets = <&bpmp TEGRA234_RESET_GPCDMA>;
2960d2016aSAkhil R			reset-names = "gpcdma";
3060d2016aSAkhil R			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>,
3160d2016aSAkhil R				     <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>,
3260d2016aSAkhil R				     <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>,
3360d2016aSAkhil R				     <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
3460d2016aSAkhil R				     <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
3560d2016aSAkhil R				     <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>,
3660d2016aSAkhil R				     <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
3760d2016aSAkhil R				     <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
3860d2016aSAkhil R				     <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
3960d2016aSAkhil R				     <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
4060d2016aSAkhil R				     <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>,
4160d2016aSAkhil R				     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
4260d2016aSAkhil R				     <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>,
4360d2016aSAkhil R				     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
4460d2016aSAkhil R				     <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>,
4560d2016aSAkhil R				     <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>,
4660d2016aSAkhil R				     <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
4760d2016aSAkhil R				     <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>,
4860d2016aSAkhil R				     <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>,
4960d2016aSAkhil R				     <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>,
5060d2016aSAkhil R				     <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
5160d2016aSAkhil R				     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
5260d2016aSAkhil R				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
5360d2016aSAkhil R				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
5460d2016aSAkhil R				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
5560d2016aSAkhil R				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
5660d2016aSAkhil R				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
5760d2016aSAkhil R				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
5860d2016aSAkhil R				     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
5960d2016aSAkhil R				     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
6060d2016aSAkhil R				     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
6160d2016aSAkhil R			#dma-cells = <1>;
6260d2016aSAkhil R			iommus = <&smmu_niso0 TEGRA234_SID_GPCDMA>;
6360d2016aSAkhil R			dma-coherent;
6460d2016aSAkhil R		};
6560d2016aSAkhil R
66dc94a94dSSameer Pujar		aconnect@2900000 {
67dc94a94dSSameer Pujar			compatible = "nvidia,tegra234-aconnect",
68dc94a94dSSameer Pujar				     "nvidia,tegra210-aconnect";
69dc94a94dSSameer Pujar			clocks = <&bpmp TEGRA234_CLK_APE>,
70dc94a94dSSameer Pujar				 <&bpmp TEGRA234_CLK_APB2APE>;
71dc94a94dSSameer Pujar			clock-names = "ape", "apb2ape";
72dc94a94dSSameer Pujar			power-domains = <&bpmp TEGRA234_POWER_DOMAIN_AUD>;
73dc94a94dSSameer Pujar			#address-cells = <1>;
74dc94a94dSSameer Pujar			#size-cells = <1>;
75dc94a94dSSameer Pujar			ranges = <0x02900000 0x02900000 0x200000>;
76dc94a94dSSameer Pujar			status = "disabled";
77dc94a94dSSameer Pujar
78dc94a94dSSameer Pujar			tegra_ahub: ahub@2900800 {
79dc94a94dSSameer Pujar				compatible = "nvidia,tegra234-ahub";
80dc94a94dSSameer Pujar				reg = <0x02900800 0x800>;
81dc94a94dSSameer Pujar				clocks = <&bpmp TEGRA234_CLK_AHUB>;
82dc94a94dSSameer Pujar				clock-names = "ahub";
83dc94a94dSSameer Pujar				assigned-clocks = <&bpmp TEGRA234_CLK_AHUB>;
84dc94a94dSSameer Pujar				assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
85dc94a94dSSameer Pujar				#address-cells = <1>;
86dc94a94dSSameer Pujar				#size-cells = <1>;
87dc94a94dSSameer Pujar				ranges = <0x02900800 0x02900800 0x11800>;
88dc94a94dSSameer Pujar				status = "disabled";
89dc94a94dSSameer Pujar
90dc94a94dSSameer Pujar				tegra_i2s1: i2s@2901000 {
91dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
92dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
93dc94a94dSSameer Pujar					reg = <0x2901000 0x100>;
94dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S1>,
95dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S1_SYNC_INPUT>;
96dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
97dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S1>;
98dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
99dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
100dc94a94dSSameer Pujar					sound-name-prefix = "I2S1";
101dc94a94dSSameer Pujar					status = "disabled";
102dc94a94dSSameer Pujar				};
103dc94a94dSSameer Pujar
104dc94a94dSSameer Pujar				tegra_i2s2: i2s@2901100 {
105dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
106dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
107dc94a94dSSameer Pujar					reg = <0x2901100 0x100>;
108dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S2>,
109dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S2_SYNC_INPUT>;
110dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
111dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S2>;
112dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
113dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
114dc94a94dSSameer Pujar					sound-name-prefix = "I2S2";
115dc94a94dSSameer Pujar					status = "disabled";
116dc94a94dSSameer Pujar				};
117dc94a94dSSameer Pujar
118dc94a94dSSameer Pujar				tegra_i2s3: i2s@2901200 {
119dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
120dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
121dc94a94dSSameer Pujar					reg = <0x2901200 0x100>;
122dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S3>,
123dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S3_SYNC_INPUT>;
124dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
125dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S3>;
126dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
127dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
128dc94a94dSSameer Pujar					sound-name-prefix = "I2S3";
129dc94a94dSSameer Pujar					status = "disabled";
130dc94a94dSSameer Pujar				};
131dc94a94dSSameer Pujar
132dc94a94dSSameer Pujar				tegra_i2s4: i2s@2901300 {
133dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
134dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
135dc94a94dSSameer Pujar					reg = <0x2901300 0x100>;
136dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S4>,
137dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S4_SYNC_INPUT>;
138dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
139dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S4>;
140dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
141dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
142dc94a94dSSameer Pujar					sound-name-prefix = "I2S4";
143dc94a94dSSameer Pujar					status = "disabled";
144dc94a94dSSameer Pujar				};
145dc94a94dSSameer Pujar
146dc94a94dSSameer Pujar				tegra_i2s5: i2s@2901400 {
147dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
148dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
149dc94a94dSSameer Pujar					reg = <0x2901400 0x100>;
150dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S5>,
151dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S5_SYNC_INPUT>;
152dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
153dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S5>;
154dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
155dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
156dc94a94dSSameer Pujar					sound-name-prefix = "I2S5";
157dc94a94dSSameer Pujar					status = "disabled";
158dc94a94dSSameer Pujar				};
159dc94a94dSSameer Pujar
160dc94a94dSSameer Pujar				tegra_i2s6: i2s@2901500 {
161dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-i2s",
162dc94a94dSSameer Pujar						     "nvidia,tegra210-i2s";
163dc94a94dSSameer Pujar					reg = <0x2901500 0x100>;
164dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_I2S6>,
165dc94a94dSSameer Pujar						 <&bpmp TEGRA234_CLK_I2S6_SYNC_INPUT>;
166dc94a94dSSameer Pujar					clock-names = "i2s", "sync_input";
167dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_I2S6>;
168dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
169dc94a94dSSameer Pujar					assigned-clock-rates = <1536000>;
170dc94a94dSSameer Pujar					sound-name-prefix = "I2S6";
171dc94a94dSSameer Pujar					status = "disabled";
172dc94a94dSSameer Pujar				};
173dc94a94dSSameer Pujar
174dc94a94dSSameer Pujar				tegra_sfc1: sfc@2902000 {
175dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-sfc",
176dc94a94dSSameer Pujar						     "nvidia,tegra210-sfc";
177dc94a94dSSameer Pujar					reg = <0x2902000 0x200>;
178dc94a94dSSameer Pujar					sound-name-prefix = "SFC1";
179dc94a94dSSameer Pujar					status = "disabled";
180dc94a94dSSameer Pujar				};
181dc94a94dSSameer Pujar
182dc94a94dSSameer Pujar				tegra_sfc2: sfc@2902200 {
183dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-sfc",
184dc94a94dSSameer Pujar						     "nvidia,tegra210-sfc";
185dc94a94dSSameer Pujar					reg = <0x2902200 0x200>;
186dc94a94dSSameer Pujar					sound-name-prefix = "SFC2";
187dc94a94dSSameer Pujar					status = "disabled";
188dc94a94dSSameer Pujar				};
189dc94a94dSSameer Pujar
190dc94a94dSSameer Pujar				tegra_sfc3: sfc@2902400 {
191dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-sfc",
192dc94a94dSSameer Pujar						     "nvidia,tegra210-sfc";
193dc94a94dSSameer Pujar					reg = <0x2902400 0x200>;
194dc94a94dSSameer Pujar					sound-name-prefix = "SFC3";
195dc94a94dSSameer Pujar					status = "disabled";
196dc94a94dSSameer Pujar				};
197dc94a94dSSameer Pujar
198dc94a94dSSameer Pujar				tegra_sfc4: sfc@2902600 {
199dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-sfc",
200dc94a94dSSameer Pujar						     "nvidia,tegra210-sfc";
201dc94a94dSSameer Pujar					reg = <0x2902600 0x200>;
202dc94a94dSSameer Pujar					sound-name-prefix = "SFC4";
203dc94a94dSSameer Pujar					status = "disabled";
204dc94a94dSSameer Pujar				};
205dc94a94dSSameer Pujar
206dc94a94dSSameer Pujar				tegra_amx1: amx@2903000 {
207dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amx",
208dc94a94dSSameer Pujar						     "nvidia,tegra194-amx";
209dc94a94dSSameer Pujar					reg = <0x2903000 0x100>;
210dc94a94dSSameer Pujar					sound-name-prefix = "AMX1";
211dc94a94dSSameer Pujar					status = "disabled";
212dc94a94dSSameer Pujar				};
213dc94a94dSSameer Pujar
214dc94a94dSSameer Pujar				tegra_amx2: amx@2903100 {
215dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amx",
216dc94a94dSSameer Pujar						     "nvidia,tegra194-amx";
217dc94a94dSSameer Pujar					reg = <0x2903100 0x100>;
218dc94a94dSSameer Pujar					sound-name-prefix = "AMX2";
219dc94a94dSSameer Pujar					status = "disabled";
220dc94a94dSSameer Pujar				};
221dc94a94dSSameer Pujar
222dc94a94dSSameer Pujar				tegra_amx3: amx@2903200 {
223dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amx",
224dc94a94dSSameer Pujar						     "nvidia,tegra194-amx";
225dc94a94dSSameer Pujar					reg = <0x2903200 0x100>;
226dc94a94dSSameer Pujar					sound-name-prefix = "AMX3";
227dc94a94dSSameer Pujar					status = "disabled";
228dc94a94dSSameer Pujar				};
229dc94a94dSSameer Pujar
230dc94a94dSSameer Pujar				tegra_amx4: amx@2903300 {
231dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amx",
232dc94a94dSSameer Pujar						     "nvidia,tegra194-amx";
233dc94a94dSSameer Pujar					reg = <0x2903300 0x100>;
234dc94a94dSSameer Pujar					sound-name-prefix = "AMX4";
235dc94a94dSSameer Pujar					status = "disabled";
236dc94a94dSSameer Pujar				};
237dc94a94dSSameer Pujar
238dc94a94dSSameer Pujar				tegra_adx1: adx@2903800 {
239dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-adx",
240dc94a94dSSameer Pujar						     "nvidia,tegra210-adx";
241dc94a94dSSameer Pujar					reg = <0x2903800 0x100>;
242dc94a94dSSameer Pujar					sound-name-prefix = "ADX1";
243dc94a94dSSameer Pujar					status = "disabled";
244dc94a94dSSameer Pujar				};
245dc94a94dSSameer Pujar
246dc94a94dSSameer Pujar				tegra_adx2: adx@2903900 {
247dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-adx",
248dc94a94dSSameer Pujar						     "nvidia,tegra210-adx";
249dc94a94dSSameer Pujar					reg = <0x2903900 0x100>;
250dc94a94dSSameer Pujar					sound-name-prefix = "ADX2";
251dc94a94dSSameer Pujar					status = "disabled";
252dc94a94dSSameer Pujar				};
253dc94a94dSSameer Pujar
254dc94a94dSSameer Pujar				tegra_adx3: adx@2903a00 {
255dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-adx",
256dc94a94dSSameer Pujar						     "nvidia,tegra210-adx";
257dc94a94dSSameer Pujar					reg = <0x2903a00 0x100>;
258dc94a94dSSameer Pujar					sound-name-prefix = "ADX3";
259dc94a94dSSameer Pujar					status = "disabled";
260dc94a94dSSameer Pujar				};
261dc94a94dSSameer Pujar
262dc94a94dSSameer Pujar				tegra_adx4: adx@2903b00 {
263dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-adx",
264dc94a94dSSameer Pujar						     "nvidia,tegra210-adx";
265dc94a94dSSameer Pujar					reg = <0x2903b00 0x100>;
266dc94a94dSSameer Pujar					sound-name-prefix = "ADX4";
267dc94a94dSSameer Pujar					status = "disabled";
268dc94a94dSSameer Pujar				};
269dc94a94dSSameer Pujar
270dc94a94dSSameer Pujar
271dc94a94dSSameer Pujar				tegra_dmic1: dmic@2904000 {
272dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dmic",
273dc94a94dSSameer Pujar						     "nvidia,tegra210-dmic";
274dc94a94dSSameer Pujar					reg = <0x2904000 0x100>;
275dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DMIC1>;
276dc94a94dSSameer Pujar					clock-names = "dmic";
277dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DMIC1>;
278dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
279dc94a94dSSameer Pujar					assigned-clock-rates = <3072000>;
280dc94a94dSSameer Pujar					sound-name-prefix = "DMIC1";
281dc94a94dSSameer Pujar					status = "disabled";
282dc94a94dSSameer Pujar				};
283dc94a94dSSameer Pujar
284dc94a94dSSameer Pujar				tegra_dmic2: dmic@2904100 {
285dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dmic",
286dc94a94dSSameer Pujar						     "nvidia,tegra210-dmic";
287dc94a94dSSameer Pujar					reg = <0x2904100 0x100>;
288dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DMIC2>;
289dc94a94dSSameer Pujar					clock-names = "dmic";
290dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DMIC2>;
291dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
292dc94a94dSSameer Pujar					assigned-clock-rates = <3072000>;
293dc94a94dSSameer Pujar					sound-name-prefix = "DMIC2";
294dc94a94dSSameer Pujar					status = "disabled";
295dc94a94dSSameer Pujar				};
296dc94a94dSSameer Pujar
297dc94a94dSSameer Pujar				tegra_dmic3: dmic@2904200 {
298dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dmic",
299dc94a94dSSameer Pujar						     "nvidia,tegra210-dmic";
300dc94a94dSSameer Pujar					reg = <0x2904200 0x100>;
301dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DMIC3>;
302dc94a94dSSameer Pujar					clock-names = "dmic";
303dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DMIC3>;
304dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
305dc94a94dSSameer Pujar					assigned-clock-rates = <3072000>;
306dc94a94dSSameer Pujar					sound-name-prefix = "DMIC3";
307dc94a94dSSameer Pujar					status = "disabled";
308dc94a94dSSameer Pujar				};
309dc94a94dSSameer Pujar
310dc94a94dSSameer Pujar				tegra_dmic4: dmic@2904300 {
311dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dmic",
312dc94a94dSSameer Pujar						     "nvidia,tegra210-dmic";
313dc94a94dSSameer Pujar					reg = <0x2904300 0x100>;
314dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DMIC4>;
315dc94a94dSSameer Pujar					clock-names = "dmic";
316dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DMIC4>;
317dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
318dc94a94dSSameer Pujar					assigned-clock-rates = <3072000>;
319dc94a94dSSameer Pujar					sound-name-prefix = "DMIC4";
320dc94a94dSSameer Pujar					status = "disabled";
321dc94a94dSSameer Pujar				};
322dc94a94dSSameer Pujar
323dc94a94dSSameer Pujar				tegra_dspk1: dspk@2905000 {
324dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dspk",
325dc94a94dSSameer Pujar						     "nvidia,tegra186-dspk";
326dc94a94dSSameer Pujar					reg = <0x2905000 0x100>;
327dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DSPK1>;
328dc94a94dSSameer Pujar					clock-names = "dspk";
329dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DSPK1>;
330dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
331dc94a94dSSameer Pujar					assigned-clock-rates = <12288000>;
332dc94a94dSSameer Pujar					sound-name-prefix = "DSPK1";
333dc94a94dSSameer Pujar					status = "disabled";
334dc94a94dSSameer Pujar				};
335dc94a94dSSameer Pujar
336dc94a94dSSameer Pujar				tegra_dspk2: dspk@2905100 {
337dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-dspk",
338dc94a94dSSameer Pujar						     "nvidia,tegra186-dspk";
339dc94a94dSSameer Pujar					reg = <0x2905100 0x100>;
340dc94a94dSSameer Pujar					clocks = <&bpmp TEGRA234_CLK_DSPK2>;
341dc94a94dSSameer Pujar					clock-names = "dspk";
342dc94a94dSSameer Pujar					assigned-clocks = <&bpmp TEGRA234_CLK_DSPK2>;
343dc94a94dSSameer Pujar					assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLA_OUT0>;
344dc94a94dSSameer Pujar					assigned-clock-rates = <12288000>;
345dc94a94dSSameer Pujar					sound-name-prefix = "DSPK2";
346dc94a94dSSameer Pujar					status = "disabled";
347dc94a94dSSameer Pujar				};
348dc94a94dSSameer Pujar
3494b6a1b7cSSameer Pujar				tegra_ope1: processing-engine@2908000 {
3504b6a1b7cSSameer Pujar					compatible = "nvidia,tegra234-ope",
3514b6a1b7cSSameer Pujar						     "nvidia,tegra210-ope";
3524b6a1b7cSSameer Pujar					reg = <0x2908000 0x100>;
3534b6a1b7cSSameer Pujar					#address-cells = <1>;
3544b6a1b7cSSameer Pujar					#size-cells = <1>;
3554b6a1b7cSSameer Pujar					ranges;
3564b6a1b7cSSameer Pujar					sound-name-prefix = "OPE1";
3574b6a1b7cSSameer Pujar					status = "disabled";
3584b6a1b7cSSameer Pujar
3594b6a1b7cSSameer Pujar					equalizer@2908100 {
3604b6a1b7cSSameer Pujar						compatible = "nvidia,tegra234-peq",
3614b6a1b7cSSameer Pujar							     "nvidia,tegra210-peq";
3624b6a1b7cSSameer Pujar						reg = <0x2908100 0x100>;
3634b6a1b7cSSameer Pujar					};
3644b6a1b7cSSameer Pujar
3654b6a1b7cSSameer Pujar					dynamic-range-compressor@2908200 {
3664b6a1b7cSSameer Pujar						compatible = "nvidia,tegra234-mbdrc",
3674b6a1b7cSSameer Pujar							     "nvidia,tegra210-mbdrc";
3684b6a1b7cSSameer Pujar						reg = <0x2908200 0x200>;
3694b6a1b7cSSameer Pujar					};
3704b6a1b7cSSameer Pujar				};
3714b6a1b7cSSameer Pujar
372dc94a94dSSameer Pujar				tegra_mvc1: mvc@290a000 {
373dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-mvc",
374dc94a94dSSameer Pujar						     "nvidia,tegra210-mvc";
375dc94a94dSSameer Pujar					reg = <0x290a000 0x200>;
376dc94a94dSSameer Pujar					sound-name-prefix = "MVC1";
377dc94a94dSSameer Pujar					status = "disabled";
378dc94a94dSSameer Pujar				};
379dc94a94dSSameer Pujar
380dc94a94dSSameer Pujar				tegra_mvc2: mvc@290a200 {
381dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-mvc",
382dc94a94dSSameer Pujar						     "nvidia,tegra210-mvc";
383dc94a94dSSameer Pujar					reg = <0x290a200 0x200>;
384dc94a94dSSameer Pujar					sound-name-prefix = "MVC2";
385dc94a94dSSameer Pujar					status = "disabled";
386dc94a94dSSameer Pujar				};
387dc94a94dSSameer Pujar
388dc94a94dSSameer Pujar				tegra_amixer: amixer@290bb00 {
389dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-amixer",
390dc94a94dSSameer Pujar						     "nvidia,tegra210-amixer";
391dc94a94dSSameer Pujar					reg = <0x290bb00 0x800>;
392dc94a94dSSameer Pujar					sound-name-prefix = "MIXER1";
393dc94a94dSSameer Pujar					status = "disabled";
394dc94a94dSSameer Pujar				};
395dc94a94dSSameer Pujar
396dc94a94dSSameer Pujar				tegra_admaif: admaif@290f000 {
397dc94a94dSSameer Pujar					compatible = "nvidia,tegra234-admaif",
398dc94a94dSSameer Pujar						     "nvidia,tegra186-admaif";
399dc94a94dSSameer Pujar					reg = <0x0290f000 0x1000>;
400dc94a94dSSameer Pujar					dmas = <&adma 1>, <&adma 1>,
401dc94a94dSSameer Pujar					       <&adma 2>, <&adma 2>,
402dc94a94dSSameer Pujar					       <&adma 3>, <&adma 3>,
403dc94a94dSSameer Pujar					       <&adma 4>, <&adma 4>,
404dc94a94dSSameer Pujar					       <&adma 5>, <&adma 5>,
405dc94a94dSSameer Pujar					       <&adma 6>, <&adma 6>,
406dc94a94dSSameer Pujar					       <&adma 7>, <&adma 7>,
407dc94a94dSSameer Pujar					       <&adma 8>, <&adma 8>,
408dc94a94dSSameer Pujar					       <&adma 9>, <&adma 9>,
409dc94a94dSSameer Pujar					       <&adma 10>, <&adma 10>,
410dc94a94dSSameer Pujar					       <&adma 11>, <&adma 11>,
411dc94a94dSSameer Pujar					       <&adma 12>, <&adma 12>,
412dc94a94dSSameer Pujar					       <&adma 13>, <&adma 13>,
413dc94a94dSSameer Pujar					       <&adma 14>, <&adma 14>,
414dc94a94dSSameer Pujar					       <&adma 15>, <&adma 15>,
415dc94a94dSSameer Pujar					       <&adma 16>, <&adma 16>,
416dc94a94dSSameer Pujar					       <&adma 17>, <&adma 17>,
417dc94a94dSSameer Pujar					       <&adma 18>, <&adma 18>,
418dc94a94dSSameer Pujar					       <&adma 19>, <&adma 19>,
419dc94a94dSSameer Pujar					       <&adma 20>, <&adma 20>;
420dc94a94dSSameer Pujar					dma-names = "rx1", "tx1",
421dc94a94dSSameer Pujar						    "rx2", "tx2",
422dc94a94dSSameer Pujar						    "rx3", "tx3",
423dc94a94dSSameer Pujar						    "rx4", "tx4",
424dc94a94dSSameer Pujar						    "rx5", "tx5",
425dc94a94dSSameer Pujar						    "rx6", "tx6",
426dc94a94dSSameer Pujar						    "rx7", "tx7",
427dc94a94dSSameer Pujar						    "rx8", "tx8",
428dc94a94dSSameer Pujar						    "rx9", "tx9",
429dc94a94dSSameer Pujar						    "rx10", "tx10",
430dc94a94dSSameer Pujar						    "rx11", "tx11",
431dc94a94dSSameer Pujar						    "rx12", "tx12",
432dc94a94dSSameer Pujar						    "rx13", "tx13",
433dc94a94dSSameer Pujar						    "rx14", "tx14",
434dc94a94dSSameer Pujar						    "rx15", "tx15",
435dc94a94dSSameer Pujar						    "rx16", "tx16",
436dc94a94dSSameer Pujar						    "rx17", "tx17",
437dc94a94dSSameer Pujar						    "rx18", "tx18",
438dc94a94dSSameer Pujar						    "rx19", "tx19",
439dc94a94dSSameer Pujar						    "rx20", "tx20";
440dc94a94dSSameer Pujar					interconnects = <&mc TEGRA234_MEMORY_CLIENT_APEDMAR &emc>,
441dc94a94dSSameer Pujar							<&mc TEGRA234_MEMORY_CLIENT_APEDMAW &emc>;
442dc94a94dSSameer Pujar					interconnect-names = "dma-mem", "write";
443dc94a94dSSameer Pujar					iommus = <&smmu_niso0 TEGRA234_SID_APE>;
444dc94a94dSSameer Pujar					status = "disabled";
445dc94a94dSSameer Pujar				};
44647a08153SSameer Pujar
44747a08153SSameer Pujar				tegra_asrc: asrc@2910000 {
44847a08153SSameer Pujar					compatible = "nvidia,tegra234-asrc",
44947a08153SSameer Pujar						     "nvidia,tegra186-asrc";
45047a08153SSameer Pujar					reg = <0x2910000 0x2000>;
45147a08153SSameer Pujar					sound-name-prefix = "ASRC1";
45247a08153SSameer Pujar					status = "disabled";
45347a08153SSameer Pujar				};
454dc94a94dSSameer Pujar			};
455dc94a94dSSameer Pujar
456dc94a94dSSameer Pujar			adma: dma-controller@2930000 {
457dc94a94dSSameer Pujar				compatible = "nvidia,tegra234-adma",
458dc94a94dSSameer Pujar					     "nvidia,tegra186-adma";
459dc94a94dSSameer Pujar				reg = <0x02930000 0x20000>;
460dc94a94dSSameer Pujar				interrupt-parent = <&agic>;
461dc94a94dSSameer Pujar				interrupts =  <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
462dc94a94dSSameer Pujar					      <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
463dc94a94dSSameer Pujar					      <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
464dc94a94dSSameer Pujar					      <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
465dc94a94dSSameer Pujar					      <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>,
466dc94a94dSSameer Pujar					      <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>,
467dc94a94dSSameer Pujar					      <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>,
468dc94a94dSSameer Pujar					      <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>,
469dc94a94dSSameer Pujar					      <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
470dc94a94dSSameer Pujar					      <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
471dc94a94dSSameer Pujar					      <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>,
472dc94a94dSSameer Pujar					      <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
473dc94a94dSSameer Pujar					      <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
474dc94a94dSSameer Pujar					      <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
475dc94a94dSSameer Pujar					      <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
476dc94a94dSSameer Pujar					      <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
477dc94a94dSSameer Pujar					      <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
478dc94a94dSSameer Pujar					      <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
479dc94a94dSSameer Pujar					      <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
480dc94a94dSSameer Pujar					      <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>,
481dc94a94dSSameer Pujar					      <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>,
482dc94a94dSSameer Pujar					      <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>,
483dc94a94dSSameer Pujar					      <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>,
484dc94a94dSSameer Pujar					      <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>,
485dc94a94dSSameer Pujar					      <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
486dc94a94dSSameer Pujar					      <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
487dc94a94dSSameer Pujar					      <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
488dc94a94dSSameer Pujar					      <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
489dc94a94dSSameer Pujar					      <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
490dc94a94dSSameer Pujar					      <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
491dc94a94dSSameer Pujar					      <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
492dc94a94dSSameer Pujar					      <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
493dc94a94dSSameer Pujar				#dma-cells = <1>;
494dc94a94dSSameer Pujar				clocks = <&bpmp TEGRA234_CLK_AHUB>;
495dc94a94dSSameer Pujar				clock-names = "d_audio";
496dc94a94dSSameer Pujar				status = "disabled";
497dc94a94dSSameer Pujar			};
498dc94a94dSSameer Pujar
499dc94a94dSSameer Pujar			agic: interrupt-controller@2a40000 {
500dc94a94dSSameer Pujar				compatible = "nvidia,tegra234-agic",
501dc94a94dSSameer Pujar					     "nvidia,tegra210-agic";
502dc94a94dSSameer Pujar				#interrupt-cells = <3>;
503dc94a94dSSameer Pujar				interrupt-controller;
504dc94a94dSSameer Pujar				reg = <0x02a41000 0x1000>,
505dc94a94dSSameer Pujar				      <0x02a42000 0x2000>;
506dc94a94dSSameer Pujar				interrupts = <GIC_SPI 145
507dc94a94dSSameer Pujar					      (GIC_CPU_MASK_SIMPLE(4) |
508dc94a94dSSameer Pujar					       IRQ_TYPE_LEVEL_HIGH)>;
509dc94a94dSSameer Pujar				clocks = <&bpmp TEGRA234_CLK_APE>;
510dc94a94dSSameer Pujar				clock-names = "clk";
511dc94a94dSSameer Pujar				status = "disabled";
512dc94a94dSSameer Pujar			};
513dc94a94dSSameer Pujar		};
514dc94a94dSSameer Pujar
51563944891SThierry Reding		misc@100000 {
51663944891SThierry Reding			compatible = "nvidia,tegra234-misc";
51763944891SThierry Reding			reg = <0x00100000 0xf000>,
51863944891SThierry Reding			      <0x0010f000 0x1000>;
51963944891SThierry Reding			status = "okay";
52063944891SThierry Reding		};
52163944891SThierry Reding
522f0e12668SThierry Reding		gpio: gpio@2200000 {
523f0e12668SThierry Reding			compatible = "nvidia,tegra234-gpio";
524f0e12668SThierry Reding			reg-names = "security", "gpio";
525f0e12668SThierry Reding			reg = <0x02200000 0x10000>,
526f0e12668SThierry Reding			      <0x02210000 0x10000>;
527f0e12668SThierry Reding			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>,
528f0e12668SThierry Reding				     <GIC_SPI 289 IRQ_TYPE_LEVEL_HIGH>,
529f0e12668SThierry Reding				     <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>,
530f0e12668SThierry Reding				     <GIC_SPI 291 IRQ_TYPE_LEVEL_HIGH>,
531f0e12668SThierry Reding				     <GIC_SPI 292 IRQ_TYPE_LEVEL_HIGH>,
532f0e12668SThierry Reding				     <GIC_SPI 293 IRQ_TYPE_LEVEL_HIGH>,
533f0e12668SThierry Reding				     <GIC_SPI 294 IRQ_TYPE_LEVEL_HIGH>,
534f0e12668SThierry Reding				     <GIC_SPI 295 IRQ_TYPE_LEVEL_HIGH>,
535f0e12668SThierry Reding				     <GIC_SPI 296 IRQ_TYPE_LEVEL_HIGH>,
536f0e12668SThierry Reding				     <GIC_SPI 297 IRQ_TYPE_LEVEL_HIGH>,
537f0e12668SThierry Reding				     <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>,
538f0e12668SThierry Reding				     <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>,
539f0e12668SThierry Reding				     <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>,
540f0e12668SThierry Reding				     <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>,
541f0e12668SThierry Reding				     <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>,
542f0e12668SThierry Reding				     <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>,
543f0e12668SThierry Reding				     <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>,
544f0e12668SThierry Reding				     <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>,
545f0e12668SThierry Reding				     <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>,
546f0e12668SThierry Reding				     <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>,
547f0e12668SThierry Reding				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
548f0e12668SThierry Reding				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
549f0e12668SThierry Reding				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
550f0e12668SThierry Reding				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
551f0e12668SThierry Reding				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
552f0e12668SThierry Reding				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
553f0e12668SThierry Reding				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
554f0e12668SThierry Reding				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
555f0e12668SThierry Reding				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
556f0e12668SThierry Reding				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
557f0e12668SThierry Reding				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
558f0e12668SThierry Reding				     <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
559f0e12668SThierry Reding				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
560f0e12668SThierry Reding				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
561f0e12668SThierry Reding				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
562f0e12668SThierry Reding				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
563f0e12668SThierry Reding				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
564f0e12668SThierry Reding				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
565f0e12668SThierry Reding				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
566f0e12668SThierry Reding				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
567f0e12668SThierry Reding				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
568f0e12668SThierry Reding				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
569f0e12668SThierry Reding				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
570f0e12668SThierry Reding				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
571f0e12668SThierry Reding				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
572f0e12668SThierry Reding				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
573f0e12668SThierry Reding				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
574f0e12668SThierry Reding				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>;
575f0e12668SThierry Reding			#interrupt-cells = <2>;
576f0e12668SThierry Reding			interrupt-controller;
577f0e12668SThierry Reding			#gpio-cells = <2>;
578f0e12668SThierry Reding			gpio-controller;
579f0e12668SThierry Reding		};
580f0e12668SThierry Reding
581eed280dfSThierry Reding		mc: memory-controller@2c00000 {
582eed280dfSThierry Reding			compatible = "nvidia,tegra234-mc";
583000b99e5SAshish Mhetre			reg = <0x02c00000 0x10000>,   /* MC-SID */
584000b99e5SAshish Mhetre			      <0x02c10000 0x10000>,   /* MC Broadcast*/
585000b99e5SAshish Mhetre			      <0x02c20000 0x10000>,   /* MC0 */
586000b99e5SAshish Mhetre			      <0x02c30000 0x10000>,   /* MC1 */
587000b99e5SAshish Mhetre			      <0x02c40000 0x10000>,   /* MC2 */
588000b99e5SAshish Mhetre			      <0x02c50000 0x10000>,   /* MC3 */
589000b99e5SAshish Mhetre			      <0x02b80000 0x10000>,   /* MC4 */
590000b99e5SAshish Mhetre			      <0x02b90000 0x10000>,   /* MC5 */
591000b99e5SAshish Mhetre			      <0x02ba0000 0x10000>,   /* MC6 */
592000b99e5SAshish Mhetre			      <0x02bb0000 0x10000>,   /* MC7 */
593000b99e5SAshish Mhetre			      <0x01700000 0x10000>,   /* MC8 */
594000b99e5SAshish Mhetre			      <0x01710000 0x10000>,   /* MC9 */
595000b99e5SAshish Mhetre			      <0x01720000 0x10000>,   /* MC10 */
596000b99e5SAshish Mhetre			      <0x01730000 0x10000>,   /* MC11 */
597000b99e5SAshish Mhetre			      <0x01740000 0x10000>,   /* MC12 */
598000b99e5SAshish Mhetre			      <0x01750000 0x10000>,   /* MC13 */
599000b99e5SAshish Mhetre			      <0x01760000 0x10000>,   /* MC14 */
600000b99e5SAshish Mhetre			      <0x01770000 0x10000>;   /* MC15 */
601000b99e5SAshish Mhetre			reg-names = "sid", "broadcast", "ch0", "ch1", "ch2", "ch3",
602000b99e5SAshish Mhetre				    "ch4", "ch5", "ch6", "ch7", "ch8", "ch9", "ch10",
603000b99e5SAshish Mhetre				    "ch11", "ch12", "ch13", "ch14", "ch15";
604eed280dfSThierry Reding			interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>;
605eed280dfSThierry Reding			#interconnect-cells = <1>;
606eed280dfSThierry Reding			status = "okay";
607eed280dfSThierry Reding
608eed280dfSThierry Reding			#address-cells = <2>;
609eed280dfSThierry Reding			#size-cells = <2>;
610eed280dfSThierry Reding
611eed280dfSThierry Reding			ranges = <0x01700000 0x0 0x01700000 0x0 0x100000>,
612eed280dfSThierry Reding				 <0x02b80000 0x0 0x02b80000 0x0 0x040000>,
613eed280dfSThierry Reding				 <0x02c00000 0x0 0x02c00000 0x0 0x100000>;
614eed280dfSThierry Reding
615eed280dfSThierry Reding			/*
616eed280dfSThierry Reding			 * Bit 39 of addresses passing through the memory
617eed280dfSThierry Reding			 * controller selects the XBAR format used when memory
618eed280dfSThierry Reding			 * is accessed. This is used to transparently access
619eed280dfSThierry Reding			 * memory in the XBAR format used by the discrete GPU
620eed280dfSThierry Reding			 * (bit 39 set) or Tegra (bit 39 clear).
621eed280dfSThierry Reding			 *
622eed280dfSThierry Reding			 * As a consequence, the operating system must ensure
623eed280dfSThierry Reding			 * that bit 39 is never used implicitly, for example
624eed280dfSThierry Reding			 * via an I/O virtual address mapping of an IOMMU. If
625eed280dfSThierry Reding			 * devices require access to the XBAR switch, their
626eed280dfSThierry Reding			 * drivers must set this bit explicitly.
627eed280dfSThierry Reding			 *
628eed280dfSThierry Reding			 * Limit the DMA range for memory clients to [38:0].
629eed280dfSThierry Reding			 */
630eed280dfSThierry Reding			dma-ranges = <0x0 0x0 0x0 0x80 0x0>;
631eed280dfSThierry Reding
632eed280dfSThierry Reding			emc: external-memory-controller@2c60000 {
633eed280dfSThierry Reding				compatible = "nvidia,tegra234-emc";
634eed280dfSThierry Reding				reg = <0x0 0x02c60000 0x0 0x90000>,
635eed280dfSThierry Reding				      <0x0 0x01780000 0x0 0x80000>;
636eed280dfSThierry Reding				interrupts = <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
637eed280dfSThierry Reding				clocks = <&bpmp TEGRA234_CLK_EMC>;
638eed280dfSThierry Reding				clock-names = "emc";
639eed280dfSThierry Reding				status = "okay";
640eed280dfSThierry Reding
641eed280dfSThierry Reding				#interconnect-cells = <0>;
642eed280dfSThierry Reding
643eed280dfSThierry Reding				nvidia,bpmp = <&bpmp>;
644eed280dfSThierry Reding			};
645eed280dfSThierry Reding		};
646eed280dfSThierry Reding
64763944891SThierry Reding		uarta: serial@3100000 {
64863944891SThierry Reding			compatible = "nvidia,tegra234-uart", "nvidia,tegra20-uart";
64963944891SThierry Reding			reg = <0x03100000 0x10000>;
65063944891SThierry Reding			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
65163944891SThierry Reding			clocks = <&bpmp TEGRA234_CLK_UARTA>;
65263944891SThierry Reding			clock-names = "serial";
65363944891SThierry Reding			resets = <&bpmp TEGRA234_RESET_UARTA>;
65463944891SThierry Reding			reset-names = "serial";
65563944891SThierry Reding			status = "disabled";
65663944891SThierry Reding		};
65763944891SThierry Reding
658156af9deSAkhil R		gen1_i2c: i2c@3160000 {
659156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
660156af9deSAkhil R			reg = <0x3160000 0x100>;
661156af9deSAkhil R			status = "disabled";
662156af9deSAkhil R			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
663156af9deSAkhil R			clock-frequency = <400000>;
664156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C1
665156af9deSAkhil R				  &bpmp TEGRA234_CLK_PLLP_OUT0>;
666156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C1>;
667156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
668156af9deSAkhil R			clock-names = "div-clk", "parent";
669156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C1>;
670156af9deSAkhil R			reset-names = "i2c";
671156af9deSAkhil R		};
672156af9deSAkhil R
673156af9deSAkhil R		cam_i2c: i2c@3180000 {
674156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
675156af9deSAkhil R			reg = <0x3180000 0x100>;
676156af9deSAkhil R			interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
677156af9deSAkhil R			status = "disabled";
678156af9deSAkhil R			clock-frequency = <400000>;
679156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C3
680156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
681156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C3>;
682156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
683156af9deSAkhil R			clock-names = "div-clk", "parent";
684156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C3>;
685156af9deSAkhil R			reset-names = "i2c";
686156af9deSAkhil R		};
687156af9deSAkhil R
688156af9deSAkhil R		dp_aux_ch1_i2c: i2c@3190000 {
689156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
690156af9deSAkhil R			reg = <0x3190000 0x100>;
691156af9deSAkhil R			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
692156af9deSAkhil R			status = "disabled";
693156af9deSAkhil R			clock-frequency = <100000>;
694156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C4
695156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
696156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C4>;
697156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
698156af9deSAkhil R			clock-names = "div-clk", "parent";
699156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C4>;
700156af9deSAkhil R			reset-names = "i2c";
701156af9deSAkhil R		};
702156af9deSAkhil R
703156af9deSAkhil R		dp_aux_ch0_i2c: i2c@31b0000 {
704156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
705156af9deSAkhil R			reg = <0x31b0000 0x100>;
706156af9deSAkhil R			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
707156af9deSAkhil R			status = "disabled";
708156af9deSAkhil R			clock-frequency = <100000>;
709156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C6
710156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
711156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C6>;
712156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
713156af9deSAkhil R			clock-names = "div-clk", "parent";
714156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C6>;
715156af9deSAkhil R			reset-names = "i2c";
716156af9deSAkhil R		};
717156af9deSAkhil R
718156af9deSAkhil R		dp_aux_ch2_i2c: i2c@31c0000 {
719156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
720156af9deSAkhil R			reg = <0x31c0000 0x100>;
721156af9deSAkhil R			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
722156af9deSAkhil R			status = "disabled";
723156af9deSAkhil R			clock-frequency = <100000>;
724156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C7
725156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
726156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C7>;
727156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
728156af9deSAkhil R			clock-names = "div-clk", "parent";
729156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C7>;
730156af9deSAkhil R			reset-names = "i2c";
731156af9deSAkhil R		};
732156af9deSAkhil R
733156af9deSAkhil R		dp_aux_ch3_i2c: i2c@31e0000 {
734156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
735156af9deSAkhil R			reg = <0x31e0000 0x100>;
736156af9deSAkhil R			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
737156af9deSAkhil R			status = "disabled";
738156af9deSAkhil R			clock-frequency = <100000>;
739156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C9
740156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
741156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C9>;
742156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
743156af9deSAkhil R			clock-names = "div-clk", "parent";
744156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C9>;
745156af9deSAkhil R			reset-names = "i2c";
746156af9deSAkhil R		};
747156af9deSAkhil R
74871f69ffaSAshish Singhal		spi@3270000 {
74971f69ffaSAshish Singhal			compatible = "nvidia,tegra234-qspi";
75071f69ffaSAshish Singhal			reg = <0x3270000 0x1000>;
75171f69ffaSAshish Singhal			interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
75271f69ffaSAshish Singhal			#address-cells = <1>;
75371f69ffaSAshish Singhal			#size-cells = <0>;
75471f69ffaSAshish Singhal			clocks = <&bpmp TEGRA234_CLK_QSPI0_2X_PM>,
75571f69ffaSAshish Singhal				 <&bpmp TEGRA234_CLK_QSPI0_PM>;
75671f69ffaSAshish Singhal			clock-names = "qspi", "qspi_out";
75771f69ffaSAshish Singhal			resets = <&bpmp TEGRA234_RESET_QSPI0>;
75871f69ffaSAshish Singhal			reset-names = "qspi";
75971f69ffaSAshish Singhal			status = "disabled";
76071f69ffaSAshish Singhal		};
76171f69ffaSAshish Singhal
7625e69088dSAkhil R		pwm1: pwm@3280000 {
7635e69088dSAkhil R			compatible = "nvidia,tegra194-pwm",
7645e69088dSAkhil R				     "nvidia,tegra186-pwm";
7655e69088dSAkhil R			reg = <0x3280000 0x10000>;
7665e69088dSAkhil R			clocks = <&bpmp TEGRA234_CLK_PWM1>;
7675e69088dSAkhil R			clock-names = "pwm";
7685e69088dSAkhil R			resets = <&bpmp TEGRA234_RESET_PWM1>;
7695e69088dSAkhil R			reset-names = "pwm";
7705e69088dSAkhil R			status = "disabled";
7715e69088dSAkhil R			#pwm-cells = <2>;
7725e69088dSAkhil R		};
7735e69088dSAkhil R
77471f69ffaSAshish Singhal		spi@3300000 {
77571f69ffaSAshish Singhal			compatible = "nvidia,tegra234-qspi";
77671f69ffaSAshish Singhal			reg = <0x3300000 0x1000>;
77771f69ffaSAshish Singhal			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
77871f69ffaSAshish Singhal			#address-cells = <1>;
77971f69ffaSAshish Singhal			#size-cells = <0>;
78071f69ffaSAshish Singhal			clocks = <&bpmp TEGRA234_CLK_QSPI1_2X_PM>,
78171f69ffaSAshish Singhal				 <&bpmp TEGRA234_CLK_QSPI1_PM>;
78271f69ffaSAshish Singhal			clock-names = "qspi", "qspi_out";
78371f69ffaSAshish Singhal			resets = <&bpmp TEGRA234_RESET_QSPI1>;
78471f69ffaSAshish Singhal			reset-names = "qspi";
78571f69ffaSAshish Singhal			status = "disabled";
78671f69ffaSAshish Singhal		};
78771f69ffaSAshish Singhal
78863944891SThierry Reding		mmc@3460000 {
78963944891SThierry Reding			compatible = "nvidia,tegra234-sdhci", "nvidia,tegra186-sdhci";
79063944891SThierry Reding			reg = <0x03460000 0x20000>;
79163944891SThierry Reding			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
792e086d82dSMikko Perttunen			clocks = <&bpmp TEGRA234_CLK_SDMMC4>,
793e086d82dSMikko Perttunen				 <&bpmp TEGRA234_CLK_SDMMC_LEGACY_TM>;
794e086d82dSMikko Perttunen			clock-names = "sdhci", "tmclk";
795e086d82dSMikko Perttunen			assigned-clocks = <&bpmp TEGRA234_CLK_SDMMC4>,
796e086d82dSMikko Perttunen					  <&bpmp TEGRA234_CLK_PLLC4>;
797e086d82dSMikko Perttunen			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLC4>;
79863944891SThierry Reding			resets = <&bpmp TEGRA234_RESET_SDMMC4>;
79963944891SThierry Reding			reset-names = "sdhci";
8006de481e5SThierry Reding			interconnects = <&mc TEGRA234_MEMORY_CLIENT_SDMMCRAB &emc>,
8016de481e5SThierry Reding					<&mc TEGRA234_MEMORY_CLIENT_SDMMCWAB &emc>;
8026de481e5SThierry Reding			interconnect-names = "dma-mem", "write";
8035710e16aSThierry Reding			iommus = <&smmu_niso1 TEGRA234_SID_SDMMC4>;
804e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-up-offset-hs400 = <0x00>;
805e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-down-offset-hs400 = <0x00>;
806e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-up-offset-1v8-timeout = <0x0a>;
807e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-down-offset-1v8-timeout = <0x0a>;
808e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-up-offset-3v3-timeout = <0x0a>;
809e086d82dSMikko Perttunen			nvidia,pad-autocal-pull-down-offset-3v3-timeout = <0x0a>;
810e086d82dSMikko Perttunen			nvidia,default-tap = <0x8>;
811e086d82dSMikko Perttunen			nvidia,default-trim = <0x14>;
812e086d82dSMikko Perttunen			nvidia,dqs-trim = <40>;
813e086d82dSMikko Perttunen			supports-cqe;
81463944891SThierry Reding			status = "disabled";
81563944891SThierry Reding		};
81663944891SThierry Reding
817621e12a1SMohan Kumar		hda@3510000 {
818621e12a1SMohan Kumar			compatible = "nvidia,tegra234-hda", "nvidia,tegra30-hda";
819621e12a1SMohan Kumar			reg = <0x3510000 0x10000>;
820621e12a1SMohan Kumar			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
821621e12a1SMohan Kumar			clocks = <&bpmp TEGRA234_CLK_AZA_BIT>,
822621e12a1SMohan Kumar				 <&bpmp TEGRA234_CLK_AZA_2XBIT>;
823621e12a1SMohan Kumar			clock-names = "hda", "hda2codec_2x";
824621e12a1SMohan Kumar			resets = <&bpmp TEGRA234_RESET_HDA>,
825621e12a1SMohan Kumar				 <&bpmp TEGRA234_RESET_HDACODEC>;
826621e12a1SMohan Kumar			reset-names = "hda", "hda2codec_2x";
827621e12a1SMohan Kumar			power-domains = <&bpmp TEGRA234_POWER_DOMAIN_DISP>;
828621e12a1SMohan Kumar			interconnects = <&mc TEGRA234_MEMORY_CLIENT_HDAR &emc>,
829621e12a1SMohan Kumar					<&mc TEGRA234_MEMORY_CLIENT_HDAW &emc>;
830621e12a1SMohan Kumar			interconnect-names = "dma-mem", "write";
831621e12a1SMohan Kumar			status = "disabled";
832621e12a1SMohan Kumar		};
833621e12a1SMohan Kumar
83463944891SThierry Reding		fuse@3810000 {
83563944891SThierry Reding			compatible = "nvidia,tegra234-efuse";
83663944891SThierry Reding			reg = <0x03810000 0x10000>;
83763944891SThierry Reding			clocks = <&bpmp TEGRA234_CLK_FUSE>;
83863944891SThierry Reding			clock-names = "fuse";
83963944891SThierry Reding		};
84063944891SThierry Reding
84163944891SThierry Reding		hsp_top0: hsp@3c00000 {
84263944891SThierry Reding			compatible = "nvidia,tegra234-hsp", "nvidia,tegra194-hsp";
84363944891SThierry Reding			reg = <0x03c00000 0xa0000>;
84463944891SThierry Reding			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>,
84563944891SThierry Reding				     <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
84663944891SThierry Reding				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
84763944891SThierry Reding				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
84863944891SThierry Reding				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
84963944891SThierry Reding				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
85063944891SThierry Reding				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
85163944891SThierry Reding				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
85263944891SThierry Reding				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
85363944891SThierry Reding			interrupt-names = "doorbell", "shared0", "shared1", "shared2",
85463944891SThierry Reding					  "shared3", "shared4", "shared5", "shared6",
85563944891SThierry Reding					  "shared7";
85663944891SThierry Reding			#mbox-cells = <2>;
85763944891SThierry Reding		};
85863944891SThierry Reding
8595710e16aSThierry Reding		smmu_niso1: iommu@8000000 {
8605710e16aSThierry Reding			compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
8615710e16aSThierry Reding			reg = <0x8000000 0x1000000>,
8625710e16aSThierry Reding			      <0x7000000 0x1000000>;
8635710e16aSThierry Reding			interrupts = <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8645710e16aSThierry Reding				     <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
8655710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8665710e16aSThierry Reding				     <GIC_SPI 242 IRQ_TYPE_LEVEL_HIGH>,
8675710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8685710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8695710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8705710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8715710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8725710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8735710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8745710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8755710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8765710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8775710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8785710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8795710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8805710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8815710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8825710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8835710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8845710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8855710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8865710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8875710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8885710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8895710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8905710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8915710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8925710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8935710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8945710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8955710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8965710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8975710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8985710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
8995710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9005710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9015710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9025710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9035710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9045710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9055710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9065710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9075710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9085710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9095710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9105710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9115710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9125710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9135710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9145710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9155710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9165710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9175710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9185710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9195710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9205710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9215710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9225710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9235710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9245710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9255710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9265710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9275710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9285710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9295710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9305710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9315710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9325710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9335710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9345710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9355710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9365710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9375710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9385710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9395710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9405710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9415710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9425710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9435710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9445710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9455710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9465710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9475710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9485710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9495710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9505710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9515710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9525710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9535710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9545710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9555710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9565710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9575710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9585710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9595710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9605710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9615710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9625710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9635710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9645710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9655710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9665710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9675710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9685710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9695710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9705710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9715710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9725710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9735710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9745710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9755710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9765710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9775710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9785710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9795710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9805710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9815710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9825710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9835710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9845710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9855710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9865710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9875710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9885710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9895710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9905710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9915710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>,
9925710e16aSThierry Reding				     <GIC_SPI 238 IRQ_TYPE_LEVEL_HIGH>;
9935710e16aSThierry Reding			stream-match-mask = <0x7f80>;
9945710e16aSThierry Reding			#global-interrupts = <2>;
9955710e16aSThierry Reding			#iommu-cells = <1>;
9965710e16aSThierry Reding
9975710e16aSThierry Reding			nvidia,memory-controller = <&mc>;
9985710e16aSThierry Reding			status = "okay";
9995710e16aSThierry Reding		};
10005710e16aSThierry Reding
1001*302e1540SSumit Gupta		sce-fabric@b600000 {
1002*302e1540SSumit Gupta			compatible = "nvidia,tegra234-sce-fabric";
1003*302e1540SSumit Gupta			reg = <0xb600000 0x40000>;
1004*302e1540SSumit Gupta			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
1005*302e1540SSumit Gupta			status = "okay";
1006*302e1540SSumit Gupta		};
1007*302e1540SSumit Gupta
1008*302e1540SSumit Gupta		rce-fabric@be00000 {
1009*302e1540SSumit Gupta			compatible = "nvidia,tegra234-rce-fabric";
1010*302e1540SSumit Gupta			reg = <0xbe00000 0x40000>;
1011*302e1540SSumit Gupta			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
1012*302e1540SSumit Gupta			status = "okay";
1013*302e1540SSumit Gupta		};
1014*302e1540SSumit Gupta
101563944891SThierry Reding		hsp_aon: hsp@c150000 {
101663944891SThierry Reding			compatible = "nvidia,tegra234-hsp", "nvidia,tegra194-hsp";
101763944891SThierry Reding			reg = <0x0c150000 0x90000>;
101863944891SThierry Reding			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
101963944891SThierry Reding				     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
102063944891SThierry Reding				     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
102163944891SThierry Reding				     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>;
102263944891SThierry Reding			/*
102363944891SThierry Reding			 * Shared interrupt 0 is routed only to AON/SPE, so
102463944891SThierry Reding			 * we only have 4 shared interrupts for the CCPLEX.
102563944891SThierry Reding			 */
102663944891SThierry Reding			interrupt-names = "shared1", "shared2", "shared3", "shared4";
102763944891SThierry Reding			#mbox-cells = <2>;
102863944891SThierry Reding		};
102963944891SThierry Reding
1030156af9deSAkhil R		gen2_i2c: i2c@c240000 {
1031156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
1032156af9deSAkhil R			reg = <0xc240000 0x100>;
1033156af9deSAkhil R			interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
1034156af9deSAkhil R			status = "disabled";
1035156af9deSAkhil R			clock-frequency = <100000>;
1036156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C2
1037156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
1038156af9deSAkhil R			clock-names = "div-clk", "parent";
1039156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C2>;
1040156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
1041156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C2>;
1042156af9deSAkhil R			reset-names = "i2c";
1043156af9deSAkhil R		};
1044156af9deSAkhil R
1045156af9deSAkhil R		gen8_i2c: i2c@c250000 {
1046156af9deSAkhil R			compatible = "nvidia,tegra194-i2c";
1047156af9deSAkhil R			reg = <0xc250000 0x100>;
1048156af9deSAkhil R			nvidia,hw-instance-id = <0x7>;
1049156af9deSAkhil R			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1050156af9deSAkhil R			status = "disabled";
1051156af9deSAkhil R			clock-frequency = <400000>;
1052156af9deSAkhil R			clocks = <&bpmp TEGRA234_CLK_I2C8
1053156af9deSAkhil R				&bpmp TEGRA234_CLK_PLLP_OUT0>;
1054156af9deSAkhil R			clock-names = "div-clk", "parent";
1055156af9deSAkhil R			assigned-clocks = <&bpmp TEGRA234_CLK_I2C8>;
1056156af9deSAkhil R			assigned-clock-parents = <&bpmp TEGRA234_CLK_PLLP_OUT0>;
1057156af9deSAkhil R			resets = <&bpmp TEGRA234_RESET_I2C8>;
1058156af9deSAkhil R			reset-names = "i2c";
1059156af9deSAkhil R		};
1060156af9deSAkhil R
106163944891SThierry Reding		rtc@c2a0000 {
106263944891SThierry Reding			compatible = "nvidia,tegra234-rtc", "nvidia,tegra20-rtc";
106363944891SThierry Reding			reg = <0x0c2a0000 0x10000>;
106463944891SThierry Reding			interrupt-parent = <&pmc>;
106563944891SThierry Reding			interrupts = <73 IRQ_TYPE_LEVEL_HIGH>;
1066e537addeSMikko Perttunen			clocks = <&bpmp TEGRA234_CLK_CLK_32K>;
1067e537addeSMikko Perttunen			clock-names = "rtc";
106863944891SThierry Reding			status = "disabled";
106963944891SThierry Reding		};
107063944891SThierry Reding
1071f0e12668SThierry Reding		gpio_aon: gpio@c2f0000 {
1072f0e12668SThierry Reding			compatible = "nvidia,tegra234-gpio-aon";
1073f0e12668SThierry Reding			reg-names = "security", "gpio";
1074f0e12668SThierry Reding			reg = <0x0c2f0000 0x1000>,
1075f0e12668SThierry Reding			      <0x0c2f1000 0x1000>;
1076f0e12668SThierry Reding			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
1077f0e12668SThierry Reding				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
1078f0e12668SThierry Reding				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
1079f0e12668SThierry Reding				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
1080f0e12668SThierry Reding			#interrupt-cells = <2>;
1081f0e12668SThierry Reding			interrupt-controller;
1082f0e12668SThierry Reding			#gpio-cells = <2>;
1083f0e12668SThierry Reding			gpio-controller;
1084f0e12668SThierry Reding		};
1085f0e12668SThierry Reding
108663944891SThierry Reding		pmc: pmc@c360000 {
108763944891SThierry Reding			compatible = "nvidia,tegra234-pmc";
108863944891SThierry Reding			reg = <0x0c360000 0x10000>,
108963944891SThierry Reding			      <0x0c370000 0x10000>,
109063944891SThierry Reding			      <0x0c380000 0x10000>,
109163944891SThierry Reding			      <0x0c390000 0x10000>,
109263944891SThierry Reding			      <0x0c3a0000 0x10000>;
109363944891SThierry Reding			reg-names = "pmc", "wake", "aotag", "scratch", "misc";
109463944891SThierry Reding
109563944891SThierry Reding			#interrupt-cells = <2>;
109663944891SThierry Reding			interrupt-controller;
109763944891SThierry Reding		};
109863944891SThierry Reding
1099*302e1540SSumit Gupta		aon-fabric@c600000 {
1100*302e1540SSumit Gupta			compatible = "nvidia,tegra234-aon-fabric";
1101*302e1540SSumit Gupta			reg = <0xc600000 0x40000>;
1102*302e1540SSumit Gupta			interrupts = <GIC_SPI 172 IRQ_TYPE_LEVEL_HIGH>;
1103*302e1540SSumit Gupta			status = "okay";
1104*302e1540SSumit Gupta		};
1105*302e1540SSumit Gupta
1106*302e1540SSumit Gupta		bpmp-fabric@d600000 {
1107*302e1540SSumit Gupta			compatible = "nvidia,tegra234-bpmp-fabric";
1108*302e1540SSumit Gupta			reg = <0xd600000 0x40000>;
1109*302e1540SSumit Gupta			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
1110*302e1540SSumit Gupta			status = "okay";
1111*302e1540SSumit Gupta		};
1112*302e1540SSumit Gupta
1113*302e1540SSumit Gupta		dce-fabric@de00000 {
1114*302e1540SSumit Gupta			compatible = "nvidia,tegra234-sce-fabric";
1115*302e1540SSumit Gupta			reg = <0xde00000 0x40000>;
1116*302e1540SSumit Gupta			interrupts = <GIC_SPI 381 IRQ_TYPE_LEVEL_HIGH>;
1117*302e1540SSumit Gupta			status = "okay";
1118*302e1540SSumit Gupta		};
1119*302e1540SSumit Gupta
112063944891SThierry Reding		gic: interrupt-controller@f400000 {
112163944891SThierry Reding			compatible = "arm,gic-v3";
112263944891SThierry Reding			reg = <0x0f400000 0x010000>, /* GICD */
112363944891SThierry Reding			      <0x0f440000 0x200000>; /* GICR */
112463944891SThierry Reding			interrupt-parent = <&gic>;
112563944891SThierry Reding			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
112663944891SThierry Reding
112763944891SThierry Reding			#redistributor-regions = <1>;
112863944891SThierry Reding			#interrupt-cells = <3>;
112963944891SThierry Reding			interrupt-controller;
113063944891SThierry Reding		};
11315710e16aSThierry Reding
11325710e16aSThierry Reding		smmu_iso: iommu@10000000{
11335710e16aSThierry Reding			compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
11345710e16aSThierry Reding			reg = <0x10000000 0x1000000>;
11355710e16aSThierry Reding			interrupts = <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11365710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11375710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11385710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11395710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11405710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11415710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11425710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11435710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11445710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11455710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11465710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11475710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11485710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11495710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11505710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11515710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11525710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11535710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11545710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11555710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11565710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11575710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11585710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11595710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11605710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11615710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11625710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11635710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11645710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11655710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11665710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11675710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11685710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11695710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11705710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11715710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11725710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11735710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11745710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11755710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11765710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11775710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11785710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11795710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11805710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11815710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11825710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11835710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11845710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11855710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11865710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11875710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11885710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11895710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11905710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11915710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11925710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11935710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11945710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11955710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11965710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11975710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11985710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
11995710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12005710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12015710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12025710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12035710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12045710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12055710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12065710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12075710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12085710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12095710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12105710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12115710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12125710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12135710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12145710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12155710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12165710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12175710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12185710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12195710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12205710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12215710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12225710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12235710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12245710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12255710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12265710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12275710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12285710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12295710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12305710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12315710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12325710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12335710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12345710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12355710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12365710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12375710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12385710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12395710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12405710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12415710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12425710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12435710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12445710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12455710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12465710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12475710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12485710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12495710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12505710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12515710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12525710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12535710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12545710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12555710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12565710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12575710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12585710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12595710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12605710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12615710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12625710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>,
12635710e16aSThierry Reding				     <GIC_SPI 240 IRQ_TYPE_LEVEL_HIGH>;
12645710e16aSThierry Reding			stream-match-mask = <0x7f80>;
12655710e16aSThierry Reding			#global-interrupts = <1>;
12665710e16aSThierry Reding			#iommu-cells = <1>;
12675710e16aSThierry Reding
12685710e16aSThierry Reding			nvidia,memory-controller = <&mc>;
12695710e16aSThierry Reding			status = "okay";
12705710e16aSThierry Reding		};
12715710e16aSThierry Reding
12725710e16aSThierry Reding		smmu_niso0: iommu@12000000 {
12735710e16aSThierry Reding			compatible = "nvidia,tegra234-smmu", "nvidia,smmu-500";
12745710e16aSThierry Reding			reg = <0x12000000 0x1000000>,
12755710e16aSThierry Reding			      <0x11000000 0x1000000>;
12765710e16aSThierry Reding			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12775710e16aSThierry Reding				     <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
12785710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12795710e16aSThierry Reding				     <GIC_SPI 232 IRQ_TYPE_LEVEL_HIGH>,
12805710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12815710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12825710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12835710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12845710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12855710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12865710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12875710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12885710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12895710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12905710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12915710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12925710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12935710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12945710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12955710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12965710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12975710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12985710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
12995710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13005710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13015710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13025710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13035710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13045710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13055710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13065710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13075710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13085710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13095710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13105710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13115710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13125710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13135710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13145710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13155710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13165710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13175710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13185710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13195710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13205710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13215710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13225710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13235710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13245710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13255710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13265710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13275710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13285710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13295710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13305710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13315710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13325710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13335710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13345710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13355710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13365710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13375710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13385710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13395710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13405710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13415710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13425710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13435710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13445710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13455710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13465710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13475710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13485710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13495710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13505710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13515710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13525710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13535710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13545710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13555710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13565710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13575710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13585710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13595710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13605710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13615710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13625710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13635710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13645710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13655710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13665710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13675710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13685710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13695710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13705710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13715710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13725710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13735710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13745710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13755710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13765710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13775710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13785710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13795710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13805710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13815710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13825710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13835710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13845710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13855710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13865710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13875710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13885710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13895710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13905710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13915710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13925710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13935710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13945710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13955710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13965710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13975710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13985710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
13995710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
14005710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
14015710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
14025710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
14035710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
14045710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>,
14055710e16aSThierry Reding				     <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
14065710e16aSThierry Reding			stream-match-mask = <0x7f80>;
14075710e16aSThierry Reding			#global-interrupts = <2>;
14085710e16aSThierry Reding			#iommu-cells = <1>;
14095710e16aSThierry Reding
14105710e16aSThierry Reding			nvidia,memory-controller = <&mc>;
14115710e16aSThierry Reding			status = "okay";
14125710e16aSThierry Reding		};
1413*302e1540SSumit Gupta
1414*302e1540SSumit Gupta		cbb-fabric@13a00000 {
1415*302e1540SSumit Gupta			compatible = "nvidia,tegra234-cbb-fabric";
1416*302e1540SSumit Gupta			reg = <0x13a00000 0x400000>;
1417*302e1540SSumit Gupta			interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>;
1418*302e1540SSumit Gupta			status = "okay";
1419*302e1540SSumit Gupta		};
142063944891SThierry Reding	};
142163944891SThierry Reding
1422962c400dSSumit Gupta	ccplex@e000000 {
1423962c400dSSumit Gupta		compatible = "nvidia,tegra234-ccplex-cluster";
1424962c400dSSumit Gupta		reg = <0x0 0x0e000000 0x0 0x5ffff>;
1425962c400dSSumit Gupta		nvidia,bpmp = <&bpmp>;
1426962c400dSSumit Gupta		status = "okay";
1427962c400dSSumit Gupta	};
1428962c400dSSumit Gupta
14297fa30752SThierry Reding	sram@40000000 {
143063944891SThierry Reding		compatible = "nvidia,tegra234-sysram", "mmio-sram";
143198094be1SMikko Perttunen		reg = <0x0 0x40000000 0x0 0x80000>;
143263944891SThierry Reding		#address-cells = <1>;
143363944891SThierry Reding		#size-cells = <1>;
143498094be1SMikko Perttunen		ranges = <0x0 0x0 0x40000000 0x80000>;
143561192a9dSMikko Perttunen		no-memory-wc;
143663944891SThierry Reding
143798094be1SMikko Perttunen		cpu_bpmp_tx: sram@70000 {
143898094be1SMikko Perttunen			reg = <0x70000 0x1000>;
143963944891SThierry Reding			label = "cpu-bpmp-tx";
144063944891SThierry Reding			pool;
144163944891SThierry Reding		};
144263944891SThierry Reding
144398094be1SMikko Perttunen		cpu_bpmp_rx: sram@71000 {
144498094be1SMikko Perttunen			reg = <0x71000 0x1000>;
144563944891SThierry Reding			label = "cpu-bpmp-rx";
144663944891SThierry Reding			pool;
144763944891SThierry Reding		};
144863944891SThierry Reding	};
144963944891SThierry Reding
145063944891SThierry Reding	bpmp: bpmp {
145163944891SThierry Reding		compatible = "nvidia,tegra234-bpmp", "nvidia,tegra186-bpmp";
145263944891SThierry Reding		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_DB
145363944891SThierry Reding				    TEGRA_HSP_DB_MASTER_BPMP>;
14547fa30752SThierry Reding		shmem = <&cpu_bpmp_tx>, <&cpu_bpmp_rx>;
145563944891SThierry Reding		#clock-cells = <1>;
145663944891SThierry Reding		#reset-cells = <1>;
145763944891SThierry Reding		#power-domain-cells = <1>;
14586de481e5SThierry Reding		interconnects = <&mc TEGRA234_MEMORY_CLIENT_BPMPR &emc>,
14596de481e5SThierry Reding				<&mc TEGRA234_MEMORY_CLIENT_BPMPW &emc>,
14606de481e5SThierry Reding				<&mc TEGRA234_MEMORY_CLIENT_BPMPDMAR &emc>,
14616de481e5SThierry Reding				<&mc TEGRA234_MEMORY_CLIENT_BPMPDMAW &emc>;
14626de481e5SThierry Reding		interconnect-names = "read", "write", "dma-mem", "dma-write";
14635710e16aSThierry Reding		iommus = <&smmu_niso1 TEGRA234_SID_BPMP>;
146463944891SThierry Reding
146563944891SThierry Reding		bpmp_i2c: i2c {
146663944891SThierry Reding			compatible = "nvidia,tegra186-bpmp-i2c";
146763944891SThierry Reding			nvidia,bpmp-bus-id = <5>;
146863944891SThierry Reding			#address-cells = <1>;
146963944891SThierry Reding			#size-cells = <0>;
147063944891SThierry Reding		};
147163944891SThierry Reding	};
147263944891SThierry Reding
147363944891SThierry Reding	cpus {
147463944891SThierry Reding		#address-cells = <1>;
147563944891SThierry Reding		#size-cells = <0>;
147663944891SThierry Reding
1477a12cf5c3SThierry Reding		cpu0_0: cpu@0 {
1478a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
147963944891SThierry Reding			device_type = "cpu";
1480a12cf5c3SThierry Reding			reg = <0x00000>;
148163944891SThierry Reding
148263944891SThierry Reding			enable-method = "psci";
1483a12cf5c3SThierry Reding
1484a12cf5c3SThierry Reding			i-cache-size = <65536>;
1485a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1486a12cf5c3SThierry Reding			i-cache-sets = <256>;
1487a12cf5c3SThierry Reding			d-cache-size = <65536>;
1488a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1489a12cf5c3SThierry Reding			d-cache-sets = <256>;
1490a12cf5c3SThierry Reding			next-level-cache = <&l2c0_0>;
149163944891SThierry Reding		};
1492a12cf5c3SThierry Reding
1493a12cf5c3SThierry Reding		cpu0_1: cpu@100 {
1494a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1495a12cf5c3SThierry Reding			device_type = "cpu";
1496a12cf5c3SThierry Reding			reg = <0x00100>;
1497a12cf5c3SThierry Reding
1498a12cf5c3SThierry Reding			enable-method = "psci";
1499a12cf5c3SThierry Reding
1500a12cf5c3SThierry Reding			i-cache-size = <65536>;
1501a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1502a12cf5c3SThierry Reding			i-cache-sets = <256>;
1503a12cf5c3SThierry Reding			d-cache-size = <65536>;
1504a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1505a12cf5c3SThierry Reding			d-cache-sets = <256>;
1506a12cf5c3SThierry Reding			next-level-cache = <&l2c0_1>;
1507a12cf5c3SThierry Reding		};
1508a12cf5c3SThierry Reding
1509a12cf5c3SThierry Reding		cpu0_2: cpu@200 {
1510a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1511a12cf5c3SThierry Reding			device_type = "cpu";
1512a12cf5c3SThierry Reding			reg = <0x00200>;
1513a12cf5c3SThierry Reding
1514a12cf5c3SThierry Reding			enable-method = "psci";
1515a12cf5c3SThierry Reding
1516a12cf5c3SThierry Reding			i-cache-size = <65536>;
1517a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1518a12cf5c3SThierry Reding			i-cache-sets = <256>;
1519a12cf5c3SThierry Reding			d-cache-size = <65536>;
1520a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1521a12cf5c3SThierry Reding			d-cache-sets = <256>;
1522a12cf5c3SThierry Reding			next-level-cache = <&l2c0_2>;
1523a12cf5c3SThierry Reding		};
1524a12cf5c3SThierry Reding
1525a12cf5c3SThierry Reding		cpu0_3: cpu@300 {
1526a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1527a12cf5c3SThierry Reding			device_type = "cpu";
1528a12cf5c3SThierry Reding			reg = <0x00300>;
1529a12cf5c3SThierry Reding
1530a12cf5c3SThierry Reding			enable-method = "psci";
1531a12cf5c3SThierry Reding
1532a12cf5c3SThierry Reding			i-cache-size = <65536>;
1533a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1534a12cf5c3SThierry Reding			i-cache-sets = <256>;
1535a12cf5c3SThierry Reding			d-cache-size = <65536>;
1536a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1537a12cf5c3SThierry Reding			d-cache-sets = <256>;
1538a12cf5c3SThierry Reding			next-level-cache = <&l2c0_3>;
1539a12cf5c3SThierry Reding		};
1540a12cf5c3SThierry Reding
1541a12cf5c3SThierry Reding		cpu1_0: cpu@10000 {
1542a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1543a12cf5c3SThierry Reding			device_type = "cpu";
1544a12cf5c3SThierry Reding			reg = <0x10000>;
1545a12cf5c3SThierry Reding
1546a12cf5c3SThierry Reding			enable-method = "psci";
1547a12cf5c3SThierry Reding
1548a12cf5c3SThierry Reding			i-cache-size = <65536>;
1549a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1550a12cf5c3SThierry Reding			i-cache-sets = <256>;
1551a12cf5c3SThierry Reding			d-cache-size = <65536>;
1552a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1553a12cf5c3SThierry Reding			d-cache-sets = <256>;
1554a12cf5c3SThierry Reding			next-level-cache = <&l2c1_0>;
1555a12cf5c3SThierry Reding		};
1556a12cf5c3SThierry Reding
1557a12cf5c3SThierry Reding		cpu1_1: cpu@10100 {
1558a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1559a12cf5c3SThierry Reding			device_type = "cpu";
1560a12cf5c3SThierry Reding			reg = <0x10100>;
1561a12cf5c3SThierry Reding
1562a12cf5c3SThierry Reding			enable-method = "psci";
1563a12cf5c3SThierry Reding
1564a12cf5c3SThierry Reding			i-cache-size = <65536>;
1565a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1566a12cf5c3SThierry Reding			i-cache-sets = <256>;
1567a12cf5c3SThierry Reding			d-cache-size = <65536>;
1568a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1569a12cf5c3SThierry Reding			d-cache-sets = <256>;
1570a12cf5c3SThierry Reding			next-level-cache = <&l2c1_1>;
1571a12cf5c3SThierry Reding		};
1572a12cf5c3SThierry Reding
1573a12cf5c3SThierry Reding		cpu1_2: cpu@10200 {
1574a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1575a12cf5c3SThierry Reding			device_type = "cpu";
1576a12cf5c3SThierry Reding			reg = <0x10200>;
1577a12cf5c3SThierry Reding
1578a12cf5c3SThierry Reding			enable-method = "psci";
1579a12cf5c3SThierry Reding
1580a12cf5c3SThierry Reding			i-cache-size = <65536>;
1581a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1582a12cf5c3SThierry Reding			i-cache-sets = <256>;
1583a12cf5c3SThierry Reding			d-cache-size = <65536>;
1584a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1585a12cf5c3SThierry Reding			d-cache-sets = <256>;
1586a12cf5c3SThierry Reding			next-level-cache = <&l2c1_2>;
1587a12cf5c3SThierry Reding		};
1588a12cf5c3SThierry Reding
1589a12cf5c3SThierry Reding		cpu1_3: cpu@10300 {
1590a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1591a12cf5c3SThierry Reding			device_type = "cpu";
1592a12cf5c3SThierry Reding			reg = <0x10300>;
1593a12cf5c3SThierry Reding
1594a12cf5c3SThierry Reding			enable-method = "psci";
1595a12cf5c3SThierry Reding
1596a12cf5c3SThierry Reding			i-cache-size = <65536>;
1597a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1598a12cf5c3SThierry Reding			i-cache-sets = <256>;
1599a12cf5c3SThierry Reding			d-cache-size = <65536>;
1600a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1601a12cf5c3SThierry Reding			d-cache-sets = <256>;
1602a12cf5c3SThierry Reding			next-level-cache = <&l2c1_3>;
1603a12cf5c3SThierry Reding		};
1604a12cf5c3SThierry Reding
1605a12cf5c3SThierry Reding		cpu2_0: cpu@20000 {
1606a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1607a12cf5c3SThierry Reding			device_type = "cpu";
1608a12cf5c3SThierry Reding			reg = <0x20000>;
1609a12cf5c3SThierry Reding
1610a12cf5c3SThierry Reding			enable-method = "psci";
1611a12cf5c3SThierry Reding
1612a12cf5c3SThierry Reding			i-cache-size = <65536>;
1613a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1614a12cf5c3SThierry Reding			i-cache-sets = <256>;
1615a12cf5c3SThierry Reding			d-cache-size = <65536>;
1616a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1617a12cf5c3SThierry Reding			d-cache-sets = <256>;
1618a12cf5c3SThierry Reding			next-level-cache = <&l2c2_0>;
1619a12cf5c3SThierry Reding		};
1620a12cf5c3SThierry Reding
1621a12cf5c3SThierry Reding		cpu2_1: cpu@20100 {
1622a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1623a12cf5c3SThierry Reding			device_type = "cpu";
1624a12cf5c3SThierry Reding			reg = <0x20100>;
1625a12cf5c3SThierry Reding
1626a12cf5c3SThierry Reding			enable-method = "psci";
1627a12cf5c3SThierry Reding
1628a12cf5c3SThierry Reding			i-cache-size = <65536>;
1629a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1630a12cf5c3SThierry Reding			i-cache-sets = <256>;
1631a12cf5c3SThierry Reding			d-cache-size = <65536>;
1632a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1633a12cf5c3SThierry Reding			d-cache-sets = <256>;
1634a12cf5c3SThierry Reding			next-level-cache = <&l2c2_1>;
1635a12cf5c3SThierry Reding		};
1636a12cf5c3SThierry Reding
1637a12cf5c3SThierry Reding		cpu2_2: cpu@20200 {
1638a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1639a12cf5c3SThierry Reding			device_type = "cpu";
1640a12cf5c3SThierry Reding			reg = <0x20200>;
1641a12cf5c3SThierry Reding
1642a12cf5c3SThierry Reding			enable-method = "psci";
1643a12cf5c3SThierry Reding
1644a12cf5c3SThierry Reding			i-cache-size = <65536>;
1645a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1646a12cf5c3SThierry Reding			i-cache-sets = <256>;
1647a12cf5c3SThierry Reding			d-cache-size = <65536>;
1648a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1649a12cf5c3SThierry Reding			d-cache-sets = <256>;
1650a12cf5c3SThierry Reding			next-level-cache = <&l2c2_2>;
1651a12cf5c3SThierry Reding		};
1652a12cf5c3SThierry Reding
1653a12cf5c3SThierry Reding		cpu2_3: cpu@20300 {
1654a12cf5c3SThierry Reding			compatible = "arm,cortex-a78";
1655a12cf5c3SThierry Reding			device_type = "cpu";
1656a12cf5c3SThierry Reding			reg = <0x20300>;
1657a12cf5c3SThierry Reding
1658a12cf5c3SThierry Reding			enable-method = "psci";
1659a12cf5c3SThierry Reding
1660a12cf5c3SThierry Reding			i-cache-size = <65536>;
1661a12cf5c3SThierry Reding			i-cache-line-size = <64>;
1662a12cf5c3SThierry Reding			i-cache-sets = <256>;
1663a12cf5c3SThierry Reding			d-cache-size = <65536>;
1664a12cf5c3SThierry Reding			d-cache-line-size = <64>;
1665a12cf5c3SThierry Reding			d-cache-sets = <256>;
1666a12cf5c3SThierry Reding			next-level-cache = <&l2c2_3>;
1667a12cf5c3SThierry Reding		};
1668a12cf5c3SThierry Reding
1669a12cf5c3SThierry Reding		cpu-map {
1670a12cf5c3SThierry Reding			cluster0 {
1671a12cf5c3SThierry Reding				core0 {
1672a12cf5c3SThierry Reding					cpu = <&cpu0_0>;
1673a12cf5c3SThierry Reding				};
1674a12cf5c3SThierry Reding
1675a12cf5c3SThierry Reding				core1 {
1676a12cf5c3SThierry Reding					cpu = <&cpu0_1>;
1677a12cf5c3SThierry Reding				};
1678a12cf5c3SThierry Reding
1679a12cf5c3SThierry Reding				core2 {
1680a12cf5c3SThierry Reding					cpu = <&cpu0_2>;
1681a12cf5c3SThierry Reding				};
1682a12cf5c3SThierry Reding
1683a12cf5c3SThierry Reding				core3 {
1684a12cf5c3SThierry Reding					cpu = <&cpu0_3>;
1685a12cf5c3SThierry Reding				};
1686a12cf5c3SThierry Reding			};
1687a12cf5c3SThierry Reding
1688a12cf5c3SThierry Reding			cluster1 {
1689a12cf5c3SThierry Reding				core0 {
1690a12cf5c3SThierry Reding					cpu = <&cpu1_0>;
1691a12cf5c3SThierry Reding				};
1692a12cf5c3SThierry Reding
1693a12cf5c3SThierry Reding				core1 {
1694a12cf5c3SThierry Reding					cpu = <&cpu1_1>;
1695a12cf5c3SThierry Reding				};
1696a12cf5c3SThierry Reding
1697a12cf5c3SThierry Reding				core2 {
1698a12cf5c3SThierry Reding					cpu = <&cpu1_2>;
1699a12cf5c3SThierry Reding				};
1700a12cf5c3SThierry Reding
1701a12cf5c3SThierry Reding				core3 {
1702a12cf5c3SThierry Reding					cpu = <&cpu1_3>;
1703a12cf5c3SThierry Reding				};
1704a12cf5c3SThierry Reding			};
1705a12cf5c3SThierry Reding
1706a12cf5c3SThierry Reding			cluster2 {
1707a12cf5c3SThierry Reding				core0 {
1708a12cf5c3SThierry Reding					cpu = <&cpu2_0>;
1709a12cf5c3SThierry Reding				};
1710a12cf5c3SThierry Reding
1711a12cf5c3SThierry Reding				core1 {
1712a12cf5c3SThierry Reding					cpu = <&cpu2_1>;
1713a12cf5c3SThierry Reding				};
1714a12cf5c3SThierry Reding
1715a12cf5c3SThierry Reding				core2 {
1716a12cf5c3SThierry Reding					cpu = <&cpu2_2>;
1717a12cf5c3SThierry Reding				};
1718a12cf5c3SThierry Reding
1719a12cf5c3SThierry Reding				core3 {
1720a12cf5c3SThierry Reding					cpu = <&cpu2_3>;
1721a12cf5c3SThierry Reding				};
1722a12cf5c3SThierry Reding			};
1723a12cf5c3SThierry Reding		};
1724a12cf5c3SThierry Reding
1725a12cf5c3SThierry Reding		l2c0_0: l2-cache00 {
1726a12cf5c3SThierry Reding			cache-size = <262144>;
1727a12cf5c3SThierry Reding			cache-line-size = <64>;
1728a12cf5c3SThierry Reding			cache-sets = <512>;
1729a12cf5c3SThierry Reding			cache-unified;
1730a12cf5c3SThierry Reding			next-level-cache = <&l3c0>;
1731a12cf5c3SThierry Reding		};
1732a12cf5c3SThierry Reding
1733a12cf5c3SThierry Reding		l2c0_1: l2-cache01 {
1734a12cf5c3SThierry Reding			cache-size = <262144>;
1735a12cf5c3SThierry Reding			cache-line-size = <64>;
1736a12cf5c3SThierry Reding			cache-sets = <512>;
1737a12cf5c3SThierry Reding			cache-unified;
1738a12cf5c3SThierry Reding			next-level-cache = <&l3c0>;
1739a12cf5c3SThierry Reding		};
1740a12cf5c3SThierry Reding
1741a12cf5c3SThierry Reding		l2c0_2: l2-cache02 {
1742a12cf5c3SThierry Reding			cache-size = <262144>;
1743a12cf5c3SThierry Reding			cache-line-size = <64>;
1744a12cf5c3SThierry Reding			cache-sets = <512>;
1745a12cf5c3SThierry Reding			cache-unified;
1746a12cf5c3SThierry Reding			next-level-cache = <&l3c0>;
1747a12cf5c3SThierry Reding		};
1748a12cf5c3SThierry Reding
1749a12cf5c3SThierry Reding		l2c0_3: l2-cache03 {
1750a12cf5c3SThierry Reding			cache-size = <262144>;
1751a12cf5c3SThierry Reding			cache-line-size = <64>;
1752a12cf5c3SThierry Reding			cache-sets = <512>;
1753a12cf5c3SThierry Reding			cache-unified;
1754a12cf5c3SThierry Reding			next-level-cache = <&l3c0>;
1755a12cf5c3SThierry Reding		};
1756a12cf5c3SThierry Reding
1757a12cf5c3SThierry Reding		l2c1_0: l2-cache10 {
1758a12cf5c3SThierry Reding			cache-size = <262144>;
1759a12cf5c3SThierry Reding			cache-line-size = <64>;
1760a12cf5c3SThierry Reding			cache-sets = <512>;
1761a12cf5c3SThierry Reding			cache-unified;
1762a12cf5c3SThierry Reding			next-level-cache = <&l3c1>;
1763a12cf5c3SThierry Reding		};
1764a12cf5c3SThierry Reding
1765a12cf5c3SThierry Reding		l2c1_1: l2-cache11 {
1766a12cf5c3SThierry Reding			cache-size = <262144>;
1767a12cf5c3SThierry Reding			cache-line-size = <64>;
1768a12cf5c3SThierry Reding			cache-sets = <512>;
1769a12cf5c3SThierry Reding			cache-unified;
1770a12cf5c3SThierry Reding			next-level-cache = <&l3c1>;
1771a12cf5c3SThierry Reding		};
1772a12cf5c3SThierry Reding
1773a12cf5c3SThierry Reding		l2c1_2: l2-cache12 {
1774a12cf5c3SThierry Reding			cache-size = <262144>;
1775a12cf5c3SThierry Reding			cache-line-size = <64>;
1776a12cf5c3SThierry Reding			cache-sets = <512>;
1777a12cf5c3SThierry Reding			cache-unified;
1778a12cf5c3SThierry Reding			next-level-cache = <&l3c1>;
1779a12cf5c3SThierry Reding		};
1780a12cf5c3SThierry Reding
1781a12cf5c3SThierry Reding		l2c1_3: l2-cache13 {
1782a12cf5c3SThierry Reding			cache-size = <262144>;
1783a12cf5c3SThierry Reding			cache-line-size = <64>;
1784a12cf5c3SThierry Reding			cache-sets = <512>;
1785a12cf5c3SThierry Reding			cache-unified;
1786a12cf5c3SThierry Reding			next-level-cache = <&l3c1>;
1787a12cf5c3SThierry Reding		};
1788a12cf5c3SThierry Reding
1789a12cf5c3SThierry Reding		l2c2_0: l2-cache20 {
1790a12cf5c3SThierry Reding			cache-size = <262144>;
1791a12cf5c3SThierry Reding			cache-line-size = <64>;
1792a12cf5c3SThierry Reding			cache-sets = <512>;
1793a12cf5c3SThierry Reding			cache-unified;
1794a12cf5c3SThierry Reding			next-level-cache = <&l3c2>;
1795a12cf5c3SThierry Reding		};
1796a12cf5c3SThierry Reding
1797a12cf5c3SThierry Reding		l2c2_1: l2-cache21 {
1798a12cf5c3SThierry Reding			cache-size = <262144>;
1799a12cf5c3SThierry Reding			cache-line-size = <64>;
1800a12cf5c3SThierry Reding			cache-sets = <512>;
1801a12cf5c3SThierry Reding			cache-unified;
1802a12cf5c3SThierry Reding			next-level-cache = <&l3c2>;
1803a12cf5c3SThierry Reding		};
1804a12cf5c3SThierry Reding
1805a12cf5c3SThierry Reding		l2c2_2: l2-cache22 {
1806a12cf5c3SThierry Reding			cache-size = <262144>;
1807a12cf5c3SThierry Reding			cache-line-size = <64>;
1808a12cf5c3SThierry Reding			cache-sets = <512>;
1809a12cf5c3SThierry Reding			cache-unified;
1810a12cf5c3SThierry Reding			next-level-cache = <&l3c2>;
1811a12cf5c3SThierry Reding		};
1812a12cf5c3SThierry Reding
1813a12cf5c3SThierry Reding		l2c2_3: l2-cache23 {
1814a12cf5c3SThierry Reding			cache-size = <262144>;
1815a12cf5c3SThierry Reding			cache-line-size = <64>;
1816a12cf5c3SThierry Reding			cache-sets = <512>;
1817a12cf5c3SThierry Reding			cache-unified;
1818a12cf5c3SThierry Reding			next-level-cache = <&l3c2>;
1819a12cf5c3SThierry Reding		};
1820a12cf5c3SThierry Reding
1821a12cf5c3SThierry Reding		l3c0: l3-cache0 {
1822a12cf5c3SThierry Reding			cache-size = <2097152>;
1823a12cf5c3SThierry Reding			cache-line-size = <64>;
1824a12cf5c3SThierry Reding			cache-sets = <2048>;
1825a12cf5c3SThierry Reding		};
1826a12cf5c3SThierry Reding
1827a12cf5c3SThierry Reding		l3c1: l3-cache1 {
1828a12cf5c3SThierry Reding			cache-size = <2097152>;
1829a12cf5c3SThierry Reding			cache-line-size = <64>;
1830a12cf5c3SThierry Reding			cache-sets = <2048>;
1831a12cf5c3SThierry Reding		};
1832a12cf5c3SThierry Reding
1833a12cf5c3SThierry Reding		l3c2: l3-cache2 {
1834a12cf5c3SThierry Reding			cache-size = <2097152>;
1835a12cf5c3SThierry Reding			cache-line-size = <64>;
1836a12cf5c3SThierry Reding			cache-sets = <2048>;
1837a12cf5c3SThierry Reding		};
1838a12cf5c3SThierry Reding	};
1839a12cf5c3SThierry Reding
1840a12cf5c3SThierry Reding	pmu {
1841a12cf5c3SThierry Reding		compatible = "arm,cortex-a78-pmu";
1842a12cf5c3SThierry Reding		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH>;
1843a12cf5c3SThierry Reding		status = "okay";
184463944891SThierry Reding	};
184563944891SThierry Reding
184663944891SThierry Reding	psci {
184763944891SThierry Reding		compatible = "arm,psci-1.0";
184863944891SThierry Reding		status = "okay";
184963944891SThierry Reding		method = "smc";
185063944891SThierry Reding	};
185163944891SThierry Reding
185206ad2ec4SMikko Perttunen	tcu: serial {
185306ad2ec4SMikko Perttunen		compatible = "nvidia,tegra234-tcu", "nvidia,tegra194-tcu";
185406ad2ec4SMikko Perttunen		mboxes = <&hsp_top0 TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_RX(0)>,
185506ad2ec4SMikko Perttunen			 <&hsp_aon TEGRA_HSP_MBOX_TYPE_SM TEGRA_HSP_SM_TX(1)>;
185606ad2ec4SMikko Perttunen		mbox-names = "rx", "tx";
185706ad2ec4SMikko Perttunen		status = "disabled";
185806ad2ec4SMikko Perttunen	};
185906ad2ec4SMikko Perttunen
186009614acdSSameer Pujar	sound {
186109614acdSSameer Pujar		status = "disabled";
186209614acdSSameer Pujar
186309614acdSSameer Pujar		clocks = <&bpmp TEGRA234_CLK_PLLA>,
186409614acdSSameer Pujar			 <&bpmp TEGRA234_CLK_PLLA_OUT0>;
186509614acdSSameer Pujar		clock-names = "pll_a", "plla_out0";
186609614acdSSameer Pujar		assigned-clocks = <&bpmp TEGRA234_CLK_PLLA>,
186709614acdSSameer Pujar				  <&bpmp TEGRA234_CLK_PLLA_OUT0>,
186809614acdSSameer Pujar				  <&bpmp TEGRA234_CLK_AUD_MCLK>;
186909614acdSSameer Pujar		assigned-clock-parents = <0>,
187009614acdSSameer Pujar					 <&bpmp TEGRA234_CLK_PLLA>,
187109614acdSSameer Pujar					 <&bpmp TEGRA234_CLK_PLLA_OUT0>;
187209614acdSSameer Pujar	};
187309614acdSSameer Pujar
187463944891SThierry Reding	timer {
187563944891SThierry Reding		compatible = "arm,armv8-timer";
187663944891SThierry Reding		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
187763944891SThierry Reding			     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
187863944891SThierry Reding			     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
187963944891SThierry Reding			     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
188063944891SThierry Reding		interrupt-parent = <&gic>;
188163944891SThierry Reding		always-on;
188263944891SThierry Reding	};
188363944891SThierry Reding};
1884