1742af7e7SThierry Reding#include <dt-bindings/clock/tegra210-car.h> 2742af7e7SThierry Reding#include <dt-bindings/gpio/tegra-gpio.h> 3742af7e7SThierry Reding#include <dt-bindings/memory/tegra210-mc.h> 4742af7e7SThierry Reding#include <dt-bindings/pinctrl/pinctrl-tegra.h> 5742af7e7SThierry Reding#include <dt-bindings/interrupt-controller/arm-gic.h> 6742af7e7SThierry Reding 7742af7e7SThierry Reding/ { 8742af7e7SThierry Reding compatible = "nvidia,tegra210"; 9742af7e7SThierry Reding interrupt-parent = <&lic>; 10742af7e7SThierry Reding #address-cells = <2>; 11742af7e7SThierry Reding #size-cells = <2>; 12742af7e7SThierry Reding 13be70771dSThierry Reding host1x@50000000 { 14742af7e7SThierry Reding compatible = "nvidia,tegra210-host1x", "simple-bus"; 15742af7e7SThierry Reding reg = <0x0 0x50000000 0x0 0x00034000>; 16742af7e7SThierry Reding interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */ 17742af7e7SThierry Reding <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */ 18742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_HOST1X>; 19742af7e7SThierry Reding clock-names = "host1x"; 20742af7e7SThierry Reding resets = <&tegra_car 28>; 21742af7e7SThierry Reding reset-names = "host1x"; 22742af7e7SThierry Reding 23742af7e7SThierry Reding #address-cells = <2>; 24742af7e7SThierry Reding #size-cells = <2>; 25742af7e7SThierry Reding 26742af7e7SThierry Reding ranges = <0x0 0x54000000 0x0 0x54000000 0x0 0x01000000>; 27742af7e7SThierry Reding 28be70771dSThierry Reding dpaux1: dpaux@54040000 { 29742af7e7SThierry Reding compatible = "nvidia,tegra210-dpaux"; 30742af7e7SThierry Reding reg = <0x0 0x54040000 0x0 0x00040000>; 31742af7e7SThierry Reding interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 32742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_DPAUX1>, 33742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_DP>; 34742af7e7SThierry Reding clock-names = "dpaux", "parent"; 35742af7e7SThierry Reding resets = <&tegra_car 207>; 36742af7e7SThierry Reding reset-names = "dpaux"; 37742af7e7SThierry Reding status = "disabled"; 38742af7e7SThierry Reding }; 39742af7e7SThierry Reding 40be70771dSThierry Reding vi@54080000 { 41742af7e7SThierry Reding compatible = "nvidia,tegra210-vi"; 42742af7e7SThierry Reding reg = <0x0 0x54080000 0x0 0x00040000>; 43742af7e7SThierry Reding interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 44742af7e7SThierry Reding status = "disabled"; 45742af7e7SThierry Reding }; 46742af7e7SThierry Reding 47be70771dSThierry Reding tsec@54100000 { 48742af7e7SThierry Reding compatible = "nvidia,tegra210-tsec"; 49742af7e7SThierry Reding reg = <0x0 0x54100000 0x0 0x00040000>; 50742af7e7SThierry Reding }; 51742af7e7SThierry Reding 52be70771dSThierry Reding dc@54200000 { 53742af7e7SThierry Reding compatible = "nvidia,tegra210-dc"; 54742af7e7SThierry Reding reg = <0x0 0x54200000 0x0 0x00040000>; 55742af7e7SThierry Reding interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 56742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_DISP1>, 57742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_P>; 58742af7e7SThierry Reding clock-names = "dc", "parent"; 59742af7e7SThierry Reding resets = <&tegra_car 27>; 60742af7e7SThierry Reding reset-names = "dc"; 61742af7e7SThierry Reding 62742af7e7SThierry Reding iommus = <&mc TEGRA_SWGROUP_DC>; 63742af7e7SThierry Reding 64742af7e7SThierry Reding nvidia,head = <0>; 65742af7e7SThierry Reding }; 66742af7e7SThierry Reding 67be70771dSThierry Reding dc@54240000 { 68742af7e7SThierry Reding compatible = "nvidia,tegra210-dc"; 69742af7e7SThierry Reding reg = <0x0 0x54240000 0x0 0x00040000>; 70742af7e7SThierry Reding interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 71742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_DISP2>, 72742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_P>; 73742af7e7SThierry Reding clock-names = "dc", "parent"; 74742af7e7SThierry Reding resets = <&tegra_car 26>; 75742af7e7SThierry Reding reset-names = "dc"; 76742af7e7SThierry Reding 77742af7e7SThierry Reding iommus = <&mc TEGRA_SWGROUP_DCB>; 78742af7e7SThierry Reding 79742af7e7SThierry Reding nvidia,head = <1>; 80742af7e7SThierry Reding }; 81742af7e7SThierry Reding 82be70771dSThierry Reding dsi@54300000 { 83742af7e7SThierry Reding compatible = "nvidia,tegra210-dsi"; 84742af7e7SThierry Reding reg = <0x0 0x54300000 0x0 0x00040000>; 85742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_DSIA>, 86742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_DSIALP>, 87742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_D_OUT0>; 88742af7e7SThierry Reding clock-names = "dsi", "lp", "parent"; 89742af7e7SThierry Reding resets = <&tegra_car 48>; 90742af7e7SThierry Reding reset-names = "dsi"; 91742af7e7SThierry Reding nvidia,mipi-calibrate = <&mipi 0x0c0>; /* DSIA & DSIB pads */ 92742af7e7SThierry Reding 93742af7e7SThierry Reding status = "disabled"; 94742af7e7SThierry Reding 95742af7e7SThierry Reding #address-cells = <1>; 96742af7e7SThierry Reding #size-cells = <0>; 97742af7e7SThierry Reding }; 98742af7e7SThierry Reding 99be70771dSThierry Reding vic@54340000 { 100742af7e7SThierry Reding compatible = "nvidia,tegra210-vic"; 101742af7e7SThierry Reding reg = <0x0 0x54340000 0x0 0x00040000>; 102742af7e7SThierry Reding status = "disabled"; 103742af7e7SThierry Reding }; 104742af7e7SThierry Reding 105be70771dSThierry Reding nvjpg@54380000 { 106742af7e7SThierry Reding compatible = "nvidia,tegra210-nvjpg"; 107742af7e7SThierry Reding reg = <0x0 0x54380000 0x0 0x00040000>; 108742af7e7SThierry Reding status = "disabled"; 109742af7e7SThierry Reding }; 110742af7e7SThierry Reding 111be70771dSThierry Reding dsi@54400000 { 112742af7e7SThierry Reding compatible = "nvidia,tegra210-dsi"; 113742af7e7SThierry Reding reg = <0x0 0x54400000 0x0 0x00040000>; 114742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_DSIB>, 115742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_DSIBLP>, 116742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_D_OUT0>; 117742af7e7SThierry Reding clock-names = "dsi", "lp", "parent"; 118742af7e7SThierry Reding resets = <&tegra_car 82>; 119742af7e7SThierry Reding reset-names = "dsi"; 120742af7e7SThierry Reding nvidia,mipi-calibrate = <&mipi 0x300>; /* DSIC & DSID pads */ 121742af7e7SThierry Reding 122742af7e7SThierry Reding status = "disabled"; 123742af7e7SThierry Reding 124742af7e7SThierry Reding #address-cells = <1>; 125742af7e7SThierry Reding #size-cells = <0>; 126742af7e7SThierry Reding }; 127742af7e7SThierry Reding 128be70771dSThierry Reding nvdec@54480000 { 129742af7e7SThierry Reding compatible = "nvidia,tegra210-nvdec"; 130742af7e7SThierry Reding reg = <0x0 0x54480000 0x0 0x00040000>; 131742af7e7SThierry Reding status = "disabled"; 132742af7e7SThierry Reding }; 133742af7e7SThierry Reding 134be70771dSThierry Reding nvenc@544c0000 { 135742af7e7SThierry Reding compatible = "nvidia,tegra210-nvenc"; 136742af7e7SThierry Reding reg = <0x0 0x544c0000 0x0 0x00040000>; 137742af7e7SThierry Reding status = "disabled"; 138742af7e7SThierry Reding }; 139742af7e7SThierry Reding 140be70771dSThierry Reding tsec@54500000 { 141742af7e7SThierry Reding compatible = "nvidia,tegra210-tsec"; 142742af7e7SThierry Reding reg = <0x0 0x54500000 0x0 0x00040000>; 143742af7e7SThierry Reding status = "disabled"; 144742af7e7SThierry Reding }; 145742af7e7SThierry Reding 146be70771dSThierry Reding sor@54540000 { 147742af7e7SThierry Reding compatible = "nvidia,tegra210-sor"; 148742af7e7SThierry Reding reg = <0x0 0x54540000 0x0 0x00040000>; 149742af7e7SThierry Reding interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 150742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SOR0>, 151742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_D_OUT0>, 152742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_DP>, 153742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_SOR_SAFE>; 154742af7e7SThierry Reding clock-names = "sor", "parent", "dp", "safe"; 155742af7e7SThierry Reding resets = <&tegra_car 182>; 156742af7e7SThierry Reding reset-names = "sor"; 157742af7e7SThierry Reding status = "disabled"; 158742af7e7SThierry Reding }; 159742af7e7SThierry Reding 160be70771dSThierry Reding sor@54580000 { 161742af7e7SThierry Reding compatible = "nvidia,tegra210-sor1"; 162742af7e7SThierry Reding reg = <0x0 0x54580000 0x0 0x00040000>; 163742af7e7SThierry Reding interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 164742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SOR1>, 165742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_D2_OUT0>, 166742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_DP>, 167742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_SOR_SAFE>; 168742af7e7SThierry Reding clock-names = "sor", "parent", "dp", "safe"; 169742af7e7SThierry Reding resets = <&tegra_car 183>; 170742af7e7SThierry Reding reset-names = "sor"; 171742af7e7SThierry Reding status = "disabled"; 172742af7e7SThierry Reding }; 173742af7e7SThierry Reding 174be70771dSThierry Reding dpaux: dpaux@545c0000 { 175742af7e7SThierry Reding compatible = "nvidia,tegra124-dpaux"; 176742af7e7SThierry Reding reg = <0x0 0x545c0000 0x0 0x00040000>; 177742af7e7SThierry Reding interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>; 178742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_DPAUX>, 179742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_DP>; 180742af7e7SThierry Reding clock-names = "dpaux", "parent"; 181742af7e7SThierry Reding resets = <&tegra_car 181>; 182742af7e7SThierry Reding reset-names = "dpaux"; 183742af7e7SThierry Reding status = "disabled"; 184742af7e7SThierry Reding }; 185742af7e7SThierry Reding 186be70771dSThierry Reding isp@54600000 { 187742af7e7SThierry Reding compatible = "nvidia,tegra210-isp"; 188742af7e7SThierry Reding reg = <0x0 0x54600000 0x0 0x00040000>; 189742af7e7SThierry Reding interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 190742af7e7SThierry Reding status = "disabled"; 191742af7e7SThierry Reding }; 192742af7e7SThierry Reding 193be70771dSThierry Reding isp@54680000 { 194742af7e7SThierry Reding compatible = "nvidia,tegra210-isp"; 195742af7e7SThierry Reding reg = <0x0 0x54680000 0x0 0x00040000>; 196742af7e7SThierry Reding interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>; 197742af7e7SThierry Reding status = "disabled"; 198742af7e7SThierry Reding }; 199742af7e7SThierry Reding 200be70771dSThierry Reding i2c@546c0000 { 201742af7e7SThierry Reding compatible = "nvidia,tegra210-i2c-vi"; 202742af7e7SThierry Reding reg = <0x0 0x546c0000 0x0 0x00040000>; 203742af7e7SThierry Reding interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 204742af7e7SThierry Reding status = "disabled"; 205742af7e7SThierry Reding }; 206742af7e7SThierry Reding }; 207742af7e7SThierry Reding 208be70771dSThierry Reding gic: interrupt-controller@50041000 { 209742af7e7SThierry Reding compatible = "arm,gic-400"; 210742af7e7SThierry Reding #interrupt-cells = <3>; 211742af7e7SThierry Reding interrupt-controller; 212742af7e7SThierry Reding reg = <0x0 0x50041000 0x0 0x1000>, 213742af7e7SThierry Reding <0x0 0x50042000 0x0 0x2000>, 214742af7e7SThierry Reding <0x0 0x50044000 0x0 0x2000>, 215742af7e7SThierry Reding <0x0 0x50046000 0x0 0x2000>; 216742af7e7SThierry Reding interrupts = <GIC_PPI 9 217742af7e7SThierry Reding (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 218742af7e7SThierry Reding interrupt-parent = <&gic>; 219742af7e7SThierry Reding }; 220742af7e7SThierry Reding 221be70771dSThierry Reding gpu@57000000 { 222742af7e7SThierry Reding compatible = "nvidia,gm20b"; 223742af7e7SThierry Reding reg = <0x0 0x57000000 0x0 0x01000000>, 224742af7e7SThierry Reding <0x0 0x58000000 0x0 0x01000000>; 225742af7e7SThierry Reding interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>, 226742af7e7SThierry Reding <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 227742af7e7SThierry Reding interrupt-names = "stall", "nonstall"; 228742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_GPU>, 2294a0778e9SAlexandre Courbot <&tegra_car TEGRA210_CLK_PLL_P_OUT5>, 2304a0778e9SAlexandre Courbot <&tegra_car TEGRA210_CLK_PLL_G_REF>; 2314a0778e9SAlexandre Courbot clock-names = "gpu", "pwr", "ref"; 232742af7e7SThierry Reding resets = <&tegra_car 184>; 233742af7e7SThierry Reding reset-names = "gpu"; 23430f949bcSAlexandre Courbot 23530f949bcSAlexandre Courbot iommus = <&mc TEGRA_SWGROUP_GPU>; 23630f949bcSAlexandre Courbot 237742af7e7SThierry Reding status = "disabled"; 238742af7e7SThierry Reding }; 239742af7e7SThierry Reding 240be70771dSThierry Reding lic: interrupt-controller@60004000 { 241742af7e7SThierry Reding compatible = "nvidia,tegra210-ictlr"; 242742af7e7SThierry Reding reg = <0x0 0x60004000 0x0 0x40>, /* primary controller */ 243742af7e7SThierry Reding <0x0 0x60004100 0x0 0x40>, /* secondary controller */ 244742af7e7SThierry Reding <0x0 0x60004200 0x0 0x40>, /* tertiary controller */ 245742af7e7SThierry Reding <0x0 0x60004300 0x0 0x40>, /* quaternary controller */ 246742af7e7SThierry Reding <0x0 0x60004400 0x0 0x40>, /* quinary controller */ 247742af7e7SThierry Reding <0x0 0x60004500 0x0 0x40>; /* senary controller */ 248742af7e7SThierry Reding interrupt-controller; 249742af7e7SThierry Reding #interrupt-cells = <3>; 250742af7e7SThierry Reding interrupt-parent = <&gic>; 251742af7e7SThierry Reding }; 252742af7e7SThierry Reding 253be70771dSThierry Reding timer@60005000 { 254742af7e7SThierry Reding compatible = "nvidia,tegra210-timer", "nvidia,tegra20-timer"; 255742af7e7SThierry Reding reg = <0x0 0x60005000 0x0 0x400>; 256742af7e7SThierry Reding interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 257742af7e7SThierry Reding <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 258742af7e7SThierry Reding <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>, 259742af7e7SThierry Reding <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>, 260742af7e7SThierry Reding <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 261742af7e7SThierry Reding <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>; 262742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_TIMER>; 263742af7e7SThierry Reding clock-names = "timer"; 264742af7e7SThierry Reding }; 265742af7e7SThierry Reding 266be70771dSThierry Reding tegra_car: clock@60006000 { 267742af7e7SThierry Reding compatible = "nvidia,tegra210-car"; 268742af7e7SThierry Reding reg = <0x0 0x60006000 0x0 0x1000>; 269742af7e7SThierry Reding #clock-cells = <1>; 270742af7e7SThierry Reding #reset-cells = <1>; 271742af7e7SThierry Reding }; 272742af7e7SThierry Reding 273be70771dSThierry Reding flow-controller@60007000 { 274742af7e7SThierry Reding compatible = "nvidia,tegra210-flowctrl"; 275742af7e7SThierry Reding reg = <0x0 0x60007000 0x0 0x1000>; 276742af7e7SThierry Reding }; 277742af7e7SThierry Reding 278be70771dSThierry Reding gpio: gpio@6000d000 { 279742af7e7SThierry Reding compatible = "nvidia,tegra210-gpio", "nvidia,tegra124-gpio", "nvidia,tegra30-gpio"; 280742af7e7SThierry Reding reg = <0x0 0x6000d000 0x0 0x1000>; 281742af7e7SThierry Reding interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>, 282742af7e7SThierry Reding <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>, 283742af7e7SThierry Reding <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>, 284742af7e7SThierry Reding <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>, 285742af7e7SThierry Reding <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>, 286742af7e7SThierry Reding <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>, 287742af7e7SThierry Reding <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>, 288742af7e7SThierry Reding <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>; 289742af7e7SThierry Reding #gpio-cells = <2>; 290742af7e7SThierry Reding gpio-controller; 291742af7e7SThierry Reding #interrupt-cells = <2>; 292742af7e7SThierry Reding interrupt-controller; 293742af7e7SThierry Reding }; 294742af7e7SThierry Reding 295be70771dSThierry Reding apbdma: dma@60020000 { 296742af7e7SThierry Reding compatible = "nvidia,tegra210-apbdma", "nvidia,tegra148-apbdma"; 297742af7e7SThierry Reding reg = <0x0 0x60020000 0x0 0x1400>; 298742af7e7SThierry Reding interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 299742af7e7SThierry Reding <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 300742af7e7SThierry Reding <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 301742af7e7SThierry Reding <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 302742af7e7SThierry Reding <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 303742af7e7SThierry Reding <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 304742af7e7SThierry Reding <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 305742af7e7SThierry Reding <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>, 306742af7e7SThierry Reding <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>, 307742af7e7SThierry Reding <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 308742af7e7SThierry Reding <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>, 309742af7e7SThierry Reding <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>, 310742af7e7SThierry Reding <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 311742af7e7SThierry Reding <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 312742af7e7SThierry Reding <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 313742af7e7SThierry Reding <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 314742af7e7SThierry Reding <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>, 315742af7e7SThierry Reding <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>, 316742af7e7SThierry Reding <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, 317742af7e7SThierry Reding <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 318742af7e7SThierry Reding <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>, 319742af7e7SThierry Reding <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>, 320742af7e7SThierry Reding <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>, 321742af7e7SThierry Reding <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>, 322742af7e7SThierry Reding <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>, 323742af7e7SThierry Reding <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>, 324742af7e7SThierry Reding <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>, 325742af7e7SThierry Reding <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>, 326742af7e7SThierry Reding <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 327742af7e7SThierry Reding <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>, 328742af7e7SThierry Reding <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 329742af7e7SThierry Reding <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 330742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_APBDMA>; 331742af7e7SThierry Reding clock-names = "dma"; 332742af7e7SThierry Reding resets = <&tegra_car 34>; 333742af7e7SThierry Reding reset-names = "dma"; 334742af7e7SThierry Reding #dma-cells = <1>; 335742af7e7SThierry Reding }; 336742af7e7SThierry Reding 337be70771dSThierry Reding apbmisc@70000800 { 338742af7e7SThierry Reding compatible = "nvidia,tegra210-apbmisc", "nvidia,tegra20-apbmisc"; 339742af7e7SThierry Reding reg = <0x0 0x70000800 0x0 0x64>, /* Chip revision */ 340742af7e7SThierry Reding <0x0 0x7000e864 0x0 0x04>; /* Strapping options */ 341742af7e7SThierry Reding }; 342742af7e7SThierry Reding 343be70771dSThierry Reding pinmux: pinmux@700008d4 { 344742af7e7SThierry Reding compatible = "nvidia,tegra210-pinmux"; 345742af7e7SThierry Reding reg = <0x0 0x700008d4 0x0 0x29c>, /* Pad control registers */ 346742af7e7SThierry Reding <0x0 0x70003000 0x0 0x294>; /* Mux registers */ 347742af7e7SThierry Reding }; 348742af7e7SThierry Reding 349742af7e7SThierry Reding /* 350742af7e7SThierry Reding * There are two serial driver i.e. 8250 based simple serial 351742af7e7SThierry Reding * driver and APB DMA based serial driver for higher baudrate 352ef769e32SAdam Buchbinder * and performance. To enable the 8250 based driver, the compatible 353742af7e7SThierry Reding * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable 35468cd8b2eSThierry Reding * the APB DMA based serial driver, the compatible is 355742af7e7SThierry Reding * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart". 356742af7e7SThierry Reding */ 357be70771dSThierry Reding uarta: serial@70006000 { 358742af7e7SThierry Reding compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart"; 359742af7e7SThierry Reding reg = <0x0 0x70006000 0x0 0x40>; 360742af7e7SThierry Reding reg-shift = <2>; 361742af7e7SThierry Reding interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>; 362742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_UARTA>; 363742af7e7SThierry Reding clock-names = "serial"; 364742af7e7SThierry Reding resets = <&tegra_car 6>; 365742af7e7SThierry Reding reset-names = "serial"; 366742af7e7SThierry Reding dmas = <&apbdma 8>, <&apbdma 8>; 367742af7e7SThierry Reding dma-names = "rx", "tx"; 368742af7e7SThierry Reding status = "disabled"; 369742af7e7SThierry Reding }; 370742af7e7SThierry Reding 371be70771dSThierry Reding uartb: serial@70006040 { 372742af7e7SThierry Reding compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart"; 373742af7e7SThierry Reding reg = <0x0 0x70006040 0x0 0x40>; 374742af7e7SThierry Reding reg-shift = <2>; 375742af7e7SThierry Reding interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>; 376742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_UARTB>; 377742af7e7SThierry Reding clock-names = "serial"; 378742af7e7SThierry Reding resets = <&tegra_car 7>; 379742af7e7SThierry Reding reset-names = "serial"; 380742af7e7SThierry Reding dmas = <&apbdma 9>, <&apbdma 9>; 381742af7e7SThierry Reding dma-names = "rx", "tx"; 382742af7e7SThierry Reding status = "disabled"; 383742af7e7SThierry Reding }; 384742af7e7SThierry Reding 385be70771dSThierry Reding uartc: serial@70006200 { 386742af7e7SThierry Reding compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart"; 387742af7e7SThierry Reding reg = <0x0 0x70006200 0x0 0x40>; 388742af7e7SThierry Reding reg-shift = <2>; 389742af7e7SThierry Reding interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 390742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_UARTC>; 391742af7e7SThierry Reding clock-names = "serial"; 392742af7e7SThierry Reding resets = <&tegra_car 55>; 393742af7e7SThierry Reding reset-names = "serial"; 394742af7e7SThierry Reding dmas = <&apbdma 10>, <&apbdma 10>; 395742af7e7SThierry Reding dma-names = "rx", "tx"; 396742af7e7SThierry Reding status = "disabled"; 397742af7e7SThierry Reding }; 398742af7e7SThierry Reding 399be70771dSThierry Reding uartd: serial@70006300 { 400742af7e7SThierry Reding compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart"; 401742af7e7SThierry Reding reg = <0x0 0x70006300 0x0 0x40>; 402742af7e7SThierry Reding reg-shift = <2>; 403742af7e7SThierry Reding interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>; 404742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_UARTD>; 405742af7e7SThierry Reding clock-names = "serial"; 406742af7e7SThierry Reding resets = <&tegra_car 65>; 407742af7e7SThierry Reding reset-names = "serial"; 408742af7e7SThierry Reding dmas = <&apbdma 19>, <&apbdma 19>; 409742af7e7SThierry Reding dma-names = "rx", "tx"; 410742af7e7SThierry Reding status = "disabled"; 411742af7e7SThierry Reding }; 412742af7e7SThierry Reding 413be70771dSThierry Reding pwm: pwm@7000a000 { 414742af7e7SThierry Reding compatible = "nvidia,tegra210-pwm", "nvidia,tegra20-pwm"; 415742af7e7SThierry Reding reg = <0x0 0x7000a000 0x0 0x100>; 416742af7e7SThierry Reding #pwm-cells = <2>; 417742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_PWM>; 418742af7e7SThierry Reding clock-names = "pwm"; 419742af7e7SThierry Reding resets = <&tegra_car 17>; 420742af7e7SThierry Reding reset-names = "pwm"; 421742af7e7SThierry Reding status = "disabled"; 422742af7e7SThierry Reding }; 423742af7e7SThierry Reding 424be70771dSThierry Reding i2c@7000c000 { 425742af7e7SThierry Reding compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c"; 426742af7e7SThierry Reding reg = <0x0 0x7000c000 0x0 0x100>; 427742af7e7SThierry Reding interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>; 428742af7e7SThierry Reding #address-cells = <1>; 429742af7e7SThierry Reding #size-cells = <0>; 430742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_I2C1>; 431742af7e7SThierry Reding clock-names = "div-clk"; 432742af7e7SThierry Reding resets = <&tegra_car 12>; 433742af7e7SThierry Reding reset-names = "i2c"; 434742af7e7SThierry Reding dmas = <&apbdma 21>, <&apbdma 21>; 435742af7e7SThierry Reding dma-names = "rx", "tx"; 436742af7e7SThierry Reding status = "disabled"; 437742af7e7SThierry Reding }; 438742af7e7SThierry Reding 439be70771dSThierry Reding i2c@7000c400 { 440742af7e7SThierry Reding compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c"; 441742af7e7SThierry Reding reg = <0x0 0x7000c400 0x0 0x100>; 442742af7e7SThierry Reding interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 443742af7e7SThierry Reding #address-cells = <1>; 444742af7e7SThierry Reding #size-cells = <0>; 445742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_I2C2>; 446742af7e7SThierry Reding clock-names = "div-clk"; 447742af7e7SThierry Reding resets = <&tegra_car 54>; 448742af7e7SThierry Reding reset-names = "i2c"; 449742af7e7SThierry Reding dmas = <&apbdma 22>, <&apbdma 22>; 450742af7e7SThierry Reding dma-names = "rx", "tx"; 451742af7e7SThierry Reding status = "disabled"; 452742af7e7SThierry Reding }; 453742af7e7SThierry Reding 454be70771dSThierry Reding i2c@7000c500 { 455742af7e7SThierry Reding compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c"; 456742af7e7SThierry Reding reg = <0x0 0x7000c500 0x0 0x100>; 457742af7e7SThierry Reding interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>; 458742af7e7SThierry Reding #address-cells = <1>; 459742af7e7SThierry Reding #size-cells = <0>; 460742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_I2C3>; 461742af7e7SThierry Reding clock-names = "div-clk"; 462742af7e7SThierry Reding resets = <&tegra_car 67>; 463742af7e7SThierry Reding reset-names = "i2c"; 464742af7e7SThierry Reding dmas = <&apbdma 23>, <&apbdma 23>; 465742af7e7SThierry Reding dma-names = "rx", "tx"; 466742af7e7SThierry Reding status = "disabled"; 467742af7e7SThierry Reding }; 468742af7e7SThierry Reding 469be70771dSThierry Reding i2c@7000c700 { 470742af7e7SThierry Reding compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c"; 471742af7e7SThierry Reding reg = <0x0 0x7000c700 0x0 0x100>; 472742af7e7SThierry Reding interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>; 473742af7e7SThierry Reding #address-cells = <1>; 474742af7e7SThierry Reding #size-cells = <0>; 475742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_I2C4>; 476742af7e7SThierry Reding clock-names = "div-clk"; 477742af7e7SThierry Reding resets = <&tegra_car 103>; 478742af7e7SThierry Reding reset-names = "i2c"; 479742af7e7SThierry Reding dmas = <&apbdma 26>, <&apbdma 26>; 480742af7e7SThierry Reding dma-names = "rx", "tx"; 481742af7e7SThierry Reding status = "disabled"; 482742af7e7SThierry Reding }; 483742af7e7SThierry Reding 484be70771dSThierry Reding i2c@7000d000 { 485742af7e7SThierry Reding compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c"; 486742af7e7SThierry Reding reg = <0x0 0x7000d000 0x0 0x100>; 487742af7e7SThierry Reding interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>; 488742af7e7SThierry Reding #address-cells = <1>; 489742af7e7SThierry Reding #size-cells = <0>; 490742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_I2C5>; 491742af7e7SThierry Reding clock-names = "div-clk"; 492742af7e7SThierry Reding resets = <&tegra_car 47>; 493742af7e7SThierry Reding reset-names = "i2c"; 494742af7e7SThierry Reding dmas = <&apbdma 24>, <&apbdma 24>; 495742af7e7SThierry Reding dma-names = "rx", "tx"; 496742af7e7SThierry Reding status = "disabled"; 497742af7e7SThierry Reding }; 498742af7e7SThierry Reding 499be70771dSThierry Reding i2c@7000d100 { 500742af7e7SThierry Reding compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c"; 501742af7e7SThierry Reding reg = <0x0 0x7000d100 0x0 0x100>; 502742af7e7SThierry Reding interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 503742af7e7SThierry Reding #address-cells = <1>; 504742af7e7SThierry Reding #size-cells = <0>; 505742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_I2C6>; 506742af7e7SThierry Reding clock-names = "div-clk"; 507742af7e7SThierry Reding resets = <&tegra_car 166>; 508742af7e7SThierry Reding reset-names = "i2c"; 509742af7e7SThierry Reding dmas = <&apbdma 30>, <&apbdma 30>; 510742af7e7SThierry Reding dma-names = "rx", "tx"; 511742af7e7SThierry Reding status = "disabled"; 512742af7e7SThierry Reding }; 513742af7e7SThierry Reding 514be70771dSThierry Reding spi@7000d400 { 515742af7e7SThierry Reding compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi"; 516742af7e7SThierry Reding reg = <0x0 0x7000d400 0x0 0x200>; 517742af7e7SThierry Reding interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>; 518742af7e7SThierry Reding #address-cells = <1>; 519742af7e7SThierry Reding #size-cells = <0>; 520742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SBC1>; 521742af7e7SThierry Reding clock-names = "spi"; 522742af7e7SThierry Reding resets = <&tegra_car 41>; 523742af7e7SThierry Reding reset-names = "spi"; 524742af7e7SThierry Reding dmas = <&apbdma 15>, <&apbdma 15>; 525742af7e7SThierry Reding dma-names = "rx", "tx"; 526742af7e7SThierry Reding status = "disabled"; 527742af7e7SThierry Reding }; 528742af7e7SThierry Reding 529be70771dSThierry Reding spi@7000d600 { 530742af7e7SThierry Reding compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi"; 531742af7e7SThierry Reding reg = <0x0 0x7000d600 0x0 0x200>; 532742af7e7SThierry Reding interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 533742af7e7SThierry Reding #address-cells = <1>; 534742af7e7SThierry Reding #size-cells = <0>; 535742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SBC2>; 536742af7e7SThierry Reding clock-names = "spi"; 537742af7e7SThierry Reding resets = <&tegra_car 44>; 538742af7e7SThierry Reding reset-names = "spi"; 539742af7e7SThierry Reding dmas = <&apbdma 16>, <&apbdma 16>; 540742af7e7SThierry Reding dma-names = "rx", "tx"; 541742af7e7SThierry Reding status = "disabled"; 542742af7e7SThierry Reding }; 543742af7e7SThierry Reding 544be70771dSThierry Reding spi@7000d800 { 545742af7e7SThierry Reding compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi"; 546742af7e7SThierry Reding reg = <0x0 0x7000d800 0x0 0x200>; 547742af7e7SThierry Reding interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>; 548742af7e7SThierry Reding #address-cells = <1>; 549742af7e7SThierry Reding #size-cells = <0>; 550742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SBC3>; 551742af7e7SThierry Reding clock-names = "spi"; 552742af7e7SThierry Reding resets = <&tegra_car 46>; 553742af7e7SThierry Reding reset-names = "spi"; 554742af7e7SThierry Reding dmas = <&apbdma 17>, <&apbdma 17>; 555742af7e7SThierry Reding dma-names = "rx", "tx"; 556742af7e7SThierry Reding status = "disabled"; 557742af7e7SThierry Reding }; 558742af7e7SThierry Reding 559be70771dSThierry Reding spi@7000da00 { 560742af7e7SThierry Reding compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi"; 561742af7e7SThierry Reding reg = <0x0 0x7000da00 0x0 0x200>; 562742af7e7SThierry Reding interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>; 563742af7e7SThierry Reding #address-cells = <1>; 564742af7e7SThierry Reding #size-cells = <0>; 565742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SBC4>; 566742af7e7SThierry Reding clock-names = "spi"; 567742af7e7SThierry Reding resets = <&tegra_car 68>; 568742af7e7SThierry Reding reset-names = "spi"; 569742af7e7SThierry Reding dmas = <&apbdma 18>, <&apbdma 18>; 570742af7e7SThierry Reding dma-names = "rx", "tx"; 571742af7e7SThierry Reding status = "disabled"; 572742af7e7SThierry Reding }; 573742af7e7SThierry Reding 574be70771dSThierry Reding rtc@7000e000 { 575742af7e7SThierry Reding compatible = "nvidia,tegra210-rtc", "nvidia,tegra20-rtc"; 576742af7e7SThierry Reding reg = <0x0 0x7000e000 0x0 0x100>; 577742af7e7SThierry Reding interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 578742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_RTC>; 579742af7e7SThierry Reding clock-names = "rtc"; 580742af7e7SThierry Reding }; 581742af7e7SThierry Reding 582be70771dSThierry Reding pmc: pmc@7000e400 { 583742af7e7SThierry Reding compatible = "nvidia,tegra210-pmc"; 584742af7e7SThierry Reding reg = <0x0 0x7000e400 0x0 0x400>; 585742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_PCLK>, <&clk32k_in>; 586742af7e7SThierry Reding clock-names = "pclk", "clk32k_in"; 587742af7e7SThierry Reding }; 588742af7e7SThierry Reding 589be70771dSThierry Reding fuse@7000f800 { 590742af7e7SThierry Reding compatible = "nvidia,tegra210-efuse"; 591742af7e7SThierry Reding reg = <0x0 0x7000f800 0x0 0x400>; 592742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_FUSE>; 593742af7e7SThierry Reding clock-names = "fuse"; 594742af7e7SThierry Reding resets = <&tegra_car 39>; 595742af7e7SThierry Reding reset-names = "fuse"; 596742af7e7SThierry Reding }; 597742af7e7SThierry Reding 598be70771dSThierry Reding mc: memory-controller@70019000 { 599742af7e7SThierry Reding compatible = "nvidia,tegra210-mc"; 600742af7e7SThierry Reding reg = <0x0 0x70019000 0x0 0x1000>; 601742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_MC>; 602742af7e7SThierry Reding clock-names = "mc"; 603742af7e7SThierry Reding 604742af7e7SThierry Reding interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 605742af7e7SThierry Reding 606742af7e7SThierry Reding #iommu-cells = <1>; 607742af7e7SThierry Reding }; 608742af7e7SThierry Reding 609be70771dSThierry Reding hda@70030000 { 610742af7e7SThierry Reding compatible = "nvidia,tegra210-hda", "nvidia,tegra30-hda"; 611742af7e7SThierry Reding reg = <0x0 0x70030000 0x0 0x10000>; 612742af7e7SThierry Reding interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>; 613742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_HDA>, 614742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_HDA2HDMI>, 615742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_HDA2CODEC_2X>; 616742af7e7SThierry Reding clock-names = "hda", "hda2hdmi", "hda2codec_2x"; 617742af7e7SThierry Reding resets = <&tegra_car 125>, /* hda */ 618742af7e7SThierry Reding <&tegra_car 128>, /* hda2hdmi */ 619742af7e7SThierry Reding <&tegra_car 111>; /* hda2codec_2x */ 620742af7e7SThierry Reding reset-names = "hda", "hda2hdmi", "hda2codec_2x"; 621742af7e7SThierry Reding status = "disabled"; 622742af7e7SThierry Reding }; 623742af7e7SThierry Reding 624e7a99ac2SThierry Reding usb@70090000 { 625e7a99ac2SThierry Reding compatible = "nvidia,tegra210-xusb"; 626e7a99ac2SThierry Reding reg = <0x0 0x70090000 0x0 0x8000>, 627e7a99ac2SThierry Reding <0x0 0x70098000 0x0 0x1000>, 628e7a99ac2SThierry Reding <0x0 0x70099000 0x0 0x1000>; 629e7a99ac2SThierry Reding reg-names = "hcd", "fpci", "ipfs"; 630e7a99ac2SThierry Reding 631e7a99ac2SThierry Reding interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 632e7a99ac2SThierry Reding <GIC_SPI 49 IRQ_TYPE_LEVEL_HIGH>; 633e7a99ac2SThierry Reding 634e7a99ac2SThierry Reding clocks = <&tegra_car TEGRA210_CLK_XUSB_HOST>, 635e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_XUSB_HOST_SRC>, 636e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_XUSB_FALCON_SRC>, 637e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_XUSB_SS>, 638e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_XUSB_SS_DIV2>, 639e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_XUSB_SS_SRC>, 640e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_XUSB_HS_SRC>, 641e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_XUSB_FS_SRC>, 642e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_PLL_U_480M>, 643e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_CLK_M>, 644e7a99ac2SThierry Reding <&tegra_car TEGRA210_CLK_PLL_E>; 645e7a99ac2SThierry Reding clock-names = "xusb_host", "xusb_host_src", 646e7a99ac2SThierry Reding "xusb_falcon_src", "xusb_ss", 647e7a99ac2SThierry Reding "xusb_ss_div2", "xusb_ss_src", 648e7a99ac2SThierry Reding "xusb_hs_src", "xusb_fs_src", 649e7a99ac2SThierry Reding "pll_u_480m", "clk_m", "pll_e"; 650e7a99ac2SThierry Reding resets = <&tegra_car 89>, <&tegra_car 156>, 651e7a99ac2SThierry Reding <&tegra_car 143>; 652e7a99ac2SThierry Reding reset-names = "xusb_host", "xusb_ss", "xusb_src"; 653e7a99ac2SThierry Reding 654e7a99ac2SThierry Reding nvidia,xusb-padctl = <&padctl>; 655e7a99ac2SThierry Reding 656e7a99ac2SThierry Reding status = "disabled"; 657e7a99ac2SThierry Reding }; 658e7a99ac2SThierry Reding 6594e07ac90SThierry Reding padctl: padctl@7009f000 { 6604e07ac90SThierry Reding compatible = "nvidia,tegra210-xusb-padctl"; 6614e07ac90SThierry Reding reg = <0x0 0x7009f000 0x0 0x1000>; 6624e07ac90SThierry Reding resets = <&tegra_car 142>; 6634e07ac90SThierry Reding reset-names = "padctl"; 6644e07ac90SThierry Reding 6654e07ac90SThierry Reding status = "disabled"; 6664e07ac90SThierry Reding 6674e07ac90SThierry Reding pads { 6684e07ac90SThierry Reding usb2 { 6694e07ac90SThierry Reding clocks = <&tegra_car TEGRA210_CLK_USB2_TRK>; 6704e07ac90SThierry Reding clock-names = "trk"; 6714e07ac90SThierry Reding status = "disabled"; 6724e07ac90SThierry Reding 6734e07ac90SThierry Reding lanes { 6744e07ac90SThierry Reding usb2-0 { 6754e07ac90SThierry Reding status = "disabled"; 6764e07ac90SThierry Reding #phy-cells = <0>; 6774e07ac90SThierry Reding }; 6784e07ac90SThierry Reding 6794e07ac90SThierry Reding usb2-1 { 6804e07ac90SThierry Reding status = "disabled"; 6814e07ac90SThierry Reding #phy-cells = <0>; 6824e07ac90SThierry Reding }; 6834e07ac90SThierry Reding 6844e07ac90SThierry Reding usb2-2 { 6854e07ac90SThierry Reding status = "disabled"; 6864e07ac90SThierry Reding #phy-cells = <0>; 6874e07ac90SThierry Reding }; 6884e07ac90SThierry Reding 6894e07ac90SThierry Reding usb2-3 { 6904e07ac90SThierry Reding status = "disabled"; 6914e07ac90SThierry Reding #phy-cells = <0>; 6924e07ac90SThierry Reding }; 6934e07ac90SThierry Reding }; 6944e07ac90SThierry Reding }; 6954e07ac90SThierry Reding 6964e07ac90SThierry Reding hsic { 6974e07ac90SThierry Reding clocks = <&tegra_car TEGRA210_CLK_HSIC_TRK>; 6984e07ac90SThierry Reding clock-names = "trk"; 6994e07ac90SThierry Reding status = "disabled"; 7004e07ac90SThierry Reding 7014e07ac90SThierry Reding lanes { 7024e07ac90SThierry Reding hsic-0 { 7034e07ac90SThierry Reding status = "disabled"; 7044e07ac90SThierry Reding #phy-cells = <0>; 7054e07ac90SThierry Reding }; 7064e07ac90SThierry Reding 7074e07ac90SThierry Reding hsic-1 { 7084e07ac90SThierry Reding status = "disabled"; 7094e07ac90SThierry Reding #phy-cells = <0>; 7104e07ac90SThierry Reding }; 7114e07ac90SThierry Reding }; 7124e07ac90SThierry Reding }; 7134e07ac90SThierry Reding 7144e07ac90SThierry Reding pcie { 7154e07ac90SThierry Reding clocks = <&tegra_car TEGRA210_CLK_PLL_E>; 7164e07ac90SThierry Reding clock-names = "pll"; 7174e07ac90SThierry Reding resets = <&tegra_car 205>; 7184e07ac90SThierry Reding reset-names = "phy"; 7194e07ac90SThierry Reding status = "disabled"; 7204e07ac90SThierry Reding 7214e07ac90SThierry Reding lanes { 7224e07ac90SThierry Reding pcie-0 { 7234e07ac90SThierry Reding status = "disabled"; 7244e07ac90SThierry Reding #phy-cells = <0>; 7254e07ac90SThierry Reding }; 7264e07ac90SThierry Reding 7274e07ac90SThierry Reding pcie-1 { 7284e07ac90SThierry Reding status = "disabled"; 7294e07ac90SThierry Reding #phy-cells = <0>; 7304e07ac90SThierry Reding }; 7314e07ac90SThierry Reding 7324e07ac90SThierry Reding pcie-2 { 7334e07ac90SThierry Reding status = "disabled"; 7344e07ac90SThierry Reding #phy-cells = <0>; 7354e07ac90SThierry Reding }; 7364e07ac90SThierry Reding 7374e07ac90SThierry Reding pcie-3 { 7384e07ac90SThierry Reding status = "disabled"; 7394e07ac90SThierry Reding #phy-cells = <0>; 7404e07ac90SThierry Reding }; 7414e07ac90SThierry Reding 7424e07ac90SThierry Reding pcie-4 { 7434e07ac90SThierry Reding status = "disabled"; 7444e07ac90SThierry Reding #phy-cells = <0>; 7454e07ac90SThierry Reding }; 7464e07ac90SThierry Reding 7474e07ac90SThierry Reding pcie-5 { 7484e07ac90SThierry Reding status = "disabled"; 7494e07ac90SThierry Reding #phy-cells = <0>; 7504e07ac90SThierry Reding }; 7514e07ac90SThierry Reding 7524e07ac90SThierry Reding pcie-6 { 7534e07ac90SThierry Reding status = "disabled"; 7544e07ac90SThierry Reding #phy-cells = <0>; 7554e07ac90SThierry Reding }; 7564e07ac90SThierry Reding }; 7574e07ac90SThierry Reding }; 7584e07ac90SThierry Reding 7594e07ac90SThierry Reding sata { 7604e07ac90SThierry Reding clocks = <&tegra_car TEGRA210_CLK_PLL_E>; 7614e07ac90SThierry Reding clock-names = "pll"; 7624e07ac90SThierry Reding resets = <&tegra_car 204>; 7634e07ac90SThierry Reding reset-names = "phy"; 7644e07ac90SThierry Reding status = "disabled"; 7654e07ac90SThierry Reding 7664e07ac90SThierry Reding lanes { 7674e07ac90SThierry Reding sata-0 { 7684e07ac90SThierry Reding status = "disabled"; 7694e07ac90SThierry Reding #phy-cells = <0>; 7704e07ac90SThierry Reding }; 7714e07ac90SThierry Reding }; 7724e07ac90SThierry Reding }; 7734e07ac90SThierry Reding }; 7744e07ac90SThierry Reding 7754e07ac90SThierry Reding ports { 7764e07ac90SThierry Reding usb2-0 { 7774e07ac90SThierry Reding status = "disabled"; 7784e07ac90SThierry Reding }; 7794e07ac90SThierry Reding 7804e07ac90SThierry Reding usb2-1 { 7814e07ac90SThierry Reding status = "disabled"; 7824e07ac90SThierry Reding }; 7834e07ac90SThierry Reding 7844e07ac90SThierry Reding usb2-2 { 7854e07ac90SThierry Reding status = "disabled"; 7864e07ac90SThierry Reding }; 7874e07ac90SThierry Reding 7884e07ac90SThierry Reding usb2-3 { 7894e07ac90SThierry Reding status = "disabled"; 7904e07ac90SThierry Reding }; 7914e07ac90SThierry Reding 7924e07ac90SThierry Reding hsic-0 { 7934e07ac90SThierry Reding status = "disabled"; 7944e07ac90SThierry Reding }; 7954e07ac90SThierry Reding 7964e07ac90SThierry Reding usb3-0 { 7974e07ac90SThierry Reding status = "disabled"; 7984e07ac90SThierry Reding }; 7994e07ac90SThierry Reding 8004e07ac90SThierry Reding usb3-1 { 8014e07ac90SThierry Reding status = "disabled"; 8024e07ac90SThierry Reding }; 8034e07ac90SThierry Reding 8044e07ac90SThierry Reding usb3-2 { 8054e07ac90SThierry Reding status = "disabled"; 8064e07ac90SThierry Reding }; 8074e07ac90SThierry Reding 8084e07ac90SThierry Reding usb3-3 { 8094e07ac90SThierry Reding status = "disabled"; 8104e07ac90SThierry Reding }; 8114e07ac90SThierry Reding }; 8124e07ac90SThierry Reding }; 8134e07ac90SThierry Reding 814be70771dSThierry Reding sdhci@700b0000 { 815742af7e7SThierry Reding compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; 816742af7e7SThierry Reding reg = <0x0 0x700b0000 0x0 0x200>; 817742af7e7SThierry Reding interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>; 818742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SDMMC1>; 819742af7e7SThierry Reding clock-names = "sdhci"; 820742af7e7SThierry Reding resets = <&tegra_car 14>; 821742af7e7SThierry Reding reset-names = "sdhci"; 822742af7e7SThierry Reding status = "disabled"; 823742af7e7SThierry Reding }; 824742af7e7SThierry Reding 825be70771dSThierry Reding sdhci@700b0200 { 826742af7e7SThierry Reding compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; 827742af7e7SThierry Reding reg = <0x0 0x700b0200 0x0 0x200>; 828742af7e7SThierry Reding interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>; 829742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SDMMC2>; 830742af7e7SThierry Reding clock-names = "sdhci"; 831742af7e7SThierry Reding resets = <&tegra_car 9>; 832742af7e7SThierry Reding reset-names = "sdhci"; 833742af7e7SThierry Reding status = "disabled"; 834742af7e7SThierry Reding }; 835742af7e7SThierry Reding 836be70771dSThierry Reding sdhci@700b0400 { 837742af7e7SThierry Reding compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; 838742af7e7SThierry Reding reg = <0x0 0x700b0400 0x0 0x200>; 839742af7e7SThierry Reding interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 840742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SDMMC3>; 841742af7e7SThierry Reding clock-names = "sdhci"; 842742af7e7SThierry Reding resets = <&tegra_car 69>; 843742af7e7SThierry Reding reset-names = "sdhci"; 844742af7e7SThierry Reding status = "disabled"; 845742af7e7SThierry Reding }; 846742af7e7SThierry Reding 847be70771dSThierry Reding sdhci@700b0600 { 848742af7e7SThierry Reding compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci"; 849742af7e7SThierry Reding reg = <0x0 0x700b0600 0x0 0x200>; 850742af7e7SThierry Reding interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 851742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_SDMMC4>; 852742af7e7SThierry Reding clock-names = "sdhci"; 853742af7e7SThierry Reding resets = <&tegra_car 15>; 854742af7e7SThierry Reding reset-names = "sdhci"; 855742af7e7SThierry Reding status = "disabled"; 856742af7e7SThierry Reding }; 857742af7e7SThierry Reding 858be70771dSThierry Reding mipi: mipi@700e3000 { 859742af7e7SThierry Reding compatible = "nvidia,tegra210-mipi"; 860742af7e7SThierry Reding reg = <0x0 0x700e3000 0x0 0x100>; 861742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_MIPI_CAL>; 862742af7e7SThierry Reding clock-names = "mipi-cal"; 863742af7e7SThierry Reding #nvidia,mipi-calibrate-cells = <1>; 864742af7e7SThierry Reding }; 865742af7e7SThierry Reding 866be70771dSThierry Reding spi@70410000 { 867742af7e7SThierry Reding compatible = "nvidia,tegra210-qspi"; 868742af7e7SThierry Reding reg = <0x0 0x70410000 0x0 0x1000>; 869742af7e7SThierry Reding interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 870742af7e7SThierry Reding #address-cells = <1>; 871742af7e7SThierry Reding #size-cells = <0>; 872742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_QSPI>; 873742af7e7SThierry Reding clock-names = "qspi"; 874742af7e7SThierry Reding resets = <&tegra_car 211>; 875742af7e7SThierry Reding reset-names = "qspi"; 876742af7e7SThierry Reding dmas = <&apbdma 5>, <&apbdma 5>; 877742af7e7SThierry Reding dma-names = "rx", "tx"; 878742af7e7SThierry Reding status = "disabled"; 879742af7e7SThierry Reding }; 880742af7e7SThierry Reding 881be70771dSThierry Reding usb@7d000000 { 882742af7e7SThierry Reding compatible = "nvidia,tegra210-ehci", "nvidia,tegra30-ehci", "usb-ehci"; 883742af7e7SThierry Reding reg = <0x0 0x7d000000 0x0 0x4000>; 884742af7e7SThierry Reding interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 885742af7e7SThierry Reding phy_type = "utmi"; 886742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_USBD>; 887742af7e7SThierry Reding clock-names = "usb"; 888742af7e7SThierry Reding resets = <&tegra_car 22>; 889742af7e7SThierry Reding reset-names = "usb"; 890742af7e7SThierry Reding nvidia,phy = <&phy1>; 891742af7e7SThierry Reding status = "disabled"; 892742af7e7SThierry Reding }; 893742af7e7SThierry Reding 894be70771dSThierry Reding phy1: usb-phy@7d000000 { 895742af7e7SThierry Reding compatible = "nvidia,tegra210-usb-phy", "nvidia,tegra30-usb-phy"; 896742af7e7SThierry Reding reg = <0x0 0x7d000000 0x0 0x4000>, 897742af7e7SThierry Reding <0x0 0x7d000000 0x0 0x4000>; 898742af7e7SThierry Reding phy_type = "utmi"; 899742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_USBD>, 900742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_U>, 901742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_USBD>; 902742af7e7SThierry Reding clock-names = "reg", "pll_u", "utmi-pads"; 903742af7e7SThierry Reding resets = <&tegra_car 22>, <&tegra_car 22>; 904742af7e7SThierry Reding reset-names = "usb", "utmi-pads"; 905742af7e7SThierry Reding nvidia,hssync-start-delay = <0>; 906742af7e7SThierry Reding nvidia,idle-wait-delay = <17>; 907742af7e7SThierry Reding nvidia,elastic-limit = <16>; 908742af7e7SThierry Reding nvidia,term-range-adj = <6>; 909742af7e7SThierry Reding nvidia,xcvr-setup = <9>; 910742af7e7SThierry Reding nvidia,xcvr-lsfslew = <0>; 911742af7e7SThierry Reding nvidia,xcvr-lsrslew = <3>; 912742af7e7SThierry Reding nvidia,hssquelch-level = <2>; 913742af7e7SThierry Reding nvidia,hsdiscon-level = <5>; 914742af7e7SThierry Reding nvidia,xcvr-hsslew = <12>; 915742af7e7SThierry Reding nvidia,has-utmi-pad-registers; 916742af7e7SThierry Reding status = "disabled"; 917742af7e7SThierry Reding }; 918742af7e7SThierry Reding 919be70771dSThierry Reding usb@7d004000 { 920742af7e7SThierry Reding compatible = "nvidia,tegra210-ehci", "nvidia,tegra30-ehci", "usb-ehci"; 921742af7e7SThierry Reding reg = <0x0 0x7d004000 0x0 0x4000>; 922742af7e7SThierry Reding interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 923742af7e7SThierry Reding phy_type = "utmi"; 924742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_USB2>; 925742af7e7SThierry Reding clock-names = "usb"; 926742af7e7SThierry Reding resets = <&tegra_car 58>; 927742af7e7SThierry Reding reset-names = "usb"; 928742af7e7SThierry Reding nvidia,phy = <&phy2>; 929742af7e7SThierry Reding status = "disabled"; 930742af7e7SThierry Reding }; 931742af7e7SThierry Reding 932be70771dSThierry Reding phy2: usb-phy@7d004000 { 933742af7e7SThierry Reding compatible = "nvidia,tegra210-usb-phy", "nvidia,tegra30-usb-phy"; 934742af7e7SThierry Reding reg = <0x0 0x7d004000 0x0 0x4000>, 935742af7e7SThierry Reding <0x0 0x7d000000 0x0 0x4000>; 936742af7e7SThierry Reding phy_type = "utmi"; 937742af7e7SThierry Reding clocks = <&tegra_car TEGRA210_CLK_USB2>, 938742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_PLL_U>, 939742af7e7SThierry Reding <&tegra_car TEGRA210_CLK_USBD>; 940742af7e7SThierry Reding clock-names = "reg", "pll_u", "utmi-pads"; 941742af7e7SThierry Reding resets = <&tegra_car 58>, <&tegra_car 22>; 942742af7e7SThierry Reding reset-names = "usb", "utmi-pads"; 943742af7e7SThierry Reding nvidia,hssync-start-delay = <0>; 944742af7e7SThierry Reding nvidia,idle-wait-delay = <17>; 945742af7e7SThierry Reding nvidia,elastic-limit = <16>; 946742af7e7SThierry Reding nvidia,term-range-adj = <6>; 947742af7e7SThierry Reding nvidia,xcvr-setup = <9>; 948742af7e7SThierry Reding nvidia,xcvr-lsfslew = <0>; 949742af7e7SThierry Reding nvidia,xcvr-lsrslew = <3>; 950742af7e7SThierry Reding nvidia,hssquelch-level = <2>; 951742af7e7SThierry Reding nvidia,hsdiscon-level = <5>; 952742af7e7SThierry Reding nvidia,xcvr-hsslew = <12>; 953742af7e7SThierry Reding status = "disabled"; 954742af7e7SThierry Reding }; 955742af7e7SThierry Reding 956742af7e7SThierry Reding cpus { 957742af7e7SThierry Reding #address-cells = <1>; 958742af7e7SThierry Reding #size-cells = <0>; 959742af7e7SThierry Reding 960742af7e7SThierry Reding cpu@0 { 961742af7e7SThierry Reding device_type = "cpu"; 962742af7e7SThierry Reding compatible = "arm,cortex-a57"; 963742af7e7SThierry Reding reg = <0>; 964742af7e7SThierry Reding }; 965742af7e7SThierry Reding 966742af7e7SThierry Reding cpu@1 { 967742af7e7SThierry Reding device_type = "cpu"; 968742af7e7SThierry Reding compatible = "arm,cortex-a57"; 969742af7e7SThierry Reding reg = <1>; 970742af7e7SThierry Reding }; 971742af7e7SThierry Reding 972742af7e7SThierry Reding cpu@2 { 973742af7e7SThierry Reding device_type = "cpu"; 974742af7e7SThierry Reding compatible = "arm,cortex-a57"; 975742af7e7SThierry Reding reg = <2>; 976742af7e7SThierry Reding }; 977742af7e7SThierry Reding 978742af7e7SThierry Reding cpu@3 { 979742af7e7SThierry Reding device_type = "cpu"; 980742af7e7SThierry Reding compatible = "arm,cortex-a57"; 981742af7e7SThierry Reding reg = <3>; 982742af7e7SThierry Reding }; 983742af7e7SThierry Reding }; 984742af7e7SThierry Reding 985742af7e7SThierry Reding timer { 986742af7e7SThierry Reding compatible = "arm,armv8-timer"; 987742af7e7SThierry Reding interrupts = <GIC_PPI 13 988742af7e7SThierry Reding (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 989742af7e7SThierry Reding <GIC_PPI 14 990742af7e7SThierry Reding (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 991742af7e7SThierry Reding <GIC_PPI 11 992742af7e7SThierry Reding (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 993742af7e7SThierry Reding <GIC_PPI 10 994742af7e7SThierry Reding (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 995742af7e7SThierry Reding interrupt-parent = <&gic>; 996742af7e7SThierry Reding }; 997742af7e7SThierry Reding}; 998