1742af7e7SThierry Reding#include <dt-bindings/clock/tegra210-car.h>
2742af7e7SThierry Reding#include <dt-bindings/gpio/tegra-gpio.h>
3742af7e7SThierry Reding#include <dt-bindings/memory/tegra210-mc.h>
4742af7e7SThierry Reding#include <dt-bindings/pinctrl/pinctrl-tegra.h>
5742af7e7SThierry Reding#include <dt-bindings/interrupt-controller/arm-gic.h>
6e2bed1ebSWei Ni#include <dt-bindings/thermal/tegra124-soctherm.h>
7742af7e7SThierry Reding
8742af7e7SThierry Reding/ {
9742af7e7SThierry Reding	compatible = "nvidia,tegra210";
10742af7e7SThierry Reding	interrupt-parent = <&lic>;
11742af7e7SThierry Reding	#address-cells = <2>;
12742af7e7SThierry Reding	#size-cells = <2>;
13742af7e7SThierry Reding
14589a2d3fSThierry Reding	pcie-controller@01003000 {
15589a2d3fSThierry Reding		compatible = "nvidia,tegra210-pcie";
16589a2d3fSThierry Reding		device_type = "pci";
17589a2d3fSThierry Reding		reg = <0x0 0x01003000 0x0 0x00000800   /* PADS registers */
18589a2d3fSThierry Reding		       0x0 0x01003800 0x0 0x00000800   /* AFI registers */
19589a2d3fSThierry Reding		       0x0 0x02000000 0x0 0x10000000>; /* configuration space */
20589a2d3fSThierry Reding		reg-names = "pads", "afi", "cs";
21589a2d3fSThierry Reding		interrupts = <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, /* controller interrupt */
22589a2d3fSThierry Reding			     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>; /* MSI interrupt */
23589a2d3fSThierry Reding		interrupt-names = "intr", "msi";
24589a2d3fSThierry Reding
25589a2d3fSThierry Reding		#interrupt-cells = <1>;
26589a2d3fSThierry Reding		interrupt-map-mask = <0 0 0 0>;
27589a2d3fSThierry Reding		interrupt-map = <0 0 0 0 &gic GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>;
28589a2d3fSThierry Reding
29589a2d3fSThierry Reding		bus-range = <0x00 0xff>;
30589a2d3fSThierry Reding		#address-cells = <3>;
31589a2d3fSThierry Reding		#size-cells = <2>;
32589a2d3fSThierry Reding
33589a2d3fSThierry Reding		ranges = <0x82000000 0 0x01000000 0x0 0x01000000 0 0x00001000   /* port 0 configuration space */
34589a2d3fSThierry Reding			  0x82000000 0 0x01001000 0x0 0x01001000 0 0x00001000   /* port 1 configuration space */
35589a2d3fSThierry Reding			  0x81000000 0 0x0        0x0 0x12000000 0 0x00010000   /* downstream I/O (64 KiB) */
36589a2d3fSThierry Reding			  0x82000000 0 0x13000000 0x0 0x13000000 0 0x0d000000   /* non-prefetchable memory (208 MiB) */
37589a2d3fSThierry Reding			  0xc2000000 0 0x20000000 0x0 0x20000000 0 0x20000000>; /* prefetchable memory (512 MiB) */
38589a2d3fSThierry Reding
39589a2d3fSThierry Reding		clocks = <&tegra_car TEGRA210_CLK_PCIE>,
40589a2d3fSThierry Reding			 <&tegra_car TEGRA210_CLK_AFI>,
41589a2d3fSThierry Reding			 <&tegra_car TEGRA210_CLK_PLL_E>,
42589a2d3fSThierry Reding			 <&tegra_car TEGRA210_CLK_CML0>;
43589a2d3fSThierry Reding		clock-names = "pex", "afi", "pll_e", "cml";
44589a2d3fSThierry Reding		resets = <&tegra_car 70>,
45589a2d3fSThierry Reding			 <&tegra_car 72>,
46589a2d3fSThierry Reding			 <&tegra_car 74>;
47589a2d3fSThierry Reding		reset-names = "pex", "afi", "pcie_x";
48589a2d3fSThierry Reding		status = "disabled";
49589a2d3fSThierry Reding
50589a2d3fSThierry Reding		pci@1,0 {
51589a2d3fSThierry Reding			device_type = "pci";
52589a2d3fSThierry Reding			assigned-addresses = <0x82000800 0 0x01000000 0 0x1000>;
53589a2d3fSThierry Reding			reg = <0x000800 0 0 0 0>;
54589a2d3fSThierry Reding			status = "disabled";
55589a2d3fSThierry Reding
56589a2d3fSThierry Reding			#address-cells = <3>;
57589a2d3fSThierry Reding			#size-cells = <2>;
58589a2d3fSThierry Reding			ranges;
59589a2d3fSThierry Reding
60589a2d3fSThierry Reding			nvidia,num-lanes = <4>;
61589a2d3fSThierry Reding		};
62589a2d3fSThierry Reding
63589a2d3fSThierry Reding		pci@2,0 {
64589a2d3fSThierry Reding			device_type = "pci";
65589a2d3fSThierry Reding			assigned-addresses = <0x82001000 0 0x01001000 0 0x1000>;
66589a2d3fSThierry Reding			reg = <0x001000 0 0 0 0>;
67589a2d3fSThierry Reding			status = "disabled";
68589a2d3fSThierry Reding
69589a2d3fSThierry Reding			#address-cells = <3>;
70589a2d3fSThierry Reding			#size-cells = <2>;
71589a2d3fSThierry Reding			ranges;
72589a2d3fSThierry Reding
73589a2d3fSThierry Reding			nvidia,num-lanes = <1>;
74589a2d3fSThierry Reding		};
75589a2d3fSThierry Reding	};
76589a2d3fSThierry Reding
77be70771dSThierry Reding	host1x@50000000 {
78742af7e7SThierry Reding		compatible = "nvidia,tegra210-host1x", "simple-bus";
79742af7e7SThierry Reding		reg = <0x0 0x50000000 0x0 0x00034000>;
80742af7e7SThierry Reding		interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, /* syncpt */
81742af7e7SThierry Reding			     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; /* general */
82742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_HOST1X>;
83742af7e7SThierry Reding		clock-names = "host1x";
84742af7e7SThierry Reding		resets = <&tegra_car 28>;
85742af7e7SThierry Reding		reset-names = "host1x";
86742af7e7SThierry Reding
87742af7e7SThierry Reding		#address-cells = <2>;
88742af7e7SThierry Reding		#size-cells = <2>;
89742af7e7SThierry Reding
90742af7e7SThierry Reding		ranges = <0x0 0x54000000 0x0 0x54000000 0x0 0x01000000>;
91742af7e7SThierry Reding
92116503a6SMikko Perttunen		iommus = <&mc TEGRA_SWGROUP_HC>;
93116503a6SMikko Perttunen
94be70771dSThierry Reding		dpaux1: dpaux@54040000 {
95742af7e7SThierry Reding			compatible = "nvidia,tegra210-dpaux";
96742af7e7SThierry Reding			reg = <0x0 0x54040000 0x0 0x00040000>;
97742af7e7SThierry Reding			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
98742af7e7SThierry Reding			clocks = <&tegra_car TEGRA210_CLK_DPAUX1>,
99742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_DP>;
100742af7e7SThierry Reding			clock-names = "dpaux", "parent";
101742af7e7SThierry Reding			resets = <&tegra_car 207>;
102742af7e7SThierry Reding			reset-names = "dpaux";
10396d1f078SJon Hunter			power-domains = <&pd_sor>;
104742af7e7SThierry Reding			status = "disabled";
10566b2d6e9SJon Hunter
10666b2d6e9SJon Hunter			state_dpaux1_aux: pinmux-aux {
10766b2d6e9SJon Hunter				groups = "dpaux-io";
10866b2d6e9SJon Hunter				function = "aux";
10966b2d6e9SJon Hunter			};
11066b2d6e9SJon Hunter
11166b2d6e9SJon Hunter			state_dpaux1_i2c: pinmux-i2c {
11266b2d6e9SJon Hunter				groups = "dpaux-io";
11366b2d6e9SJon Hunter				function = "i2c";
11466b2d6e9SJon Hunter			};
11566b2d6e9SJon Hunter
11666b2d6e9SJon Hunter			state_dpaux1_off: pinmux-off {
11766b2d6e9SJon Hunter				groups = "dpaux-io";
11866b2d6e9SJon Hunter				function = "off";
11966b2d6e9SJon Hunter			};
12066b2d6e9SJon Hunter
12166b2d6e9SJon Hunter			i2c-bus {
12266b2d6e9SJon Hunter				#address-cells = <1>;
12366b2d6e9SJon Hunter				#size-cells = <0>;
12466b2d6e9SJon Hunter			};
125742af7e7SThierry Reding		};
126742af7e7SThierry Reding
127be70771dSThierry Reding		vi@54080000 {
128742af7e7SThierry Reding			compatible = "nvidia,tegra210-vi";
129742af7e7SThierry Reding			reg = <0x0 0x54080000 0x0 0x00040000>;
130742af7e7SThierry Reding			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
131742af7e7SThierry Reding			status = "disabled";
132742af7e7SThierry Reding		};
133742af7e7SThierry Reding
134be70771dSThierry Reding		tsec@54100000 {
135742af7e7SThierry Reding			compatible = "nvidia,tegra210-tsec";
136742af7e7SThierry Reding			reg = <0x0 0x54100000 0x0 0x00040000>;
137742af7e7SThierry Reding		};
138742af7e7SThierry Reding
139be70771dSThierry Reding		dc@54200000 {
140742af7e7SThierry Reding			compatible = "nvidia,tegra210-dc";
141742af7e7SThierry Reding			reg = <0x0 0x54200000 0x0 0x00040000>;
142742af7e7SThierry Reding			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
143742af7e7SThierry Reding			clocks = <&tegra_car TEGRA210_CLK_DISP1>,
144742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_P>;
145742af7e7SThierry Reding			clock-names = "dc", "parent";
146742af7e7SThierry Reding			resets = <&tegra_car 27>;
147742af7e7SThierry Reding			reset-names = "dc";
148742af7e7SThierry Reding
149742af7e7SThierry Reding			iommus = <&mc TEGRA_SWGROUP_DC>;
150742af7e7SThierry Reding
151742af7e7SThierry Reding			nvidia,head = <0>;
152742af7e7SThierry Reding		};
153742af7e7SThierry Reding
154be70771dSThierry Reding		dc@54240000 {
155742af7e7SThierry Reding			compatible = "nvidia,tegra210-dc";
156742af7e7SThierry Reding			reg = <0x0 0x54240000 0x0 0x00040000>;
157742af7e7SThierry Reding			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
158742af7e7SThierry Reding			clocks = <&tegra_car TEGRA210_CLK_DISP2>,
159742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_P>;
160742af7e7SThierry Reding			clock-names = "dc", "parent";
161742af7e7SThierry Reding			resets = <&tegra_car 26>;
162742af7e7SThierry Reding			reset-names = "dc";
163742af7e7SThierry Reding
164742af7e7SThierry Reding			iommus = <&mc TEGRA_SWGROUP_DCB>;
165742af7e7SThierry Reding
166742af7e7SThierry Reding			nvidia,head = <1>;
167742af7e7SThierry Reding		};
168742af7e7SThierry Reding
169be70771dSThierry Reding		dsi@54300000 {
170742af7e7SThierry Reding			compatible = "nvidia,tegra210-dsi";
171742af7e7SThierry Reding			reg = <0x0 0x54300000 0x0 0x00040000>;
172742af7e7SThierry Reding			clocks = <&tegra_car TEGRA210_CLK_DSIA>,
173742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_DSIALP>,
174742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>;
175742af7e7SThierry Reding			clock-names = "dsi", "lp", "parent";
176742af7e7SThierry Reding			resets = <&tegra_car 48>;
177742af7e7SThierry Reding			reset-names = "dsi";
17896d1f078SJon Hunter			power-domains = <&pd_sor>;
179742af7e7SThierry Reding			nvidia,mipi-calibrate = <&mipi 0x0c0>; /* DSIA & DSIB pads */
180742af7e7SThierry Reding
181742af7e7SThierry Reding			status = "disabled";
182742af7e7SThierry Reding
183742af7e7SThierry Reding			#address-cells = <1>;
184742af7e7SThierry Reding			#size-cells = <0>;
185742af7e7SThierry Reding		};
186742af7e7SThierry Reding
187be70771dSThierry Reding		vic@54340000 {
188742af7e7SThierry Reding			compatible = "nvidia,tegra210-vic";
189742af7e7SThierry Reding			reg = <0x0 0x54340000 0x0 0x00040000>;
19024963d1bSMikko Perttunen			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
19124963d1bSMikko Perttunen			clocks = <&tegra_car TEGRA210_CLK_VIC03>;
19224963d1bSMikko Perttunen			clock-names = "vic";
19324963d1bSMikko Perttunen			resets = <&tegra_car 178>;
19424963d1bSMikko Perttunen			reset-names = "vic";
19524963d1bSMikko Perttunen
19624963d1bSMikko Perttunen			iommus = <&mc TEGRA_SWGROUP_VIC>;
19724963d1bSMikko Perttunen			power-domains = <&pd_vic>;
198742af7e7SThierry Reding		};
199742af7e7SThierry Reding
200be70771dSThierry Reding		nvjpg@54380000 {
201742af7e7SThierry Reding			compatible = "nvidia,tegra210-nvjpg";
202742af7e7SThierry Reding			reg = <0x0 0x54380000 0x0 0x00040000>;
203742af7e7SThierry Reding			status = "disabled";
204742af7e7SThierry Reding		};
205742af7e7SThierry Reding
206be70771dSThierry Reding		dsi@54400000 {
207742af7e7SThierry Reding			compatible = "nvidia,tegra210-dsi";
208742af7e7SThierry Reding			reg = <0x0 0x54400000 0x0 0x00040000>;
209742af7e7SThierry Reding			clocks = <&tegra_car TEGRA210_CLK_DSIB>,
210742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_DSIBLP>,
211742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>;
212742af7e7SThierry Reding			clock-names = "dsi", "lp", "parent";
213742af7e7SThierry Reding			resets = <&tegra_car 82>;
214742af7e7SThierry Reding			reset-names = "dsi";
21596d1f078SJon Hunter			power-domains = <&pd_sor>;
216742af7e7SThierry Reding			nvidia,mipi-calibrate = <&mipi 0x300>; /* DSIC & DSID pads */
217742af7e7SThierry Reding
218742af7e7SThierry Reding			status = "disabled";
219742af7e7SThierry Reding
220742af7e7SThierry Reding			#address-cells = <1>;
221742af7e7SThierry Reding			#size-cells = <0>;
222742af7e7SThierry Reding		};
223742af7e7SThierry Reding
224be70771dSThierry Reding		nvdec@54480000 {
225742af7e7SThierry Reding			compatible = "nvidia,tegra210-nvdec";
226742af7e7SThierry Reding			reg = <0x0 0x54480000 0x0 0x00040000>;
227742af7e7SThierry Reding			status = "disabled";
228742af7e7SThierry Reding		};
229742af7e7SThierry Reding
230be70771dSThierry Reding		nvenc@544c0000 {
231742af7e7SThierry Reding			compatible = "nvidia,tegra210-nvenc";
232742af7e7SThierry Reding			reg = <0x0 0x544c0000 0x0 0x00040000>;
233742af7e7SThierry Reding			status = "disabled";
234742af7e7SThierry Reding		};
235742af7e7SThierry Reding
236be70771dSThierry Reding		tsec@54500000 {
237742af7e7SThierry Reding			compatible = "nvidia,tegra210-tsec";
238742af7e7SThierry Reding			reg = <0x0 0x54500000 0x0 0x00040000>;
239742af7e7SThierry Reding			status = "disabled";
240742af7e7SThierry Reding		};
241742af7e7SThierry Reding
242be70771dSThierry Reding		sor@54540000 {
243742af7e7SThierry Reding			compatible = "nvidia,tegra210-sor";
244742af7e7SThierry Reding			reg = <0x0 0x54540000 0x0 0x00040000>;
245742af7e7SThierry Reding			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
246742af7e7SThierry Reding			clocks = <&tegra_car TEGRA210_CLK_SOR0>,
247742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_D_OUT0>,
248742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_DP>,
249742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_SOR_SAFE>;
250742af7e7SThierry Reding			clock-names = "sor", "parent", "dp", "safe";
251742af7e7SThierry Reding			resets = <&tegra_car 182>;
252742af7e7SThierry Reding			reset-names = "sor";
25366b2d6e9SJon Hunter			pinctrl-0 = <&state_dpaux_aux>;
25466b2d6e9SJon Hunter			pinctrl-1 = <&state_dpaux_i2c>;
25566b2d6e9SJon Hunter			pinctrl-2 = <&state_dpaux_off>;
25666b2d6e9SJon Hunter			pinctrl-names = "aux", "i2c", "off";
25796d1f078SJon Hunter			power-domains = <&pd_sor>;
258742af7e7SThierry Reding			status = "disabled";
259742af7e7SThierry Reding		};
260742af7e7SThierry Reding
261be70771dSThierry Reding		sor@54580000 {
262742af7e7SThierry Reding			compatible = "nvidia,tegra210-sor1";
263742af7e7SThierry Reding			reg = <0x0 0x54580000 0x0 0x00040000>;
264742af7e7SThierry Reding			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
265742af7e7SThierry Reding			clocks = <&tegra_car TEGRA210_CLK_SOR1>,
266237d5cc7SThierry Reding				 <&tegra_car TEGRA210_CLK_SOR1_SRC>,
267742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_D2_OUT0>,
268742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_DP>,
269742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_SOR_SAFE>;
270237d5cc7SThierry Reding			clock-names = "sor", "source", "parent", "dp", "safe";
271742af7e7SThierry Reding			resets = <&tegra_car 183>;
272742af7e7SThierry Reding			reset-names = "sor";
27366b2d6e9SJon Hunter			pinctrl-0 = <&state_dpaux1_aux>;
27466b2d6e9SJon Hunter			pinctrl-1 = <&state_dpaux1_i2c>;
27566b2d6e9SJon Hunter			pinctrl-2 = <&state_dpaux1_off>;
27666b2d6e9SJon Hunter			pinctrl-names = "aux", "i2c", "off";
27796d1f078SJon Hunter			power-domains = <&pd_sor>;
278742af7e7SThierry Reding			status = "disabled";
279742af7e7SThierry Reding		};
280742af7e7SThierry Reding
281be70771dSThierry Reding		dpaux: dpaux@545c0000 {
282742af7e7SThierry Reding			compatible = "nvidia,tegra124-dpaux";
283742af7e7SThierry Reding			reg = <0x0 0x545c0000 0x0 0x00040000>;
284742af7e7SThierry Reding			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
285742af7e7SThierry Reding			clocks = <&tegra_car TEGRA210_CLK_DPAUX>,
286742af7e7SThierry Reding				 <&tegra_car TEGRA210_CLK_PLL_DP>;
287742af7e7SThierry Reding			clock-names = "dpaux", "parent";
288742af7e7SThierry Reding			resets = <&tegra_car 181>;
289742af7e7SThierry Reding			reset-names = "dpaux";
29096d1f078SJon Hunter			power-domains = <&pd_sor>;
291742af7e7SThierry Reding			status = "disabled";
29266b2d6e9SJon Hunter
29366b2d6e9SJon Hunter			state_dpaux_aux: pinmux-aux {
29466b2d6e9SJon Hunter				groups = "dpaux-io";
29566b2d6e9SJon Hunter				function = "aux";
29666b2d6e9SJon Hunter			};
29766b2d6e9SJon Hunter
29866b2d6e9SJon Hunter			state_dpaux_i2c: pinmux-i2c {
29966b2d6e9SJon Hunter				groups = "dpaux-io";
30066b2d6e9SJon Hunter				function = "i2c";
30166b2d6e9SJon Hunter			};
30266b2d6e9SJon Hunter
30366b2d6e9SJon Hunter			state_dpaux_off: pinmux-off {
30466b2d6e9SJon Hunter				groups = "dpaux-io";
30566b2d6e9SJon Hunter				function = "off";
30666b2d6e9SJon Hunter			};
30766b2d6e9SJon Hunter
30866b2d6e9SJon Hunter			i2c-bus {
30966b2d6e9SJon Hunter				#address-cells = <1>;
31066b2d6e9SJon Hunter				#size-cells = <0>;
31166b2d6e9SJon Hunter			};
312742af7e7SThierry Reding		};
313742af7e7SThierry Reding
314be70771dSThierry Reding		isp@54600000 {
315742af7e7SThierry Reding			compatible = "nvidia,tegra210-isp";
316742af7e7SThierry Reding			reg = <0x0 0x54600000 0x0 0x00040000>;
317742af7e7SThierry Reding			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
318742af7e7SThierry Reding			status = "disabled";
319742af7e7SThierry Reding		};
320742af7e7SThierry Reding
321be70771dSThierry Reding		isp@54680000 {
322742af7e7SThierry Reding			compatible = "nvidia,tegra210-isp";
323742af7e7SThierry Reding			reg = <0x0 0x54680000 0x0 0x00040000>;
324742af7e7SThierry Reding			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
325742af7e7SThierry Reding			status = "disabled";
326742af7e7SThierry Reding		};
327742af7e7SThierry Reding
328be70771dSThierry Reding		i2c@546c0000 {
329742af7e7SThierry Reding			compatible = "nvidia,tegra210-i2c-vi";
330742af7e7SThierry Reding			reg = <0x0 0x546c0000 0x0 0x00040000>;
331742af7e7SThierry Reding			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
332742af7e7SThierry Reding			status = "disabled";
333742af7e7SThierry Reding		};
334742af7e7SThierry Reding	};
335742af7e7SThierry Reding
336be70771dSThierry Reding	gic: interrupt-controller@50041000 {
337742af7e7SThierry Reding		compatible = "arm,gic-400";
338742af7e7SThierry Reding		#interrupt-cells = <3>;
339742af7e7SThierry Reding		interrupt-controller;
340742af7e7SThierry Reding		reg = <0x0 0x50041000 0x0 0x1000>,
341742af7e7SThierry Reding		      <0x0 0x50042000 0x0 0x2000>,
342742af7e7SThierry Reding		      <0x0 0x50044000 0x0 0x2000>,
343742af7e7SThierry Reding		      <0x0 0x50046000 0x0 0x2000>;
344742af7e7SThierry Reding		interrupts = <GIC_PPI 9
345742af7e7SThierry Reding			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
346742af7e7SThierry Reding		interrupt-parent = <&gic>;
347742af7e7SThierry Reding	};
348742af7e7SThierry Reding
349be70771dSThierry Reding	gpu@57000000 {
350742af7e7SThierry Reding		compatible = "nvidia,gm20b";
351742af7e7SThierry Reding		reg = <0x0 0x57000000 0x0 0x01000000>,
352742af7e7SThierry Reding		      <0x0 0x58000000 0x0 0x01000000>;
353742af7e7SThierry Reding		interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>,
354742af7e7SThierry Reding			     <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
355742af7e7SThierry Reding		interrupt-names = "stall", "nonstall";
356742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_GPU>,
3574a0778e9SAlexandre Courbot			 <&tegra_car TEGRA210_CLK_PLL_P_OUT5>,
3584a0778e9SAlexandre Courbot			 <&tegra_car TEGRA210_CLK_PLL_G_REF>;
3594a0778e9SAlexandre Courbot		clock-names = "gpu", "pwr", "ref";
360742af7e7SThierry Reding		resets = <&tegra_car 184>;
361742af7e7SThierry Reding		reset-names = "gpu";
36230f949bcSAlexandre Courbot
36330f949bcSAlexandre Courbot		iommus = <&mc TEGRA_SWGROUP_GPU>;
36430f949bcSAlexandre Courbot
365742af7e7SThierry Reding		status = "disabled";
366742af7e7SThierry Reding	};
367742af7e7SThierry Reding
368be70771dSThierry Reding	lic: interrupt-controller@60004000 {
369742af7e7SThierry Reding		compatible = "nvidia,tegra210-ictlr";
370742af7e7SThierry Reding		reg = <0x0 0x60004000 0x0 0x40>, /* primary controller */
371742af7e7SThierry Reding		      <0x0 0x60004100 0x0 0x40>, /* secondary controller */
372742af7e7SThierry Reding		      <0x0 0x60004200 0x0 0x40>, /* tertiary controller */
373742af7e7SThierry Reding		      <0x0 0x60004300 0x0 0x40>, /* quaternary controller */
374742af7e7SThierry Reding		      <0x0 0x60004400 0x0 0x40>, /* quinary controller */
375742af7e7SThierry Reding		      <0x0 0x60004500 0x0 0x40>; /* senary controller */
376742af7e7SThierry Reding		interrupt-controller;
377742af7e7SThierry Reding		#interrupt-cells = <3>;
378742af7e7SThierry Reding		interrupt-parent = <&gic>;
379742af7e7SThierry Reding	};
380742af7e7SThierry Reding
381be70771dSThierry Reding	timer@60005000 {
382742af7e7SThierry Reding		compatible = "nvidia,tegra210-timer", "nvidia,tegra20-timer";
383742af7e7SThierry Reding		reg = <0x0 0x60005000 0x0 0x400>;
384742af7e7SThierry Reding		interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
385742af7e7SThierry Reding			     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
386742af7e7SThierry Reding			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
387742af7e7SThierry Reding			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
388742af7e7SThierry Reding			     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
389742af7e7SThierry Reding			     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>;
390742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_TIMER>;
391742af7e7SThierry Reding		clock-names = "timer";
392742af7e7SThierry Reding	};
393742af7e7SThierry Reding
394be70771dSThierry Reding	tegra_car: clock@60006000 {
395742af7e7SThierry Reding		compatible = "nvidia,tegra210-car";
396742af7e7SThierry Reding		reg = <0x0 0x60006000 0x0 0x1000>;
397742af7e7SThierry Reding		#clock-cells = <1>;
398742af7e7SThierry Reding		#reset-cells = <1>;
399742af7e7SThierry Reding	};
400742af7e7SThierry Reding
401be70771dSThierry Reding	flow-controller@60007000 {
402742af7e7SThierry Reding		compatible = "nvidia,tegra210-flowctrl";
403742af7e7SThierry Reding		reg = <0x0 0x60007000 0x0 0x1000>;
404742af7e7SThierry Reding	};
405742af7e7SThierry Reding
406be70771dSThierry Reding	gpio: gpio@6000d000 {
40701665512SStephen Warren		compatible = "nvidia,tegra210-gpio", "nvidia,tegra30-gpio";
408742af7e7SThierry Reding		reg = <0x0 0x6000d000 0x0 0x1000>;
409742af7e7SThierry Reding		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
410742af7e7SThierry Reding			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
411742af7e7SThierry Reding			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
412742af7e7SThierry Reding			     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
413742af7e7SThierry Reding			     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
414742af7e7SThierry Reding			     <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>,
415742af7e7SThierry Reding			     <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>,
416742af7e7SThierry Reding			     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>;
417742af7e7SThierry Reding		#gpio-cells = <2>;
418742af7e7SThierry Reding		gpio-controller;
419742af7e7SThierry Reding		#interrupt-cells = <2>;
420742af7e7SThierry Reding		interrupt-controller;
421742af7e7SThierry Reding	};
422742af7e7SThierry Reding
423be70771dSThierry Reding	apbdma: dma@60020000 {
424742af7e7SThierry Reding		compatible = "nvidia,tegra210-apbdma", "nvidia,tegra148-apbdma";
425742af7e7SThierry Reding		reg = <0x0 0x60020000 0x0 0x1400>;
426742af7e7SThierry Reding		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
427742af7e7SThierry Reding			     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
428742af7e7SThierry Reding			     <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
429742af7e7SThierry Reding			     <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
430742af7e7SThierry Reding			     <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
431742af7e7SThierry Reding			     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
432742af7e7SThierry Reding			     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
433742af7e7SThierry Reding			     <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
434742af7e7SThierry Reding			     <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
435742af7e7SThierry Reding			     <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
436742af7e7SThierry Reding			     <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
437742af7e7SThierry Reding			     <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
438742af7e7SThierry Reding			     <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
439742af7e7SThierry Reding			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
440742af7e7SThierry Reding			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
441742af7e7SThierry Reding			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>,
442742af7e7SThierry Reding			     <GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
443742af7e7SThierry Reding			     <GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
444742af7e7SThierry Reding			     <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
445742af7e7SThierry Reding			     <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
446742af7e7SThierry Reding			     <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
447742af7e7SThierry Reding			     <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
448742af7e7SThierry Reding			     <GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
449742af7e7SThierry Reding			     <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
450742af7e7SThierry Reding			     <GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
451742af7e7SThierry Reding			     <GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
452742af7e7SThierry Reding			     <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
453742af7e7SThierry Reding			     <GIC_SPI 139 IRQ_TYPE_LEVEL_HIGH>,
454742af7e7SThierry Reding			     <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
455742af7e7SThierry Reding			     <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
456742af7e7SThierry Reding			     <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
457742af7e7SThierry Reding			     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
458742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_APBDMA>;
459742af7e7SThierry Reding		clock-names = "dma";
460742af7e7SThierry Reding		resets = <&tegra_car 34>;
461742af7e7SThierry Reding		reset-names = "dma";
462742af7e7SThierry Reding		#dma-cells = <1>;
463742af7e7SThierry Reding	};
464742af7e7SThierry Reding
465be70771dSThierry Reding	apbmisc@70000800 {
466742af7e7SThierry Reding		compatible = "nvidia,tegra210-apbmisc", "nvidia,tegra20-apbmisc";
467742af7e7SThierry Reding		reg = <0x0 0x70000800 0x0 0x64>,   /* Chip revision */
468742af7e7SThierry Reding		      <0x0 0x7000e864 0x0 0x04>;   /* Strapping options */
469742af7e7SThierry Reding	};
470742af7e7SThierry Reding
471be70771dSThierry Reding	pinmux: pinmux@700008d4 {
472742af7e7SThierry Reding		compatible = "nvidia,tegra210-pinmux";
473742af7e7SThierry Reding		reg = <0x0 0x700008d4 0x0 0x29c>, /* Pad control registers */
474742af7e7SThierry Reding		      <0x0 0x70003000 0x0 0x294>; /* Mux registers */
475742af7e7SThierry Reding	};
476742af7e7SThierry Reding
477742af7e7SThierry Reding	/*
478742af7e7SThierry Reding	 * There are two serial driver i.e. 8250 based simple serial
479742af7e7SThierry Reding	 * driver and APB DMA based serial driver for higher baudrate
480ef769e32SAdam Buchbinder	 * and performance. To enable the 8250 based driver, the compatible
481742af7e7SThierry Reding	 * is "nvidia,tegra124-uart", "nvidia,tegra20-uart" and to enable
48268cd8b2eSThierry Reding	 * the APB DMA based serial driver, the compatible is
483742af7e7SThierry Reding	 * "nvidia,tegra124-hsuart", "nvidia,tegra30-hsuart".
484742af7e7SThierry Reding	 */
485be70771dSThierry Reding	uarta: serial@70006000 {
486742af7e7SThierry Reding		compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart";
487742af7e7SThierry Reding		reg = <0x0 0x70006000 0x0 0x40>;
488742af7e7SThierry Reding		reg-shift = <2>;
489742af7e7SThierry Reding		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>;
490742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_UARTA>;
491742af7e7SThierry Reding		clock-names = "serial";
492742af7e7SThierry Reding		resets = <&tegra_car 6>;
493742af7e7SThierry Reding		reset-names = "serial";
494742af7e7SThierry Reding		dmas = <&apbdma 8>, <&apbdma 8>;
495742af7e7SThierry Reding		dma-names = "rx", "tx";
496742af7e7SThierry Reding		status = "disabled";
497742af7e7SThierry Reding	};
498742af7e7SThierry Reding
499be70771dSThierry Reding	uartb: serial@70006040 {
500742af7e7SThierry Reding		compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart";
501742af7e7SThierry Reding		reg = <0x0 0x70006040 0x0 0x40>;
502742af7e7SThierry Reding		reg-shift = <2>;
503742af7e7SThierry Reding		interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
504742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_UARTB>;
505742af7e7SThierry Reding		clock-names = "serial";
506742af7e7SThierry Reding		resets = <&tegra_car 7>;
507742af7e7SThierry Reding		reset-names = "serial";
508742af7e7SThierry Reding		dmas = <&apbdma 9>, <&apbdma 9>;
509742af7e7SThierry Reding		dma-names = "rx", "tx";
510742af7e7SThierry Reding		status = "disabled";
511742af7e7SThierry Reding	};
512742af7e7SThierry Reding
513be70771dSThierry Reding	uartc: serial@70006200 {
514742af7e7SThierry Reding		compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart";
515742af7e7SThierry Reding		reg = <0x0 0x70006200 0x0 0x40>;
516742af7e7SThierry Reding		reg-shift = <2>;
517742af7e7SThierry Reding		interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
518742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_UARTC>;
519742af7e7SThierry Reding		clock-names = "serial";
520742af7e7SThierry Reding		resets = <&tegra_car 55>;
521742af7e7SThierry Reding		reset-names = "serial";
522742af7e7SThierry Reding		dmas = <&apbdma 10>, <&apbdma 10>;
523742af7e7SThierry Reding		dma-names = "rx", "tx";
524742af7e7SThierry Reding		status = "disabled";
525742af7e7SThierry Reding	};
526742af7e7SThierry Reding
527be70771dSThierry Reding	uartd: serial@70006300 {
528742af7e7SThierry Reding		compatible = "nvidia,tegra210-uart", "nvidia,tegra20-uart";
529742af7e7SThierry Reding		reg = <0x0 0x70006300 0x0 0x40>;
530742af7e7SThierry Reding		reg-shift = <2>;
531742af7e7SThierry Reding		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
532742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_UARTD>;
533742af7e7SThierry Reding		clock-names = "serial";
534742af7e7SThierry Reding		resets = <&tegra_car 65>;
535742af7e7SThierry Reding		reset-names = "serial";
536742af7e7SThierry Reding		dmas = <&apbdma 19>, <&apbdma 19>;
537742af7e7SThierry Reding		dma-names = "rx", "tx";
538742af7e7SThierry Reding		status = "disabled";
539742af7e7SThierry Reding	};
540742af7e7SThierry Reding
541be70771dSThierry Reding	pwm: pwm@7000a000 {
542742af7e7SThierry Reding		compatible = "nvidia,tegra210-pwm", "nvidia,tegra20-pwm";
543742af7e7SThierry Reding		reg = <0x0 0x7000a000 0x0 0x100>;
544742af7e7SThierry Reding		#pwm-cells = <2>;
545742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_PWM>;
546742af7e7SThierry Reding		clock-names = "pwm";
547742af7e7SThierry Reding		resets = <&tegra_car 17>;
548742af7e7SThierry Reding		reset-names = "pwm";
549742af7e7SThierry Reding		status = "disabled";
550742af7e7SThierry Reding	};
551742af7e7SThierry Reding
552be70771dSThierry Reding	i2c@7000c000 {
553742af7e7SThierry Reding		compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c";
554742af7e7SThierry Reding		reg = <0x0 0x7000c000 0x0 0x100>;
555742af7e7SThierry Reding		interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
556742af7e7SThierry Reding		#address-cells = <1>;
557742af7e7SThierry Reding		#size-cells = <0>;
558742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_I2C1>;
559742af7e7SThierry Reding		clock-names = "div-clk";
560742af7e7SThierry Reding		resets = <&tegra_car 12>;
561742af7e7SThierry Reding		reset-names = "i2c";
562742af7e7SThierry Reding		dmas = <&apbdma 21>, <&apbdma 21>;
563742af7e7SThierry Reding		dma-names = "rx", "tx";
564742af7e7SThierry Reding		status = "disabled";
565742af7e7SThierry Reding	};
566742af7e7SThierry Reding
567be70771dSThierry Reding	i2c@7000c400 {
568742af7e7SThierry Reding		compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c";
569742af7e7SThierry Reding		reg = <0x0 0x7000c400 0x0 0x100>;
570742af7e7SThierry Reding		interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
571742af7e7SThierry Reding		#address-cells = <1>;
572742af7e7SThierry Reding		#size-cells = <0>;
573742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_I2C2>;
574742af7e7SThierry Reding		clock-names = "div-clk";
575742af7e7SThierry Reding		resets = <&tegra_car 54>;
576742af7e7SThierry Reding		reset-names = "i2c";
577742af7e7SThierry Reding		dmas = <&apbdma 22>, <&apbdma 22>;
578742af7e7SThierry Reding		dma-names = "rx", "tx";
579742af7e7SThierry Reding		status = "disabled";
580742af7e7SThierry Reding	};
581742af7e7SThierry Reding
582be70771dSThierry Reding	i2c@7000c500 {
583742af7e7SThierry Reding		compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c";
584742af7e7SThierry Reding		reg = <0x0 0x7000c500 0x0 0x100>;
585742af7e7SThierry Reding		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
586742af7e7SThierry Reding		#address-cells = <1>;
587742af7e7SThierry Reding		#size-cells = <0>;
588742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_I2C3>;
589742af7e7SThierry Reding		clock-names = "div-clk";
590742af7e7SThierry Reding		resets = <&tegra_car 67>;
591742af7e7SThierry Reding		reset-names = "i2c";
592742af7e7SThierry Reding		dmas = <&apbdma 23>, <&apbdma 23>;
593742af7e7SThierry Reding		dma-names = "rx", "tx";
594742af7e7SThierry Reding		status = "disabled";
595742af7e7SThierry Reding	};
596742af7e7SThierry Reding
597be70771dSThierry Reding	i2c@7000c700 {
598742af7e7SThierry Reding		compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c";
599742af7e7SThierry Reding		reg = <0x0 0x7000c700 0x0 0x100>;
600742af7e7SThierry Reding		interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
601742af7e7SThierry Reding		#address-cells = <1>;
602742af7e7SThierry Reding		#size-cells = <0>;
603742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_I2C4>;
604742af7e7SThierry Reding		clock-names = "div-clk";
605742af7e7SThierry Reding		resets = <&tegra_car 103>;
606742af7e7SThierry Reding		reset-names = "i2c";
607742af7e7SThierry Reding		dmas = <&apbdma 26>, <&apbdma 26>;
608742af7e7SThierry Reding		dma-names = "rx", "tx";
60966b2d6e9SJon Hunter		pinctrl-0 = <&state_dpaux1_i2c>;
61066b2d6e9SJon Hunter		pinctrl-1 = <&state_dpaux1_off>;
61166b2d6e9SJon Hunter		pinctrl-names = "default", "idle";
612742af7e7SThierry Reding		status = "disabled";
613742af7e7SThierry Reding	};
614742af7e7SThierry Reding
615be70771dSThierry Reding	i2c@7000d000 {
616742af7e7SThierry Reding		compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c";
617742af7e7SThierry Reding		reg = <0x0 0x7000d000 0x0 0x100>;
618742af7e7SThierry Reding		interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
619742af7e7SThierry Reding		#address-cells = <1>;
620742af7e7SThierry Reding		#size-cells = <0>;
621742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_I2C5>;
622742af7e7SThierry Reding		clock-names = "div-clk";
623742af7e7SThierry Reding		resets = <&tegra_car 47>;
624742af7e7SThierry Reding		reset-names = "i2c";
625742af7e7SThierry Reding		dmas = <&apbdma 24>, <&apbdma 24>;
626742af7e7SThierry Reding		dma-names = "rx", "tx";
627742af7e7SThierry Reding		status = "disabled";
628742af7e7SThierry Reding	};
629742af7e7SThierry Reding
630be70771dSThierry Reding	i2c@7000d100 {
631742af7e7SThierry Reding		compatible = "nvidia,tegra210-i2c", "nvidia,tegra114-i2c";
632742af7e7SThierry Reding		reg = <0x0 0x7000d100 0x0 0x100>;
633742af7e7SThierry Reding		interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>;
634742af7e7SThierry Reding		#address-cells = <1>;
635742af7e7SThierry Reding		#size-cells = <0>;
636742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_I2C6>;
637742af7e7SThierry Reding		clock-names = "div-clk";
638742af7e7SThierry Reding		resets = <&tegra_car 166>;
639742af7e7SThierry Reding		reset-names = "i2c";
640742af7e7SThierry Reding		dmas = <&apbdma 30>, <&apbdma 30>;
641742af7e7SThierry Reding		dma-names = "rx", "tx";
64266b2d6e9SJon Hunter		pinctrl-0 = <&state_dpaux_i2c>;
64366b2d6e9SJon Hunter		pinctrl-1 = <&state_dpaux_off>;
64466b2d6e9SJon Hunter		pinctrl-names = "default", "idle";
645742af7e7SThierry Reding		status = "disabled";
646742af7e7SThierry Reding	};
647742af7e7SThierry Reding
648be70771dSThierry Reding	spi@7000d400 {
649742af7e7SThierry Reding		compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi";
650742af7e7SThierry Reding		reg = <0x0 0x7000d400 0x0 0x200>;
651742af7e7SThierry Reding		interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
652742af7e7SThierry Reding		#address-cells = <1>;
653742af7e7SThierry Reding		#size-cells = <0>;
654742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_SBC1>;
655742af7e7SThierry Reding		clock-names = "spi";
656742af7e7SThierry Reding		resets = <&tegra_car 41>;
657742af7e7SThierry Reding		reset-names = "spi";
658742af7e7SThierry Reding		dmas = <&apbdma 15>, <&apbdma 15>;
659742af7e7SThierry Reding		dma-names = "rx", "tx";
660742af7e7SThierry Reding		status = "disabled";
661742af7e7SThierry Reding	};
662742af7e7SThierry Reding
663be70771dSThierry Reding	spi@7000d600 {
664742af7e7SThierry Reding		compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi";
665742af7e7SThierry Reding		reg = <0x0 0x7000d600 0x0 0x200>;
666742af7e7SThierry Reding		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
667742af7e7SThierry Reding		#address-cells = <1>;
668742af7e7SThierry Reding		#size-cells = <0>;
669742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_SBC2>;
670742af7e7SThierry Reding		clock-names = "spi";
671742af7e7SThierry Reding		resets = <&tegra_car 44>;
672742af7e7SThierry Reding		reset-names = "spi";
673742af7e7SThierry Reding		dmas = <&apbdma 16>, <&apbdma 16>;
674742af7e7SThierry Reding		dma-names = "rx", "tx";
675742af7e7SThierry Reding		status = "disabled";
676742af7e7SThierry Reding	};
677742af7e7SThierry Reding
678be70771dSThierry Reding	spi@7000d800 {
679742af7e7SThierry Reding		compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi";
680742af7e7SThierry Reding		reg = <0x0 0x7000d800 0x0 0x200>;
681742af7e7SThierry Reding		interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
682742af7e7SThierry Reding		#address-cells = <1>;
683742af7e7SThierry Reding		#size-cells = <0>;
684742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_SBC3>;
685742af7e7SThierry Reding		clock-names = "spi";
686742af7e7SThierry Reding		resets = <&tegra_car 46>;
687742af7e7SThierry Reding		reset-names = "spi";
688742af7e7SThierry Reding		dmas = <&apbdma 17>, <&apbdma 17>;
689742af7e7SThierry Reding		dma-names = "rx", "tx";
690742af7e7SThierry Reding		status = "disabled";
691742af7e7SThierry Reding	};
692742af7e7SThierry Reding
693be70771dSThierry Reding	spi@7000da00 {
694742af7e7SThierry Reding		compatible = "nvidia,tegra210-spi", "nvidia,tegra114-spi";
695742af7e7SThierry Reding		reg = <0x0 0x7000da00 0x0 0x200>;
696742af7e7SThierry Reding		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
697742af7e7SThierry Reding		#address-cells = <1>;
698742af7e7SThierry Reding		#size-cells = <0>;
699742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_SBC4>;
700742af7e7SThierry Reding		clock-names = "spi";
701742af7e7SThierry Reding		resets = <&tegra_car 68>;
702742af7e7SThierry Reding		reset-names = "spi";
703742af7e7SThierry Reding		dmas = <&apbdma 18>, <&apbdma 18>;
704742af7e7SThierry Reding		dma-names = "rx", "tx";
705742af7e7SThierry Reding		status = "disabled";
706742af7e7SThierry Reding	};
707742af7e7SThierry Reding
708be70771dSThierry Reding	rtc@7000e000 {
709742af7e7SThierry Reding		compatible = "nvidia,tegra210-rtc", "nvidia,tegra20-rtc";
710742af7e7SThierry Reding		reg = <0x0 0x7000e000 0x0 0x100>;
711742af7e7SThierry Reding		interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
712742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_RTC>;
713742af7e7SThierry Reding		clock-names = "rtc";
714742af7e7SThierry Reding	};
715742af7e7SThierry Reding
716be70771dSThierry Reding	pmc: pmc@7000e400 {
717742af7e7SThierry Reding		compatible = "nvidia,tegra210-pmc";
718742af7e7SThierry Reding		reg = <0x0 0x7000e400 0x0 0x400>;
719742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_PCLK>, <&clk32k_in>;
720742af7e7SThierry Reding		clock-names = "pclk", "clk32k_in";
721c2b82445SJon Hunter
722c2b82445SJon Hunter		powergates {
723c2b82445SJon Hunter			pd_audio: aud {
724c2b82445SJon Hunter				clocks = <&tegra_car TEGRA210_CLK_APE>,
725c2b82445SJon Hunter					 <&tegra_car TEGRA210_CLK_APB2APE>;
726c2b82445SJon Hunter				resets = <&tegra_car 198>;
727c2b82445SJon Hunter				#power-domain-cells = <0>;
728c2b82445SJon Hunter			};
729241f02baSJon Hunter
73096d1f078SJon Hunter			pd_sor: sor {
73196d1f078SJon Hunter				clocks = <&tegra_car TEGRA210_CLK_SOR0>,
73296d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_SOR1>,
73396d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_CSI>,
73496d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_DSIA>,
73596d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_DSIB>,
73696d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_DPAUX>,
73796d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_DPAUX1>,
73896d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_MIPI_CAL>;
73996d1f078SJon Hunter				resets = <&tegra_car TEGRA210_CLK_SOR0>,
74096d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_SOR1>,
74196d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_CSI>,
74296d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_DSIA>,
74396d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_DSIB>,
74496d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_DPAUX>,
74596d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_DPAUX1>,
74696d1f078SJon Hunter					 <&tegra_car TEGRA210_CLK_MIPI_CAL>;
74796d1f078SJon Hunter				#power-domain-cells = <0>;
74896d1f078SJon Hunter			};
74996d1f078SJon Hunter
750241f02baSJon Hunter			pd_xusbss: xusba {
751241f02baSJon Hunter				clocks = <&tegra_car TEGRA210_CLK_XUSB_SS>;
752241f02baSJon Hunter				resets = <&tegra_car TEGRA210_CLK_XUSB_SS>;
753241f02baSJon Hunter				#power-domain-cells = <0>;
754241f02baSJon Hunter			};
755241f02baSJon Hunter
756241f02baSJon Hunter			pd_xusbdev: xusbb {
757241f02baSJon Hunter				clocks = <&tegra_car TEGRA210_CLK_XUSB_DEV>;
758241f02baSJon Hunter				resets = <&tegra_car 95>;
759241f02baSJon Hunter				#power-domain-cells = <0>;
760241f02baSJon Hunter			};
761241f02baSJon Hunter
762241f02baSJon Hunter			pd_xusbhost: xusbc {
763241f02baSJon Hunter				clocks = <&tegra_car TEGRA210_CLK_XUSB_HOST>;
764241f02baSJon Hunter				resets = <&tegra_car TEGRA210_CLK_XUSB_HOST>;
765241f02baSJon Hunter				#power-domain-cells = <0>;
766241f02baSJon Hunter			};
76724963d1bSMikko Perttunen
76824963d1bSMikko Perttunen			pd_vic: vic {
76924963d1bSMikko Perttunen				clocks = <&tegra_car TEGRA210_CLK_VIC03>;
77024963d1bSMikko Perttunen				clock-names = "vic";
77124963d1bSMikko Perttunen				resets = <&tegra_car 178>;
77224963d1bSMikko Perttunen				reset-names = "vic";
77324963d1bSMikko Perttunen				#power-domain-cells = <0>;
77424963d1bSMikko Perttunen			};
775c2b82445SJon Hunter		};
776742af7e7SThierry Reding	};
777742af7e7SThierry Reding
778be70771dSThierry Reding	fuse@7000f800 {
779742af7e7SThierry Reding		compatible = "nvidia,tegra210-efuse";
780742af7e7SThierry Reding		reg = <0x0 0x7000f800 0x0 0x400>;
781742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_FUSE>;
782742af7e7SThierry Reding		clock-names = "fuse";
783742af7e7SThierry Reding		resets = <&tegra_car 39>;
784742af7e7SThierry Reding		reset-names = "fuse";
785742af7e7SThierry Reding	};
786742af7e7SThierry Reding
787be70771dSThierry Reding	mc: memory-controller@70019000 {
788742af7e7SThierry Reding		compatible = "nvidia,tegra210-mc";
789742af7e7SThierry Reding		reg = <0x0 0x70019000 0x0 0x1000>;
790742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_MC>;
791742af7e7SThierry Reding		clock-names = "mc";
792742af7e7SThierry Reding
793742af7e7SThierry Reding		interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
794742af7e7SThierry Reding
795742af7e7SThierry Reding		#iommu-cells = <1>;
796742af7e7SThierry Reding	};
797742af7e7SThierry Reding
798be70771dSThierry Reding	hda@70030000 {
799742af7e7SThierry Reding		compatible = "nvidia,tegra210-hda", "nvidia,tegra30-hda";
800742af7e7SThierry Reding		reg = <0x0 0x70030000 0x0 0x10000>;
801742af7e7SThierry Reding		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
802742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_HDA>,
803742af7e7SThierry Reding		         <&tegra_car TEGRA210_CLK_HDA2HDMI>,
804742af7e7SThierry Reding			 <&tegra_car TEGRA210_CLK_HDA2CODEC_2X>;
805742af7e7SThierry Reding		clock-names = "hda", "hda2hdmi", "hda2codec_2x";
806742af7e7SThierry Reding		resets = <&tegra_car 125>, /* hda */
807742af7e7SThierry Reding			 <&tegra_car 128>, /* hda2hdmi */
808742af7e7SThierry Reding			 <&tegra_car 111>; /* hda2codec_2x */
809742af7e7SThierry Reding		reset-names = "hda", "hda2hdmi", "hda2codec_2x";
810742af7e7SThierry Reding		status = "disabled";
811742af7e7SThierry Reding	};
812742af7e7SThierry Reding
813e7a99ac2SThierry Reding	usb@70090000 {
814e7a99ac2SThierry Reding		compatible = "nvidia,tegra210-xusb";
815e7a99ac2SThierry Reding		reg = <0x0 0x70090000 0x0 0x8000>,
816e7a99ac2SThierry Reding		      <0x0 0x70098000 0x0 0x1000>,
817e7a99ac2SThierry Reding		      <0x0 0x70099000 0x0 0x1000>;
818e7a99ac2SThierry Reding		reg-names = "hcd", "fpci", "ipfs";
819e7a99ac2SThierry Reding
820e7a99ac2SThierry Reding		interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
8219168e1dbSJon Hunter			     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
822e7a99ac2SThierry Reding
823e7a99ac2SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_XUSB_HOST>,
824e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_XUSB_HOST_SRC>,
825e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_XUSB_FALCON_SRC>,
826e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_XUSB_SS>,
827e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_XUSB_SS_DIV2>,
828e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_XUSB_SS_SRC>,
829e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_XUSB_HS_SRC>,
830e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_XUSB_FS_SRC>,
831e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_PLL_U_480M>,
832e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_CLK_M>,
833e7a99ac2SThierry Reding			 <&tegra_car TEGRA210_CLK_PLL_E>;
834e7a99ac2SThierry Reding		clock-names = "xusb_host", "xusb_host_src",
835e7a99ac2SThierry Reding			      "xusb_falcon_src", "xusb_ss",
836e7a99ac2SThierry Reding			      "xusb_ss_div2", "xusb_ss_src",
837e7a99ac2SThierry Reding			      "xusb_hs_src", "xusb_fs_src",
838e7a99ac2SThierry Reding			      "pll_u_480m", "clk_m", "pll_e";
839e7a99ac2SThierry Reding		resets = <&tegra_car 89>, <&tegra_car 156>,
840e7a99ac2SThierry Reding			 <&tegra_car 143>;
841e7a99ac2SThierry Reding		reset-names = "xusb_host", "xusb_ss", "xusb_src";
842e7a99ac2SThierry Reding
843e7a99ac2SThierry Reding		nvidia,xusb-padctl = <&padctl>;
844e7a99ac2SThierry Reding
845e7a99ac2SThierry Reding		status = "disabled";
846e7a99ac2SThierry Reding	};
847e7a99ac2SThierry Reding
8484e07ac90SThierry Reding	padctl: padctl@7009f000 {
8494e07ac90SThierry Reding		compatible = "nvidia,tegra210-xusb-padctl";
8504e07ac90SThierry Reding		reg = <0x0 0x7009f000 0x0 0x1000>;
8514e07ac90SThierry Reding		resets = <&tegra_car 142>;
8524e07ac90SThierry Reding		reset-names = "padctl";
8534e07ac90SThierry Reding
8544e07ac90SThierry Reding		status = "disabled";
8554e07ac90SThierry Reding
8564e07ac90SThierry Reding		pads {
8574e07ac90SThierry Reding			usb2 {
8584e07ac90SThierry Reding				clocks = <&tegra_car TEGRA210_CLK_USB2_TRK>;
8594e07ac90SThierry Reding				clock-names = "trk";
8604e07ac90SThierry Reding				status = "disabled";
8614e07ac90SThierry Reding
8624e07ac90SThierry Reding				lanes {
8634e07ac90SThierry Reding					usb2-0 {
8644e07ac90SThierry Reding						status = "disabled";
8654e07ac90SThierry Reding						#phy-cells = <0>;
8664e07ac90SThierry Reding					};
8674e07ac90SThierry Reding
8684e07ac90SThierry Reding					usb2-1 {
8694e07ac90SThierry Reding						status = "disabled";
8704e07ac90SThierry Reding						#phy-cells = <0>;
8714e07ac90SThierry Reding					};
8724e07ac90SThierry Reding
8734e07ac90SThierry Reding					usb2-2 {
8744e07ac90SThierry Reding						status = "disabled";
8754e07ac90SThierry Reding						#phy-cells = <0>;
8764e07ac90SThierry Reding					};
8774e07ac90SThierry Reding
8784e07ac90SThierry Reding					usb2-3 {
8794e07ac90SThierry Reding						status = "disabled";
8804e07ac90SThierry Reding						#phy-cells = <0>;
8814e07ac90SThierry Reding					};
8824e07ac90SThierry Reding				};
8834e07ac90SThierry Reding			};
8844e07ac90SThierry Reding
8854e07ac90SThierry Reding			hsic {
8864e07ac90SThierry Reding				clocks = <&tegra_car TEGRA210_CLK_HSIC_TRK>;
8874e07ac90SThierry Reding				clock-names = "trk";
8884e07ac90SThierry Reding				status = "disabled";
8894e07ac90SThierry Reding
8904e07ac90SThierry Reding				lanes {
8914e07ac90SThierry Reding					hsic-0 {
8924e07ac90SThierry Reding						status = "disabled";
8934e07ac90SThierry Reding						#phy-cells = <0>;
8944e07ac90SThierry Reding					};
8954e07ac90SThierry Reding
8964e07ac90SThierry Reding					hsic-1 {
8974e07ac90SThierry Reding						status = "disabled";
8984e07ac90SThierry Reding						#phy-cells = <0>;
8994e07ac90SThierry Reding					};
9004e07ac90SThierry Reding				};
9014e07ac90SThierry Reding			};
9024e07ac90SThierry Reding
9034e07ac90SThierry Reding			pcie {
9044e07ac90SThierry Reding				clocks = <&tegra_car TEGRA210_CLK_PLL_E>;
9054e07ac90SThierry Reding				clock-names = "pll";
9064e07ac90SThierry Reding				resets = <&tegra_car 205>;
9074e07ac90SThierry Reding				reset-names = "phy";
9084e07ac90SThierry Reding				status = "disabled";
9094e07ac90SThierry Reding
9104e07ac90SThierry Reding				lanes {
9114e07ac90SThierry Reding					pcie-0 {
9124e07ac90SThierry Reding						status = "disabled";
9134e07ac90SThierry Reding						#phy-cells = <0>;
9144e07ac90SThierry Reding					};
9154e07ac90SThierry Reding
9164e07ac90SThierry Reding					pcie-1 {
9174e07ac90SThierry Reding						status = "disabled";
9184e07ac90SThierry Reding						#phy-cells = <0>;
9194e07ac90SThierry Reding					};
9204e07ac90SThierry Reding
9214e07ac90SThierry Reding					pcie-2 {
9224e07ac90SThierry Reding						status = "disabled";
9234e07ac90SThierry Reding						#phy-cells = <0>;
9244e07ac90SThierry Reding					};
9254e07ac90SThierry Reding
9264e07ac90SThierry Reding					pcie-3 {
9274e07ac90SThierry Reding						status = "disabled";
9284e07ac90SThierry Reding						#phy-cells = <0>;
9294e07ac90SThierry Reding					};
9304e07ac90SThierry Reding
9314e07ac90SThierry Reding					pcie-4 {
9324e07ac90SThierry Reding						status = "disabled";
9334e07ac90SThierry Reding						#phy-cells = <0>;
9344e07ac90SThierry Reding					};
9354e07ac90SThierry Reding
9364e07ac90SThierry Reding					pcie-5 {
9374e07ac90SThierry Reding						status = "disabled";
9384e07ac90SThierry Reding						#phy-cells = <0>;
9394e07ac90SThierry Reding					};
9404e07ac90SThierry Reding
9414e07ac90SThierry Reding					pcie-6 {
9424e07ac90SThierry Reding						status = "disabled";
9434e07ac90SThierry Reding						#phy-cells = <0>;
9444e07ac90SThierry Reding					};
9454e07ac90SThierry Reding				};
9464e07ac90SThierry Reding			};
9474e07ac90SThierry Reding
9484e07ac90SThierry Reding			sata {
9494e07ac90SThierry Reding				clocks = <&tegra_car TEGRA210_CLK_PLL_E>;
9504e07ac90SThierry Reding				clock-names = "pll";
9514e07ac90SThierry Reding				resets = <&tegra_car 204>;
9524e07ac90SThierry Reding				reset-names = "phy";
9534e07ac90SThierry Reding				status = "disabled";
9544e07ac90SThierry Reding
9554e07ac90SThierry Reding				lanes {
9564e07ac90SThierry Reding					sata-0 {
9574e07ac90SThierry Reding						status = "disabled";
9584e07ac90SThierry Reding						#phy-cells = <0>;
9594e07ac90SThierry Reding					};
9604e07ac90SThierry Reding				};
9614e07ac90SThierry Reding			};
9624e07ac90SThierry Reding		};
9634e07ac90SThierry Reding
9644e07ac90SThierry Reding		ports {
9654e07ac90SThierry Reding			usb2-0 {
9664e07ac90SThierry Reding				status = "disabled";
9674e07ac90SThierry Reding			};
9684e07ac90SThierry Reding
9694e07ac90SThierry Reding			usb2-1 {
9704e07ac90SThierry Reding				status = "disabled";
9714e07ac90SThierry Reding			};
9724e07ac90SThierry Reding
9734e07ac90SThierry Reding			usb2-2 {
9744e07ac90SThierry Reding				status = "disabled";
9754e07ac90SThierry Reding			};
9764e07ac90SThierry Reding
9774e07ac90SThierry Reding			usb2-3 {
9784e07ac90SThierry Reding				status = "disabled";
9794e07ac90SThierry Reding			};
9804e07ac90SThierry Reding
9814e07ac90SThierry Reding			hsic-0 {
9824e07ac90SThierry Reding				status = "disabled";
9834e07ac90SThierry Reding			};
9844e07ac90SThierry Reding
9854e07ac90SThierry Reding			usb3-0 {
9864e07ac90SThierry Reding				status = "disabled";
9874e07ac90SThierry Reding			};
9884e07ac90SThierry Reding
9894e07ac90SThierry Reding			usb3-1 {
9904e07ac90SThierry Reding				status = "disabled";
9914e07ac90SThierry Reding			};
9924e07ac90SThierry Reding
9934e07ac90SThierry Reding			usb3-2 {
9944e07ac90SThierry Reding				status = "disabled";
9954e07ac90SThierry Reding			};
9964e07ac90SThierry Reding
9974e07ac90SThierry Reding			usb3-3 {
9984e07ac90SThierry Reding				status = "disabled";
9994e07ac90SThierry Reding			};
10004e07ac90SThierry Reding		};
10014e07ac90SThierry Reding	};
10024e07ac90SThierry Reding
1003be70771dSThierry Reding	sdhci@700b0000 {
1004742af7e7SThierry Reding		compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci";
1005742af7e7SThierry Reding		reg = <0x0 0x700b0000 0x0 0x200>;
1006742af7e7SThierry Reding		interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
1007742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_SDMMC1>;
1008742af7e7SThierry Reding		clock-names = "sdhci";
1009742af7e7SThierry Reding		resets = <&tegra_car 14>;
1010742af7e7SThierry Reding		reset-names = "sdhci";
1011742af7e7SThierry Reding		status = "disabled";
1012742af7e7SThierry Reding	};
1013742af7e7SThierry Reding
1014be70771dSThierry Reding	sdhci@700b0200 {
1015742af7e7SThierry Reding		compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci";
1016742af7e7SThierry Reding		reg = <0x0 0x700b0200 0x0 0x200>;
1017742af7e7SThierry Reding		interrupts = <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
1018742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_SDMMC2>;
1019742af7e7SThierry Reding		clock-names = "sdhci";
1020742af7e7SThierry Reding		resets = <&tegra_car 9>;
1021742af7e7SThierry Reding		reset-names = "sdhci";
1022742af7e7SThierry Reding		status = "disabled";
1023742af7e7SThierry Reding	};
1024742af7e7SThierry Reding
1025be70771dSThierry Reding	sdhci@700b0400 {
1026742af7e7SThierry Reding		compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci";
1027742af7e7SThierry Reding		reg = <0x0 0x700b0400 0x0 0x200>;
1028742af7e7SThierry Reding		interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
1029742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_SDMMC3>;
1030742af7e7SThierry Reding		clock-names = "sdhci";
1031742af7e7SThierry Reding		resets = <&tegra_car 69>;
1032742af7e7SThierry Reding		reset-names = "sdhci";
1033742af7e7SThierry Reding		status = "disabled";
1034742af7e7SThierry Reding	};
1035742af7e7SThierry Reding
1036be70771dSThierry Reding	sdhci@700b0600 {
1037742af7e7SThierry Reding		compatible = "nvidia,tegra210-sdhci", "nvidia,tegra124-sdhci";
1038742af7e7SThierry Reding		reg = <0x0 0x700b0600 0x0 0x200>;
1039742af7e7SThierry Reding		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
1040742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_SDMMC4>;
1041742af7e7SThierry Reding		clock-names = "sdhci";
1042742af7e7SThierry Reding		resets = <&tegra_car 15>;
1043742af7e7SThierry Reding		reset-names = "sdhci";
1044742af7e7SThierry Reding		status = "disabled";
1045742af7e7SThierry Reding	};
1046742af7e7SThierry Reding
1047be70771dSThierry Reding	mipi: mipi@700e3000 {
1048742af7e7SThierry Reding		compatible = "nvidia,tegra210-mipi";
1049742af7e7SThierry Reding		reg = <0x0 0x700e3000 0x0 0x100>;
1050742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_MIPI_CAL>;
1051742af7e7SThierry Reding		clock-names = "mipi-cal";
105296d1f078SJon Hunter		power-domains = <&pd_sor>;
1053742af7e7SThierry Reding		#nvidia,mipi-calibrate-cells = <1>;
1054742af7e7SThierry Reding	};
1055742af7e7SThierry Reding
10560f133090SJon Hunter	aconnect@702c0000 {
10570f133090SJon Hunter		compatible = "nvidia,tegra210-aconnect";
10580f133090SJon Hunter		clocks = <&tegra_car TEGRA210_CLK_APE>,
10590f133090SJon Hunter			 <&tegra_car TEGRA210_CLK_APB2APE>;
10600f133090SJon Hunter		clock-names = "ape", "apb2ape";
10610f133090SJon Hunter		power-domains = <&pd_audio>;
10620f133090SJon Hunter		#address-cells = <1>;
10630f133090SJon Hunter		#size-cells = <1>;
10640f133090SJon Hunter		ranges = <0x702c0000 0x0 0x702c0000 0x00040000>;
10650f133090SJon Hunter		status = "disabled";
1066bcdbde43SJon Hunter
106719e61213SJon Hunter		adma: dma@702e2000 {
106819e61213SJon Hunter			compatible = "nvidia,tegra210-adma";
106919e61213SJon Hunter			reg = <0x702e2000 0x2000>;
107019e61213SJon Hunter			interrupt-parent = <&agic>;
107119e61213SJon Hunter			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>,
107219e61213SJon Hunter				     <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>,
107319e61213SJon Hunter				     <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>,
107419e61213SJon Hunter				     <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
107519e61213SJon Hunter				     <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
107619e61213SJon Hunter				     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
107719e61213SJon Hunter				     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>,
107819e61213SJon Hunter				     <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>,
107919e61213SJon Hunter				     <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
108019e61213SJon Hunter				     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
108119e61213SJon Hunter				     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>,
108219e61213SJon Hunter				     <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>,
108319e61213SJon Hunter				     <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
108419e61213SJon Hunter				     <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
108519e61213SJon Hunter				     <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>,
108619e61213SJon Hunter				     <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>,
108719e61213SJon Hunter				     <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
108819e61213SJon Hunter				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
108919e61213SJon Hunter				     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>,
109019e61213SJon Hunter				     <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>,
109119e61213SJon Hunter				     <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>,
109219e61213SJon Hunter				     <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
109319e61213SJon Hunter			#dma-cells = <1>;
109419e61213SJon Hunter			clocks = <&tegra_car TEGRA210_CLK_D_AUDIO>;
109519e61213SJon Hunter			clock-names = "d_audio";
109619e61213SJon Hunter			status = "disabled";
109719e61213SJon Hunter		};
109819e61213SJon Hunter
1099bcdbde43SJon Hunter		agic: agic@702f9000 {
1100bcdbde43SJon Hunter			compatible = "nvidia,tegra210-agic";
1101bcdbde43SJon Hunter			#interrupt-cells = <3>;
1102bcdbde43SJon Hunter			interrupt-controller;
1103bcdbde43SJon Hunter			reg = <0x702f9000 0x2000>,
1104bcdbde43SJon Hunter			      <0x702fa000 0x2000>;
1105bcdbde43SJon Hunter			interrupts = <GIC_SPI 102 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1106bcdbde43SJon Hunter			clocks = <&tegra_car TEGRA210_CLK_APE>;
1107bcdbde43SJon Hunter			clock-names = "clk";
1108bcdbde43SJon Hunter			status = "disabled";
1109bcdbde43SJon Hunter		};
11100f133090SJon Hunter	};
11110f133090SJon Hunter
1112be70771dSThierry Reding	spi@70410000 {
1113742af7e7SThierry Reding		compatible = "nvidia,tegra210-qspi";
1114742af7e7SThierry Reding		reg = <0x0 0x70410000 0x0 0x1000>;
1115742af7e7SThierry Reding		interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
1116742af7e7SThierry Reding		#address-cells = <1>;
1117742af7e7SThierry Reding		#size-cells = <0>;
1118742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_QSPI>;
1119742af7e7SThierry Reding		clock-names = "qspi";
1120742af7e7SThierry Reding		resets = <&tegra_car 211>;
1121742af7e7SThierry Reding		reset-names = "qspi";
1122742af7e7SThierry Reding		dmas = <&apbdma 5>, <&apbdma 5>;
1123742af7e7SThierry Reding		dma-names = "rx", "tx";
1124742af7e7SThierry Reding		status = "disabled";
1125742af7e7SThierry Reding	};
1126742af7e7SThierry Reding
1127be70771dSThierry Reding	usb@7d000000 {
1128742af7e7SThierry Reding		compatible = "nvidia,tegra210-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1129742af7e7SThierry Reding		reg = <0x0 0x7d000000 0x0 0x4000>;
1130742af7e7SThierry Reding		interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
1131742af7e7SThierry Reding		phy_type = "utmi";
1132742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_USBD>;
1133742af7e7SThierry Reding		clock-names = "usb";
1134742af7e7SThierry Reding		resets = <&tegra_car 22>;
1135742af7e7SThierry Reding		reset-names = "usb";
1136742af7e7SThierry Reding		nvidia,phy = <&phy1>;
1137742af7e7SThierry Reding		status = "disabled";
1138742af7e7SThierry Reding	};
1139742af7e7SThierry Reding
1140be70771dSThierry Reding	phy1: usb-phy@7d000000 {
1141742af7e7SThierry Reding		compatible = "nvidia,tegra210-usb-phy", "nvidia,tegra30-usb-phy";
1142742af7e7SThierry Reding		reg = <0x0 0x7d000000 0x0 0x4000>,
1143742af7e7SThierry Reding		      <0x0 0x7d000000 0x0 0x4000>;
1144742af7e7SThierry Reding		phy_type = "utmi";
1145742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_USBD>,
1146742af7e7SThierry Reding			 <&tegra_car TEGRA210_CLK_PLL_U>,
1147742af7e7SThierry Reding			 <&tegra_car TEGRA210_CLK_USBD>;
1148742af7e7SThierry Reding		clock-names = "reg", "pll_u", "utmi-pads";
1149742af7e7SThierry Reding		resets = <&tegra_car 22>, <&tegra_car 22>;
1150742af7e7SThierry Reding		reset-names = "usb", "utmi-pads";
1151742af7e7SThierry Reding		nvidia,hssync-start-delay = <0>;
1152742af7e7SThierry Reding		nvidia,idle-wait-delay = <17>;
1153742af7e7SThierry Reding		nvidia,elastic-limit = <16>;
1154742af7e7SThierry Reding		nvidia,term-range-adj = <6>;
1155742af7e7SThierry Reding		nvidia,xcvr-setup = <9>;
1156742af7e7SThierry Reding		nvidia,xcvr-lsfslew = <0>;
1157742af7e7SThierry Reding		nvidia,xcvr-lsrslew = <3>;
1158742af7e7SThierry Reding		nvidia,hssquelch-level = <2>;
1159742af7e7SThierry Reding		nvidia,hsdiscon-level = <5>;
1160742af7e7SThierry Reding		nvidia,xcvr-hsslew = <12>;
1161742af7e7SThierry Reding		nvidia,has-utmi-pad-registers;
1162742af7e7SThierry Reding		status = "disabled";
1163742af7e7SThierry Reding	};
1164742af7e7SThierry Reding
1165be70771dSThierry Reding	usb@7d004000 {
1166742af7e7SThierry Reding		compatible = "nvidia,tegra210-ehci", "nvidia,tegra30-ehci", "usb-ehci";
1167742af7e7SThierry Reding		reg = <0x0 0x7d004000 0x0 0x4000>;
1168742af7e7SThierry Reding		interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
1169742af7e7SThierry Reding		phy_type = "utmi";
1170742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_USB2>;
1171742af7e7SThierry Reding		clock-names = "usb";
1172742af7e7SThierry Reding		resets = <&tegra_car 58>;
1173742af7e7SThierry Reding		reset-names = "usb";
1174742af7e7SThierry Reding		nvidia,phy = <&phy2>;
1175742af7e7SThierry Reding		status = "disabled";
1176742af7e7SThierry Reding	};
1177742af7e7SThierry Reding
1178be70771dSThierry Reding	phy2: usb-phy@7d004000 {
1179742af7e7SThierry Reding		compatible = "nvidia,tegra210-usb-phy", "nvidia,tegra30-usb-phy";
1180742af7e7SThierry Reding		reg = <0x0 0x7d004000 0x0 0x4000>,
1181742af7e7SThierry Reding		      <0x0 0x7d000000 0x0 0x4000>;
1182742af7e7SThierry Reding		phy_type = "utmi";
1183742af7e7SThierry Reding		clocks = <&tegra_car TEGRA210_CLK_USB2>,
1184742af7e7SThierry Reding			 <&tegra_car TEGRA210_CLK_PLL_U>,
1185742af7e7SThierry Reding			 <&tegra_car TEGRA210_CLK_USBD>;
1186742af7e7SThierry Reding		clock-names = "reg", "pll_u", "utmi-pads";
1187742af7e7SThierry Reding		resets = <&tegra_car 58>, <&tegra_car 22>;
1188742af7e7SThierry Reding		reset-names = "usb", "utmi-pads";
1189742af7e7SThierry Reding		nvidia,hssync-start-delay = <0>;
1190742af7e7SThierry Reding		nvidia,idle-wait-delay = <17>;
1191742af7e7SThierry Reding		nvidia,elastic-limit = <16>;
1192742af7e7SThierry Reding		nvidia,term-range-adj = <6>;
1193742af7e7SThierry Reding		nvidia,xcvr-setup = <9>;
1194742af7e7SThierry Reding		nvidia,xcvr-lsfslew = <0>;
1195742af7e7SThierry Reding		nvidia,xcvr-lsrslew = <3>;
1196742af7e7SThierry Reding		nvidia,hssquelch-level = <2>;
1197742af7e7SThierry Reding		nvidia,hsdiscon-level = <5>;
1198742af7e7SThierry Reding		nvidia,xcvr-hsslew = <12>;
1199742af7e7SThierry Reding		status = "disabled";
1200742af7e7SThierry Reding	};
1201742af7e7SThierry Reding
1202742af7e7SThierry Reding	cpus {
1203742af7e7SThierry Reding		#address-cells = <1>;
1204742af7e7SThierry Reding		#size-cells = <0>;
1205742af7e7SThierry Reding
1206742af7e7SThierry Reding		cpu@0 {
1207742af7e7SThierry Reding			device_type = "cpu";
1208742af7e7SThierry Reding			compatible = "arm,cortex-a57";
1209742af7e7SThierry Reding			reg = <0>;
1210742af7e7SThierry Reding		};
1211742af7e7SThierry Reding
1212742af7e7SThierry Reding		cpu@1 {
1213742af7e7SThierry Reding			device_type = "cpu";
1214742af7e7SThierry Reding			compatible = "arm,cortex-a57";
1215742af7e7SThierry Reding			reg = <1>;
1216742af7e7SThierry Reding		};
1217742af7e7SThierry Reding
1218742af7e7SThierry Reding		cpu@2 {
1219742af7e7SThierry Reding			device_type = "cpu";
1220742af7e7SThierry Reding			compatible = "arm,cortex-a57";
1221742af7e7SThierry Reding			reg = <2>;
1222742af7e7SThierry Reding		};
1223742af7e7SThierry Reding
1224742af7e7SThierry Reding		cpu@3 {
1225742af7e7SThierry Reding			device_type = "cpu";
1226742af7e7SThierry Reding			compatible = "arm,cortex-a57";
1227742af7e7SThierry Reding			reg = <3>;
1228742af7e7SThierry Reding		};
1229742af7e7SThierry Reding	};
1230742af7e7SThierry Reding
1231742af7e7SThierry Reding	timer {
1232742af7e7SThierry Reding		compatible = "arm,armv8-timer";
1233742af7e7SThierry Reding		interrupts = <GIC_PPI 13
1234742af7e7SThierry Reding				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1235742af7e7SThierry Reding			     <GIC_PPI 14
1236742af7e7SThierry Reding				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1237742af7e7SThierry Reding			     <GIC_PPI 11
1238742af7e7SThierry Reding				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
1239742af7e7SThierry Reding			     <GIC_PPI 10
1240742af7e7SThierry Reding				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
1241742af7e7SThierry Reding		interrupt-parent = <&gic>;
1242742af7e7SThierry Reding	};
1243e2bed1ebSWei Ni
1244e2bed1ebSWei Ni	soctherm: thermal-sensor@700e2000 {
1245e2bed1ebSWei Ni		compatible = "nvidia,tegra210-soctherm";
1246cbd0f000SWei Ni		reg = <0x0 0x700e2000 0x0 0x600 /* SOC_THERM reg_base */
1247cbd0f000SWei Ni			0x0 0x60006000 0x0 0x400>; /* CAR reg_base */
1248cbd0f000SWei Ni		reg-names = "soctherm-reg", "car-reg";
1249e2bed1ebSWei Ni		interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
1250e2bed1ebSWei Ni		clocks = <&tegra_car TEGRA210_CLK_TSENSOR>,
1251e2bed1ebSWei Ni			<&tegra_car TEGRA210_CLK_SOC_THERM>;
1252e2bed1ebSWei Ni		clock-names = "tsensor", "soctherm";
1253e2bed1ebSWei Ni		resets = <&tegra_car 78>;
1254e2bed1ebSWei Ni		reset-names = "soctherm";
1255e2bed1ebSWei Ni		#thermal-sensor-cells = <1>;
1256cbd0f000SWei Ni
1257cbd0f000SWei Ni		throttle-cfgs {
1258cbd0f000SWei Ni			throttle_heavy: heavy {
1259cbd0f000SWei Ni				nvidia,priority = <100>;
1260cbd0f000SWei Ni				nvidia,cpu-throt-percent = <85>;
1261cbd0f000SWei Ni
1262cbd0f000SWei Ni				#cooling-cells = <2>;
1263cbd0f000SWei Ni			};
1264cbd0f000SWei Ni		};
1265e2bed1ebSWei Ni	};
1266e2bed1ebSWei Ni
1267e2bed1ebSWei Ni	thermal-zones {
1268e2bed1ebSWei Ni		cpu {
1269e2bed1ebSWei Ni			polling-delay-passive = <1000>;
1270e2bed1ebSWei Ni			polling-delay = <0>;
1271e2bed1ebSWei Ni
1272e2bed1ebSWei Ni			thermal-sensors =
1273e2bed1ebSWei Ni				<&soctherm TEGRA124_SOCTHERM_SENSOR_CPU>;
12745e03f663SWei Ni
12755e03f663SWei Ni			trips {
12765e03f663SWei Ni				cpu-shutdown-trip {
12775e03f663SWei Ni					temperature = <102500>;
12785e03f663SWei Ni					hysteresis = <0>;
12795e03f663SWei Ni					type = "critical";
12805e03f663SWei Ni				};
1281cbd0f000SWei Ni
1282cbd0f000SWei Ni				cpu_throttle_trip: throttle-trip {
1283cbd0f000SWei Ni					temperature = <98500>;
1284cbd0f000SWei Ni					hysteresis = <1000>;
1285cbd0f000SWei Ni					type = "hot";
1286cbd0f000SWei Ni				};
12875e03f663SWei Ni			};
12885e03f663SWei Ni
12895e03f663SWei Ni			cooling-maps {
1290cbd0f000SWei Ni				map0 {
1291cbd0f000SWei Ni					trip = <&cpu_throttle_trip>;
1292cbd0f000SWei Ni					cooling-device = <&throttle_heavy 1 1>;
1293cbd0f000SWei Ni				};
12945e03f663SWei Ni			};
1295e2bed1ebSWei Ni		};
1296e2bed1ebSWei Ni		mem {
1297e2bed1ebSWei Ni			polling-delay-passive = <0>;
1298e2bed1ebSWei Ni			polling-delay = <0>;
1299e2bed1ebSWei Ni
1300e2bed1ebSWei Ni			thermal-sensors =
1301e2bed1ebSWei Ni				<&soctherm TEGRA124_SOCTHERM_SENSOR_MEM>;
13025e03f663SWei Ni
13035e03f663SWei Ni			trips {
13045e03f663SWei Ni				mem-shutdown-trip {
13055e03f663SWei Ni					temperature = <103000>;
13065e03f663SWei Ni					hysteresis = <0>;
13075e03f663SWei Ni					type = "critical";
13085e03f663SWei Ni				};
13095e03f663SWei Ni			};
13105e03f663SWei Ni
13115e03f663SWei Ni			cooling-maps {
13125e03f663SWei Ni				/*
13135e03f663SWei Ni				 * There are currently no cooling maps,
13145e03f663SWei Ni				 * because there are no cooling devices.
13155e03f663SWei Ni				 */
13165e03f663SWei Ni			};
1317e2bed1ebSWei Ni		};
1318e2bed1ebSWei Ni		gpu {
1319e2bed1ebSWei Ni			polling-delay-passive = <1000>;
1320e2bed1ebSWei Ni			polling-delay = <0>;
1321e2bed1ebSWei Ni
1322e2bed1ebSWei Ni			thermal-sensors =
1323e2bed1ebSWei Ni				<&soctherm TEGRA124_SOCTHERM_SENSOR_GPU>;
13245e03f663SWei Ni
13255e03f663SWei Ni			trips {
13265e03f663SWei Ni				gpu-shutdown-trip {
13275e03f663SWei Ni					temperature = <103000>;
13285e03f663SWei Ni					hysteresis = <0>;
13295e03f663SWei Ni					type = "critical";
13305e03f663SWei Ni				};
1331cbd0f000SWei Ni
1332cbd0f000SWei Ni				gpu_throttle_trip: throttle-trip {
1333cbd0f000SWei Ni					temperature = <100000>;
1334cbd0f000SWei Ni					hysteresis = <1000>;
1335cbd0f000SWei Ni					type = "hot";
1336cbd0f000SWei Ni				};
13375e03f663SWei Ni			};
13385e03f663SWei Ni
13395e03f663SWei Ni			cooling-maps {
1340cbd0f000SWei Ni				map0 {
1341cbd0f000SWei Ni					trip = <&gpu_throttle_trip>;
1342cbd0f000SWei Ni					cooling-device = <&throttle_heavy 1 1>;
1343cbd0f000SWei Ni				};
13445e03f663SWei Ni			};
1345e2bed1ebSWei Ni		};
1346e2bed1ebSWei Ni		pllx {
1347e2bed1ebSWei Ni			polling-delay-passive = <0>;
1348e2bed1ebSWei Ni			polling-delay = <0>;
1349e2bed1ebSWei Ni
1350e2bed1ebSWei Ni			thermal-sensors =
1351e2bed1ebSWei Ni				<&soctherm TEGRA124_SOCTHERM_SENSOR_PLLX>;
13525e03f663SWei Ni
13535e03f663SWei Ni			trips {
13545e03f663SWei Ni				pllx-shutdown-trip {
13555e03f663SWei Ni					temperature = <103000>;
13565e03f663SWei Ni					hysteresis = <0>;
13575e03f663SWei Ni					type = "critical";
13585e03f663SWei Ni				};
13595e03f663SWei Ni			};
13605e03f663SWei Ni
13615e03f663SWei Ni			cooling-maps {
13625e03f663SWei Ni				/*
13635e03f663SWei Ni				 * There are currently no cooling maps,
13645e03f663SWei Ni				 * because there are no cooling devices.
13655e03f663SWei Ni				 */
13665e03f663SWei Ni			};
1367e2bed1ebSWei Ni		};
1368e2bed1ebSWei Ni	};
1369742af7e7SThierry Reding};
1370