148489980SSeiya Wang// SPDX-License-Identifier: (GPL-2.0 OR MIT)
248489980SSeiya Wang/*
348489980SSeiya Wang * Copyright (C) 2020 MediaTek Inc.
448489980SSeiya Wang * Author: Seiya Wang <seiya.wang@mediatek.com>
548489980SSeiya Wang */
648489980SSeiya Wang
748489980SSeiya Wang/dts-v1/;
85d2b897bSChun-Jie Chen#include <dt-bindings/clock/mt8192-clk.h>
9b4b75bacSAllen-KH Cheng#include <dt-bindings/gce/mt8192-gce.h>
1048489980SSeiya Wang#include <dt-bindings/interrupt-controller/arm-gic.h>
1148489980SSeiya Wang#include <dt-bindings/interrupt-controller/irq.h>
124a65b0f1SAllen-KH Cheng#include <dt-bindings/memory/mt8192-larb-port.h>
1348489980SSeiya Wang#include <dt-bindings/pinctrl/mt8192-pinfunc.h>
14e5aac225SAllen-KH Cheng#include <dt-bindings/phy/phy.h>
15994a71a3SChun-Jie Chen#include <dt-bindings/power/mt8192-power.h>
167d355378SAllen-KH Cheng#include <dt-bindings/reset/mt8192-resets.h>
1748489980SSeiya Wang
1848489980SSeiya Wang/ {
1948489980SSeiya Wang	compatible = "mediatek,mt8192";
2048489980SSeiya Wang	interrupt-parent = <&gic>;
2148489980SSeiya Wang	#address-cells = <2>;
2248489980SSeiya Wang	#size-cells = <2>;
2348489980SSeiya Wang
24b4b75bacSAllen-KH Cheng	aliases {
25b4b75bacSAllen-KH Cheng		ovl0 = &ovl0;
26b4b75bacSAllen-KH Cheng		ovl-2l0 = &ovl_2l0;
27b4b75bacSAllen-KH Cheng		ovl-2l2 = &ovl_2l2;
28b4b75bacSAllen-KH Cheng		rdma0 = &rdma0;
29b4b75bacSAllen-KH Cheng		rdma4 = &rdma4;
30b4b75bacSAllen-KH Cheng	};
31b4b75bacSAllen-KH Cheng
32f19f68e5SChen-Yu Tsai	clk13m: fixed-factor-clock-13m {
33f19f68e5SChen-Yu Tsai		compatible = "fixed-factor-clock";
34f19f68e5SChen-Yu Tsai		#clock-cells = <0>;
35f19f68e5SChen-Yu Tsai		clocks = <&clk26m>;
36f19f68e5SChen-Yu Tsai		clock-div = <2>;
37f19f68e5SChen-Yu Tsai		clock-mult = <1>;
38f19f68e5SChen-Yu Tsai		clock-output-names = "clk13m";
39f19f68e5SChen-Yu Tsai	};
40f19f68e5SChen-Yu Tsai
4148489980SSeiya Wang	clk26m: oscillator0 {
4248489980SSeiya Wang		compatible = "fixed-clock";
4348489980SSeiya Wang		#clock-cells = <0>;
4448489980SSeiya Wang		clock-frequency = <26000000>;
4548489980SSeiya Wang		clock-output-names = "clk26m";
4648489980SSeiya Wang	};
4748489980SSeiya Wang
4848489980SSeiya Wang	clk32k: oscillator1 {
4948489980SSeiya Wang		compatible = "fixed-clock";
5048489980SSeiya Wang		#clock-cells = <0>;
5148489980SSeiya Wang		clock-frequency = <32768>;
5248489980SSeiya Wang		clock-output-names = "clk32k";
5348489980SSeiya Wang	};
5448489980SSeiya Wang
5548489980SSeiya Wang	cpus {
5648489980SSeiya Wang		#address-cells = <1>;
5748489980SSeiya Wang		#size-cells = <0>;
5848489980SSeiya Wang
5948489980SSeiya Wang		cpu0: cpu@0 {
6048489980SSeiya Wang			device_type = "cpu";
6148489980SSeiya Wang			compatible = "arm,cortex-a55";
6248489980SSeiya Wang			reg = <0x000>;
6348489980SSeiya Wang			enable-method = "psci";
6448489980SSeiya Wang			clock-frequency = <1701000000>;
65*090bd20cSAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
6629288babSAngeloGioacchino Del Regno			i-cache-size = <32768>;
6729288babSAngeloGioacchino Del Regno			i-cache-line-size = <64>;
6829288babSAngeloGioacchino Del Regno			i-cache-sets = <128>;
6929288babSAngeloGioacchino Del Regno			d-cache-size = <32768>;
7029288babSAngeloGioacchino Del Regno			d-cache-line-size = <64>;
7129288babSAngeloGioacchino Del Regno			d-cache-sets = <128>;
7248489980SSeiya Wang			next-level-cache = <&l2_0>;
7348489980SSeiya Wang			capacity-dmips-mhz = <530>;
7448489980SSeiya Wang		};
7548489980SSeiya Wang
7648489980SSeiya Wang		cpu1: cpu@100 {
7748489980SSeiya Wang			device_type = "cpu";
7848489980SSeiya Wang			compatible = "arm,cortex-a55";
7948489980SSeiya Wang			reg = <0x100>;
8048489980SSeiya Wang			enable-method = "psci";
8148489980SSeiya Wang			clock-frequency = <1701000000>;
82*090bd20cSAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
8329288babSAngeloGioacchino Del Regno			i-cache-size = <32768>;
8429288babSAngeloGioacchino Del Regno			i-cache-line-size = <64>;
8529288babSAngeloGioacchino Del Regno			i-cache-sets = <128>;
8629288babSAngeloGioacchino Del Regno			d-cache-size = <32768>;
8729288babSAngeloGioacchino Del Regno			d-cache-line-size = <64>;
8829288babSAngeloGioacchino Del Regno			d-cache-sets = <128>;
8948489980SSeiya Wang			next-level-cache = <&l2_0>;
9048489980SSeiya Wang			capacity-dmips-mhz = <530>;
9148489980SSeiya Wang		};
9248489980SSeiya Wang
9348489980SSeiya Wang		cpu2: cpu@200 {
9448489980SSeiya Wang			device_type = "cpu";
9548489980SSeiya Wang			compatible = "arm,cortex-a55";
9648489980SSeiya Wang			reg = <0x200>;
9748489980SSeiya Wang			enable-method = "psci";
9848489980SSeiya Wang			clock-frequency = <1701000000>;
99*090bd20cSAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
10029288babSAngeloGioacchino Del Regno			i-cache-size = <32768>;
10129288babSAngeloGioacchino Del Regno			i-cache-line-size = <64>;
10229288babSAngeloGioacchino Del Regno			i-cache-sets = <128>;
10329288babSAngeloGioacchino Del Regno			d-cache-size = <32768>;
10429288babSAngeloGioacchino Del Regno			d-cache-line-size = <64>;
10529288babSAngeloGioacchino Del Regno			d-cache-sets = <128>;
10648489980SSeiya Wang			next-level-cache = <&l2_0>;
10748489980SSeiya Wang			capacity-dmips-mhz = <530>;
10848489980SSeiya Wang		};
10948489980SSeiya Wang
11048489980SSeiya Wang		cpu3: cpu@300 {
11148489980SSeiya Wang			device_type = "cpu";
11248489980SSeiya Wang			compatible = "arm,cortex-a55";
11348489980SSeiya Wang			reg = <0x300>;
11448489980SSeiya Wang			enable-method = "psci";
11548489980SSeiya Wang			clock-frequency = <1701000000>;
116*090bd20cSAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_l &cpu_off_l>;
11729288babSAngeloGioacchino Del Regno			i-cache-size = <32768>;
11829288babSAngeloGioacchino Del Regno			i-cache-line-size = <64>;
11929288babSAngeloGioacchino Del Regno			i-cache-sets = <128>;
12029288babSAngeloGioacchino Del Regno			d-cache-size = <32768>;
12129288babSAngeloGioacchino Del Regno			d-cache-line-size = <64>;
12229288babSAngeloGioacchino Del Regno			d-cache-sets = <128>;
12348489980SSeiya Wang			next-level-cache = <&l2_0>;
12448489980SSeiya Wang			capacity-dmips-mhz = <530>;
12548489980SSeiya Wang		};
12648489980SSeiya Wang
12748489980SSeiya Wang		cpu4: cpu@400 {
12848489980SSeiya Wang			device_type = "cpu";
12948489980SSeiya Wang			compatible = "arm,cortex-a76";
13048489980SSeiya Wang			reg = <0x400>;
13148489980SSeiya Wang			enable-method = "psci";
13248489980SSeiya Wang			clock-frequency = <2171000000>;
133*090bd20cSAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
13429288babSAngeloGioacchino Del Regno			i-cache-size = <65536>;
13529288babSAngeloGioacchino Del Regno			i-cache-line-size = <64>;
13629288babSAngeloGioacchino Del Regno			i-cache-sets = <256>;
13729288babSAngeloGioacchino Del Regno			d-cache-size = <65536>;
13829288babSAngeloGioacchino Del Regno			d-cache-line-size = <64>;
13929288babSAngeloGioacchino Del Regno			d-cache-sets = <256>;
14048489980SSeiya Wang			next-level-cache = <&l2_1>;
14148489980SSeiya Wang			capacity-dmips-mhz = <1024>;
14248489980SSeiya Wang		};
14348489980SSeiya Wang
14448489980SSeiya Wang		cpu5: cpu@500 {
14548489980SSeiya Wang			device_type = "cpu";
14648489980SSeiya Wang			compatible = "arm,cortex-a76";
14748489980SSeiya Wang			reg = <0x500>;
14848489980SSeiya Wang			enable-method = "psci";
14948489980SSeiya Wang			clock-frequency = <2171000000>;
150*090bd20cSAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
15129288babSAngeloGioacchino Del Regno			i-cache-size = <65536>;
15229288babSAngeloGioacchino Del Regno			i-cache-line-size = <64>;
15329288babSAngeloGioacchino Del Regno			i-cache-sets = <256>;
15429288babSAngeloGioacchino Del Regno			d-cache-size = <65536>;
15529288babSAngeloGioacchino Del Regno			d-cache-line-size = <64>;
15629288babSAngeloGioacchino Del Regno			d-cache-sets = <256>;
15748489980SSeiya Wang			next-level-cache = <&l2_1>;
15848489980SSeiya Wang			capacity-dmips-mhz = <1024>;
15948489980SSeiya Wang		};
16048489980SSeiya Wang
16148489980SSeiya Wang		cpu6: cpu@600 {
16248489980SSeiya Wang			device_type = "cpu";
16348489980SSeiya Wang			compatible = "arm,cortex-a76";
16448489980SSeiya Wang			reg = <0x600>;
16548489980SSeiya Wang			enable-method = "psci";
16648489980SSeiya Wang			clock-frequency = <2171000000>;
167*090bd20cSAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
16829288babSAngeloGioacchino Del Regno			i-cache-size = <65536>;
16929288babSAngeloGioacchino Del Regno			i-cache-line-size = <64>;
17029288babSAngeloGioacchino Del Regno			i-cache-sets = <256>;
17129288babSAngeloGioacchino Del Regno			d-cache-size = <65536>;
17229288babSAngeloGioacchino Del Regno			d-cache-line-size = <64>;
17329288babSAngeloGioacchino Del Regno			d-cache-sets = <256>;
17448489980SSeiya Wang			next-level-cache = <&l2_1>;
17548489980SSeiya Wang			capacity-dmips-mhz = <1024>;
17648489980SSeiya Wang		};
17748489980SSeiya Wang
17848489980SSeiya Wang		cpu7: cpu@700 {
17948489980SSeiya Wang			device_type = "cpu";
18048489980SSeiya Wang			compatible = "arm,cortex-a76";
18148489980SSeiya Wang			reg = <0x700>;
18248489980SSeiya Wang			enable-method = "psci";
18348489980SSeiya Wang			clock-frequency = <2171000000>;
184*090bd20cSAngeloGioacchino Del Regno			cpu-idle-states = <&cpu_ret_b &cpu_off_b>;
18529288babSAngeloGioacchino Del Regno			i-cache-size = <65536>;
18629288babSAngeloGioacchino Del Regno			i-cache-line-size = <64>;
18729288babSAngeloGioacchino Del Regno			i-cache-sets = <256>;
18829288babSAngeloGioacchino Del Regno			d-cache-size = <65536>;
18929288babSAngeloGioacchino Del Regno			d-cache-line-size = <64>;
19029288babSAngeloGioacchino Del Regno			d-cache-sets = <256>;
19148489980SSeiya Wang			next-level-cache = <&l2_1>;
19248489980SSeiya Wang			capacity-dmips-mhz = <1024>;
19348489980SSeiya Wang		};
19448489980SSeiya Wang
19548489980SSeiya Wang		cpu-map {
19648489980SSeiya Wang			cluster0 {
19748489980SSeiya Wang				core0 {
19848489980SSeiya Wang					cpu = <&cpu0>;
19948489980SSeiya Wang				};
20048489980SSeiya Wang				core1 {
20148489980SSeiya Wang					cpu = <&cpu1>;
20248489980SSeiya Wang				};
20348489980SSeiya Wang				core2 {
20448489980SSeiya Wang					cpu = <&cpu2>;
20548489980SSeiya Wang				};
20648489980SSeiya Wang				core3 {
20748489980SSeiya Wang					cpu = <&cpu3>;
20848489980SSeiya Wang				};
209160ce54dSAngeloGioacchino Del Regno				core4 {
21048489980SSeiya Wang					cpu = <&cpu4>;
21148489980SSeiya Wang				};
212160ce54dSAngeloGioacchino Del Regno				core5 {
21348489980SSeiya Wang					cpu = <&cpu5>;
21448489980SSeiya Wang				};
215160ce54dSAngeloGioacchino Del Regno				core6 {
21648489980SSeiya Wang					cpu = <&cpu6>;
21748489980SSeiya Wang				};
218160ce54dSAngeloGioacchino Del Regno				core7 {
21948489980SSeiya Wang					cpu = <&cpu7>;
22048489980SSeiya Wang				};
22148489980SSeiya Wang			};
22248489980SSeiya Wang		};
22348489980SSeiya Wang
22448489980SSeiya Wang		l2_0: l2-cache0 {
22548489980SSeiya Wang			compatible = "cache";
226ce459b1dSPierre Gondois			cache-level = <2>;
22729288babSAngeloGioacchino Del Regno			cache-size = <131072>;
22829288babSAngeloGioacchino Del Regno			cache-line-size = <64>;
22929288babSAngeloGioacchino Del Regno			cache-sets = <512>;
23048489980SSeiya Wang			next-level-cache = <&l3_0>;
23148489980SSeiya Wang		};
23248489980SSeiya Wang
23348489980SSeiya Wang		l2_1: l2-cache1 {
23448489980SSeiya Wang			compatible = "cache";
235ce459b1dSPierre Gondois			cache-level = <2>;
23629288babSAngeloGioacchino Del Regno			cache-size = <262144>;
23729288babSAngeloGioacchino Del Regno			cache-line-size = <64>;
23829288babSAngeloGioacchino Del Regno			cache-sets = <512>;
23948489980SSeiya Wang			next-level-cache = <&l3_0>;
24048489980SSeiya Wang		};
24148489980SSeiya Wang
24248489980SSeiya Wang		l3_0: l3-cache {
24348489980SSeiya Wang			compatible = "cache";
244ce459b1dSPierre Gondois			cache-level = <3>;
24529288babSAngeloGioacchino Del Regno			cache-size = <2097152>;
24629288babSAngeloGioacchino Del Regno			cache-line-size = <64>;
24729288babSAngeloGioacchino Del Regno			cache-sets = <2048>;
24829288babSAngeloGioacchino Del Regno			cache-unified;
24948489980SSeiya Wang		};
2509260918dSJames Liao
2519260918dSJames Liao		idle-states {
2522e599740SNícolas F. R. A. Prado			entry-method = "psci";
253*090bd20cSAngeloGioacchino Del Regno			cpu_ret_l: cpu-retention-l {
2549260918dSJames Liao				compatible = "arm,idle-state";
2559260918dSJames Liao				arm,psci-suspend-param = <0x00010001>;
2569260918dSJames Liao				local-timer-stop;
2579260918dSJames Liao				entry-latency-us = <55>;
2589260918dSJames Liao				exit-latency-us = <140>;
2599260918dSJames Liao				min-residency-us = <780>;
2609260918dSJames Liao			};
261*090bd20cSAngeloGioacchino Del Regno			cpu_ret_b: cpu-retention-b {
2629260918dSJames Liao				compatible = "arm,idle-state";
2639260918dSJames Liao				arm,psci-suspend-param = <0x00010001>;
2649260918dSJames Liao				local-timer-stop;
2659260918dSJames Liao				entry-latency-us = <35>;
2669260918dSJames Liao				exit-latency-us = <145>;
2679260918dSJames Liao				min-residency-us = <720>;
2689260918dSJames Liao			};
269*090bd20cSAngeloGioacchino Del Regno			cpu_off_l: cpu-off-l {
2709260918dSJames Liao				compatible = "arm,idle-state";
2719260918dSJames Liao				arm,psci-suspend-param = <0x01010002>;
2729260918dSJames Liao				local-timer-stop;
2739260918dSJames Liao				entry-latency-us = <60>;
2749260918dSJames Liao				exit-latency-us = <155>;
2759260918dSJames Liao				min-residency-us = <860>;
2769260918dSJames Liao			};
277*090bd20cSAngeloGioacchino Del Regno			cpu_off_b: cpu-off-b {
2789260918dSJames Liao				compatible = "arm,idle-state";
2799260918dSJames Liao				arm,psci-suspend-param = <0x01010002>;
2809260918dSJames Liao				local-timer-stop;
2819260918dSJames Liao				entry-latency-us = <40>;
2829260918dSJames Liao				exit-latency-us = <155>;
2839260918dSJames Liao				min-residency-us = <780>;
2849260918dSJames Liao			};
2859260918dSJames Liao		};
28648489980SSeiya Wang	};
28748489980SSeiya Wang
28848489980SSeiya Wang	pmu-a55 {
28948489980SSeiya Wang		compatible = "arm,cortex-a55-pmu";
29048489980SSeiya Wang		interrupt-parent = <&gic>;
29148489980SSeiya Wang		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster0>;
29248489980SSeiya Wang	};
29348489980SSeiya Wang
29448489980SSeiya Wang	pmu-a76 {
29548489980SSeiya Wang		compatible = "arm,cortex-a76-pmu";
29648489980SSeiya Wang		interrupt-parent = <&gic>;
29748489980SSeiya Wang		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_HIGH &ppi_cluster1>;
29848489980SSeiya Wang	};
29948489980SSeiya Wang
30048489980SSeiya Wang	psci {
30148489980SSeiya Wang		compatible = "arm,psci-1.0";
30248489980SSeiya Wang		method = "smc";
30348489980SSeiya Wang	};
30448489980SSeiya Wang
30548489980SSeiya Wang	timer: timer {
30648489980SSeiya Wang		compatible = "arm,armv8-timer";
30748489980SSeiya Wang		interrupt-parent = <&gic>;
30848489980SSeiya Wang		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH 0>,
30948489980SSeiya Wang			     <GIC_PPI 14 IRQ_TYPE_LEVEL_HIGH 0>,
31048489980SSeiya Wang			     <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH 0>,
31148489980SSeiya Wang			     <GIC_PPI 10 IRQ_TYPE_LEVEL_HIGH 0>;
31248489980SSeiya Wang		clock-frequency = <13000000>;
31348489980SSeiya Wang	};
31448489980SSeiya Wang
31548489980SSeiya Wang	soc {
31648489980SSeiya Wang		#address-cells = <2>;
31748489980SSeiya Wang		#size-cells = <2>;
31848489980SSeiya Wang		compatible = "simple-bus";
31948489980SSeiya Wang		ranges;
32048489980SSeiya Wang
32148489980SSeiya Wang		gic: interrupt-controller@c000000 {
32248489980SSeiya Wang			compatible = "arm,gic-v3";
32348489980SSeiya Wang			#interrupt-cells = <4>;
32448489980SSeiya Wang			#redistributor-regions = <1>;
32548489980SSeiya Wang			interrupt-parent = <&gic>;
32648489980SSeiya Wang			interrupt-controller;
32748489980SSeiya Wang			reg = <0 0x0c000000 0 0x40000>,
32848489980SSeiya Wang			      <0 0x0c040000 0 0x200000>;
32948489980SSeiya Wang			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
33048489980SSeiya Wang
33148489980SSeiya Wang			ppi-partitions {
33248489980SSeiya Wang				ppi_cluster0: interrupt-partition-0 {
33348489980SSeiya Wang					affinity = <&cpu0 &cpu1 &cpu2 &cpu3>;
33448489980SSeiya Wang				};
33548489980SSeiya Wang				ppi_cluster1: interrupt-partition-1 {
33648489980SSeiya Wang					affinity = <&cpu4 &cpu5 &cpu6 &cpu7>;
33748489980SSeiya Wang				};
33848489980SSeiya Wang			};
33948489980SSeiya Wang		};
34048489980SSeiya Wang
3415d2b897bSChun-Jie Chen		topckgen: syscon@10000000 {
3425d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-topckgen", "syscon";
3435d2b897bSChun-Jie Chen			reg = <0 0x10000000 0 0x1000>;
3445d2b897bSChun-Jie Chen			#clock-cells = <1>;
3455d2b897bSChun-Jie Chen		};
3465d2b897bSChun-Jie Chen
3475d2b897bSChun-Jie Chen		infracfg: syscon@10001000 {
3485d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-infracfg", "syscon";
3495d2b897bSChun-Jie Chen			reg = <0 0x10001000 0 0x1000>;
3505d2b897bSChun-Jie Chen			#clock-cells = <1>;
351a30cc07fSRex-BC Chen			#reset-cells = <1>;
3525d2b897bSChun-Jie Chen		};
3535d2b897bSChun-Jie Chen
3545d2b897bSChun-Jie Chen		pericfg: syscon@10003000 {
3555d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-pericfg", "syscon";
3565d2b897bSChun-Jie Chen			reg = <0 0x10003000 0 0x1000>;
3575d2b897bSChun-Jie Chen			#clock-cells = <1>;
3585d2b897bSChun-Jie Chen		};
3595d2b897bSChun-Jie Chen
36048489980SSeiya Wang		pio: pinctrl@10005000 {
36148489980SSeiya Wang			compatible = "mediatek,mt8192-pinctrl";
36248489980SSeiya Wang			reg = <0 0x10005000 0 0x1000>,
36348489980SSeiya Wang			      <0 0x11c20000 0 0x1000>,
36448489980SSeiya Wang			      <0 0x11d10000 0 0x1000>,
36548489980SSeiya Wang			      <0 0x11d30000 0 0x1000>,
36648489980SSeiya Wang			      <0 0x11d40000 0 0x1000>,
36748489980SSeiya Wang			      <0 0x11e20000 0 0x1000>,
36848489980SSeiya Wang			      <0 0x11e70000 0 0x1000>,
36948489980SSeiya Wang			      <0 0x11ea0000 0 0x1000>,
37048489980SSeiya Wang			      <0 0x11f20000 0 0x1000>,
37148489980SSeiya Wang			      <0 0x11f30000 0 0x1000>,
37248489980SSeiya Wang			      <0 0x1000b000 0 0x1000>;
37348489980SSeiya Wang			reg-names = "iocfg0", "iocfg_rm", "iocfg_bm",
37448489980SSeiya Wang				    "iocfg_bl", "iocfg_br", "iocfg_lm",
37548489980SSeiya Wang				    "iocfg_lb", "iocfg_rt", "iocfg_lt",
37648489980SSeiya Wang				    "iocfg_tl", "eint";
37748489980SSeiya Wang			gpio-controller;
37848489980SSeiya Wang			#gpio-cells = <2>;
37948489980SSeiya Wang			gpio-ranges = <&pio 0 0 220>;
38048489980SSeiya Wang			interrupt-controller;
38148489980SSeiya Wang			interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH 0>;
38248489980SSeiya Wang			#interrupt-cells = <2>;
38348489980SSeiya Wang		};
38448489980SSeiya Wang
385994a71a3SChun-Jie Chen		scpsys: syscon@10006000 {
386d3dfd468STinghan Shen			compatible = "mediatek,mt8192-scpsys", "syscon", "simple-mfd";
387994a71a3SChun-Jie Chen			reg = <0 0x10006000 0 0x1000>;
388994a71a3SChun-Jie Chen
389994a71a3SChun-Jie Chen			/* System Power Manager */
390994a71a3SChun-Jie Chen			spm: power-controller {
391994a71a3SChun-Jie Chen				compatible = "mediatek,mt8192-power-controller";
392994a71a3SChun-Jie Chen				#address-cells = <1>;
393994a71a3SChun-Jie Chen				#size-cells = <0>;
394994a71a3SChun-Jie Chen				#power-domain-cells = <1>;
395994a71a3SChun-Jie Chen
396994a71a3SChun-Jie Chen				/* power domain of the SoC */
397994a71a3SChun-Jie Chen				power-domain@MT8192_POWER_DOMAIN_AUDIO {
398994a71a3SChun-Jie Chen					reg = <MT8192_POWER_DOMAIN_AUDIO>;
399994a71a3SChun-Jie Chen					clocks = <&topckgen CLK_TOP_AUD_INTBUS_SEL>,
400994a71a3SChun-Jie Chen						 <&infracfg CLK_INFRA_AUDIO_26M_B>,
401994a71a3SChun-Jie Chen						 <&infracfg CLK_INFRA_AUDIO>;
402994a71a3SChun-Jie Chen					clock-names = "audio", "audio1", "audio2";
403994a71a3SChun-Jie Chen					mediatek,infracfg = <&infracfg>;
404994a71a3SChun-Jie Chen					#power-domain-cells = <0>;
405994a71a3SChun-Jie Chen				};
406994a71a3SChun-Jie Chen
407994a71a3SChun-Jie Chen				power-domain@MT8192_POWER_DOMAIN_CONN {
408994a71a3SChun-Jie Chen					reg = <MT8192_POWER_DOMAIN_CONN>;
409994a71a3SChun-Jie Chen					clocks = <&infracfg CLK_INFRA_PMIC_CONN>;
410994a71a3SChun-Jie Chen					clock-names = "conn";
411994a71a3SChun-Jie Chen					mediatek,infracfg = <&infracfg>;
412994a71a3SChun-Jie Chen					#power-domain-cells = <0>;
413994a71a3SChun-Jie Chen				};
414994a71a3SChun-Jie Chen
415994a71a3SChun-Jie Chen				power-domain@MT8192_POWER_DOMAIN_MFG0 {
416994a71a3SChun-Jie Chen					reg = <MT8192_POWER_DOMAIN_MFG0>;
417994a71a3SChun-Jie Chen					clocks = <&topckgen CLK_TOP_MFG_PLL_SEL>;
418994a71a3SChun-Jie Chen					clock-names = "mfg";
419994a71a3SChun-Jie Chen					#address-cells = <1>;
420994a71a3SChun-Jie Chen					#size-cells = <0>;
421994a71a3SChun-Jie Chen					#power-domain-cells = <1>;
422994a71a3SChun-Jie Chen
423994a71a3SChun-Jie Chen					power-domain@MT8192_POWER_DOMAIN_MFG1 {
424994a71a3SChun-Jie Chen						reg = <MT8192_POWER_DOMAIN_MFG1>;
425994a71a3SChun-Jie Chen						mediatek,infracfg = <&infracfg>;
426994a71a3SChun-Jie Chen						#address-cells = <1>;
427994a71a3SChun-Jie Chen						#size-cells = <0>;
428994a71a3SChun-Jie Chen						#power-domain-cells = <1>;
429994a71a3SChun-Jie Chen
430994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_MFG2 {
431994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_MFG2>;
432994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
433994a71a3SChun-Jie Chen						};
434994a71a3SChun-Jie Chen
435994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_MFG3 {
436994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_MFG3>;
437994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
438994a71a3SChun-Jie Chen						};
439994a71a3SChun-Jie Chen
440994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_MFG4 {
441994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_MFG4>;
442994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
443994a71a3SChun-Jie Chen						};
444994a71a3SChun-Jie Chen
445994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_MFG5 {
446994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_MFG5>;
447994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
448994a71a3SChun-Jie Chen						};
449994a71a3SChun-Jie Chen
450994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_MFG6 {
451994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_MFG6>;
452994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
453994a71a3SChun-Jie Chen						};
454994a71a3SChun-Jie Chen					};
455994a71a3SChun-Jie Chen				};
456994a71a3SChun-Jie Chen
457994a71a3SChun-Jie Chen				power-domain@MT8192_POWER_DOMAIN_DISP {
458994a71a3SChun-Jie Chen					reg = <MT8192_POWER_DOMAIN_DISP>;
459994a71a3SChun-Jie Chen					clocks = <&topckgen CLK_TOP_DISP_SEL>,
460994a71a3SChun-Jie Chen						 <&mmsys CLK_MM_SMI_INFRA>,
461994a71a3SChun-Jie Chen						 <&mmsys CLK_MM_SMI_COMMON>,
462994a71a3SChun-Jie Chen						 <&mmsys CLK_MM_SMI_GALS>,
463994a71a3SChun-Jie Chen						 <&mmsys CLK_MM_SMI_IOMMU>;
464994a71a3SChun-Jie Chen					clock-names = "disp", "disp-0", "disp-1", "disp-2",
465994a71a3SChun-Jie Chen						      "disp-3";
466994a71a3SChun-Jie Chen					mediatek,infracfg = <&infracfg>;
467994a71a3SChun-Jie Chen					#address-cells = <1>;
468994a71a3SChun-Jie Chen					#size-cells = <0>;
469994a71a3SChun-Jie Chen					#power-domain-cells = <1>;
470994a71a3SChun-Jie Chen
471994a71a3SChun-Jie Chen					power-domain@MT8192_POWER_DOMAIN_IPE {
472994a71a3SChun-Jie Chen						reg = <MT8192_POWER_DOMAIN_IPE>;
473994a71a3SChun-Jie Chen						clocks = <&topckgen CLK_TOP_IPE_SEL>,
474994a71a3SChun-Jie Chen							 <&ipesys CLK_IPE_LARB19>,
475994a71a3SChun-Jie Chen							 <&ipesys CLK_IPE_LARB20>,
476994a71a3SChun-Jie Chen							 <&ipesys CLK_IPE_SMI_SUBCOM>,
477994a71a3SChun-Jie Chen							 <&ipesys CLK_IPE_GALS>;
478994a71a3SChun-Jie Chen						clock-names = "ipe", "ipe-0", "ipe-1", "ipe-2",
479994a71a3SChun-Jie Chen							      "ipe-3";
480994a71a3SChun-Jie Chen						mediatek,infracfg = <&infracfg>;
481994a71a3SChun-Jie Chen						#power-domain-cells = <0>;
482994a71a3SChun-Jie Chen					};
483994a71a3SChun-Jie Chen
484994a71a3SChun-Jie Chen					power-domain@MT8192_POWER_DOMAIN_ISP {
485994a71a3SChun-Jie Chen						reg = <MT8192_POWER_DOMAIN_ISP>;
486994a71a3SChun-Jie Chen						clocks = <&topckgen CLK_TOP_IMG1_SEL>,
487994a71a3SChun-Jie Chen							 <&imgsys CLK_IMG_LARB9>,
488994a71a3SChun-Jie Chen							 <&imgsys CLK_IMG_GALS>;
489994a71a3SChun-Jie Chen						clock-names = "isp", "isp-0", "isp-1";
490994a71a3SChun-Jie Chen						mediatek,infracfg = <&infracfg>;
491994a71a3SChun-Jie Chen						#power-domain-cells = <0>;
492994a71a3SChun-Jie Chen					};
493994a71a3SChun-Jie Chen
494994a71a3SChun-Jie Chen					power-domain@MT8192_POWER_DOMAIN_ISP2 {
495994a71a3SChun-Jie Chen						reg = <MT8192_POWER_DOMAIN_ISP2>;
496994a71a3SChun-Jie Chen						clocks = <&topckgen CLK_TOP_IMG2_SEL>,
497994a71a3SChun-Jie Chen							 <&imgsys2 CLK_IMG2_LARB11>,
498994a71a3SChun-Jie Chen							 <&imgsys2 CLK_IMG2_GALS>;
499994a71a3SChun-Jie Chen						clock-names = "isp2", "isp2-0", "isp2-1";
500994a71a3SChun-Jie Chen						mediatek,infracfg = <&infracfg>;
501994a71a3SChun-Jie Chen						#power-domain-cells = <0>;
502994a71a3SChun-Jie Chen					};
503994a71a3SChun-Jie Chen
504994a71a3SChun-Jie Chen					power-domain@MT8192_POWER_DOMAIN_MDP {
505994a71a3SChun-Jie Chen						reg = <MT8192_POWER_DOMAIN_MDP>;
506994a71a3SChun-Jie Chen						clocks = <&topckgen CLK_TOP_MDP_SEL>,
507994a71a3SChun-Jie Chen							 <&mdpsys CLK_MDP_SMI0>;
508994a71a3SChun-Jie Chen						clock-names = "mdp", "mdp-0";
509994a71a3SChun-Jie Chen						mediatek,infracfg = <&infracfg>;
510994a71a3SChun-Jie Chen						#power-domain-cells = <0>;
511994a71a3SChun-Jie Chen					};
512994a71a3SChun-Jie Chen
513994a71a3SChun-Jie Chen					power-domain@MT8192_POWER_DOMAIN_VENC {
514994a71a3SChun-Jie Chen						reg = <MT8192_POWER_DOMAIN_VENC>;
515994a71a3SChun-Jie Chen						clocks = <&topckgen CLK_TOP_VENC_SEL>,
516994a71a3SChun-Jie Chen							 <&vencsys CLK_VENC_SET1_VENC>;
517994a71a3SChun-Jie Chen						clock-names = "venc", "venc-0";
518994a71a3SChun-Jie Chen						mediatek,infracfg = <&infracfg>;
519994a71a3SChun-Jie Chen						#power-domain-cells = <0>;
520994a71a3SChun-Jie Chen					};
521994a71a3SChun-Jie Chen
522994a71a3SChun-Jie Chen					power-domain@MT8192_POWER_DOMAIN_VDEC {
523994a71a3SChun-Jie Chen						reg = <MT8192_POWER_DOMAIN_VDEC>;
524994a71a3SChun-Jie Chen						clocks = <&topckgen CLK_TOP_VDEC_SEL>,
525994a71a3SChun-Jie Chen							 <&vdecsys_soc CLK_VDEC_SOC_VDEC>,
526994a71a3SChun-Jie Chen							 <&vdecsys_soc CLK_VDEC_SOC_LAT>,
527994a71a3SChun-Jie Chen							 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
528994a71a3SChun-Jie Chen						clock-names = "vdec", "vdec-0", "vdec-1", "vdec-2";
529994a71a3SChun-Jie Chen						mediatek,infracfg = <&infracfg>;
530994a71a3SChun-Jie Chen						#address-cells = <1>;
531994a71a3SChun-Jie Chen						#size-cells = <0>;
532994a71a3SChun-Jie Chen						#power-domain-cells = <1>;
533994a71a3SChun-Jie Chen
534994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_VDEC2 {
535994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_VDEC2>;
536994a71a3SChun-Jie Chen							clocks = <&vdecsys CLK_VDEC_VDEC>,
537994a71a3SChun-Jie Chen								 <&vdecsys CLK_VDEC_LAT>,
538994a71a3SChun-Jie Chen								 <&vdecsys CLK_VDEC_LARB1>;
539994a71a3SChun-Jie Chen							clock-names = "vdec2-0", "vdec2-1",
540994a71a3SChun-Jie Chen								      "vdec2-2";
541994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
542994a71a3SChun-Jie Chen						};
543994a71a3SChun-Jie Chen					};
544994a71a3SChun-Jie Chen
545994a71a3SChun-Jie Chen					power-domain@MT8192_POWER_DOMAIN_CAM {
546994a71a3SChun-Jie Chen						reg = <MT8192_POWER_DOMAIN_CAM>;
547994a71a3SChun-Jie Chen						clocks = <&topckgen CLK_TOP_CAM_SEL>,
548994a71a3SChun-Jie Chen							 <&camsys CLK_CAM_LARB13>,
549994a71a3SChun-Jie Chen							 <&camsys CLK_CAM_LARB14>,
550994a71a3SChun-Jie Chen							 <&camsys CLK_CAM_CCU_GALS>,
551994a71a3SChun-Jie Chen							 <&camsys CLK_CAM_CAM2MM_GALS>;
552994a71a3SChun-Jie Chen						clock-names = "cam", "cam-0", "cam-1", "cam-2",
553994a71a3SChun-Jie Chen							      "cam-3";
554994a71a3SChun-Jie Chen						mediatek,infracfg = <&infracfg>;
555994a71a3SChun-Jie Chen						#address-cells = <1>;
556994a71a3SChun-Jie Chen						#size-cells = <0>;
557994a71a3SChun-Jie Chen						#power-domain-cells = <1>;
558994a71a3SChun-Jie Chen
559994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_CAM_RAWA {
560994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_CAM_RAWA>;
561994a71a3SChun-Jie Chen							clocks = <&camsys_rawa CLK_CAM_RAWA_LARBX>;
562994a71a3SChun-Jie Chen							clock-names = "cam_rawa-0";
563994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
564994a71a3SChun-Jie Chen						};
565994a71a3SChun-Jie Chen
566994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_CAM_RAWB {
567994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_CAM_RAWB>;
568994a71a3SChun-Jie Chen							clocks = <&camsys_rawb CLK_CAM_RAWB_LARBX>;
569994a71a3SChun-Jie Chen							clock-names = "cam_rawb-0";
570994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
571994a71a3SChun-Jie Chen						};
572994a71a3SChun-Jie Chen
573994a71a3SChun-Jie Chen						power-domain@MT8192_POWER_DOMAIN_CAM_RAWC {
574994a71a3SChun-Jie Chen							reg = <MT8192_POWER_DOMAIN_CAM_RAWC>;
575994a71a3SChun-Jie Chen							clocks = <&camsys_rawc CLK_CAM_RAWC_LARBX>;
576994a71a3SChun-Jie Chen							clock-names = "cam_rawc-0";
577994a71a3SChun-Jie Chen							#power-domain-cells = <0>;
578994a71a3SChun-Jie Chen						};
579994a71a3SChun-Jie Chen					};
580994a71a3SChun-Jie Chen				};
581994a71a3SChun-Jie Chen			};
582994a71a3SChun-Jie Chen		};
583994a71a3SChun-Jie Chen
584d1986fbdSAllen-KH Cheng		watchdog: watchdog@10007000 {
585d1986fbdSAllen-KH Cheng			compatible = "mediatek,mt8192-wdt";
586d1986fbdSAllen-KH Cheng			reg = <0 0x10007000 0 0x100>;
587d1986fbdSAllen-KH Cheng			#reset-cells = <1>;
588d1986fbdSAllen-KH Cheng		};
589d1986fbdSAllen-KH Cheng
5905d2b897bSChun-Jie Chen		apmixedsys: syscon@1000c000 {
5915d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-apmixedsys", "syscon";
5925d2b897bSChun-Jie Chen			reg = <0 0x1000c000 0 0x1000>;
5935d2b897bSChun-Jie Chen			#clock-cells = <1>;
5945d2b897bSChun-Jie Chen		};
5955d2b897bSChun-Jie Chen
59648489980SSeiya Wang		systimer: timer@10017000 {
59748489980SSeiya Wang			compatible = "mediatek,mt8192-timer",
59848489980SSeiya Wang				     "mediatek,mt6765-timer";
59948489980SSeiya Wang			reg = <0 0x10017000 0 0x1000>;
60048489980SSeiya Wang			interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_HIGH 0>;
601f19f68e5SChen-Yu Tsai			clocks = <&clk13m>;
60248489980SSeiya Wang		};
60348489980SSeiya Wang
604261691b4SAllen-KH Cheng		pwrap: pwrap@10026000 {
605261691b4SAllen-KH Cheng			compatible = "mediatek,mt6873-pwrap";
606261691b4SAllen-KH Cheng			reg = <0 0x10026000 0 0x1000>;
607261691b4SAllen-KH Cheng			reg-names = "pwrap";
608261691b4SAllen-KH Cheng			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH 0>;
609261691b4SAllen-KH Cheng			clocks = <&infracfg CLK_INFRA_PMIC_AP>,
610261691b4SAllen-KH Cheng				 <&infracfg CLK_INFRA_PMIC_TMR>;
611261691b4SAllen-KH Cheng			clock-names = "spi", "wrap";
612261691b4SAllen-KH Cheng			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC_SEL>;
613261691b4SAllen-KH Cheng			assigned-clock-parents = <&topckgen CLK_TOP_OSC_D10>;
614261691b4SAllen-KH Cheng		};
615261691b4SAllen-KH Cheng
616a8bbcf70SAllen-KH Cheng		spmi: spmi@10027000 {
617a8bbcf70SAllen-KH Cheng			compatible = "mediatek,mt6873-spmi";
618a8bbcf70SAllen-KH Cheng			reg = <0 0x10027000 0 0x000e00>,
619a8bbcf70SAllen-KH Cheng			      <0 0x10029000 0 0x000100>;
620a8bbcf70SAllen-KH Cheng			reg-names = "pmif", "spmimst";
621a8bbcf70SAllen-KH Cheng			clocks = <&infracfg CLK_INFRA_PMIC_AP>,
622a8bbcf70SAllen-KH Cheng				 <&infracfg CLK_INFRA_PMIC_TMR>,
623a8bbcf70SAllen-KH Cheng				 <&topckgen CLK_TOP_SPMI_MST_SEL>;
624a8bbcf70SAllen-KH Cheng			clock-names = "pmif_sys_ck",
625a8bbcf70SAllen-KH Cheng				      "pmif_tmr_ck",
626a8bbcf70SAllen-KH Cheng				      "spmimst_clk_mux";
627a8bbcf70SAllen-KH Cheng			assigned-clocks = <&topckgen CLK_TOP_PWRAP_ULPOSC_SEL>;
628a8bbcf70SAllen-KH Cheng			assigned-clock-parents = <&topckgen CLK_TOP_OSC_D10>;
629a8bbcf70SAllen-KH Cheng		};
630a8bbcf70SAllen-KH Cheng
631b4b75bacSAllen-KH Cheng		gce: mailbox@10228000 {
632b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-gce";
633b4b75bacSAllen-KH Cheng			reg = <0 0x10228000 0 0x4000>;
634b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH 0>;
635b4b75bacSAllen-KH Cheng			#mbox-cells = <2>;
636b4b75bacSAllen-KH Cheng			clocks = <&infracfg CLK_INFRA_GCE>;
637b4b75bacSAllen-KH Cheng			clock-names = "gce";
638b4b75bacSAllen-KH Cheng		};
639b4b75bacSAllen-KH Cheng
6405d2b897bSChun-Jie Chen		scp_adsp: clock-controller@10720000 {
6415d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-scp_adsp";
6425d2b897bSChun-Jie Chen			reg = <0 0x10720000 0 0x1000>;
6435d2b897bSChun-Jie Chen			#clock-cells = <1>;
644089cd717SChen-Yu Tsai			/* power domain dependency not upstreamed */
645089cd717SChen-Yu Tsai			status = "fail";
6465d2b897bSChun-Jie Chen		};
6475d2b897bSChun-Jie Chen
64848489980SSeiya Wang		uart0: serial@11002000 {
64948489980SSeiya Wang			compatible = "mediatek,mt8192-uart",
65048489980SSeiya Wang				     "mediatek,mt6577-uart";
65148489980SSeiya Wang			reg = <0 0x11002000 0 0x1000>;
65248489980SSeiya Wang			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH 0>;
65373ba8502SAllen-KH Cheng			clocks = <&clk26m>, <&infracfg CLK_INFRA_UART0>;
65448489980SSeiya Wang			clock-names = "baud", "bus";
65548489980SSeiya Wang			status = "disabled";
65648489980SSeiya Wang		};
65748489980SSeiya Wang
65848489980SSeiya Wang		uart1: serial@11003000 {
65948489980SSeiya Wang			compatible = "mediatek,mt8192-uart",
66048489980SSeiya Wang				     "mediatek,mt6577-uart";
66148489980SSeiya Wang			reg = <0 0x11003000 0 0x1000>;
66248489980SSeiya Wang			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH 0>;
66373ba8502SAllen-KH Cheng			clocks = <&clk26m>, <&infracfg CLK_INFRA_UART1>;
66448489980SSeiya Wang			clock-names = "baud", "bus";
66548489980SSeiya Wang			status = "disabled";
66648489980SSeiya Wang		};
66748489980SSeiya Wang
6685d2b897bSChun-Jie Chen		imp_iic_wrap_c: clock-controller@11007000 {
6695d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-imp_iic_wrap_c";
6705d2b897bSChun-Jie Chen			reg = <0 0x11007000 0 0x1000>;
6715d2b897bSChun-Jie Chen			#clock-cells = <1>;
6725d2b897bSChun-Jie Chen		};
6735d2b897bSChun-Jie Chen
67448489980SSeiya Wang		spi0: spi@1100a000 {
67548489980SSeiya Wang			compatible = "mediatek,mt8192-spi",
67648489980SSeiya Wang				     "mediatek,mt6765-spi";
67748489980SSeiya Wang			#address-cells = <1>;
67848489980SSeiya Wang			#size-cells = <0>;
67948489980SSeiya Wang			reg = <0 0x1100a000 0 0x1000>;
68048489980SSeiya Wang			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH 0>;
6817f0c5b39SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>,
6827f0c5b39SAllen-KH Cheng				 <&topckgen CLK_TOP_SPI_SEL>,
6837f0c5b39SAllen-KH Cheng				 <&infracfg CLK_INFRA_SPI0>;
68448489980SSeiya Wang			clock-names = "parent-clk", "sel-clk", "spi-clk";
68548489980SSeiya Wang			status = "disabled";
68648489980SSeiya Wang		};
68748489980SSeiya Wang
68818222e05SAllen-KH Cheng		pwm0: pwm@1100e000 {
68918222e05SAllen-KH Cheng			compatible = "mediatek,mt8183-disp-pwm";
69018222e05SAllen-KH Cheng			reg = <0 0x1100e000 0 0x1000>;
69118222e05SAllen-KH Cheng			interrupts = <GIC_SPI 171 IRQ_TYPE_LEVEL_HIGH 0>;
69218222e05SAllen-KH Cheng			#pwm-cells = <2>;
69318222e05SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_DISP_PWM_SEL>,
69418222e05SAllen-KH Cheng				 <&infracfg CLK_INFRA_DISP_PWM>;
69518222e05SAllen-KH Cheng			clock-names = "main", "mm";
69618222e05SAllen-KH Cheng			status = "disabled";
69718222e05SAllen-KH Cheng		};
69818222e05SAllen-KH Cheng
69948489980SSeiya Wang		spi1: spi@11010000 {
70048489980SSeiya Wang			compatible = "mediatek,mt8192-spi",
70148489980SSeiya Wang				     "mediatek,mt6765-spi";
70248489980SSeiya Wang			#address-cells = <1>;
70348489980SSeiya Wang			#size-cells = <0>;
70448489980SSeiya Wang			reg = <0 0x11010000 0 0x1000>;
70548489980SSeiya Wang			interrupts = <GIC_SPI 160 IRQ_TYPE_LEVEL_HIGH 0>;
7067f0c5b39SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>,
7077f0c5b39SAllen-KH Cheng				 <&topckgen CLK_TOP_SPI_SEL>,
7087f0c5b39SAllen-KH Cheng				 <&infracfg CLK_INFRA_SPI1>;
70948489980SSeiya Wang			clock-names = "parent-clk", "sel-clk", "spi-clk";
71048489980SSeiya Wang			status = "disabled";
71148489980SSeiya Wang		};
71248489980SSeiya Wang
71348489980SSeiya Wang		spi2: spi@11012000 {
71448489980SSeiya Wang			compatible = "mediatek,mt8192-spi",
71548489980SSeiya Wang				     "mediatek,mt6765-spi";
71648489980SSeiya Wang			#address-cells = <1>;
71748489980SSeiya Wang			#size-cells = <0>;
71848489980SSeiya Wang			reg = <0 0x11012000 0 0x1000>;
71948489980SSeiya Wang			interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_HIGH 0>;
7207f0c5b39SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>,
7217f0c5b39SAllen-KH Cheng				 <&topckgen CLK_TOP_SPI_SEL>,
7227f0c5b39SAllen-KH Cheng				 <&infracfg CLK_INFRA_SPI2>;
72348489980SSeiya Wang			clock-names = "parent-clk", "sel-clk", "spi-clk";
72448489980SSeiya Wang			status = "disabled";
72548489980SSeiya Wang		};
72648489980SSeiya Wang
72748489980SSeiya Wang		spi3: spi@11013000 {
72848489980SSeiya Wang			compatible = "mediatek,mt8192-spi",
72948489980SSeiya Wang				     "mediatek,mt6765-spi";
73048489980SSeiya Wang			#address-cells = <1>;
73148489980SSeiya Wang			#size-cells = <0>;
73248489980SSeiya Wang			reg = <0 0x11013000 0 0x1000>;
73348489980SSeiya Wang			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH 0>;
7347f0c5b39SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>,
7357f0c5b39SAllen-KH Cheng				 <&topckgen CLK_TOP_SPI_SEL>,
7367f0c5b39SAllen-KH Cheng				 <&infracfg CLK_INFRA_SPI3>;
73748489980SSeiya Wang			clock-names = "parent-clk", "sel-clk", "spi-clk";
73848489980SSeiya Wang			status = "disabled";
73948489980SSeiya Wang		};
74048489980SSeiya Wang
74148489980SSeiya Wang		spi4: spi@11018000 {
74248489980SSeiya Wang			compatible = "mediatek,mt8192-spi",
74348489980SSeiya Wang				     "mediatek,mt6765-spi";
74448489980SSeiya Wang			#address-cells = <1>;
74548489980SSeiya Wang			#size-cells = <0>;
74648489980SSeiya Wang			reg = <0 0x11018000 0 0x1000>;
74748489980SSeiya Wang			interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH 0>;
7487f0c5b39SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>,
7497f0c5b39SAllen-KH Cheng				 <&topckgen CLK_TOP_SPI_SEL>,
7507f0c5b39SAllen-KH Cheng				 <&infracfg CLK_INFRA_SPI4>;
75148489980SSeiya Wang			clock-names = "parent-clk", "sel-clk", "spi-clk";
75248489980SSeiya Wang			status = "disabled";
75348489980SSeiya Wang		};
75448489980SSeiya Wang
75548489980SSeiya Wang		spi5: spi@11019000 {
75648489980SSeiya Wang			compatible = "mediatek,mt8192-spi",
75748489980SSeiya Wang				     "mediatek,mt6765-spi";
75848489980SSeiya Wang			#address-cells = <1>;
75948489980SSeiya Wang			#size-cells = <0>;
76048489980SSeiya Wang			reg = <0 0x11019000 0 0x1000>;
76148489980SSeiya Wang			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH 0>;
7627f0c5b39SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>,
7637f0c5b39SAllen-KH Cheng				 <&topckgen CLK_TOP_SPI_SEL>,
7647f0c5b39SAllen-KH Cheng				 <&infracfg CLK_INFRA_SPI5>;
76548489980SSeiya Wang			clock-names = "parent-clk", "sel-clk", "spi-clk";
76648489980SSeiya Wang			status = "disabled";
76748489980SSeiya Wang		};
76848489980SSeiya Wang
76948489980SSeiya Wang		spi6: spi@1101d000 {
77048489980SSeiya Wang			compatible = "mediatek,mt8192-spi",
77148489980SSeiya Wang				     "mediatek,mt6765-spi";
77248489980SSeiya Wang			#address-cells = <1>;
77348489980SSeiya Wang			#size-cells = <0>;
77448489980SSeiya Wang			reg = <0 0x1101d000 0 0x1000>;
77548489980SSeiya Wang			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH 0>;
7767f0c5b39SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>,
7777f0c5b39SAllen-KH Cheng				 <&topckgen CLK_TOP_SPI_SEL>,
7787f0c5b39SAllen-KH Cheng				 <&infracfg CLK_INFRA_SPI6>;
77948489980SSeiya Wang			clock-names = "parent-clk", "sel-clk", "spi-clk";
78048489980SSeiya Wang			status = "disabled";
78148489980SSeiya Wang		};
78248489980SSeiya Wang
78348489980SSeiya Wang		spi7: spi@1101e000 {
78448489980SSeiya Wang			compatible = "mediatek,mt8192-spi",
78548489980SSeiya Wang				     "mediatek,mt6765-spi";
78648489980SSeiya Wang			#address-cells = <1>;
78748489980SSeiya Wang			#size-cells = <0>;
78848489980SSeiya Wang			reg = <0 0x1101e000 0 0x1000>;
78948489980SSeiya Wang			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH 0>;
7907f0c5b39SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MAINPLL_D5_D4>,
7917f0c5b39SAllen-KH Cheng				 <&topckgen CLK_TOP_SPI_SEL>,
7927f0c5b39SAllen-KH Cheng				 <&infracfg CLK_INFRA_SPI7>;
79348489980SSeiya Wang			clock-names = "parent-clk", "sel-clk", "spi-clk";
79448489980SSeiya Wang			status = "disabled";
79548489980SSeiya Wang		};
79648489980SSeiya Wang
797c63556ecSAllen-KH Cheng		scp: scp@10500000 {
798c63556ecSAllen-KH Cheng			compatible = "mediatek,mt8192-scp";
799c63556ecSAllen-KH Cheng			reg = <0 0x10500000 0 0x100000>,
800c7510476SNícolas F. R. A. Prado			      <0 0x10720000 0 0xe0000>,
801c7510476SNícolas F. R. A. Prado			      <0 0x10700000 0 0x8000>;
802c7510476SNícolas F. R. A. Prado			reg-names = "sram", "cfg", "l1tcm";
803c63556ecSAllen-KH Cheng			interrupts = <GIC_SPI 435 IRQ_TYPE_LEVEL_HIGH 0>;
804c63556ecSAllen-KH Cheng			clocks = <&infracfg CLK_INFRA_SCPSYS>;
805c63556ecSAllen-KH Cheng			clock-names = "main";
806c63556ecSAllen-KH Cheng			status = "disabled";
807c63556ecSAllen-KH Cheng		};
808c63556ecSAllen-KH Cheng
809e5aac225SAllen-KH Cheng		xhci: usb@11200000 {
810e5aac225SAllen-KH Cheng			compatible = "mediatek,mt8192-xhci",
811e5aac225SAllen-KH Cheng				     "mediatek,mtk-xhci";
812e5aac225SAllen-KH Cheng			reg = <0 0x11200000 0 0x1000>,
813e5aac225SAllen-KH Cheng			      <0 0x11203e00 0 0x0100>;
814e5aac225SAllen-KH Cheng			reg-names = "mac", "ippc";
815e5aac225SAllen-KH Cheng			interrupts-extended = <&gic GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH 0>;
816e5aac225SAllen-KH Cheng			interrupt-names = "host";
817e5aac225SAllen-KH Cheng			phys = <&u2port0 PHY_TYPE_USB2>,
818e5aac225SAllen-KH Cheng			       <&u3port0 PHY_TYPE_USB3>;
819e5aac225SAllen-KH Cheng			assigned-clocks = <&topckgen CLK_TOP_USB_TOP_SEL>,
820e5aac225SAllen-KH Cheng					  <&topckgen CLK_TOP_SSUSB_XHCI_SEL>;
821e5aac225SAllen-KH Cheng			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D5_D4>,
822e5aac225SAllen-KH Cheng						 <&topckgen CLK_TOP_UNIVPLL_D5_D4>;
823e5aac225SAllen-KH Cheng			clocks = <&infracfg CLK_INFRA_SSUSB>,
8246210fc2eSNícolas F. R. A. Prado				 <&apmixedsys CLK_APMIXED_USBPLL>,
8256210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
8266210fc2eSNícolas F. R. A. Prado				 <&clk26m>,
8276210fc2eSNícolas F. R. A. Prado				 <&infracfg CLK_INFRA_SSUSB_XHCI>;
8286210fc2eSNícolas F. R. A. Prado			clock-names = "sys_ck", "ref_ck", "mcu_ck", "dma_ck",
8296210fc2eSNícolas F. R. A. Prado				      "xhci_ck";
830e5aac225SAllen-KH Cheng			wakeup-source;
831e5aac225SAllen-KH Cheng			mediatek,syscon-wakeup = <&pericfg 0x420 102>;
832e5aac225SAllen-KH Cheng			status = "disabled";
833e5aac225SAllen-KH Cheng		};
834e5aac225SAllen-KH Cheng
8351afd9b62SAllen-KH Cheng		audsys: syscon@11210000 {
8361afd9b62SAllen-KH Cheng			compatible = "mediatek,mt8192-audsys", "syscon";
8371afd9b62SAllen-KH Cheng			reg = <0 0x11210000 0 0x2000>;
8381afd9b62SAllen-KH Cheng			#clock-cells = <1>;
8391afd9b62SAllen-KH Cheng
8401afd9b62SAllen-KH Cheng			afe: mt8192-afe-pcm {
8411afd9b62SAllen-KH Cheng				compatible = "mediatek,mt8192-audio";
8421afd9b62SAllen-KH Cheng				interrupts = <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH 0>;
8431afd9b62SAllen-KH Cheng				resets = <&watchdog 17>;
8441afd9b62SAllen-KH Cheng				reset-names = "audiosys";
8451afd9b62SAllen-KH Cheng				mediatek,apmixedsys = <&apmixedsys>;
8461afd9b62SAllen-KH Cheng				mediatek,infracfg = <&infracfg>;
8471afd9b62SAllen-KH Cheng				mediatek,topckgen = <&topckgen>;
8481afd9b62SAllen-KH Cheng				power-domains = <&spm MT8192_POWER_DOMAIN_AUDIO>;
8491afd9b62SAllen-KH Cheng				clocks = <&audsys CLK_AUD_AFE>,
8501afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_DAC>,
8511afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_DAC_PREDIS>,
8521afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_ADC>,
8531afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_ADDA6_ADC>,
8541afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_22M>,
8551afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_24M>,
8561afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_APLL_TUNER>,
8571afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_APLL2_TUNER>,
8581afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_TDM>,
8591afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_TML>,
8601afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_NLE>,
8611afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_DAC_HIRES>,
8621afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_ADC_HIRES>,
8631afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_ADC_HIRES_TML>,
8641afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_ADDA6_ADC_HIRES>,
8651afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_3RD_DAC>,
8661afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_3RD_DAC_PREDIS>,
8671afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_3RD_DAC_TML>,
8681afd9b62SAllen-KH Cheng					 <&audsys CLK_AUD_3RD_DAC_HIRES>,
8691afd9b62SAllen-KH Cheng					 <&infracfg CLK_INFRA_AUDIO>,
8701afd9b62SAllen-KH Cheng					 <&infracfg CLK_INFRA_AUDIO_26M_B>,
8711afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_AUDIO_SEL>,
8721afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_AUD_INTBUS_SEL>,
8731afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_MAINPLL_D4_D4>,
8741afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_AUD_1_SEL>,
8751afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL1>,
8761afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_AUD_2_SEL>,
8771afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL2>,
8781afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_AUD_ENGEN1_SEL>,
8791afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL1_D4>,
8801afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_AUD_ENGEN2_SEL>,
8811afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL2_D4>,
8821afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S0_M_SEL>,
8831afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S1_M_SEL>,
8841afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S2_M_SEL>,
8851afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S3_M_SEL>,
8861afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S4_M_SEL>,
8871afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S5_M_SEL>,
8881afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S6_M_SEL>,
8891afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S7_M_SEL>,
8901afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S8_M_SEL>,
8911afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL_I2S9_M_SEL>,
8921afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV0>,
8931afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV1>,
8941afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV2>,
8951afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV3>,
8961afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV4>,
8971afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIVB>,
8981afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV5>,
8991afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV6>,
9001afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV7>,
9011afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV8>,
9021afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_APLL12_DIV9>,
9031afd9b62SAllen-KH Cheng					 <&topckgen CLK_TOP_AUDIO_H_SEL>,
9041afd9b62SAllen-KH Cheng					 <&clk26m>;
9051afd9b62SAllen-KH Cheng				clock-names = "aud_afe_clk",
9061afd9b62SAllen-KH Cheng					      "aud_dac_clk",
9071afd9b62SAllen-KH Cheng					      "aud_dac_predis_clk",
9081afd9b62SAllen-KH Cheng					      "aud_adc_clk",
9091afd9b62SAllen-KH Cheng					      "aud_adda6_adc_clk",
9101afd9b62SAllen-KH Cheng					      "aud_apll22m_clk",
9111afd9b62SAllen-KH Cheng					      "aud_apll24m_clk",
9121afd9b62SAllen-KH Cheng					      "aud_apll1_tuner_clk",
9131afd9b62SAllen-KH Cheng					      "aud_apll2_tuner_clk",
9141afd9b62SAllen-KH Cheng					      "aud_tdm_clk",
9151afd9b62SAllen-KH Cheng					      "aud_tml_clk",
9161afd9b62SAllen-KH Cheng					      "aud_nle",
9171afd9b62SAllen-KH Cheng					      "aud_dac_hires_clk",
9181afd9b62SAllen-KH Cheng					      "aud_adc_hires_clk",
9191afd9b62SAllen-KH Cheng					      "aud_adc_hires_tml",
9201afd9b62SAllen-KH Cheng					      "aud_adda6_adc_hires_clk",
9211afd9b62SAllen-KH Cheng					      "aud_3rd_dac_clk",
9221afd9b62SAllen-KH Cheng					      "aud_3rd_dac_predis_clk",
9231afd9b62SAllen-KH Cheng					      "aud_3rd_dac_tml",
9241afd9b62SAllen-KH Cheng					      "aud_3rd_dac_hires_clk",
9251afd9b62SAllen-KH Cheng					      "aud_infra_clk",
9261afd9b62SAllen-KH Cheng					      "aud_infra_26m_clk",
9271afd9b62SAllen-KH Cheng					      "top_mux_audio",
9281afd9b62SAllen-KH Cheng					      "top_mux_audio_int",
9291afd9b62SAllen-KH Cheng					      "top_mainpll_d4_d4",
9301afd9b62SAllen-KH Cheng					      "top_mux_aud_1",
9311afd9b62SAllen-KH Cheng					      "top_apll1_ck",
9321afd9b62SAllen-KH Cheng					      "top_mux_aud_2",
9331afd9b62SAllen-KH Cheng					      "top_apll2_ck",
9341afd9b62SAllen-KH Cheng					      "top_mux_aud_eng1",
9351afd9b62SAllen-KH Cheng					      "top_apll1_d4",
9361afd9b62SAllen-KH Cheng					      "top_mux_aud_eng2",
9371afd9b62SAllen-KH Cheng					      "top_apll2_d4",
9381afd9b62SAllen-KH Cheng					      "top_i2s0_m_sel",
9391afd9b62SAllen-KH Cheng					      "top_i2s1_m_sel",
9401afd9b62SAllen-KH Cheng					      "top_i2s2_m_sel",
9411afd9b62SAllen-KH Cheng					      "top_i2s3_m_sel",
9421afd9b62SAllen-KH Cheng					      "top_i2s4_m_sel",
9431afd9b62SAllen-KH Cheng					      "top_i2s5_m_sel",
9441afd9b62SAllen-KH Cheng					      "top_i2s6_m_sel",
9451afd9b62SAllen-KH Cheng					      "top_i2s7_m_sel",
9461afd9b62SAllen-KH Cheng					      "top_i2s8_m_sel",
9471afd9b62SAllen-KH Cheng					      "top_i2s9_m_sel",
9481afd9b62SAllen-KH Cheng					      "top_apll12_div0",
9491afd9b62SAllen-KH Cheng					      "top_apll12_div1",
9501afd9b62SAllen-KH Cheng					      "top_apll12_div2",
9511afd9b62SAllen-KH Cheng					      "top_apll12_div3",
9521afd9b62SAllen-KH Cheng					      "top_apll12_div4",
9531afd9b62SAllen-KH Cheng					      "top_apll12_divb",
9541afd9b62SAllen-KH Cheng					      "top_apll12_div5",
9551afd9b62SAllen-KH Cheng					      "top_apll12_div6",
9561afd9b62SAllen-KH Cheng					      "top_apll12_div7",
9571afd9b62SAllen-KH Cheng					      "top_apll12_div8",
9581afd9b62SAllen-KH Cheng					      "top_apll12_div9",
9591afd9b62SAllen-KH Cheng					      "top_mux_audio_h",
9601afd9b62SAllen-KH Cheng					      "top_clk26m_clk";
9611afd9b62SAllen-KH Cheng			};
9621afd9b62SAllen-KH Cheng		};
9631afd9b62SAllen-KH Cheng
964e530d080SAllen-KH Cheng		pcie: pcie@11230000 {
965e530d080SAllen-KH Cheng			compatible = "mediatek,mt8192-pcie";
966e530d080SAllen-KH Cheng			device_type = "pci";
967e530d080SAllen-KH Cheng			reg = <0 0x11230000 0 0x2000>;
968e530d080SAllen-KH Cheng			reg-names = "pcie-mac";
969e530d080SAllen-KH Cheng			#address-cells = <3>;
970e530d080SAllen-KH Cheng			#size-cells = <2>;
971e530d080SAllen-KH Cheng			clocks = <&infracfg CLK_INFRA_PCIE_PL_P_250M>,
972e530d080SAllen-KH Cheng				 <&infracfg CLK_INFRA_PCIE_TL_26M>,
973e530d080SAllen-KH Cheng				 <&infracfg CLK_INFRA_PCIE_TL_96M>,
974e530d080SAllen-KH Cheng				 <&infracfg CLK_INFRA_PCIE_TL_32K>,
975e530d080SAllen-KH Cheng				 <&infracfg CLK_INFRA_PCIE_PERI_26M>,
976e530d080SAllen-KH Cheng				 <&infracfg CLK_INFRA_PCIE_TOP_H_133M>;
977e530d080SAllen-KH Cheng			clock-names = "pl_250m", "tl_26m", "tl_96m",
978e530d080SAllen-KH Cheng				      "tl_32k", "peri_26m", "top_133m";
979e530d080SAllen-KH Cheng			assigned-clocks = <&topckgen CLK_TOP_TL_SEL>;
980e530d080SAllen-KH Cheng			assigned-clock-parents = <&topckgen CLK_TOP_MAINPLL_D6_D4>;
981e530d080SAllen-KH Cheng			interrupts = <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH 0>;
982e530d080SAllen-KH Cheng			bus-range = <0x00 0xff>;
983e530d080SAllen-KH Cheng			ranges = <0x82000000 0 0x12000000 0x0 0x12000000 0 0x0800000>,
984e530d080SAllen-KH Cheng				 <0x81000000 0 0x12800000 0x0 0x12800000 0 0x0800000>;
985e530d080SAllen-KH Cheng			#interrupt-cells = <1>;
986e530d080SAllen-KH Cheng			interrupt-map-mask = <0 0 0 7>;
987e530d080SAllen-KH Cheng			interrupt-map = <0 0 0 1 &pcie_intc0 0>,
988e530d080SAllen-KH Cheng					<0 0 0 2 &pcie_intc0 1>,
989e530d080SAllen-KH Cheng					<0 0 0 3 &pcie_intc0 2>,
990e530d080SAllen-KH Cheng					<0 0 0 4 &pcie_intc0 3>;
991e530d080SAllen-KH Cheng
992e530d080SAllen-KH Cheng			pcie_intc0: interrupt-controller {
993e530d080SAllen-KH Cheng				interrupt-controller;
994e530d080SAllen-KH Cheng				#address-cells = <0>;
995e530d080SAllen-KH Cheng				#interrupt-cells = <1>;
996e530d080SAllen-KH Cheng			};
997e530d080SAllen-KH Cheng		};
998e530d080SAllen-KH Cheng
999d0a197a0Sbayi cheng		nor_flash: spi@11234000 {
1000d0a197a0Sbayi cheng			compatible = "mediatek,mt8192-nor";
1001d0a197a0Sbayi cheng			reg = <0 0x11234000 0 0xe0>;
1002d0a197a0Sbayi cheng			interrupts = <GIC_SPI 431 IRQ_TYPE_LEVEL_HIGH 0>;
1003aa247c07SAllen-KH Cheng			clocks = <&topckgen CLK_TOP_SFLASH_SEL>,
1004aa247c07SAllen-KH Cheng				 <&infracfg CLK_INFRA_FLASHIF_SFLASH>,
1005aa247c07SAllen-KH Cheng				 <&infracfg CLK_INFRA_FLASHIF_TOP_H_133M>;
1006d0a197a0Sbayi cheng			clock-names = "spi", "sf", "axi";
1007aa247c07SAllen-KH Cheng			assigned-clocks = <&topckgen CLK_TOP_SFLASH_SEL>;
1008aa247c07SAllen-KH Cheng			assigned-clock-parents = <&clk26m>;
1009d0a197a0Sbayi cheng			#address-cells = <1>;
1010d0a197a0Sbayi cheng			#size-cells = <0>;
101127f0eb16SAllen-KH Cheng			status = "disabled";
1012d0a197a0Sbayi cheng		};
1013d0a197a0Sbayi cheng
10144d50a433SAllen-KH Cheng		efuse: efuse@11c10000 {
1015fda0541cSChunfeng Yun			compatible = "mediatek,mt8192-efuse", "mediatek,efuse";
10164d50a433SAllen-KH Cheng			reg = <0 0x11c10000 0 0x1000>;
10174d50a433SAllen-KH Cheng			#address-cells = <1>;
10184d50a433SAllen-KH Cheng			#size-cells = <1>;
10194d50a433SAllen-KH Cheng
10204d50a433SAllen-KH Cheng			lvts_e_data1: data1@1c0 {
10214d50a433SAllen-KH Cheng				reg = <0x1c0 0x58>;
10224d50a433SAllen-KH Cheng			};
10234d50a433SAllen-KH Cheng
10244d50a433SAllen-KH Cheng			svs_calibration: calib@580 {
10254d50a433SAllen-KH Cheng				reg = <0x580 0x68>;
10264d50a433SAllen-KH Cheng			};
10274d50a433SAllen-KH Cheng		};
10284d50a433SAllen-KH Cheng
10297f1a9f47SFabien Parent		i2c3: i2c@11cb0000 {
103048489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
103148489980SSeiya Wang			reg = <0 0x11cb0000 0 0x1000>,
103248489980SSeiya Wang			      <0 0x10217300 0 0x80>;
103348489980SSeiya Wang			interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH 0>;
103422623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_e CLK_IMP_IIC_WRAP_E_I2C3>,
103522623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
103648489980SSeiya Wang			clock-names = "main", "dma";
103748489980SSeiya Wang			clock-div = <1>;
103848489980SSeiya Wang			#address-cells = <1>;
103948489980SSeiya Wang			#size-cells = <0>;
104048489980SSeiya Wang			status = "disabled";
104148489980SSeiya Wang		};
104248489980SSeiya Wang
10435d2b897bSChun-Jie Chen		imp_iic_wrap_e: clock-controller@11cb1000 {
10445d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-imp_iic_wrap_e";
10455d2b897bSChun-Jie Chen			reg = <0 0x11cb1000 0 0x1000>;
10465d2b897bSChun-Jie Chen			#clock-cells = <1>;
10475d2b897bSChun-Jie Chen		};
10485d2b897bSChun-Jie Chen
10497f1a9f47SFabien Parent		i2c7: i2c@11d00000 {
105048489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
105148489980SSeiya Wang			reg = <0 0x11d00000 0 0x1000>,
105248489980SSeiya Wang			      <0 0x10217600 0 0x180>;
105348489980SSeiya Wang			interrupts = <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH 0>;
105422623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C7>,
105522623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
105648489980SSeiya Wang			clock-names = "main", "dma";
105748489980SSeiya Wang			clock-div = <1>;
105848489980SSeiya Wang			#address-cells = <1>;
105948489980SSeiya Wang			#size-cells = <0>;
106048489980SSeiya Wang			status = "disabled";
106148489980SSeiya Wang		};
106248489980SSeiya Wang
10637f1a9f47SFabien Parent		i2c8: i2c@11d01000 {
106448489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
106548489980SSeiya Wang			reg = <0 0x11d01000 0 0x1000>,
106648489980SSeiya Wang			      <0 0x10217780 0 0x180>;
106748489980SSeiya Wang			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH 0>;
106822623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C8>,
106922623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
107048489980SSeiya Wang			clock-names = "main", "dma";
107148489980SSeiya Wang			clock-div = <1>;
107248489980SSeiya Wang			#address-cells = <1>;
107348489980SSeiya Wang			#size-cells = <0>;
107448489980SSeiya Wang			status = "disabled";
107548489980SSeiya Wang		};
107648489980SSeiya Wang
10777f1a9f47SFabien Parent		i2c9: i2c@11d02000 {
107848489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
107948489980SSeiya Wang			reg = <0 0x11d02000 0 0x1000>,
108048489980SSeiya Wang			      <0 0x10217900 0 0x180>;
108148489980SSeiya Wang			interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH 0>;
108222623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_s CLK_IMP_IIC_WRAP_S_I2C9>,
108322623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
108448489980SSeiya Wang			clock-names = "main", "dma";
108548489980SSeiya Wang			clock-div = <1>;
108648489980SSeiya Wang			#address-cells = <1>;
108748489980SSeiya Wang			#size-cells = <0>;
108848489980SSeiya Wang			status = "disabled";
108948489980SSeiya Wang		};
109048489980SSeiya Wang
10915d2b897bSChun-Jie Chen		imp_iic_wrap_s: clock-controller@11d03000 {
10925d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-imp_iic_wrap_s";
10935d2b897bSChun-Jie Chen			reg = <0 0x11d03000 0 0x1000>;
10945d2b897bSChun-Jie Chen			#clock-cells = <1>;
10955d2b897bSChun-Jie Chen		};
10965d2b897bSChun-Jie Chen
10977f1a9f47SFabien Parent		i2c1: i2c@11d20000 {
109848489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
109948489980SSeiya Wang			reg = <0 0x11d20000 0 0x1000>,
110048489980SSeiya Wang			      <0 0x10217100 0 0x80>;
110148489980SSeiya Wang			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH 0>;
110222623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_ws CLK_IMP_IIC_WRAP_WS_I2C1>,
110322623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
110448489980SSeiya Wang			clock-names = "main", "dma";
110548489980SSeiya Wang			clock-div = <1>;
110648489980SSeiya Wang			#address-cells = <1>;
110748489980SSeiya Wang			#size-cells = <0>;
110848489980SSeiya Wang			status = "disabled";
110948489980SSeiya Wang		};
111048489980SSeiya Wang
11117f1a9f47SFabien Parent		i2c2: i2c@11d21000 {
111248489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
111348489980SSeiya Wang			reg = <0 0x11d21000 0 0x1000>,
111448489980SSeiya Wang			      <0 0x10217180 0 0x180>;
111548489980SSeiya Wang			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH 0>;
111622623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_ws CLK_IMP_IIC_WRAP_WS_I2C2>,
111722623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
111848489980SSeiya Wang			clock-names = "main", "dma";
111948489980SSeiya Wang			clock-div = <1>;
112048489980SSeiya Wang			#address-cells = <1>;
112148489980SSeiya Wang			#size-cells = <0>;
112248489980SSeiya Wang			status = "disabled";
112348489980SSeiya Wang		};
112448489980SSeiya Wang
11257f1a9f47SFabien Parent		i2c4: i2c@11d22000 {
112648489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
112748489980SSeiya Wang			reg = <0 0x11d22000 0 0x1000>,
112848489980SSeiya Wang			      <0 0x10217380 0 0x180>;
112948489980SSeiya Wang			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH 0>;
113022623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_ws CLK_IMP_IIC_WRAP_WS_I2C4>,
113122623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
113248489980SSeiya Wang			clock-names = "main", "dma";
113348489980SSeiya Wang			clock-div = <1>;
113448489980SSeiya Wang			#address-cells = <1>;
113548489980SSeiya Wang			#size-cells = <0>;
113648489980SSeiya Wang			status = "disabled";
113748489980SSeiya Wang		};
113848489980SSeiya Wang
11395d2b897bSChun-Jie Chen		imp_iic_wrap_ws: clock-controller@11d23000 {
11405d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-imp_iic_wrap_ws";
11415d2b897bSChun-Jie Chen			reg = <0 0x11d23000 0 0x1000>;
11425d2b897bSChun-Jie Chen			#clock-cells = <1>;
11435d2b897bSChun-Jie Chen		};
11445d2b897bSChun-Jie Chen
11457f1a9f47SFabien Parent		i2c5: i2c@11e00000 {
114648489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
114748489980SSeiya Wang			reg = <0 0x11e00000 0 0x1000>,
114848489980SSeiya Wang			      <0 0x10217500 0 0x80>;
114948489980SSeiya Wang			interrupts = <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH 0>;
115022623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_w CLK_IMP_IIC_WRAP_W_I2C5>,
115122623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
115248489980SSeiya Wang			clock-names = "main", "dma";
115348489980SSeiya Wang			clock-div = <1>;
115448489980SSeiya Wang			#address-cells = <1>;
115548489980SSeiya Wang			#size-cells = <0>;
115648489980SSeiya Wang			status = "disabled";
115748489980SSeiya Wang		};
115848489980SSeiya Wang
11595d2b897bSChun-Jie Chen		imp_iic_wrap_w: clock-controller@11e01000 {
11605d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-imp_iic_wrap_w";
11615d2b897bSChun-Jie Chen			reg = <0 0x11e01000 0 0x1000>;
11625d2b897bSChun-Jie Chen			#clock-cells = <1>;
11635d2b897bSChun-Jie Chen		};
11645d2b897bSChun-Jie Chen
116540de66b8SAllen-KH Cheng		u3phy0: t-phy@11e40000 {
116640de66b8SAllen-KH Cheng			compatible = "mediatek,mt8192-tphy",
116740de66b8SAllen-KH Cheng				     "mediatek,generic-tphy-v2";
116840de66b8SAllen-KH Cheng			#address-cells = <1>;
116940de66b8SAllen-KH Cheng			#size-cells = <1>;
117040de66b8SAllen-KH Cheng			ranges = <0x0 0x0 0x11e40000 0x1000>;
117140de66b8SAllen-KH Cheng
117240de66b8SAllen-KH Cheng			u2port0: usb-phy@0 {
117340de66b8SAllen-KH Cheng				reg = <0x0 0x700>;
117440de66b8SAllen-KH Cheng				clocks = <&clk26m>;
117540de66b8SAllen-KH Cheng				clock-names = "ref";
117640de66b8SAllen-KH Cheng				#phy-cells = <1>;
117740de66b8SAllen-KH Cheng			};
117840de66b8SAllen-KH Cheng
117940de66b8SAllen-KH Cheng			u3port0: usb-phy@700 {
118040de66b8SAllen-KH Cheng				reg = <0x700 0x900>;
118140de66b8SAllen-KH Cheng				clocks = <&clk26m>;
118240de66b8SAllen-KH Cheng				clock-names = "ref";
118340de66b8SAllen-KH Cheng				#phy-cells = <1>;
118440de66b8SAllen-KH Cheng			};
118540de66b8SAllen-KH Cheng		};
118640de66b8SAllen-KH Cheng
118785c4ec6fSAllen-KH Cheng		mipi_tx0: dsi-phy@11e50000 {
118885c4ec6fSAllen-KH Cheng			compatible = "mediatek,mt8183-mipi-tx";
118985c4ec6fSAllen-KH Cheng			reg = <0 0x11e50000 0 0x1000>;
119085c4ec6fSAllen-KH Cheng			clocks = <&apmixedsys CLK_APMIXED_MIPID26M>;
119185c4ec6fSAllen-KH Cheng			#clock-cells = <0>;
119285c4ec6fSAllen-KH Cheng			#phy-cells = <0>;
119385c4ec6fSAllen-KH Cheng			clock-output-names = "mipi_tx0_pll";
119485c4ec6fSAllen-KH Cheng			status = "disabled";
119585c4ec6fSAllen-KH Cheng		};
119685c4ec6fSAllen-KH Cheng
11977f1a9f47SFabien Parent		i2c0: i2c@11f00000 {
119848489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
119948489980SSeiya Wang			reg = <0 0x11f00000 0 0x1000>,
120048489980SSeiya Wang			      <0 0x10217080 0 0x80>;
120148489980SSeiya Wang			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH 0>;
120222623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_n CLK_IMP_IIC_WRAP_N_I2C0>,
120322623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
120448489980SSeiya Wang			clock-names = "main", "dma";
120548489980SSeiya Wang			clock-div = <1>;
120648489980SSeiya Wang			#address-cells = <1>;
120748489980SSeiya Wang			#size-cells = <0>;
120848489980SSeiya Wang			status = "disabled";
120948489980SSeiya Wang		};
121048489980SSeiya Wang
12117f1a9f47SFabien Parent		i2c6: i2c@11f01000 {
121248489980SSeiya Wang			compatible = "mediatek,mt8192-i2c";
121348489980SSeiya Wang			reg = <0 0x11f01000 0 0x1000>,
121448489980SSeiya Wang			      <0 0x10217580 0 0x80>;
121548489980SSeiya Wang			interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH 0>;
121622623154SAllen-KH Cheng			clocks = <&imp_iic_wrap_n CLK_IMP_IIC_WRAP_N_I2C6>,
121722623154SAllen-KH Cheng				 <&infracfg CLK_INFRA_AP_DMA>;
121848489980SSeiya Wang			clock-names = "main", "dma";
121948489980SSeiya Wang			clock-div = <1>;
122048489980SSeiya Wang			#address-cells = <1>;
122148489980SSeiya Wang			#size-cells = <0>;
122248489980SSeiya Wang			status = "disabled";
122348489980SSeiya Wang		};
12245d2b897bSChun-Jie Chen
12255d2b897bSChun-Jie Chen		imp_iic_wrap_n: clock-controller@11f02000 {
12265d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-imp_iic_wrap_n";
12275d2b897bSChun-Jie Chen			reg = <0 0x11f02000 0 0x1000>;
12285d2b897bSChun-Jie Chen			#clock-cells = <1>;
12295d2b897bSChun-Jie Chen		};
12305d2b897bSChun-Jie Chen
12315d2b897bSChun-Jie Chen		msdc_top: clock-controller@11f10000 {
12325d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-msdc_top";
12335d2b897bSChun-Jie Chen			reg = <0 0x11f10000 0 0x1000>;
12345d2b897bSChun-Jie Chen			#clock-cells = <1>;
12355d2b897bSChun-Jie Chen		};
12365d2b897bSChun-Jie Chen
1237db61337eSAllen-KH Cheng		mmc0: mmc@11f60000 {
1238db61337eSAllen-KH Cheng			compatible = "mediatek,mt8192-mmc", "mediatek,mt8183-mmc";
1239db61337eSAllen-KH Cheng			reg = <0 0x11f60000 0 0x1000>, <0 0x11f50000 0 0x1000>;
1240db61337eSAllen-KH Cheng			interrupts = <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH 0>;
1241db61337eSAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>,
1242db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_H_MST_0P>,
1243db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_SRC_0P>,
1244db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_P_CFG>,
1245db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_P_MSDC0>,
1246db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_AXI>,
1247db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>;
1248db61337eSAllen-KH Cheng			clock-names = "source", "hclk", "source_cg", "sys_cg",
1249db61337eSAllen-KH Cheng				      "pclk_cg", "axi_cg", "ahb_cg";
1250db61337eSAllen-KH Cheng			status = "disabled";
1251db61337eSAllen-KH Cheng		};
1252db61337eSAllen-KH Cheng
1253db61337eSAllen-KH Cheng		mmc1: mmc@11f70000 {
1254db61337eSAllen-KH Cheng			compatible = "mediatek,mt8192-mmc", "mediatek,mt8183-mmc";
1255db61337eSAllen-KH Cheng			reg = <0 0x11f70000 0 0x1000>, <0 0x11c70000 0 0x1000>;
1256db61337eSAllen-KH Cheng			interrupts = <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH 0>;
1257db61337eSAllen-KH Cheng			clocks = <&topckgen CLK_TOP_MSDC30_1_SEL>,
1258db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_H_MST_1P>,
1259db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_SRC_1P>,
1260db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_P_CFG>,
1261db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_P_MSDC1>,
1262db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_AXI>,
1263db61337eSAllen-KH Cheng				 <&msdc_top CLK_MSDC_TOP_AHB2AXI_BRG_AXI>;
1264db61337eSAllen-KH Cheng			clock-names = "source", "hclk", "source_cg", "sys_cg",
1265db61337eSAllen-KH Cheng				      "pclk_cg", "axi_cg", "ahb_cg";
1266db61337eSAllen-KH Cheng			status = "disabled";
12675d2b897bSChun-Jie Chen		};
12685d2b897bSChun-Jie Chen
12695d2b897bSChun-Jie Chen		mfgcfg: clock-controller@13fbf000 {
12705d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-mfgcfg";
12715d2b897bSChun-Jie Chen			reg = <0 0x13fbf000 0 0x1000>;
12725d2b897bSChun-Jie Chen			#clock-cells = <1>;
12735d2b897bSChun-Jie Chen		};
12745d2b897bSChun-Jie Chen
12755d2b897bSChun-Jie Chen		mmsys: syscon@14000000 {
12765d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-mmsys", "syscon";
12775d2b897bSChun-Jie Chen			reg = <0 0x14000000 0 0x1000>;
12785d2b897bSChun-Jie Chen			#clock-cells = <1>;
12797d355378SAllen-KH Cheng			#reset-cells = <1>;
1280b4b75bacSAllen-KH Cheng			mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>,
1281b4b75bacSAllen-KH Cheng				 <&gce 1 CMDQ_THR_PRIO_HIGHEST>;
1282b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>;
1283b4b75bacSAllen-KH Cheng		};
1284b4b75bacSAllen-KH Cheng
1285b4b75bacSAllen-KH Cheng		mutex: mutex@14001000 {
1286b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-mutex";
1287b4b75bacSAllen-KH Cheng			reg = <0 0x14001000 0 0x1000>;
1288b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 252 IRQ_TYPE_LEVEL_HIGH 0>;
1289b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_MUTEX0>;
1290b4b75bacSAllen-KH Cheng			mediatek,gce-events = <CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_0>,
1291b4b75bacSAllen-KH Cheng					      <CMDQ_EVENT_DISP_STREAM_DONE_ENG_EVENT_1>;
1292b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
12935d2b897bSChun-Jie Chen		};
12945d2b897bSChun-Jie Chen
12954a65b0f1SAllen-KH Cheng		smi_common: smi@14002000 {
12964a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-common";
12974a65b0f1SAllen-KH Cheng			reg = <0 0x14002000 0 0x1000>;
12984a65b0f1SAllen-KH Cheng			clocks = <&mmsys CLK_MM_SMI_COMMON>,
12994a65b0f1SAllen-KH Cheng				 <&mmsys CLK_MM_SMI_INFRA>,
13004a65b0f1SAllen-KH Cheng				 <&mmsys CLK_MM_SMI_GALS>,
13014a65b0f1SAllen-KH Cheng				 <&mmsys CLK_MM_SMI_GALS>;
13024a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi", "gals0", "gals1";
13034a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
13044a65b0f1SAllen-KH Cheng		};
13054a65b0f1SAllen-KH Cheng
13064a65b0f1SAllen-KH Cheng		larb0: larb@14003000 {
13074a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
13084a65b0f1SAllen-KH Cheng			reg = <0 0x14003000 0 0x1000>;
13094a65b0f1SAllen-KH Cheng			mediatek,larb-id = <0>;
13104a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
13114a65b0f1SAllen-KH Cheng			clocks = <&clk26m>, <&clk26m>;
13124a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
13134a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
13144a65b0f1SAllen-KH Cheng		};
13154a65b0f1SAllen-KH Cheng
13164a65b0f1SAllen-KH Cheng		larb1: larb@14004000 {
13174a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
13184a65b0f1SAllen-KH Cheng			reg = <0 0x14004000 0 0x1000>;
13194a65b0f1SAllen-KH Cheng			mediatek,larb-id = <1>;
13204a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
13214a65b0f1SAllen-KH Cheng			clocks = <&clk26m>, <&clk26m>;
13224a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
13234a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
13244a65b0f1SAllen-KH Cheng		};
13254a65b0f1SAllen-KH Cheng
1326b4b75bacSAllen-KH Cheng		ovl0: ovl@14005000 {
1327b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-ovl";
1328b4b75bacSAllen-KH Cheng			reg = <0 0x14005000 0 0x1000>;
1329b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 254 IRQ_TYPE_LEVEL_HIGH 0>;
1330b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_OVL0>;
1331b4b75bacSAllen-KH Cheng			iommus = <&iommu0 M4U_PORT_L0_OVL_RDMA0>,
1332b4b75bacSAllen-KH Cheng				 <&iommu0 M4U_PORT_L0_OVL_RDMA0_HDR>;
1333b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1334b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x5000 0x1000>;
1335b4b75bacSAllen-KH Cheng		};
1336b4b75bacSAllen-KH Cheng
1337b4b75bacSAllen-KH Cheng		ovl_2l0: ovl@14006000 {
1338b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-ovl-2l";
1339b4b75bacSAllen-KH Cheng			reg = <0 0x14006000 0 0x1000>;
1340b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 255 IRQ_TYPE_LEVEL_HIGH 0>;
1341b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1342b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_OVL0_2L>;
1343b4b75bacSAllen-KH Cheng			iommus = <&iommu0 M4U_PORT_L1_OVL_2L_RDMA0>,
1344b4b75bacSAllen-KH Cheng				 <&iommu0 M4U_PORT_L1_OVL_2L_RDMA0_HDR>;
1345b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x6000 0x1000>;
1346b4b75bacSAllen-KH Cheng		};
1347b4b75bacSAllen-KH Cheng
1348b4b75bacSAllen-KH Cheng		rdma0: rdma@14007000 {
1349b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-rdma",
1350b4b75bacSAllen-KH Cheng				     "mediatek,mt8183-disp-rdma";
1351b4b75bacSAllen-KH Cheng			reg = <0 0x14007000 0 0x1000>;
1352b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH 0>;
1353b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_RDMA0>;
1354b4b75bacSAllen-KH Cheng			iommus = <&iommu0 M4U_PORT_L0_DISP_RDMA0>;
1355b4b75bacSAllen-KH Cheng			mediatek,rdma-fifo-size = <5120>;
1356b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1357b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x7000 0x1000>;
1358b4b75bacSAllen-KH Cheng		};
1359b4b75bacSAllen-KH Cheng
1360b4b75bacSAllen-KH Cheng		color0: color@14009000 {
1361b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-color",
1362b4b75bacSAllen-KH Cheng				     "mediatek,mt8173-disp-color";
1363b4b75bacSAllen-KH Cheng			reg = <0 0x14009000 0 0x1000>;
1364b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 258 IRQ_TYPE_LEVEL_HIGH 0>;
1365b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1366b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_COLOR0>;
1367b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x9000 0x1000>;
1368b4b75bacSAllen-KH Cheng		};
1369b4b75bacSAllen-KH Cheng
1370b4b75bacSAllen-KH Cheng		ccorr0: ccorr@1400a000 {
1371b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-ccorr";
1372b4b75bacSAllen-KH Cheng			reg = <0 0x1400a000 0 0x1000>;
1373b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 259 IRQ_TYPE_LEVEL_HIGH 0>;
1374b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1375b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_CCORR0>;
1376b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xa000 0x1000>;
1377b4b75bacSAllen-KH Cheng		};
1378b4b75bacSAllen-KH Cheng
1379b4b75bacSAllen-KH Cheng		aal0: aal@1400b000 {
1380b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-aal",
1381b4b75bacSAllen-KH Cheng				     "mediatek,mt8183-disp-aal";
1382b4b75bacSAllen-KH Cheng			reg = <0 0x1400b000 0 0x1000>;
1383b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH 0>;
1384b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1385b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_AAL0>;
1386b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xb000 0x1000>;
1387b4b75bacSAllen-KH Cheng		};
1388b4b75bacSAllen-KH Cheng
1389b4b75bacSAllen-KH Cheng		gamma0: gamma@1400c000 {
1390b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-gamma",
1391b4b75bacSAllen-KH Cheng				     "mediatek,mt8183-disp-gamma";
1392b4b75bacSAllen-KH Cheng			reg = <0 0x1400c000 0 0x1000>;
1393b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH 0>;
1394b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1395b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_GAMMA0>;
1396b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>;
1397b4b75bacSAllen-KH Cheng		};
1398b4b75bacSAllen-KH Cheng
1399b4b75bacSAllen-KH Cheng		postmask0: postmask@1400d000 {
1400b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-postmask";
1401b4b75bacSAllen-KH Cheng			reg = <0 0x1400d000 0 0x1000>;
1402b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH 0>;
1403b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1404b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_POSTMASK0>;
1405b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xd000 0x1000>;
1406b4b75bacSAllen-KH Cheng		};
1407b4b75bacSAllen-KH Cheng
1408b4b75bacSAllen-KH Cheng		dither0: dither@1400e000 {
1409b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-dither",
1410b4b75bacSAllen-KH Cheng				     "mediatek,mt8183-disp-dither";
1411b4b75bacSAllen-KH Cheng			reg = <0 0x1400e000 0 0x1000>;
1412b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH 0>;
1413b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1414b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_DITHER0>;
1415b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>;
1416b4b75bacSAllen-KH Cheng		};
1417b4b75bacSAllen-KH Cheng
14180708ed7cSAllen-KH Cheng		dsi0: dsi@14010000 {
14190708ed7cSAllen-KH Cheng			compatible = "mediatek,mt8183-dsi";
14200708ed7cSAllen-KH Cheng			reg = <0 0x14010000 0 0x1000>;
14210708ed7cSAllen-KH Cheng			interrupts = <GIC_SPI 265 IRQ_TYPE_LEVEL_HIGH 0>;
14220708ed7cSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DSI0>,
14230708ed7cSAllen-KH Cheng				 <&mmsys CLK_MM_DSI_DSI0>,
14240708ed7cSAllen-KH Cheng				 <&mipi_tx0>;
14250708ed7cSAllen-KH Cheng			clock-names = "engine", "digital", "hs";
14260708ed7cSAllen-KH Cheng			phys = <&mipi_tx0>;
14270708ed7cSAllen-KH Cheng			phy-names = "dphy";
14280708ed7cSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
14290708ed7cSAllen-KH Cheng			resets = <&mmsys MT8192_MMSYS_SW0_RST_B_DISP_DSI0>;
14300708ed7cSAllen-KH Cheng			status = "disabled";
14310708ed7cSAllen-KH Cheng
14320708ed7cSAllen-KH Cheng			port {
14330708ed7cSAllen-KH Cheng				dsi_out: endpoint { };
14340708ed7cSAllen-KH Cheng			};
14350708ed7cSAllen-KH Cheng		};
14360708ed7cSAllen-KH Cheng
1437b4b75bacSAllen-KH Cheng		ovl_2l2: ovl@14014000 {
1438b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-ovl-2l";
1439b4b75bacSAllen-KH Cheng			reg = <0 0x14014000 0 0x1000>;
1440b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH 0>;
1441b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1442b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_OVL2_2L>;
1443b4b75bacSAllen-KH Cheng			iommus = <&iommu0 M4U_PORT_L1_OVL_2L_RDMA2>,
1444b4b75bacSAllen-KH Cheng				 <&iommu0 M4U_PORT_L1_OVL_2L_RDMA2_HDR>;
1445b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x4000 0x1000>;
1446b4b75bacSAllen-KH Cheng		};
1447b4b75bacSAllen-KH Cheng
1448b4b75bacSAllen-KH Cheng		rdma4: rdma@14015000 {
1449b4b75bacSAllen-KH Cheng			compatible = "mediatek,mt8192-disp-rdma",
1450b4b75bacSAllen-KH Cheng				     "mediatek,mt8183-disp-rdma";
1451b4b75bacSAllen-KH Cheng			reg = <0 0x14015000 0 0x1000>;
1452b4b75bacSAllen-KH Cheng			interrupts = <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH 0>;
1453b4b75bacSAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
1454b4b75bacSAllen-KH Cheng			clocks = <&mmsys CLK_MM_DISP_RDMA4>;
1455b4b75bacSAllen-KH Cheng			iommus = <&iommu0 M4U_PORT_L1_DISP_RDMA4>;
1456b4b75bacSAllen-KH Cheng			mediatek,rdma-fifo-size = <2048>;
1457b4b75bacSAllen-KH Cheng			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x5000 0x1000>;
1458b4b75bacSAllen-KH Cheng		};
1459b4b75bacSAllen-KH Cheng
1460b2edd519SAllen-KH Cheng		dpi0: dpi@14016000 {
1461b2edd519SAllen-KH Cheng			compatible = "mediatek,mt8192-dpi";
1462b2edd519SAllen-KH Cheng			reg = <0 0x14016000 0 0x1000>;
1463b2edd519SAllen-KH Cheng			interrupts = <GIC_SPI 270 IRQ_TYPE_LEVEL_HIGH 0>;
1464b2edd519SAllen-KH Cheng			clocks = <&mmsys CLK_MM_DPI_DPI0>,
1465b2edd519SAllen-KH Cheng				 <&mmsys CLK_MM_DISP_DPI0>,
1466b2edd519SAllen-KH Cheng				 <&apmixedsys CLK_APMIXED_TVDPLL>;
1467b2edd519SAllen-KH Cheng			clock-names = "pixel", "engine", "pll";
1468b2edd519SAllen-KH Cheng			status = "disabled";
1469b2edd519SAllen-KH Cheng		};
1470b2edd519SAllen-KH Cheng
14714a65b0f1SAllen-KH Cheng		iommu0: m4u@1401d000 {
14724a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-m4u";
14734a65b0f1SAllen-KH Cheng			reg = <0 0x1401d000 0 0x1000>;
14744a65b0f1SAllen-KH Cheng			mediatek,larbs = <&larb0>, <&larb1>, <&larb2>,
14754a65b0f1SAllen-KH Cheng					 <&larb4>, <&larb5>, <&larb7>,
14764a65b0f1SAllen-KH Cheng					 <&larb9>, <&larb11>, <&larb13>,
14774a65b0f1SAllen-KH Cheng					 <&larb14>, <&larb16>, <&larb17>,
14784a65b0f1SAllen-KH Cheng					 <&larb18>, <&larb19>, <&larb20>;
14794a65b0f1SAllen-KH Cheng			interrupts = <GIC_SPI 277 IRQ_TYPE_LEVEL_HIGH 0>;
14804a65b0f1SAllen-KH Cheng			clocks = <&mmsys CLK_MM_SMI_IOMMU>;
14814a65b0f1SAllen-KH Cheng			clock-names = "bclk";
14824a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_DISP>;
14834a65b0f1SAllen-KH Cheng			#iommu-cells = <1>;
14844a65b0f1SAllen-KH Cheng		};
14854a65b0f1SAllen-KH Cheng
14865d2b897bSChun-Jie Chen		imgsys: clock-controller@15020000 {
14875d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-imgsys";
14885d2b897bSChun-Jie Chen			reg = <0 0x15020000 0 0x1000>;
14895d2b897bSChun-Jie Chen			#clock-cells = <1>;
14905d2b897bSChun-Jie Chen		};
14915d2b897bSChun-Jie Chen
14924a65b0f1SAllen-KH Cheng		larb9: larb@1502e000 {
14934a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
14944a65b0f1SAllen-KH Cheng			reg = <0 0x1502e000 0 0x1000>;
14954a65b0f1SAllen-KH Cheng			mediatek,larb-id = <9>;
14964a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
14974a65b0f1SAllen-KH Cheng			clocks = <&imgsys CLK_IMG_LARB9>,
14984a65b0f1SAllen-KH Cheng				 <&imgsys CLK_IMG_LARB9>;
14994a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
15004a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_ISP>;
15014a65b0f1SAllen-KH Cheng		};
15024a65b0f1SAllen-KH Cheng
15035d2b897bSChun-Jie Chen		imgsys2: clock-controller@15820000 {
15045d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-imgsys2";
15055d2b897bSChun-Jie Chen			reg = <0 0x15820000 0 0x1000>;
15065d2b897bSChun-Jie Chen			#clock-cells = <1>;
15075d2b897bSChun-Jie Chen		};
15085d2b897bSChun-Jie Chen
15094a65b0f1SAllen-KH Cheng		larb11: larb@1582e000 {
15104a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
15114a65b0f1SAllen-KH Cheng			reg = <0 0x1582e000 0 0x1000>;
15124a65b0f1SAllen-KH Cheng			mediatek,larb-id = <11>;
15134a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
15144a65b0f1SAllen-KH Cheng			clocks = <&imgsys2 CLK_IMG2_LARB11>,
15154a65b0f1SAllen-KH Cheng				 <&imgsys2 CLK_IMG2_LARB11>;
15164a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
15174a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_ISP2>;
15184a65b0f1SAllen-KH Cheng		};
15194a65b0f1SAllen-KH Cheng
15204a65b0f1SAllen-KH Cheng		larb5: larb@1600d000 {
15214a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
15224a65b0f1SAllen-KH Cheng			reg = <0 0x1600d000 0 0x1000>;
15234a65b0f1SAllen-KH Cheng			mediatek,larb-id = <5>;
15244a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
15254a65b0f1SAllen-KH Cheng			clocks = <&vdecsys_soc CLK_VDEC_SOC_LARB1>,
15264a65b0f1SAllen-KH Cheng				 <&vdecsys_soc CLK_VDEC_SOC_LARB1>;
15274a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
15284a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_VDEC>;
15294a65b0f1SAllen-KH Cheng		};
15304a65b0f1SAllen-KH Cheng
15315d2b897bSChun-Jie Chen		vdecsys_soc: clock-controller@1600f000 {
15325d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-vdecsys_soc";
15335d2b897bSChun-Jie Chen			reg = <0 0x1600f000 0 0x1000>;
15345d2b897bSChun-Jie Chen			#clock-cells = <1>;
15355d2b897bSChun-Jie Chen		};
15365d2b897bSChun-Jie Chen
15374a65b0f1SAllen-KH Cheng		larb4: larb@1602e000 {
15384a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
15394a65b0f1SAllen-KH Cheng			reg = <0 0x1602e000 0 0x1000>;
15404a65b0f1SAllen-KH Cheng			mediatek,larb-id = <4>;
15414a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
15424a65b0f1SAllen-KH Cheng			clocks = <&vdecsys CLK_VDEC_SOC_LARB1>,
15434a65b0f1SAllen-KH Cheng				 <&vdecsys CLK_VDEC_SOC_LARB1>;
15444a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
15454a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_VDEC2>;
15464a65b0f1SAllen-KH Cheng		};
15474a65b0f1SAllen-KH Cheng
15485d2b897bSChun-Jie Chen		vdecsys: clock-controller@1602f000 {
15495d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-vdecsys";
15505d2b897bSChun-Jie Chen			reg = <0 0x1602f000 0 0x1000>;
15515d2b897bSChun-Jie Chen			#clock-cells = <1>;
15525d2b897bSChun-Jie Chen		};
15535d2b897bSChun-Jie Chen
15545d2b897bSChun-Jie Chen		vencsys: clock-controller@17000000 {
15555d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-vencsys";
15565d2b897bSChun-Jie Chen			reg = <0 0x17000000 0 0x1000>;
15575d2b897bSChun-Jie Chen			#clock-cells = <1>;
15585d2b897bSChun-Jie Chen		};
15595d2b897bSChun-Jie Chen
15604a65b0f1SAllen-KH Cheng		larb7: larb@17010000 {
15614a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
15624a65b0f1SAllen-KH Cheng			reg = <0 0x17010000 0 0x1000>;
15634a65b0f1SAllen-KH Cheng			mediatek,larb-id = <7>;
15644a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
15654a65b0f1SAllen-KH Cheng			clocks = <&vencsys CLK_VENC_SET0_LARB>,
15664a65b0f1SAllen-KH Cheng				 <&vencsys CLK_VENC_SET1_VENC>;
15674a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
15684a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_VENC>;
15694a65b0f1SAllen-KH Cheng		};
15704a65b0f1SAllen-KH Cheng
1571aa8f3711SAllen-KH Cheng		vcodec_enc: vcodec@17020000 {
1572aa8f3711SAllen-KH Cheng			compatible = "mediatek,mt8192-vcodec-enc";
1573aa8f3711SAllen-KH Cheng			reg = <0 0x17020000 0 0x2000>;
1574aa8f3711SAllen-KH Cheng			iommus = <&iommu0 M4U_PORT_L7_VENC_RCPU>,
1575aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_REC>,
1576aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_BSDMA>,
1577aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_SV_COMV>,
1578aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_RD_COMV>,
1579aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_CUR_LUMA>,
1580aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_CUR_CHROMA>,
1581aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_REF_LUMA>,
1582aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_REF_CHROMA>,
1583aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_SUB_R_LUMA>,
1584aa8f3711SAllen-KH Cheng				 <&iommu0 M4U_PORT_L7_VENC_SUB_W_LUMA>;
1585aa8f3711SAllen-KH Cheng			interrupts = <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH 0>;
1586aa8f3711SAllen-KH Cheng			mediatek,scp = <&scp>;
1587aa8f3711SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_VENC>;
1588aa8f3711SAllen-KH Cheng			clocks = <&vencsys CLK_VENC_SET1_VENC>;
1589aa8f3711SAllen-KH Cheng			clock-names = "venc-set1";
1590aa8f3711SAllen-KH Cheng			assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>;
1591aa8f3711SAllen-KH Cheng			assigned-clock-parents = <&topckgen CLK_TOP_UNIVPLL_D4>;
1592aa8f3711SAllen-KH Cheng		};
1593aa8f3711SAllen-KH Cheng
15945d2b897bSChun-Jie Chen		camsys: clock-controller@1a000000 {
15955d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-camsys";
15965d2b897bSChun-Jie Chen			reg = <0 0x1a000000 0 0x1000>;
15975d2b897bSChun-Jie Chen			#clock-cells = <1>;
15985d2b897bSChun-Jie Chen		};
15995d2b897bSChun-Jie Chen
16004a65b0f1SAllen-KH Cheng		larb13: larb@1a001000 {
16014a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
16024a65b0f1SAllen-KH Cheng			reg = <0 0x1a001000 0 0x1000>;
16034a65b0f1SAllen-KH Cheng			mediatek,larb-id = <13>;
16044a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
16054a65b0f1SAllen-KH Cheng			clocks = <&camsys CLK_CAM_CAM>,
16064a65b0f1SAllen-KH Cheng				 <&camsys CLK_CAM_LARB13>;
16074a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
16084a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_CAM>;
16094a65b0f1SAllen-KH Cheng		};
16104a65b0f1SAllen-KH Cheng
16114a65b0f1SAllen-KH Cheng		larb14: larb@1a002000 {
16124a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
16134a65b0f1SAllen-KH Cheng			reg = <0 0x1a002000 0 0x1000>;
16144a65b0f1SAllen-KH Cheng			mediatek,larb-id = <14>;
16154a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
16164a65b0f1SAllen-KH Cheng			clocks = <&camsys CLK_CAM_CAM>,
16174a65b0f1SAllen-KH Cheng				 <&camsys CLK_CAM_LARB14>;
16184a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
16194a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_CAM>;
16204a65b0f1SAllen-KH Cheng		};
16214a65b0f1SAllen-KH Cheng
16224a65b0f1SAllen-KH Cheng		larb16: larb@1a00f000 {
16234a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
16244a65b0f1SAllen-KH Cheng			reg = <0 0x1a00f000 0 0x1000>;
16254a65b0f1SAllen-KH Cheng			mediatek,larb-id = <16>;
16264a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
16274a65b0f1SAllen-KH Cheng			clocks = <&camsys_rawa CLK_CAM_RAWA_CAM>,
16284a65b0f1SAllen-KH Cheng				 <&camsys_rawa CLK_CAM_RAWA_LARBX>;
16294a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
16304a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_CAM_RAWA>;
16314a65b0f1SAllen-KH Cheng		};
16324a65b0f1SAllen-KH Cheng
16334a65b0f1SAllen-KH Cheng		larb17: larb@1a010000 {
16344a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
16354a65b0f1SAllen-KH Cheng			reg = <0 0x1a010000 0 0x1000>;
16364a65b0f1SAllen-KH Cheng			mediatek,larb-id = <17>;
16374a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
16384a65b0f1SAllen-KH Cheng			clocks = <&camsys_rawb CLK_CAM_RAWB_CAM>,
16394a65b0f1SAllen-KH Cheng				 <&camsys_rawb CLK_CAM_RAWB_LARBX>;
16404a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
16414a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_CAM_RAWB>;
16424a65b0f1SAllen-KH Cheng		};
16434a65b0f1SAllen-KH Cheng
16444a65b0f1SAllen-KH Cheng		larb18: larb@1a011000 {
16454a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
16464a65b0f1SAllen-KH Cheng			reg = <0 0x1a011000 0 0x1000>;
16474a65b0f1SAllen-KH Cheng			mediatek,larb-id = <18>;
16484a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
16494a65b0f1SAllen-KH Cheng			clocks = <&camsys_rawc CLK_CAM_RAWC_LARBX>,
16504a65b0f1SAllen-KH Cheng				 <&camsys_rawc CLK_CAM_RAWC_CAM>;
16514a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
16524a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_CAM_RAWC>;
16534a65b0f1SAllen-KH Cheng		};
16544a65b0f1SAllen-KH Cheng
16555d2b897bSChun-Jie Chen		camsys_rawa: clock-controller@1a04f000 {
16565d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-camsys_rawa";
16575d2b897bSChun-Jie Chen			reg = <0 0x1a04f000 0 0x1000>;
16585d2b897bSChun-Jie Chen			#clock-cells = <1>;
16595d2b897bSChun-Jie Chen		};
16605d2b897bSChun-Jie Chen
16615d2b897bSChun-Jie Chen		camsys_rawb: clock-controller@1a06f000 {
16625d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-camsys_rawb";
16635d2b897bSChun-Jie Chen			reg = <0 0x1a06f000 0 0x1000>;
16645d2b897bSChun-Jie Chen			#clock-cells = <1>;
16655d2b897bSChun-Jie Chen		};
16665d2b897bSChun-Jie Chen
16675d2b897bSChun-Jie Chen		camsys_rawc: clock-controller@1a08f000 {
16685d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-camsys_rawc";
16695d2b897bSChun-Jie Chen			reg = <0 0x1a08f000 0 0x1000>;
16705d2b897bSChun-Jie Chen			#clock-cells = <1>;
16715d2b897bSChun-Jie Chen		};
16725d2b897bSChun-Jie Chen
16735d2b897bSChun-Jie Chen		ipesys: clock-controller@1b000000 {
16745d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-ipesys";
16755d2b897bSChun-Jie Chen			reg = <0 0x1b000000 0 0x1000>;
16765d2b897bSChun-Jie Chen			#clock-cells = <1>;
16775d2b897bSChun-Jie Chen		};
16785d2b897bSChun-Jie Chen
16794a65b0f1SAllen-KH Cheng		larb20: larb@1b00f000 {
16804a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
16814a65b0f1SAllen-KH Cheng			reg = <0 0x1b00f000 0 0x1000>;
16824a65b0f1SAllen-KH Cheng			mediatek,larb-id = <20>;
16834a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
16844a65b0f1SAllen-KH Cheng			clocks = <&ipesys CLK_IPE_SMI_SUBCOM>,
16854a65b0f1SAllen-KH Cheng				 <&ipesys CLK_IPE_LARB20>;
16864a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
16874a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_IPE>;
16884a65b0f1SAllen-KH Cheng		};
16894a65b0f1SAllen-KH Cheng
16904a65b0f1SAllen-KH Cheng		larb19: larb@1b10f000 {
16914a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
16924a65b0f1SAllen-KH Cheng			reg = <0 0x1b10f000 0 0x1000>;
16934a65b0f1SAllen-KH Cheng			mediatek,larb-id = <19>;
16944a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
16954a65b0f1SAllen-KH Cheng			clocks = <&ipesys CLK_IPE_SMI_SUBCOM>,
16964a65b0f1SAllen-KH Cheng				 <&ipesys CLK_IPE_LARB19>;
16974a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
16984a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_IPE>;
16994a65b0f1SAllen-KH Cheng		};
17004a65b0f1SAllen-KH Cheng
17015d2b897bSChun-Jie Chen		mdpsys: clock-controller@1f000000 {
17025d2b897bSChun-Jie Chen			compatible = "mediatek,mt8192-mdpsys";
17035d2b897bSChun-Jie Chen			reg = <0 0x1f000000 0 0x1000>;
17045d2b897bSChun-Jie Chen			#clock-cells = <1>;
17055d2b897bSChun-Jie Chen		};
17064a65b0f1SAllen-KH Cheng
17074a65b0f1SAllen-KH Cheng		larb2: larb@1f002000 {
17084a65b0f1SAllen-KH Cheng			compatible = "mediatek,mt8192-smi-larb";
17094a65b0f1SAllen-KH Cheng			reg = <0 0x1f002000 0 0x1000>;
17104a65b0f1SAllen-KH Cheng			mediatek,larb-id = <2>;
17114a65b0f1SAllen-KH Cheng			mediatek,smi = <&smi_common>;
17124a65b0f1SAllen-KH Cheng			clocks = <&mdpsys CLK_MDP_SMI0>,
17134a65b0f1SAllen-KH Cheng				 <&mdpsys CLK_MDP_SMI0>;
17144a65b0f1SAllen-KH Cheng			clock-names = "apb", "smi";
17154a65b0f1SAllen-KH Cheng			power-domains = <&spm MT8192_POWER_DOMAIN_MDP>;
17164a65b0f1SAllen-KH Cheng		};
171748489980SSeiya Wang	};
171848489980SSeiya Wang};
1719