1// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Copyright (c) 2018 MediaTek Inc.
4 * Author: Ben Ho <ben.ho@mediatek.com>
5 *	   Erin Lo <erin.lo@mediatek.com>
6 */
7
8#include <dt-bindings/clock/mt8183-clk.h>
9#include <dt-bindings/gce/mt8183-gce.h>
10#include <dt-bindings/interrupt-controller/arm-gic.h>
11#include <dt-bindings/interrupt-controller/irq.h>
12#include <dt-bindings/memory/mt8183-larb-port.h>
13#include <dt-bindings/power/mt8183-power.h>
14#include <dt-bindings/reset/mt8183-resets.h>
15#include <dt-bindings/phy/phy.h>
16#include <dt-bindings/thermal/thermal.h>
17#include <dt-bindings/pinctrl/mt8183-pinfunc.h>
18
19/ {
20	compatible = "mediatek,mt8183";
21	interrupt-parent = <&sysirq>;
22	#address-cells = <2>;
23	#size-cells = <2>;
24
25	aliases {
26		i2c0 = &i2c0;
27		i2c1 = &i2c1;
28		i2c2 = &i2c2;
29		i2c3 = &i2c3;
30		i2c4 = &i2c4;
31		i2c5 = &i2c5;
32		i2c6 = &i2c6;
33		i2c7 = &i2c7;
34		i2c8 = &i2c8;
35		i2c9 = &i2c9;
36		i2c10 = &i2c10;
37		i2c11 = &i2c11;
38		ovl0 = &ovl0;
39		ovl-2l0 = &ovl_2l0;
40		ovl-2l1 = &ovl_2l1;
41		rdma0 = &rdma0;
42		rdma1 = &rdma1;
43	};
44
45	cluster0_opp: opp-table-cluster0 {
46		compatible = "operating-points-v2";
47		opp-shared;
48		opp0-793000000 {
49			opp-hz = /bits/ 64 <793000000>;
50			opp-microvolt = <650000>;
51			required-opps = <&opp2_00>;
52		};
53		opp0-910000000 {
54			opp-hz = /bits/ 64 <910000000>;
55			opp-microvolt = <687500>;
56			required-opps = <&opp2_01>;
57		};
58		opp0-1014000000 {
59			opp-hz = /bits/ 64 <1014000000>;
60			opp-microvolt = <718750>;
61			required-opps = <&opp2_02>;
62		};
63		opp0-1131000000 {
64			opp-hz = /bits/ 64 <1131000000>;
65			opp-microvolt = <756250>;
66			required-opps = <&opp2_03>;
67		};
68		opp0-1248000000 {
69			opp-hz = /bits/ 64 <1248000000>;
70			opp-microvolt = <800000>;
71			required-opps = <&opp2_04>;
72		};
73		opp0-1326000000 {
74			opp-hz = /bits/ 64 <1326000000>;
75			opp-microvolt = <818750>;
76			required-opps = <&opp2_05>;
77		};
78		opp0-1417000000 {
79			opp-hz = /bits/ 64 <1417000000>;
80			opp-microvolt = <850000>;
81			required-opps = <&opp2_06>;
82		};
83		opp0-1508000000 {
84			opp-hz = /bits/ 64 <1508000000>;
85			opp-microvolt = <868750>;
86			required-opps = <&opp2_07>;
87		};
88		opp0-1586000000 {
89			opp-hz = /bits/ 64 <1586000000>;
90			opp-microvolt = <893750>;
91			required-opps = <&opp2_08>;
92		};
93		opp0-1625000000 {
94			opp-hz = /bits/ 64 <1625000000>;
95			opp-microvolt = <906250>;
96			required-opps = <&opp2_09>;
97		};
98		opp0-1677000000 {
99			opp-hz = /bits/ 64 <1677000000>;
100			opp-microvolt = <931250>;
101			required-opps = <&opp2_10>;
102		};
103		opp0-1716000000 {
104			opp-hz = /bits/ 64 <1716000000>;
105			opp-microvolt = <943750>;
106			required-opps = <&opp2_11>;
107		};
108		opp0-1781000000 {
109			opp-hz = /bits/ 64 <1781000000>;
110			opp-microvolt = <975000>;
111			required-opps = <&opp2_12>;
112		};
113		opp0-1846000000 {
114			opp-hz = /bits/ 64 <1846000000>;
115			opp-microvolt = <1000000>;
116			required-opps = <&opp2_13>;
117		};
118		opp0-1924000000 {
119			opp-hz = /bits/ 64 <1924000000>;
120			opp-microvolt = <1025000>;
121			required-opps = <&opp2_14>;
122		};
123		opp0-1989000000 {
124			opp-hz = /bits/ 64 <1989000000>;
125			opp-microvolt = <1050000>;
126			required-opps = <&opp2_15>;
127		};	};
128
129	cluster1_opp: opp-table-cluster1 {
130		compatible = "operating-points-v2";
131		opp-shared;
132		opp1-793000000 {
133			opp-hz = /bits/ 64 <793000000>;
134			opp-microvolt = <700000>;
135			required-opps = <&opp2_00>;
136		};
137		opp1-910000000 {
138			opp-hz = /bits/ 64 <910000000>;
139			opp-microvolt = <725000>;
140			required-opps = <&opp2_01>;
141		};
142		opp1-1014000000 {
143			opp-hz = /bits/ 64 <1014000000>;
144			opp-microvolt = <750000>;
145			required-opps = <&opp2_02>;
146		};
147		opp1-1131000000 {
148			opp-hz = /bits/ 64 <1131000000>;
149			opp-microvolt = <775000>;
150			required-opps = <&opp2_03>;
151		};
152		opp1-1248000000 {
153			opp-hz = /bits/ 64 <1248000000>;
154			opp-microvolt = <800000>;
155			required-opps = <&opp2_04>;
156		};
157		opp1-1326000000 {
158			opp-hz = /bits/ 64 <1326000000>;
159			opp-microvolt = <825000>;
160			required-opps = <&opp2_05>;
161		};
162		opp1-1417000000 {
163			opp-hz = /bits/ 64 <1417000000>;
164			opp-microvolt = <850000>;
165			required-opps = <&opp2_06>;
166		};
167		opp1-1508000000 {
168			opp-hz = /bits/ 64 <1508000000>;
169			opp-microvolt = <875000>;
170			required-opps = <&opp2_07>;
171		};
172		opp1-1586000000 {
173			opp-hz = /bits/ 64 <1586000000>;
174			opp-microvolt = <900000>;
175			required-opps = <&opp2_08>;
176		};
177		opp1-1625000000 {
178			opp-hz = /bits/ 64 <1625000000>;
179			opp-microvolt = <912500>;
180			required-opps = <&opp2_09>;
181		};
182		opp1-1677000000 {
183			opp-hz = /bits/ 64 <1677000000>;
184			opp-microvolt = <931250>;
185			required-opps = <&opp2_10>;
186		};
187		opp1-1716000000 {
188			opp-hz = /bits/ 64 <1716000000>;
189			opp-microvolt = <950000>;
190			required-opps = <&opp2_11>;
191		};
192		opp1-1781000000 {
193			opp-hz = /bits/ 64 <1781000000>;
194			opp-microvolt = <975000>;
195			required-opps = <&opp2_12>;
196		};
197		opp1-1846000000 {
198			opp-hz = /bits/ 64 <1846000000>;
199			opp-microvolt = <1000000>;
200			required-opps = <&opp2_13>;
201		};
202		opp1-1924000000 {
203			opp-hz = /bits/ 64 <1924000000>;
204			opp-microvolt = <1025000>;
205			required-opps = <&opp2_14>;
206		};
207		opp1-1989000000 {
208			opp-hz = /bits/ 64 <1989000000>;
209			opp-microvolt = <1050000>;
210			required-opps = <&opp2_15>;
211		};
212	};
213
214	cci_opp: opp-table-cci {
215		compatible = "operating-points-v2";
216		opp-shared;
217		opp2_00: opp-273000000 {
218			opp-hz = /bits/ 64 <273000000>;
219			opp-microvolt = <650000>;
220		};
221		opp2_01: opp-338000000 {
222			opp-hz = /bits/ 64 <338000000>;
223			opp-microvolt = <687500>;
224		};
225		opp2_02: opp-403000000 {
226			opp-hz = /bits/ 64 <403000000>;
227			opp-microvolt = <718750>;
228		};
229		opp2_03: opp-463000000 {
230			opp-hz = /bits/ 64 <463000000>;
231			opp-microvolt = <756250>;
232		};
233		opp2_04: opp-546000000 {
234			opp-hz = /bits/ 64 <546000000>;
235			opp-microvolt = <800000>;
236		};
237		opp2_05: opp-624000000 {
238			opp-hz = /bits/ 64 <624000000>;
239			opp-microvolt = <818750>;
240		};
241		opp2_06: opp-689000000 {
242			opp-hz = /bits/ 64 <689000000>;
243			opp-microvolt = <850000>;
244		};
245		opp2_07: opp-767000000 {
246			opp-hz = /bits/ 64 <767000000>;
247			opp-microvolt = <868750>;
248		};
249		opp2_08: opp-845000000 {
250			opp-hz = /bits/ 64 <845000000>;
251			opp-microvolt = <893750>;
252		};
253		opp2_09: opp-871000000 {
254			opp-hz = /bits/ 64 <871000000>;
255			opp-microvolt = <906250>;
256		};
257		opp2_10: opp-923000000 {
258			opp-hz = /bits/ 64 <923000000>;
259			opp-microvolt = <931250>;
260		};
261		opp2_11: opp-962000000 {
262			opp-hz = /bits/ 64 <962000000>;
263			opp-microvolt = <943750>;
264		};
265		opp2_12: opp-1027000000 {
266			opp-hz = /bits/ 64 <1027000000>;
267			opp-microvolt = <975000>;
268		};
269		opp2_13: opp-1092000000 {
270			opp-hz = /bits/ 64 <1092000000>;
271			opp-microvolt = <1000000>;
272		};
273		opp2_14: opp-1144000000 {
274			opp-hz = /bits/ 64 <1144000000>;
275			opp-microvolt = <1025000>;
276		};
277		opp2_15: opp-1196000000 {
278			opp-hz = /bits/ 64 <1196000000>;
279			opp-microvolt = <1050000>;
280		};
281	};
282
283	cci: cci {
284		compatible = "mediatek,mt8183-cci";
285		clocks = <&mcucfg CLK_MCU_BUS_SEL>,
286			 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
287		clock-names = "cci", "intermediate";
288		operating-points-v2 = <&cci_opp>;
289	};
290
291	cpus {
292		#address-cells = <1>;
293		#size-cells = <0>;
294
295		cpu-map {
296			cluster0 {
297				core0 {
298					cpu = <&cpu0>;
299				};
300				core1 {
301					cpu = <&cpu1>;
302				};
303				core2 {
304					cpu = <&cpu2>;
305				};
306				core3 {
307					cpu = <&cpu3>;
308				};
309			};
310
311			cluster1 {
312				core0 {
313					cpu = <&cpu4>;
314				};
315				core1 {
316					cpu = <&cpu5>;
317				};
318				core2 {
319					cpu = <&cpu6>;
320				};
321				core3 {
322					cpu = <&cpu7>;
323				};
324			};
325		};
326
327		cpu0: cpu@0 {
328			device_type = "cpu";
329			compatible = "arm,cortex-a53";
330			reg = <0x000>;
331			enable-method = "psci";
332			capacity-dmips-mhz = <741>;
333			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP0>;
334			clocks = <&mcucfg CLK_MCU_MP0_SEL>,
335				 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
336			clock-names = "cpu", "intermediate";
337			operating-points-v2 = <&cluster0_opp>;
338			dynamic-power-coefficient = <84>;
339			#cooling-cells = <2>;
340			mediatek,cci = <&cci>;
341		};
342
343		cpu1: cpu@1 {
344			device_type = "cpu";
345			compatible = "arm,cortex-a53";
346			reg = <0x001>;
347			enable-method = "psci";
348			capacity-dmips-mhz = <741>;
349			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP0>;
350			clocks = <&mcucfg CLK_MCU_MP0_SEL>,
351				 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
352			clock-names = "cpu", "intermediate";
353			operating-points-v2 = <&cluster0_opp>;
354			dynamic-power-coefficient = <84>;
355			#cooling-cells = <2>;
356			mediatek,cci = <&cci>;
357		};
358
359		cpu2: cpu@2 {
360			device_type = "cpu";
361			compatible = "arm,cortex-a53";
362			reg = <0x002>;
363			enable-method = "psci";
364			capacity-dmips-mhz = <741>;
365			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP0>;
366			clocks = <&mcucfg CLK_MCU_MP0_SEL>,
367				 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
368			clock-names = "cpu", "intermediate";
369			operating-points-v2 = <&cluster0_opp>;
370			dynamic-power-coefficient = <84>;
371			#cooling-cells = <2>;
372			mediatek,cci = <&cci>;
373		};
374
375		cpu3: cpu@3 {
376			device_type = "cpu";
377			compatible = "arm,cortex-a53";
378			reg = <0x003>;
379			enable-method = "psci";
380			capacity-dmips-mhz = <741>;
381			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP0>;
382			clocks = <&mcucfg CLK_MCU_MP0_SEL>,
383				 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
384			clock-names = "cpu", "intermediate";
385			operating-points-v2 = <&cluster0_opp>;
386			dynamic-power-coefficient = <84>;
387			#cooling-cells = <2>;
388			mediatek,cci = <&cci>;
389		};
390
391		cpu4: cpu@100 {
392			device_type = "cpu";
393			compatible = "arm,cortex-a73";
394			reg = <0x100>;
395			enable-method = "psci";
396			capacity-dmips-mhz = <1024>;
397			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP1>;
398			clocks = <&mcucfg CLK_MCU_MP2_SEL>,
399				 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
400			clock-names = "cpu", "intermediate";
401			operating-points-v2 = <&cluster1_opp>;
402			dynamic-power-coefficient = <211>;
403			#cooling-cells = <2>;
404			mediatek,cci = <&cci>;
405		};
406
407		cpu5: cpu@101 {
408			device_type = "cpu";
409			compatible = "arm,cortex-a73";
410			reg = <0x101>;
411			enable-method = "psci";
412			capacity-dmips-mhz = <1024>;
413			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP1>;
414			clocks = <&mcucfg CLK_MCU_MP2_SEL>,
415				 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
416			clock-names = "cpu", "intermediate";
417			operating-points-v2 = <&cluster1_opp>;
418			dynamic-power-coefficient = <211>;
419			#cooling-cells = <2>;
420			mediatek,cci = <&cci>;
421		};
422
423		cpu6: cpu@102 {
424			device_type = "cpu";
425			compatible = "arm,cortex-a73";
426			reg = <0x102>;
427			enable-method = "psci";
428			capacity-dmips-mhz = <1024>;
429			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP1>;
430			clocks = <&mcucfg CLK_MCU_MP2_SEL>,
431				 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
432			clock-names = "cpu", "intermediate";
433			operating-points-v2 = <&cluster1_opp>;
434			dynamic-power-coefficient = <211>;
435			#cooling-cells = <2>;
436			mediatek,cci = <&cci>;
437		};
438
439		cpu7: cpu@103 {
440			device_type = "cpu";
441			compatible = "arm,cortex-a73";
442			reg = <0x103>;
443			enable-method = "psci";
444			capacity-dmips-mhz = <1024>;
445			cpu-idle-states = <&CPU_SLEEP &CLUSTER_SLEEP1>;
446			clocks = <&mcucfg CLK_MCU_MP2_SEL>,
447				 <&topckgen CLK_TOP_ARMPLL_DIV_PLL1>;
448			clock-names = "cpu", "intermediate";
449			operating-points-v2 = <&cluster1_opp>;
450			dynamic-power-coefficient = <211>;
451			#cooling-cells = <2>;
452			mediatek,cci = <&cci>;
453		};
454
455		idle-states {
456			entry-method = "psci";
457
458			CPU_SLEEP: cpu-sleep {
459				compatible = "arm,idle-state";
460				local-timer-stop;
461				arm,psci-suspend-param = <0x00010001>;
462				entry-latency-us = <200>;
463				exit-latency-us = <200>;
464				min-residency-us = <800>;
465			};
466
467			CLUSTER_SLEEP0: cluster-sleep-0 {
468				compatible = "arm,idle-state";
469				local-timer-stop;
470				arm,psci-suspend-param = <0x01010001>;
471				entry-latency-us = <250>;
472				exit-latency-us = <400>;
473				min-residency-us = <1000>;
474			};
475			CLUSTER_SLEEP1: cluster-sleep-1 {
476				compatible = "arm,idle-state";
477				local-timer-stop;
478				arm,psci-suspend-param = <0x01010001>;
479				entry-latency-us = <250>;
480				exit-latency-us = <400>;
481				min-residency-us = <1300>;
482			};
483		};
484	};
485
486	gpu_opp_table: opp-table-0 {
487		compatible = "operating-points-v2";
488		opp-shared;
489
490		opp-300000000 {
491			opp-hz = /bits/ 64 <300000000>;
492			opp-microvolt = <625000>, <850000>;
493		};
494
495		opp-320000000 {
496			opp-hz = /bits/ 64 <320000000>;
497			opp-microvolt = <631250>, <850000>;
498		};
499
500		opp-340000000 {
501			opp-hz = /bits/ 64 <340000000>;
502			opp-microvolt = <637500>, <850000>;
503		};
504
505		opp-360000000 {
506			opp-hz = /bits/ 64 <360000000>;
507			opp-microvolt = <643750>, <850000>;
508		};
509
510		opp-380000000 {
511			opp-hz = /bits/ 64 <380000000>;
512			opp-microvolt = <650000>, <850000>;
513		};
514
515		opp-400000000 {
516			opp-hz = /bits/ 64 <400000000>;
517			opp-microvolt = <656250>, <850000>;
518		};
519
520		opp-420000000 {
521			opp-hz = /bits/ 64 <420000000>;
522			opp-microvolt = <662500>, <850000>;
523		};
524
525		opp-460000000 {
526			opp-hz = /bits/ 64 <460000000>;
527			opp-microvolt = <675000>, <850000>;
528		};
529
530		opp-500000000 {
531			opp-hz = /bits/ 64 <500000000>;
532			opp-microvolt = <687500>, <850000>;
533		};
534
535		opp-540000000 {
536			opp-hz = /bits/ 64 <540000000>;
537			opp-microvolt = <700000>, <850000>;
538		};
539
540		opp-580000000 {
541			opp-hz = /bits/ 64 <580000000>;
542			opp-microvolt = <712500>, <850000>;
543		};
544
545		opp-620000000 {
546			opp-hz = /bits/ 64 <620000000>;
547			opp-microvolt = <725000>, <850000>;
548		};
549
550		opp-653000000 {
551			opp-hz = /bits/ 64 <653000000>;
552			opp-microvolt = <743750>, <850000>;
553		};
554
555		opp-698000000 {
556			opp-hz = /bits/ 64 <698000000>;
557			opp-microvolt = <768750>, <868750>;
558		};
559
560		opp-743000000 {
561			opp-hz = /bits/ 64 <743000000>;
562			opp-microvolt = <793750>, <893750>;
563		};
564
565		opp-800000000 {
566			opp-hz = /bits/ 64 <800000000>;
567			opp-microvolt = <825000>, <925000>;
568		};
569	};
570
571	pmu-a53 {
572		compatible = "arm,cortex-a53-pmu";
573		interrupt-parent = <&gic>;
574		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster0>;
575	};
576
577	pmu-a73 {
578		compatible = "arm,cortex-a73-pmu";
579		interrupt-parent = <&gic>;
580		interrupts = <GIC_PPI 7 IRQ_TYPE_LEVEL_LOW &ppi_cluster1>;
581	};
582
583	psci {
584		compatible      = "arm,psci-1.0";
585		method          = "smc";
586	};
587
588	clk26m: oscillator {
589		compatible = "fixed-clock";
590		#clock-cells = <0>;
591		clock-frequency = <26000000>;
592		clock-output-names = "clk26m";
593	};
594
595	timer {
596		compatible = "arm,armv8-timer";
597		interrupt-parent = <&gic>;
598		interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_LOW 0>,
599			     <GIC_PPI 14 IRQ_TYPE_LEVEL_LOW 0>,
600			     <GIC_PPI 11 IRQ_TYPE_LEVEL_LOW 0>,
601			     <GIC_PPI 10 IRQ_TYPE_LEVEL_LOW 0>;
602	};
603
604	soc {
605		#address-cells = <2>;
606		#size-cells = <2>;
607		compatible = "simple-bus";
608		ranges;
609
610		soc_data: soc_data@8000000 {
611			compatible = "mediatek,mt8183-efuse",
612				     "mediatek,efuse";
613			reg = <0 0x08000000 0 0x0010>;
614			#address-cells = <1>;
615			#size-cells = <1>;
616			status = "disabled";
617		};
618
619		gic: interrupt-controller@c000000 {
620			compatible = "arm,gic-v3";
621			#interrupt-cells = <4>;
622			interrupt-parent = <&gic>;
623			interrupt-controller;
624			reg = <0 0x0c000000 0 0x40000>,  /* GICD */
625			      <0 0x0c100000 0 0x200000>, /* GICR */
626			      <0 0x0c400000 0 0x2000>,   /* GICC */
627			      <0 0x0c410000 0 0x1000>,   /* GICH */
628			      <0 0x0c420000 0 0x2000>;   /* GICV */
629
630			interrupts = <GIC_PPI 9 IRQ_TYPE_LEVEL_HIGH 0>;
631			ppi-partitions {
632				ppi_cluster0: interrupt-partition-0 {
633					affinity = <&cpu0 &cpu1 &cpu2 &cpu3>;
634				};
635				ppi_cluster1: interrupt-partition-1 {
636					affinity = <&cpu4 &cpu5 &cpu6 &cpu7>;
637				};
638			};
639		};
640
641		mcucfg: syscon@c530000 {
642			compatible = "mediatek,mt8183-mcucfg", "syscon";
643			reg = <0 0x0c530000 0 0x1000>;
644			#clock-cells = <1>;
645		};
646
647		sysirq: interrupt-controller@c530a80 {
648			compatible = "mediatek,mt8183-sysirq",
649				     "mediatek,mt6577-sysirq";
650			interrupt-controller;
651			#interrupt-cells = <3>;
652			interrupt-parent = <&gic>;
653			reg = <0 0x0c530a80 0 0x50>;
654		};
655
656		cpu_debug0: cpu-debug@d410000 {
657			compatible = "arm,coresight-cpu-debug", "arm,primecell";
658			reg = <0x0 0xd410000 0x0 0x1000>;
659			clocks = <&infracfg CLK_INFRA_DEBUGSYS>;
660			clock-names = "apb_pclk";
661			cpu = <&cpu0>;
662		};
663
664		cpu_debug1: cpu-debug@d510000 {
665			compatible = "arm,coresight-cpu-debug", "arm,primecell";
666			reg = <0x0 0xd510000 0x0 0x1000>;
667			clocks = <&infracfg CLK_INFRA_DEBUGSYS>;
668			clock-names = "apb_pclk";
669			cpu = <&cpu1>;
670		};
671
672		cpu_debug2: cpu-debug@d610000 {
673			compatible = "arm,coresight-cpu-debug", "arm,primecell";
674			reg = <0x0 0xd610000 0x0 0x1000>;
675			clocks = <&infracfg CLK_INFRA_DEBUGSYS>;
676			clock-names = "apb_pclk";
677			cpu = <&cpu2>;
678		};
679
680		cpu_debug3: cpu-debug@d710000 {
681			compatible = "arm,coresight-cpu-debug", "arm,primecell";
682			reg = <0x0 0xd710000 0x0 0x1000>;
683			clocks = <&infracfg CLK_INFRA_DEBUGSYS>;
684			clock-names = "apb_pclk";
685			cpu = <&cpu3>;
686		};
687
688		cpu_debug4: cpu-debug@d810000 {
689			compatible = "arm,coresight-cpu-debug", "arm,primecell";
690			reg = <0x0 0xd810000 0x0 0x1000>;
691			clocks = <&infracfg CLK_INFRA_DEBUGSYS>;
692			clock-names = "apb_pclk";
693			cpu = <&cpu4>;
694		};
695
696		cpu_debug5: cpu-debug@d910000 {
697			compatible = "arm,coresight-cpu-debug", "arm,primecell";
698			reg = <0x0 0xd910000 0x0 0x1000>;
699			clocks = <&infracfg CLK_INFRA_DEBUGSYS>;
700			clock-names = "apb_pclk";
701			cpu = <&cpu5>;
702		};
703
704		cpu_debug6: cpu-debug@da10000 {
705			compatible = "arm,coresight-cpu-debug", "arm,primecell";
706			reg = <0x0 0xda10000 0x0 0x1000>;
707			clocks = <&infracfg CLK_INFRA_DEBUGSYS>;
708			clock-names = "apb_pclk";
709			cpu = <&cpu6>;
710		};
711
712		cpu_debug7: cpu-debug@db10000 {
713			compatible = "arm,coresight-cpu-debug", "arm,primecell";
714			reg = <0x0 0xdb10000 0x0 0x1000>;
715			clocks = <&infracfg CLK_INFRA_DEBUGSYS>;
716			clock-names = "apb_pclk";
717			cpu = <&cpu7>;
718		};
719
720		topckgen: syscon@10000000 {
721			compatible = "mediatek,mt8183-topckgen", "syscon";
722			reg = <0 0x10000000 0 0x1000>;
723			#clock-cells = <1>;
724		};
725
726		infracfg: syscon@10001000 {
727			compatible = "mediatek,mt8183-infracfg", "syscon";
728			reg = <0 0x10001000 0 0x1000>;
729			#clock-cells = <1>;
730			#reset-cells = <1>;
731		};
732
733		pericfg: syscon@10003000 {
734			compatible = "mediatek,mt8183-pericfg", "syscon";
735			reg = <0 0x10003000 0 0x1000>;
736			#clock-cells = <1>;
737		};
738
739		pio: pinctrl@10005000 {
740			compatible = "mediatek,mt8183-pinctrl";
741			reg = <0 0x10005000 0 0x1000>,
742			      <0 0x11f20000 0 0x1000>,
743			      <0 0x11e80000 0 0x1000>,
744			      <0 0x11e70000 0 0x1000>,
745			      <0 0x11e90000 0 0x1000>,
746			      <0 0x11d30000 0 0x1000>,
747			      <0 0x11d20000 0 0x1000>,
748			      <0 0x11c50000 0 0x1000>,
749			      <0 0x11f30000 0 0x1000>,
750			      <0 0x1000b000 0 0x1000>;
751			reg-names = "iocfg0", "iocfg1", "iocfg2",
752				    "iocfg3", "iocfg4", "iocfg5",
753				    "iocfg6", "iocfg7", "iocfg8",
754				    "eint";
755			gpio-controller;
756			#gpio-cells = <2>;
757			gpio-ranges = <&pio 0 0 192>;
758			interrupt-controller;
759			interrupts = <GIC_SPI 177 IRQ_TYPE_LEVEL_HIGH>;
760			#interrupt-cells = <2>;
761		};
762
763		scpsys: syscon@10006000 {
764			compatible = "syscon", "simple-mfd";
765			reg = <0 0x10006000 0 0x1000>;
766			#power-domain-cells = <1>;
767
768			/* System Power Manager */
769			spm: power-controller {
770				compatible = "mediatek,mt8183-power-controller";
771				#address-cells = <1>;
772				#size-cells = <0>;
773				#power-domain-cells = <1>;
774
775				/* power domain of the SoC */
776				power-domain@MT8183_POWER_DOMAIN_AUDIO {
777					reg = <MT8183_POWER_DOMAIN_AUDIO>;
778					clocks = <&topckgen CLK_TOP_MUX_AUD_INTBUS>,
779						 <&infracfg CLK_INFRA_AUDIO>,
780						 <&infracfg CLK_INFRA_AUDIO_26M_BCLK>;
781					clock-names = "audio", "audio1", "audio2";
782					#power-domain-cells = <0>;
783				};
784
785				power-domain@MT8183_POWER_DOMAIN_CONN {
786					reg = <MT8183_POWER_DOMAIN_CONN>;
787					mediatek,infracfg = <&infracfg>;
788					#power-domain-cells = <0>;
789				};
790
791				power-domain@MT8183_POWER_DOMAIN_MFG_ASYNC {
792					reg = <MT8183_POWER_DOMAIN_MFG_ASYNC>;
793					clocks =  <&topckgen CLK_TOP_MUX_MFG>;
794					clock-names = "mfg";
795					#address-cells = <1>;
796					#size-cells = <0>;
797					#power-domain-cells = <1>;
798
799					mfg: power-domain@MT8183_POWER_DOMAIN_MFG {
800						reg = <MT8183_POWER_DOMAIN_MFG>;
801						#address-cells = <1>;
802						#size-cells = <0>;
803						#power-domain-cells = <1>;
804
805						power-domain@MT8183_POWER_DOMAIN_MFG_CORE0 {
806							reg = <MT8183_POWER_DOMAIN_MFG_CORE0>;
807							#power-domain-cells = <0>;
808						};
809
810						power-domain@MT8183_POWER_DOMAIN_MFG_CORE1 {
811							reg = <MT8183_POWER_DOMAIN_MFG_CORE1>;
812							#power-domain-cells = <0>;
813						};
814
815						power-domain@MT8183_POWER_DOMAIN_MFG_2D {
816							reg = <MT8183_POWER_DOMAIN_MFG_2D>;
817							mediatek,infracfg = <&infracfg>;
818							#power-domain-cells = <0>;
819						};
820					};
821				};
822
823				power-domain@MT8183_POWER_DOMAIN_DISP {
824					reg = <MT8183_POWER_DOMAIN_DISP>;
825					clocks = <&topckgen CLK_TOP_MUX_MM>,
826						 <&mmsys CLK_MM_SMI_COMMON>,
827						 <&mmsys CLK_MM_SMI_LARB0>,
828						 <&mmsys CLK_MM_SMI_LARB1>,
829						 <&mmsys CLK_MM_GALS_COMM0>,
830						 <&mmsys CLK_MM_GALS_COMM1>,
831						 <&mmsys CLK_MM_GALS_CCU2MM>,
832						 <&mmsys CLK_MM_GALS_IPU12MM>,
833						 <&mmsys CLK_MM_GALS_IMG2MM>,
834						 <&mmsys CLK_MM_GALS_CAM2MM>,
835						 <&mmsys CLK_MM_GALS_IPU2MM>;
836					clock-names = "mm", "mm-0", "mm-1", "mm-2", "mm-3",
837						      "mm-4", "mm-5", "mm-6", "mm-7",
838						      "mm-8", "mm-9";
839					mediatek,infracfg = <&infracfg>;
840					mediatek,smi = <&smi_common>;
841					#address-cells = <1>;
842					#size-cells = <0>;
843					#power-domain-cells = <1>;
844
845					power-domain@MT8183_POWER_DOMAIN_CAM {
846						reg = <MT8183_POWER_DOMAIN_CAM>;
847						clocks = <&topckgen CLK_TOP_MUX_CAM>,
848							 <&camsys CLK_CAM_LARB6>,
849							 <&camsys CLK_CAM_LARB3>,
850							 <&camsys CLK_CAM_SENINF>,
851							 <&camsys CLK_CAM_CAMSV0>,
852							 <&camsys CLK_CAM_CAMSV1>,
853							 <&camsys CLK_CAM_CAMSV2>,
854							 <&camsys CLK_CAM_CCU>;
855						clock-names = "cam", "cam-0", "cam-1",
856							      "cam-2", "cam-3", "cam-4",
857							      "cam-5", "cam-6";
858						mediatek,infracfg = <&infracfg>;
859						mediatek,smi = <&smi_common>;
860						#power-domain-cells = <0>;
861					};
862
863					power-domain@MT8183_POWER_DOMAIN_ISP {
864						reg = <MT8183_POWER_DOMAIN_ISP>;
865						clocks = <&topckgen CLK_TOP_MUX_IMG>,
866							 <&imgsys CLK_IMG_LARB5>,
867							 <&imgsys CLK_IMG_LARB2>;
868						clock-names = "isp", "isp-0", "isp-1";
869						mediatek,infracfg = <&infracfg>;
870						mediatek,smi = <&smi_common>;
871						#power-domain-cells = <0>;
872					};
873
874					power-domain@MT8183_POWER_DOMAIN_VDEC {
875						reg = <MT8183_POWER_DOMAIN_VDEC>;
876						mediatek,smi = <&smi_common>;
877						#power-domain-cells = <0>;
878					};
879
880					power-domain@MT8183_POWER_DOMAIN_VENC {
881						reg = <MT8183_POWER_DOMAIN_VENC>;
882						mediatek,smi = <&smi_common>;
883						#power-domain-cells = <0>;
884					};
885
886					power-domain@MT8183_POWER_DOMAIN_VPU_TOP {
887						reg = <MT8183_POWER_DOMAIN_VPU_TOP>;
888						clocks = <&topckgen CLK_TOP_MUX_IPU_IF>,
889							 <&topckgen CLK_TOP_MUX_DSP>,
890							 <&ipu_conn CLK_IPU_CONN_IPU>,
891							 <&ipu_conn CLK_IPU_CONN_AHB>,
892							 <&ipu_conn CLK_IPU_CONN_AXI>,
893							 <&ipu_conn CLK_IPU_CONN_ISP>,
894							 <&ipu_conn CLK_IPU_CONN_CAM_ADL>,
895							 <&ipu_conn CLK_IPU_CONN_IMG_ADL>;
896						clock-names = "vpu", "vpu1", "vpu-0", "vpu-1",
897							      "vpu-2", "vpu-3", "vpu-4", "vpu-5";
898						mediatek,infracfg = <&infracfg>;
899						mediatek,smi = <&smi_common>;
900						#address-cells = <1>;
901						#size-cells = <0>;
902						#power-domain-cells = <1>;
903
904						power-domain@MT8183_POWER_DOMAIN_VPU_CORE0 {
905							reg = <MT8183_POWER_DOMAIN_VPU_CORE0>;
906							clocks = <&topckgen CLK_TOP_MUX_DSP1>;
907							clock-names = "vpu2";
908							mediatek,infracfg = <&infracfg>;
909							#power-domain-cells = <0>;
910						};
911
912						power-domain@MT8183_POWER_DOMAIN_VPU_CORE1 {
913							reg = <MT8183_POWER_DOMAIN_VPU_CORE1>;
914							clocks = <&topckgen CLK_TOP_MUX_DSP2>;
915							clock-names = "vpu3";
916							mediatek,infracfg = <&infracfg>;
917							#power-domain-cells = <0>;
918						};
919					};
920				};
921			};
922		};
923
924		watchdog: watchdog@10007000 {
925			compatible = "mediatek,mt8183-wdt";
926			reg = <0 0x10007000 0 0x100>;
927			#reset-cells = <1>;
928		};
929
930		apmixedsys: syscon@1000c000 {
931			compatible = "mediatek,mt8183-apmixedsys", "syscon";
932			reg = <0 0x1000c000 0 0x1000>;
933			#clock-cells = <1>;
934		};
935
936		pwrap: pwrap@1000d000 {
937			compatible = "mediatek,mt8183-pwrap";
938			reg = <0 0x1000d000 0 0x1000>;
939			reg-names = "pwrap";
940			interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>;
941			clocks = <&topckgen CLK_TOP_MUX_PMICSPI>,
942				 <&infracfg CLK_INFRA_PMIC_AP>;
943			clock-names = "spi", "wrap";
944		};
945
946		scp: scp@10500000 {
947			compatible = "mediatek,mt8183-scp";
948			reg = <0 0x10500000 0 0x80000>,
949			      <0 0x105c0000 0 0x19080>;
950			reg-names = "sram", "cfg";
951			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
952			clocks = <&infracfg CLK_INFRA_SCPSYS>;
953			clock-names = "main";
954			memory-region = <&scp_mem_reserved>;
955			status = "disabled";
956		};
957
958		systimer: timer@10017000 {
959			compatible = "mediatek,mt8183-timer",
960				     "mediatek,mt6765-timer";
961			reg = <0 0x10017000 0 0x1000>;
962			interrupts = <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>;
963			clocks = <&topckgen CLK_TOP_CLK13M>;
964			clock-names = "clk13m";
965		};
966
967		iommu: iommu@10205000 {
968			compatible = "mediatek,mt8183-m4u";
969			reg = <0 0x10205000 0 0x1000>;
970			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_LOW>;
971			mediatek,larbs = <&larb0>, <&larb1>, <&larb2>, <&larb3>,
972					 <&larb4>, <&larb5>, <&larb6>;
973			#iommu-cells = <1>;
974		};
975
976		gce: mailbox@10238000 {
977			compatible = "mediatek,mt8183-gce";
978			reg = <0 0x10238000 0 0x4000>;
979			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_LOW>;
980			#mbox-cells = <2>;
981			clocks = <&infracfg CLK_INFRA_GCE>;
982			clock-names = "gce";
983		};
984
985		auxadc: auxadc@11001000 {
986			compatible = "mediatek,mt8183-auxadc",
987				     "mediatek,mt8173-auxadc";
988			reg = <0 0x11001000 0 0x1000>;
989			clocks = <&infracfg CLK_INFRA_AUXADC>;
990			clock-names = "main";
991			#io-channel-cells = <1>;
992			status = "disabled";
993		};
994
995		uart0: serial@11002000 {
996			compatible = "mediatek,mt8183-uart",
997				     "mediatek,mt6577-uart";
998			reg = <0 0x11002000 0 0x1000>;
999			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_LOW>;
1000			clocks = <&clk26m>, <&infracfg CLK_INFRA_UART0>;
1001			clock-names = "baud", "bus";
1002			status = "disabled";
1003		};
1004
1005		uart1: serial@11003000 {
1006			compatible = "mediatek,mt8183-uart",
1007				     "mediatek,mt6577-uart";
1008			reg = <0 0x11003000 0 0x1000>;
1009			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_LOW>;
1010			clocks = <&clk26m>, <&infracfg CLK_INFRA_UART1>;
1011			clock-names = "baud", "bus";
1012			status = "disabled";
1013		};
1014
1015		uart2: serial@11004000 {
1016			compatible = "mediatek,mt8183-uart",
1017				     "mediatek,mt6577-uart";
1018			reg = <0 0x11004000 0 0x1000>;
1019			interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_LOW>;
1020			clocks = <&clk26m>, <&infracfg CLK_INFRA_UART2>;
1021			clock-names = "baud", "bus";
1022			status = "disabled";
1023		};
1024
1025		i2c6: i2c@11005000 {
1026			compatible = "mediatek,mt8183-i2c";
1027			reg = <0 0x11005000 0 0x1000>,
1028			      <0 0x11000600 0 0x80>;
1029			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_LOW>;
1030			clocks = <&infracfg CLK_INFRA_I2C6>,
1031				 <&infracfg CLK_INFRA_AP_DMA>;
1032			clock-names = "main", "dma";
1033			clock-div = <1>;
1034			#address-cells = <1>;
1035			#size-cells = <0>;
1036			status = "disabled";
1037		};
1038
1039		i2c0: i2c@11007000 {
1040			compatible = "mediatek,mt8183-i2c";
1041			reg = <0 0x11007000 0 0x1000>,
1042			      <0 0x11000080 0 0x80>;
1043			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_LOW>;
1044			clocks = <&infracfg CLK_INFRA_I2C0>,
1045				 <&infracfg CLK_INFRA_AP_DMA>;
1046			clock-names = "main", "dma";
1047			clock-div = <1>;
1048			#address-cells = <1>;
1049			#size-cells = <0>;
1050			status = "disabled";
1051		};
1052
1053		i2c4: i2c@11008000 {
1054			compatible = "mediatek,mt8183-i2c";
1055			reg = <0 0x11008000 0 0x1000>,
1056			      <0 0x11000100 0 0x80>;
1057			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_LOW>;
1058			clocks = <&infracfg CLK_INFRA_I2C1>,
1059				 <&infracfg CLK_INFRA_AP_DMA>,
1060				 <&infracfg CLK_INFRA_I2C1_ARBITER>;
1061			clock-names = "main", "dma","arb";
1062			clock-div = <1>;
1063			#address-cells = <1>;
1064			#size-cells = <0>;
1065			status = "disabled";
1066		};
1067
1068		i2c2: i2c@11009000 {
1069			compatible = "mediatek,mt8183-i2c";
1070			reg = <0 0x11009000 0 0x1000>,
1071			      <0 0x11000280 0 0x80>;
1072			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_LOW>;
1073			clocks = <&infracfg CLK_INFRA_I2C2>,
1074				 <&infracfg CLK_INFRA_AP_DMA>,
1075				 <&infracfg CLK_INFRA_I2C2_ARBITER>;
1076			clock-names = "main", "dma", "arb";
1077			clock-div = <1>;
1078			#address-cells = <1>;
1079			#size-cells = <0>;
1080			status = "disabled";
1081		};
1082
1083		spi0: spi@1100a000 {
1084			compatible = "mediatek,mt8183-spi";
1085			#address-cells = <1>;
1086			#size-cells = <0>;
1087			reg = <0 0x1100a000 0 0x1000>;
1088			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_LOW>;
1089			clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>,
1090				 <&topckgen CLK_TOP_MUX_SPI>,
1091				 <&infracfg CLK_INFRA_SPI0>;
1092			clock-names = "parent-clk", "sel-clk", "spi-clk";
1093			status = "disabled";
1094		};
1095
1096		thermal: thermal@1100b000 {
1097			#thermal-sensor-cells = <1>;
1098			compatible = "mediatek,mt8183-thermal";
1099			reg = <0 0x1100b000 0 0x1000>;
1100			clocks = <&infracfg CLK_INFRA_THERM>,
1101				 <&infracfg CLK_INFRA_AUXADC>;
1102			clock-names = "therm", "auxadc";
1103			resets = <&infracfg  MT8183_INFRACFG_AO_THERM_SW_RST>;
1104			interrupts = <0 76 IRQ_TYPE_LEVEL_LOW>;
1105			mediatek,auxadc = <&auxadc>;
1106			mediatek,apmixedsys = <&apmixedsys>;
1107			nvmem-cells = <&thermal_calibration>;
1108			nvmem-cell-names = "calibration-data";
1109		};
1110
1111		thermal_zones: thermal-zones {
1112			cpu_thermal: cpu-thermal {
1113				polling-delay-passive = <100>;
1114				polling-delay = <500>;
1115				thermal-sensors = <&thermal 0>;
1116				sustainable-power = <5000>;
1117
1118				trips {
1119					threshold: trip-point0 {
1120						temperature = <68000>;
1121						hysteresis = <2000>;
1122						type = "passive";
1123					};
1124
1125					target: trip-point1 {
1126						temperature = <80000>;
1127						hysteresis = <2000>;
1128						type = "passive";
1129					};
1130
1131					cpu_crit: cpu-crit {
1132						temperature = <115000>;
1133						hysteresis = <2000>;
1134						type = "critical";
1135					};
1136				};
1137
1138				cooling-maps {
1139					map0 {
1140						trip = <&target>;
1141						cooling-device = <&cpu0
1142							THERMAL_NO_LIMIT
1143							THERMAL_NO_LIMIT>,
1144								 <&cpu1
1145							THERMAL_NO_LIMIT
1146							THERMAL_NO_LIMIT>,
1147								 <&cpu2
1148							THERMAL_NO_LIMIT
1149							THERMAL_NO_LIMIT>,
1150								 <&cpu3
1151							THERMAL_NO_LIMIT
1152							THERMAL_NO_LIMIT>;
1153						contribution = <3072>;
1154					};
1155					map1 {
1156						trip = <&target>;
1157						cooling-device = <&cpu4
1158							THERMAL_NO_LIMIT
1159							THERMAL_NO_LIMIT>,
1160								 <&cpu5
1161							THERMAL_NO_LIMIT
1162							THERMAL_NO_LIMIT>,
1163								 <&cpu6
1164							THERMAL_NO_LIMIT
1165							THERMAL_NO_LIMIT>,
1166								 <&cpu7
1167							THERMAL_NO_LIMIT
1168							THERMAL_NO_LIMIT>;
1169						contribution = <1024>;
1170					};
1171				};
1172			};
1173
1174			/* The tzts1 ~ tzts6 don't need to polling */
1175			/* The tzts1 ~ tzts6 don't need to thermal throttle */
1176
1177			tzts1: tzts1 {
1178				polling-delay-passive = <0>;
1179				polling-delay = <0>;
1180				thermal-sensors = <&thermal 1>;
1181				sustainable-power = <5000>;
1182				trips {};
1183				cooling-maps {};
1184			};
1185
1186			tzts2: tzts2 {
1187				polling-delay-passive = <0>;
1188				polling-delay = <0>;
1189				thermal-sensors = <&thermal 2>;
1190				sustainable-power = <5000>;
1191				trips {};
1192				cooling-maps {};
1193			};
1194
1195			tzts3: tzts3 {
1196				polling-delay-passive = <0>;
1197				polling-delay = <0>;
1198				thermal-sensors = <&thermal 3>;
1199				sustainable-power = <5000>;
1200				trips {};
1201				cooling-maps {};
1202			};
1203
1204			tzts4: tzts4 {
1205				polling-delay-passive = <0>;
1206				polling-delay = <0>;
1207				thermal-sensors = <&thermal 4>;
1208				sustainable-power = <5000>;
1209				trips {};
1210				cooling-maps {};
1211			};
1212
1213			tzts5: tzts5 {
1214				polling-delay-passive = <0>;
1215				polling-delay = <0>;
1216				thermal-sensors = <&thermal 5>;
1217				sustainable-power = <5000>;
1218				trips {};
1219				cooling-maps {};
1220			};
1221
1222			tztsABB: tztsABB {
1223				polling-delay-passive = <0>;
1224				polling-delay = <0>;
1225				thermal-sensors = <&thermal 6>;
1226				sustainable-power = <5000>;
1227				trips {};
1228				cooling-maps {};
1229			};
1230		};
1231
1232		pwm0: pwm@1100e000 {
1233			compatible = "mediatek,mt8183-disp-pwm";
1234			reg = <0 0x1100e000 0 0x1000>;
1235			interrupts = <GIC_SPI 128 IRQ_TYPE_LEVEL_LOW>;
1236			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1237			#pwm-cells = <2>;
1238			clocks = <&topckgen CLK_TOP_MUX_DISP_PWM>,
1239					<&infracfg CLK_INFRA_DISP_PWM>;
1240			clock-names = "main", "mm";
1241		};
1242
1243		pwm1: pwm@11006000 {
1244			compatible = "mediatek,mt8183-pwm";
1245			reg = <0 0x11006000 0 0x1000>;
1246			#pwm-cells = <2>;
1247			clocks = <&infracfg CLK_INFRA_PWM>,
1248				 <&infracfg CLK_INFRA_PWM_HCLK>,
1249				 <&infracfg CLK_INFRA_PWM1>,
1250				 <&infracfg CLK_INFRA_PWM2>,
1251				 <&infracfg CLK_INFRA_PWM3>,
1252				 <&infracfg CLK_INFRA_PWM4>;
1253			clock-names = "top", "main", "pwm1", "pwm2", "pwm3",
1254				      "pwm4";
1255		};
1256
1257		i2c3: i2c@1100f000 {
1258			compatible = "mediatek,mt8183-i2c";
1259			reg = <0 0x1100f000 0 0x1000>,
1260			      <0 0x11000400 0 0x80>;
1261			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
1262			clocks = <&infracfg CLK_INFRA_I2C3>,
1263				 <&infracfg CLK_INFRA_AP_DMA>;
1264			clock-names = "main", "dma";
1265			clock-div = <1>;
1266			#address-cells = <1>;
1267			#size-cells = <0>;
1268			status = "disabled";
1269		};
1270
1271		spi1: spi@11010000 {
1272			compatible = "mediatek,mt8183-spi";
1273			#address-cells = <1>;
1274			#size-cells = <0>;
1275			reg = <0 0x11010000 0 0x1000>;
1276			interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_LOW>;
1277			clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>,
1278				 <&topckgen CLK_TOP_MUX_SPI>,
1279				 <&infracfg CLK_INFRA_SPI1>;
1280			clock-names = "parent-clk", "sel-clk", "spi-clk";
1281			status = "disabled";
1282		};
1283
1284		i2c1: i2c@11011000 {
1285			compatible = "mediatek,mt8183-i2c";
1286			reg = <0 0x11011000 0 0x1000>,
1287			      <0 0x11000480 0 0x80>;
1288			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
1289			clocks = <&infracfg CLK_INFRA_I2C4>,
1290				 <&infracfg CLK_INFRA_AP_DMA>;
1291			clock-names = "main", "dma";
1292			clock-div = <1>;
1293			#address-cells = <1>;
1294			#size-cells = <0>;
1295			status = "disabled";
1296		};
1297
1298		spi2: spi@11012000 {
1299			compatible = "mediatek,mt8183-spi";
1300			#address-cells = <1>;
1301			#size-cells = <0>;
1302			reg = <0 0x11012000 0 0x1000>;
1303			interrupts = <GIC_SPI 129 IRQ_TYPE_LEVEL_LOW>;
1304			clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>,
1305				 <&topckgen CLK_TOP_MUX_SPI>,
1306				 <&infracfg CLK_INFRA_SPI2>;
1307			clock-names = "parent-clk", "sel-clk", "spi-clk";
1308			status = "disabled";
1309		};
1310
1311		spi3: spi@11013000 {
1312			compatible = "mediatek,mt8183-spi";
1313			#address-cells = <1>;
1314			#size-cells = <0>;
1315			reg = <0 0x11013000 0 0x1000>;
1316			interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_LOW>;
1317			clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>,
1318				 <&topckgen CLK_TOP_MUX_SPI>,
1319				 <&infracfg CLK_INFRA_SPI3>;
1320			clock-names = "parent-clk", "sel-clk", "spi-clk";
1321			status = "disabled";
1322		};
1323
1324		i2c9: i2c@11014000 {
1325			compatible = "mediatek,mt8183-i2c";
1326			reg = <0 0x11014000 0 0x1000>,
1327			      <0 0x11000180 0 0x80>;
1328			interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_LOW>;
1329			clocks = <&infracfg CLK_INFRA_I2C1_IMM>,
1330				 <&infracfg CLK_INFRA_AP_DMA>,
1331				 <&infracfg CLK_INFRA_I2C1_ARBITER>;
1332			clock-names = "main", "dma", "arb";
1333			clock-div = <1>;
1334			#address-cells = <1>;
1335			#size-cells = <0>;
1336			status = "disabled";
1337		};
1338
1339		i2c10: i2c@11015000 {
1340			compatible = "mediatek,mt8183-i2c";
1341			reg = <0 0x11015000 0 0x1000>,
1342			      <0 0x11000300 0 0x80>;
1343			interrupts = <GIC_SPI 132 IRQ_TYPE_LEVEL_LOW>;
1344			clocks = <&infracfg CLK_INFRA_I2C2_IMM>,
1345				 <&infracfg CLK_INFRA_AP_DMA>,
1346				 <&infracfg CLK_INFRA_I2C2_ARBITER>;
1347			clock-names = "main", "dma", "arb";
1348			clock-div = <1>;
1349			#address-cells = <1>;
1350			#size-cells = <0>;
1351			status = "disabled";
1352		};
1353
1354		i2c5: i2c@11016000 {
1355			compatible = "mediatek,mt8183-i2c";
1356			reg = <0 0x11016000 0 0x1000>,
1357			      <0 0x11000500 0 0x80>;
1358			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
1359			clocks = <&infracfg CLK_INFRA_I2C5>,
1360				 <&infracfg CLK_INFRA_AP_DMA>,
1361				 <&infracfg CLK_INFRA_I2C5_ARBITER>;
1362			clock-names = "main", "dma", "arb";
1363			clock-div = <1>;
1364			#address-cells = <1>;
1365			#size-cells = <0>;
1366			status = "disabled";
1367		};
1368
1369		i2c11: i2c@11017000 {
1370			compatible = "mediatek,mt8183-i2c";
1371			reg = <0 0x11017000 0 0x1000>,
1372			      <0 0x11000580 0 0x80>;
1373			interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_LOW>;
1374			clocks = <&infracfg CLK_INFRA_I2C5_IMM>,
1375				 <&infracfg CLK_INFRA_AP_DMA>,
1376				 <&infracfg CLK_INFRA_I2C5_ARBITER>;
1377			clock-names = "main", "dma", "arb";
1378			clock-div = <1>;
1379			#address-cells = <1>;
1380			#size-cells = <0>;
1381			status = "disabled";
1382		};
1383
1384		spi4: spi@11018000 {
1385			compatible = "mediatek,mt8183-spi";
1386			#address-cells = <1>;
1387			#size-cells = <0>;
1388			reg = <0 0x11018000 0 0x1000>;
1389			interrupts = <GIC_SPI 134 IRQ_TYPE_LEVEL_LOW>;
1390			clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>,
1391				 <&topckgen CLK_TOP_MUX_SPI>,
1392				 <&infracfg CLK_INFRA_SPI4>;
1393			clock-names = "parent-clk", "sel-clk", "spi-clk";
1394			status = "disabled";
1395		};
1396
1397		spi5: spi@11019000 {
1398			compatible = "mediatek,mt8183-spi";
1399			#address-cells = <1>;
1400			#size-cells = <0>;
1401			reg = <0 0x11019000 0 0x1000>;
1402			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_LOW>;
1403			clocks = <&topckgen CLK_TOP_SYSPLL_D5_D2>,
1404				 <&topckgen CLK_TOP_MUX_SPI>,
1405				 <&infracfg CLK_INFRA_SPI5>;
1406			clock-names = "parent-clk", "sel-clk", "spi-clk";
1407			status = "disabled";
1408		};
1409
1410		i2c7: i2c@1101a000 {
1411			compatible = "mediatek,mt8183-i2c";
1412			reg = <0 0x1101a000 0 0x1000>,
1413			      <0 0x11000680 0 0x80>;
1414			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_LOW>;
1415			clocks = <&infracfg CLK_INFRA_I2C7>,
1416				 <&infracfg CLK_INFRA_AP_DMA>;
1417			clock-names = "main", "dma";
1418			clock-div = <1>;
1419			#address-cells = <1>;
1420			#size-cells = <0>;
1421			status = "disabled";
1422		};
1423
1424		i2c8: i2c@1101b000 {
1425			compatible = "mediatek,mt8183-i2c";
1426			reg = <0 0x1101b000 0 0x1000>,
1427			      <0 0x11000700 0 0x80>;
1428			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_LOW>;
1429			clocks = <&infracfg CLK_INFRA_I2C8>,
1430				 <&infracfg CLK_INFRA_AP_DMA>;
1431			clock-names = "main", "dma";
1432			clock-div = <1>;
1433			#address-cells = <1>;
1434			#size-cells = <0>;
1435			status = "disabled";
1436		};
1437
1438		ssusb: usb@11201000 {
1439			compatible ="mediatek,mt8183-mtu3", "mediatek,mtu3";
1440			reg = <0 0x11201000 0 0x2e00>,
1441			      <0 0x11203e00 0 0x0100>;
1442			reg-names = "mac", "ippc";
1443			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_LOW>;
1444			phys = <&u2port0 PHY_TYPE_USB2>,
1445			       <&u3port0 PHY_TYPE_USB3>;
1446			clocks = <&infracfg CLK_INFRA_UNIPRO_SCK>,
1447				 <&infracfg CLK_INFRA_USB>;
1448			clock-names = "sys_ck", "ref_ck";
1449			mediatek,syscon-wakeup = <&pericfg 0x420 101>;
1450			#address-cells = <2>;
1451			#size-cells = <2>;
1452			ranges;
1453			status = "disabled";
1454
1455			usb_host: usb@11200000 {
1456				compatible = "mediatek,mt8183-xhci",
1457					     "mediatek,mtk-xhci";
1458				reg = <0 0x11200000 0 0x1000>;
1459				reg-names = "mac";
1460				interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_LOW>;
1461				clocks = <&infracfg CLK_INFRA_UNIPRO_SCK>,
1462					 <&infracfg CLK_INFRA_USB>;
1463				clock-names = "sys_ck", "ref_ck";
1464				status = "disabled";
1465			};
1466		};
1467
1468		audiosys: audio-controller@11220000 {
1469			compatible = "mediatek,mt8183-audiosys", "syscon";
1470			reg = <0 0x11220000 0 0x1000>;
1471			#clock-cells = <1>;
1472			afe: mt8183-afe-pcm {
1473				compatible = "mediatek,mt8183-audio";
1474				interrupts = <GIC_SPI 161 IRQ_TYPE_LEVEL_LOW>;
1475				resets = <&watchdog MT8183_TOPRGU_AUDIO_SW_RST>;
1476				reset-names = "audiosys";
1477				power-domains =
1478					<&spm MT8183_POWER_DOMAIN_AUDIO>;
1479				clocks = <&audiosys CLK_AUDIO_AFE>,
1480					 <&audiosys CLK_AUDIO_DAC>,
1481					 <&audiosys CLK_AUDIO_DAC_PREDIS>,
1482					 <&audiosys CLK_AUDIO_ADC>,
1483					 <&audiosys CLK_AUDIO_PDN_ADDA6_ADC>,
1484					 <&audiosys CLK_AUDIO_22M>,
1485					 <&audiosys CLK_AUDIO_24M>,
1486					 <&audiosys CLK_AUDIO_APLL_TUNER>,
1487					 <&audiosys CLK_AUDIO_APLL2_TUNER>,
1488					 <&audiosys CLK_AUDIO_I2S1>,
1489					 <&audiosys CLK_AUDIO_I2S2>,
1490					 <&audiosys CLK_AUDIO_I2S3>,
1491					 <&audiosys CLK_AUDIO_I2S4>,
1492					 <&audiosys CLK_AUDIO_TDM>,
1493					 <&audiosys CLK_AUDIO_TML>,
1494					 <&infracfg CLK_INFRA_AUDIO>,
1495					 <&infracfg CLK_INFRA_AUDIO_26M_BCLK>,
1496					 <&topckgen CLK_TOP_MUX_AUDIO>,
1497					 <&topckgen CLK_TOP_MUX_AUD_INTBUS>,
1498					 <&topckgen CLK_TOP_SYSPLL_D2_D4>,
1499					 <&topckgen CLK_TOP_MUX_AUD_1>,
1500					 <&topckgen CLK_TOP_APLL1_CK>,
1501					 <&topckgen CLK_TOP_MUX_AUD_2>,
1502					 <&topckgen CLK_TOP_APLL2_CK>,
1503					 <&topckgen CLK_TOP_MUX_AUD_ENG1>,
1504					 <&topckgen CLK_TOP_APLL1_D8>,
1505					 <&topckgen CLK_TOP_MUX_AUD_ENG2>,
1506					 <&topckgen CLK_TOP_APLL2_D8>,
1507					 <&topckgen CLK_TOP_MUX_APLL_I2S0>,
1508					 <&topckgen CLK_TOP_MUX_APLL_I2S1>,
1509					 <&topckgen CLK_TOP_MUX_APLL_I2S2>,
1510					 <&topckgen CLK_TOP_MUX_APLL_I2S3>,
1511					 <&topckgen CLK_TOP_MUX_APLL_I2S4>,
1512					 <&topckgen CLK_TOP_MUX_APLL_I2S5>,
1513					 <&topckgen CLK_TOP_APLL12_DIV0>,
1514					 <&topckgen CLK_TOP_APLL12_DIV1>,
1515					 <&topckgen CLK_TOP_APLL12_DIV2>,
1516					 <&topckgen CLK_TOP_APLL12_DIV3>,
1517					 <&topckgen CLK_TOP_APLL12_DIV4>,
1518					 <&topckgen CLK_TOP_APLL12_DIVB>,
1519					 /*<&topckgen CLK_TOP_APLL12_DIV5>,*/
1520					 <&clk26m>;
1521				clock-names = "aud_afe_clk",
1522						  "aud_dac_clk",
1523						  "aud_dac_predis_clk",
1524						  "aud_adc_clk",
1525						  "aud_adc_adda6_clk",
1526						  "aud_apll22m_clk",
1527						  "aud_apll24m_clk",
1528						  "aud_apll1_tuner_clk",
1529						  "aud_apll2_tuner_clk",
1530						  "aud_i2s1_bclk_sw",
1531						  "aud_i2s2_bclk_sw",
1532						  "aud_i2s3_bclk_sw",
1533						  "aud_i2s4_bclk_sw",
1534						  "aud_tdm_clk",
1535						  "aud_tml_clk",
1536						  "aud_infra_clk",
1537						  "mtkaif_26m_clk",
1538						  "top_mux_audio",
1539						  "top_mux_aud_intbus",
1540						  "top_syspll_d2_d4",
1541						  "top_mux_aud_1",
1542						  "top_apll1_ck",
1543						  "top_mux_aud_2",
1544						  "top_apll2_ck",
1545						  "top_mux_aud_eng1",
1546						  "top_apll1_d8",
1547						  "top_mux_aud_eng2",
1548						  "top_apll2_d8",
1549						  "top_i2s0_m_sel",
1550						  "top_i2s1_m_sel",
1551						  "top_i2s2_m_sel",
1552						  "top_i2s3_m_sel",
1553						  "top_i2s4_m_sel",
1554						  "top_i2s5_m_sel",
1555						  "top_apll12_div0",
1556						  "top_apll12_div1",
1557						  "top_apll12_div2",
1558						  "top_apll12_div3",
1559						  "top_apll12_div4",
1560						  "top_apll12_divb",
1561						  /*"top_apll12_div5",*/
1562						  "top_clk26m_clk";
1563			};
1564		};
1565
1566		mmc0: mmc@11230000 {
1567			compatible = "mediatek,mt8183-mmc";
1568			reg = <0 0x11230000 0 0x1000>,
1569			      <0 0x11f50000 0 0x1000>;
1570			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
1571			clocks = <&topckgen CLK_TOP_MUX_MSDC50_0>,
1572				 <&infracfg CLK_INFRA_MSDC0>,
1573				 <&infracfg CLK_INFRA_MSDC0_SCK>;
1574			clock-names = "source", "hclk", "source_cg";
1575			status = "disabled";
1576		};
1577
1578		mmc1: mmc@11240000 {
1579			compatible = "mediatek,mt8183-mmc";
1580			reg = <0 0x11240000 0 0x1000>,
1581			      <0 0x11e10000 0 0x1000>;
1582			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>;
1583			clocks = <&topckgen CLK_TOP_MUX_MSDC30_1>,
1584				 <&infracfg CLK_INFRA_MSDC1>,
1585				 <&infracfg CLK_INFRA_MSDC1_SCK>;
1586			clock-names = "source", "hclk", "source_cg";
1587			status = "disabled";
1588		};
1589
1590		mipi_tx0: dsi-phy@11e50000 {
1591			compatible = "mediatek,mt8183-mipi-tx";
1592			reg = <0 0x11e50000 0 0x1000>;
1593			clocks = <&apmixedsys CLK_APMIXED_MIPID0_26M>;
1594			#clock-cells = <0>;
1595			#phy-cells = <0>;
1596			clock-output-names = "mipi_tx0_pll";
1597			nvmem-cells = <&mipi_tx_calibration>;
1598			nvmem-cell-names = "calibration-data";
1599		};
1600
1601		efuse: efuse@11f10000 {
1602			compatible = "mediatek,mt8183-efuse",
1603				     "mediatek,efuse";
1604			reg = <0 0x11f10000 0 0x1000>;
1605			#address-cells = <1>;
1606			#size-cells = <1>;
1607			thermal_calibration: calib@180 {
1608				reg = <0x180 0xc>;
1609			};
1610
1611			mipi_tx_calibration: calib@190 {
1612				reg = <0x190 0xc>;
1613			};
1614		};
1615
1616		u3phy: t-phy@11f40000 {
1617			compatible = "mediatek,mt8183-tphy",
1618				     "mediatek,generic-tphy-v2";
1619			#address-cells = <1>;
1620			#size-cells = <1>;
1621			ranges = <0 0 0x11f40000 0x1000>;
1622			status = "okay";
1623
1624			u2port0: usb-phy@0 {
1625				reg = <0x0 0x700>;
1626				clocks = <&clk26m>;
1627				clock-names = "ref";
1628				#phy-cells = <1>;
1629				mediatek,discth = <15>;
1630				status = "okay";
1631			};
1632
1633			u3port0: usb-phy@700 {
1634				reg = <0x0700 0x900>;
1635				clocks = <&clk26m>;
1636				clock-names = "ref";
1637				#phy-cells = <1>;
1638				status = "okay";
1639			};
1640		};
1641
1642		mfgcfg: syscon@13000000 {
1643			compatible = "mediatek,mt8183-mfgcfg", "syscon";
1644			reg = <0 0x13000000 0 0x1000>;
1645			#clock-cells = <1>;
1646		};
1647
1648		gpu: gpu@13040000 {
1649			compatible = "mediatek,mt8183-mali", "arm,mali-bifrost";
1650			reg = <0 0x13040000 0 0x4000>;
1651			interrupts =
1652				<GIC_SPI 280 IRQ_TYPE_LEVEL_LOW>,
1653				<GIC_SPI 279 IRQ_TYPE_LEVEL_LOW>,
1654				<GIC_SPI 278 IRQ_TYPE_LEVEL_LOW>;
1655			interrupt-names = "job", "mmu", "gpu";
1656
1657			clocks = <&topckgen CLK_TOP_MFGPLL_CK>;
1658
1659			power-domains =
1660				<&spm MT8183_POWER_DOMAIN_MFG_CORE0>,
1661				<&spm MT8183_POWER_DOMAIN_MFG_CORE1>,
1662				<&spm MT8183_POWER_DOMAIN_MFG_2D>;
1663			power-domain-names = "core0", "core1", "core2";
1664
1665			operating-points-v2 = <&gpu_opp_table>;
1666		};
1667
1668		mmsys: syscon@14000000 {
1669			compatible = "mediatek,mt8183-mmsys", "syscon";
1670			reg = <0 0x14000000 0 0x1000>;
1671			#clock-cells = <1>;
1672			#reset-cells = <1>;
1673			mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>,
1674				 <&gce 1 CMDQ_THR_PRIO_HIGHEST>;
1675			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>;
1676		};
1677
1678		ovl0: ovl@14008000 {
1679			compatible = "mediatek,mt8183-disp-ovl";
1680			reg = <0 0x14008000 0 0x1000>;
1681			interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_LOW>;
1682			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1683			clocks = <&mmsys CLK_MM_DISP_OVL0>;
1684			iommus = <&iommu M4U_PORT_DISP_OVL0>;
1685			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x8000 0x1000>;
1686		};
1687
1688		ovl_2l0: ovl@14009000 {
1689			compatible = "mediatek,mt8183-disp-ovl-2l";
1690			reg = <0 0x14009000 0 0x1000>;
1691			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_LOW>;
1692			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1693			clocks = <&mmsys CLK_MM_DISP_OVL0_2L>;
1694			iommus = <&iommu M4U_PORT_DISP_2L_OVL0_LARB0>;
1695			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0x9000 0x1000>;
1696		};
1697
1698		ovl_2l1: ovl@1400a000 {
1699			compatible = "mediatek,mt8183-disp-ovl-2l";
1700			reg = <0 0x1400a000 0 0x1000>;
1701			interrupts = <GIC_SPI 227 IRQ_TYPE_LEVEL_LOW>;
1702			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1703			clocks = <&mmsys CLK_MM_DISP_OVL1_2L>;
1704			iommus = <&iommu M4U_PORT_DISP_2L_OVL1_LARB0>;
1705			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xa000 0x1000>;
1706		};
1707
1708		rdma0: rdma@1400b000 {
1709			compatible = "mediatek,mt8183-disp-rdma";
1710			reg = <0 0x1400b000 0 0x1000>;
1711			interrupts = <GIC_SPI 228 IRQ_TYPE_LEVEL_LOW>;
1712			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1713			clocks = <&mmsys CLK_MM_DISP_RDMA0>;
1714			iommus = <&iommu M4U_PORT_DISP_RDMA0>;
1715			mediatek,rdma-fifo-size = <5120>;
1716			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xb000 0x1000>;
1717		};
1718
1719		rdma1: rdma@1400c000 {
1720			compatible = "mediatek,mt8183-disp-rdma";
1721			reg = <0 0x1400c000 0 0x1000>;
1722			interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_LOW>;
1723			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1724			clocks = <&mmsys CLK_MM_DISP_RDMA1>;
1725			iommus = <&iommu M4U_PORT_DISP_RDMA1>;
1726			mediatek,rdma-fifo-size = <2048>;
1727			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>;
1728		};
1729
1730		color0: color@1400e000 {
1731			compatible = "mediatek,mt8183-disp-color",
1732				     "mediatek,mt8173-disp-color";
1733			reg = <0 0x1400e000 0 0x1000>;
1734			interrupts = <GIC_SPI 231 IRQ_TYPE_LEVEL_LOW>;
1735			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1736			clocks = <&mmsys CLK_MM_DISP_COLOR0>;
1737			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>;
1738		};
1739
1740		ccorr0: ccorr@1400f000 {
1741			compatible = "mediatek,mt8183-disp-ccorr";
1742			reg = <0 0x1400f000 0 0x1000>;
1743			interrupts = <GIC_SPI 232 IRQ_TYPE_LEVEL_LOW>;
1744			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1745			clocks = <&mmsys CLK_MM_DISP_CCORR0>;
1746			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>;
1747		};
1748
1749		aal0: aal@14010000 {
1750			compatible = "mediatek,mt8183-disp-aal";
1751			reg = <0 0x14010000 0 0x1000>;
1752			interrupts = <GIC_SPI 233 IRQ_TYPE_LEVEL_LOW>;
1753			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1754			clocks = <&mmsys CLK_MM_DISP_AAL0>;
1755			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>;
1756		};
1757
1758		gamma0: gamma@14011000 {
1759			compatible = "mediatek,mt8183-disp-gamma";
1760			reg = <0 0x14011000 0 0x1000>;
1761			interrupts = <GIC_SPI 234 IRQ_TYPE_LEVEL_LOW>;
1762			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1763			clocks = <&mmsys CLK_MM_DISP_GAMMA0>;
1764			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>;
1765		};
1766
1767		dither0: dither@14012000 {
1768			compatible = "mediatek,mt8183-disp-dither";
1769			reg = <0 0x14012000 0 0x1000>;
1770			interrupts = <GIC_SPI 235 IRQ_TYPE_LEVEL_LOW>;
1771			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1772			clocks = <&mmsys CLK_MM_DISP_DITHER0>;
1773			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>;
1774		};
1775
1776		dsi0: dsi@14014000 {
1777			compatible = "mediatek,mt8183-dsi";
1778			reg = <0 0x14014000 0 0x1000>;
1779			interrupts = <GIC_SPI 236 IRQ_TYPE_LEVEL_LOW>;
1780			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1781			clocks = <&mmsys CLK_MM_DSI0_MM>,
1782				 <&mmsys CLK_MM_DSI0_IF>,
1783				 <&mipi_tx0>;
1784			clock-names = "engine", "digital", "hs";
1785			resets = <&mmsys MT8183_MMSYS_SW0_RST_B_DISP_DSI0>;
1786			phys = <&mipi_tx0>;
1787			phy-names = "dphy";
1788		};
1789
1790		mutex: mutex@14016000 {
1791			compatible = "mediatek,mt8183-disp-mutex";
1792			reg = <0 0x14016000 0 0x1000>;
1793			interrupts = <GIC_SPI 217 IRQ_TYPE_LEVEL_LOW>;
1794			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1795			mediatek,gce-events = <CMDQ_EVENT_MUTEX_STREAM_DONE0>,
1796					      <CMDQ_EVENT_MUTEX_STREAM_DONE1>;
1797		};
1798
1799		larb0: larb@14017000 {
1800			compatible = "mediatek,mt8183-smi-larb";
1801			reg = <0 0x14017000 0 0x1000>;
1802			mediatek,smi = <&smi_common>;
1803			clocks = <&mmsys CLK_MM_SMI_LARB0>,
1804				 <&mmsys CLK_MM_SMI_LARB0>;
1805			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1806			clock-names = "apb", "smi";
1807		};
1808
1809		smi_common: smi@14019000 {
1810			compatible = "mediatek,mt8183-smi-common";
1811			reg = <0 0x14019000 0 0x1000>;
1812			clocks = <&mmsys CLK_MM_SMI_COMMON>,
1813				 <&mmsys CLK_MM_SMI_COMMON>,
1814				 <&mmsys CLK_MM_GALS_COMM0>,
1815				 <&mmsys CLK_MM_GALS_COMM1>;
1816			clock-names = "apb", "smi", "gals0", "gals1";
1817			power-domains = <&spm MT8183_POWER_DOMAIN_DISP>;
1818		};
1819
1820		imgsys: syscon@15020000 {
1821			compatible = "mediatek,mt8183-imgsys", "syscon";
1822			reg = <0 0x15020000 0 0x1000>;
1823			#clock-cells = <1>;
1824		};
1825
1826		larb5: larb@15021000 {
1827			compatible = "mediatek,mt8183-smi-larb";
1828			reg = <0 0x15021000 0 0x1000>;
1829			mediatek,smi = <&smi_common>;
1830			clocks = <&imgsys CLK_IMG_LARB5>, <&imgsys CLK_IMG_LARB5>,
1831				 <&mmsys CLK_MM_GALS_IMG2MM>;
1832			clock-names = "apb", "smi", "gals";
1833			power-domains = <&spm MT8183_POWER_DOMAIN_ISP>;
1834		};
1835
1836		larb2: larb@1502f000 {
1837			compatible = "mediatek,mt8183-smi-larb";
1838			reg = <0 0x1502f000 0 0x1000>;
1839			mediatek,smi = <&smi_common>;
1840			clocks = <&imgsys CLK_IMG_LARB2>, <&imgsys CLK_IMG_LARB2>,
1841				 <&mmsys CLK_MM_GALS_IPU2MM>;
1842			clock-names = "apb", "smi", "gals";
1843			power-domains = <&spm MT8183_POWER_DOMAIN_ISP>;
1844		};
1845
1846		vdecsys: syscon@16000000 {
1847			compatible = "mediatek,mt8183-vdecsys", "syscon";
1848			reg = <0 0x16000000 0 0x1000>;
1849			#clock-cells = <1>;
1850		};
1851
1852		larb1: larb@16010000 {
1853			compatible = "mediatek,mt8183-smi-larb";
1854			reg = <0 0x16010000 0 0x1000>;
1855			mediatek,smi = <&smi_common>;
1856			clocks = <&vdecsys CLK_VDEC_VDEC>, <&vdecsys CLK_VDEC_LARB1>;
1857			clock-names = "apb", "smi";
1858			power-domains = <&spm MT8183_POWER_DOMAIN_VDEC>;
1859		};
1860
1861		vencsys: syscon@17000000 {
1862			compatible = "mediatek,mt8183-vencsys", "syscon";
1863			reg = <0 0x17000000 0 0x1000>;
1864			#clock-cells = <1>;
1865		};
1866
1867		larb4: larb@17010000 {
1868			compatible = "mediatek,mt8183-smi-larb";
1869			reg = <0 0x17010000 0 0x1000>;
1870			mediatek,smi = <&smi_common>;
1871			clocks = <&vencsys CLK_VENC_LARB>,
1872				 <&vencsys CLK_VENC_LARB>;
1873			clock-names = "apb", "smi";
1874			power-domains = <&spm MT8183_POWER_DOMAIN_VENC>;
1875		};
1876
1877		venc_jpg: venc_jpg@17030000 {
1878			compatible = "mediatek,mt8183-jpgenc", "mediatek,mtk-jpgenc";
1879			reg = <0 0x17030000 0 0x1000>;
1880			interrupts = <GIC_SPI 249 IRQ_TYPE_LEVEL_LOW>;
1881			iommus = <&iommu M4U_PORT_JPGENC_RDMA>,
1882				 <&iommu M4U_PORT_JPGENC_BSDMA>;
1883			power-domains = <&spm MT8183_POWER_DOMAIN_VENC>;
1884			clocks = <&vencsys CLK_VENC_JPGENC>;
1885			clock-names = "jpgenc";
1886		};
1887
1888		ipu_conn: syscon@19000000 {
1889			compatible = "mediatek,mt8183-ipu_conn", "syscon";
1890			reg = <0 0x19000000 0 0x1000>;
1891			#clock-cells = <1>;
1892		};
1893
1894		ipu_adl: syscon@19010000 {
1895			compatible = "mediatek,mt8183-ipu_adl", "syscon";
1896			reg = <0 0x19010000 0 0x1000>;
1897			#clock-cells = <1>;
1898		};
1899
1900		ipu_core0: syscon@19180000 {
1901			compatible = "mediatek,mt8183-ipu_core0", "syscon";
1902			reg = <0 0x19180000 0 0x1000>;
1903			#clock-cells = <1>;
1904		};
1905
1906		ipu_core1: syscon@19280000 {
1907			compatible = "mediatek,mt8183-ipu_core1", "syscon";
1908			reg = <0 0x19280000 0 0x1000>;
1909			#clock-cells = <1>;
1910		};
1911
1912		camsys: syscon@1a000000 {
1913			compatible = "mediatek,mt8183-camsys", "syscon";
1914			reg = <0 0x1a000000 0 0x1000>;
1915			#clock-cells = <1>;
1916		};
1917
1918		larb6: larb@1a001000 {
1919			compatible = "mediatek,mt8183-smi-larb";
1920			reg = <0 0x1a001000 0 0x1000>;
1921			mediatek,smi = <&smi_common>;
1922			clocks = <&camsys CLK_CAM_LARB6>, <&camsys CLK_CAM_LARB6>,
1923				 <&mmsys CLK_MM_GALS_CAM2MM>;
1924			clock-names = "apb", "smi", "gals";
1925			power-domains = <&spm MT8183_POWER_DOMAIN_CAM>;
1926		};
1927
1928		larb3: larb@1a002000 {
1929			compatible = "mediatek,mt8183-smi-larb";
1930			reg = <0 0x1a002000 0 0x1000>;
1931			mediatek,smi = <&smi_common>;
1932			clocks = <&camsys CLK_CAM_LARB3>, <&camsys CLK_CAM_LARB3>,
1933				 <&mmsys CLK_MM_GALS_IPU12MM>;
1934			clock-names = "apb", "smi", "gals";
1935			power-domains = <&spm MT8183_POWER_DOMAIN_CAM>;
1936		};
1937	};
1938};
1939