1b3a37248SEddie Huang/*
2b3a37248SEddie Huang * Copyright (c) 2014 MediaTek Inc.
3b3a37248SEddie Huang * Author: Eddie Huang <eddie.huang@mediatek.com>
4b3a37248SEddie Huang *
5b3a37248SEddie Huang * This program is free software; you can redistribute it and/or modify
6b3a37248SEddie Huang * it under the terms of the GNU General Public License version 2 as
7b3a37248SEddie Huang * published by the Free Software Foundation.
8b3a37248SEddie Huang *
9b3a37248SEddie Huang * This program is distributed in the hope that it will be useful,
10b3a37248SEddie Huang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11b3a37248SEddie Huang * GNU General Public License for more details.
12b3a37248SEddie Huang */
13b3a37248SEddie Huang
14f2ce7014SSascha Hauer#include <dt-bindings/clock/mt8173-clk.h>
15b3a37248SEddie Huang#include <dt-bindings/interrupt-controller/irq.h>
16b3a37248SEddie Huang#include <dt-bindings/interrupt-controller/arm-gic.h>
175ff6b3a6SYong Wu#include <dt-bindings/memory/mt8173-larb-port.h>
18bfcce47aSChunfeng Yun#include <dt-bindings/phy/phy.h>
19c02e0e86SKoro Chen#include <dt-bindings/power/mt8173-power.h>
20967313e2SPhilipp Zabel#include <dt-bindings/reset/mt8173-resets.h>
21c2e66b8fSHoulong Wei#include <dt-bindings/gce/mt8173-gce.h>
22359f9365SHongzhou Yang#include "mt8173-pinfunc.h"
23b3a37248SEddie Huang
24b3a37248SEddie Huang/ {
25b3a37248SEddie Huang	compatible = "mediatek,mt8173";
26b3a37248SEddie Huang	interrupt-parent = <&sysirq>;
27b3a37248SEddie Huang	#address-cells = <2>;
28b3a37248SEddie Huang	#size-cells = <2>;
29b3a37248SEddie Huang
3081ad4dbaSCK Hu	aliases {
3181ad4dbaSCK Hu		ovl0 = &ovl0;
3281ad4dbaSCK Hu		ovl1 = &ovl1;
3381ad4dbaSCK Hu		rdma0 = &rdma0;
3481ad4dbaSCK Hu		rdma1 = &rdma1;
3581ad4dbaSCK Hu		rdma2 = &rdma2;
3681ad4dbaSCK Hu		wdma0 = &wdma0;
3781ad4dbaSCK Hu		wdma1 = &wdma1;
3881ad4dbaSCK Hu		color0 = &color0;
3981ad4dbaSCK Hu		color1 = &color1;
4081ad4dbaSCK Hu		split0 = &split0;
4181ad4dbaSCK Hu		split1 = &split1;
4281ad4dbaSCK Hu		dpi0 = &dpi0;
4381ad4dbaSCK Hu		dsi0 = &dsi0;
4481ad4dbaSCK Hu		dsi1 = &dsi1;
45989b292aSMinghsiu Tsai		mdp_rdma0 = &mdp_rdma0;
46989b292aSMinghsiu Tsai		mdp_rdma1 = &mdp_rdma1;
47989b292aSMinghsiu Tsai		mdp_rsz0 = &mdp_rsz0;
48989b292aSMinghsiu Tsai		mdp_rsz1 = &mdp_rsz1;
49989b292aSMinghsiu Tsai		mdp_rsz2 = &mdp_rsz2;
50989b292aSMinghsiu Tsai		mdp_wdma0 = &mdp_wdma0;
51989b292aSMinghsiu Tsai		mdp_wrot0 = &mdp_wrot0;
52989b292aSMinghsiu Tsai		mdp_wrot1 = &mdp_wrot1;
5381ad4dbaSCK Hu	};
5481ad4dbaSCK Hu
55da85a3afSAndrew-sh Cheng	cluster0_opp: opp_table0 {
56da85a3afSAndrew-sh Cheng		compatible = "operating-points-v2";
57da85a3afSAndrew-sh Cheng		opp-shared;
58da85a3afSAndrew-sh Cheng		opp-507000000 {
59da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <507000000>;
60da85a3afSAndrew-sh Cheng			opp-microvolt = <859000>;
61da85a3afSAndrew-sh Cheng		};
62da85a3afSAndrew-sh Cheng		opp-702000000 {
63da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <702000000>;
64da85a3afSAndrew-sh Cheng			opp-microvolt = <908000>;
65da85a3afSAndrew-sh Cheng		};
66da85a3afSAndrew-sh Cheng		opp-1001000000 {
67da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1001000000>;
68da85a3afSAndrew-sh Cheng			opp-microvolt = <983000>;
69da85a3afSAndrew-sh Cheng		};
70da85a3afSAndrew-sh Cheng		opp-1105000000 {
71da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1105000000>;
72da85a3afSAndrew-sh Cheng			opp-microvolt = <1009000>;
73da85a3afSAndrew-sh Cheng		};
74da85a3afSAndrew-sh Cheng		opp-1209000000 {
75da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1209000000>;
76da85a3afSAndrew-sh Cheng			opp-microvolt = <1034000>;
77da85a3afSAndrew-sh Cheng		};
78da85a3afSAndrew-sh Cheng		opp-1300000000 {
79da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1300000000>;
80da85a3afSAndrew-sh Cheng			opp-microvolt = <1057000>;
81da85a3afSAndrew-sh Cheng		};
82da85a3afSAndrew-sh Cheng		opp-1508000000 {
83da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1508000000>;
84da85a3afSAndrew-sh Cheng			opp-microvolt = <1109000>;
85da85a3afSAndrew-sh Cheng		};
86da85a3afSAndrew-sh Cheng		opp-1703000000 {
87da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1703000000>;
88da85a3afSAndrew-sh Cheng			opp-microvolt = <1125000>;
89da85a3afSAndrew-sh Cheng		};
90da85a3afSAndrew-sh Cheng	};
91da85a3afSAndrew-sh Cheng
92da85a3afSAndrew-sh Cheng	cluster1_opp: opp_table1 {
93da85a3afSAndrew-sh Cheng		compatible = "operating-points-v2";
94da85a3afSAndrew-sh Cheng		opp-shared;
95da85a3afSAndrew-sh Cheng		opp-507000000 {
96da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <507000000>;
97da85a3afSAndrew-sh Cheng			opp-microvolt = <828000>;
98da85a3afSAndrew-sh Cheng		};
99da85a3afSAndrew-sh Cheng		opp-702000000 {
100da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <702000000>;
101da85a3afSAndrew-sh Cheng			opp-microvolt = <867000>;
102da85a3afSAndrew-sh Cheng		};
103da85a3afSAndrew-sh Cheng		opp-1001000000 {
104da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1001000000>;
105da85a3afSAndrew-sh Cheng			opp-microvolt = <927000>;
106da85a3afSAndrew-sh Cheng		};
107da85a3afSAndrew-sh Cheng		opp-1209000000 {
108da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1209000000>;
109da85a3afSAndrew-sh Cheng			opp-microvolt = <968000>;
110da85a3afSAndrew-sh Cheng		};
111da85a3afSAndrew-sh Cheng		opp-1404000000 {
112da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1404000000>;
113da85a3afSAndrew-sh Cheng			opp-microvolt = <1007000>;
114da85a3afSAndrew-sh Cheng		};
115da85a3afSAndrew-sh Cheng		opp-1612000000 {
116da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1612000000>;
117da85a3afSAndrew-sh Cheng			opp-microvolt = <1049000>;
118da85a3afSAndrew-sh Cheng		};
119da85a3afSAndrew-sh Cheng		opp-1807000000 {
120da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1807000000>;
121da85a3afSAndrew-sh Cheng			opp-microvolt = <1089000>;
122da85a3afSAndrew-sh Cheng		};
123da85a3afSAndrew-sh Cheng		opp-2106000000 {
124da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <2106000000>;
125da85a3afSAndrew-sh Cheng			opp-microvolt = <1125000>;
126da85a3afSAndrew-sh Cheng		};
127da85a3afSAndrew-sh Cheng	};
128da85a3afSAndrew-sh Cheng
129b3a37248SEddie Huang	cpus {
130b3a37248SEddie Huang		#address-cells = <1>;
131b3a37248SEddie Huang		#size-cells = <0>;
132b3a37248SEddie Huang
133b3a37248SEddie Huang		cpu-map {
134b3a37248SEddie Huang			cluster0 {
135b3a37248SEddie Huang				core0 {
136b3a37248SEddie Huang					cpu = <&cpu0>;
137b3a37248SEddie Huang				};
138b3a37248SEddie Huang				core1 {
139b3a37248SEddie Huang					cpu = <&cpu1>;
140b3a37248SEddie Huang				};
141b3a37248SEddie Huang			};
142b3a37248SEddie Huang
143b3a37248SEddie Huang			cluster1 {
144b3a37248SEddie Huang				core0 {
145b3a37248SEddie Huang					cpu = <&cpu2>;
146b3a37248SEddie Huang				};
147b3a37248SEddie Huang				core1 {
148b3a37248SEddie Huang					cpu = <&cpu3>;
149b3a37248SEddie Huang				};
150b3a37248SEddie Huang			};
151b3a37248SEddie Huang		};
152b3a37248SEddie Huang
153b3a37248SEddie Huang		cpu0: cpu@0 {
154b3a37248SEddie Huang			device_type = "cpu";
155b3a37248SEddie Huang			compatible = "arm,cortex-a53";
156b3a37248SEddie Huang			reg = <0x000>;
157ad4df7a5SHoward Chen			enable-method = "psci";
158ad4df7a5SHoward Chen			cpu-idle-states = <&CPU_SLEEP_0>;
159acbf76eeSArnd Bergmann			#cooling-cells = <2>;
160da85a3afSAndrew-sh Cheng			clocks = <&infracfg CLK_INFRA_CA53SEL>,
161da85a3afSAndrew-sh Cheng				 <&apmixedsys CLK_APMIXED_MAINPLL>;
162da85a3afSAndrew-sh Cheng			clock-names = "cpu", "intermediate";
163da85a3afSAndrew-sh Cheng			operating-points-v2 = <&cluster0_opp>;
164b3a37248SEddie Huang		};
165b3a37248SEddie Huang
166b3a37248SEddie Huang		cpu1: cpu@1 {
167b3a37248SEddie Huang			device_type = "cpu";
168b3a37248SEddie Huang			compatible = "arm,cortex-a53";
169b3a37248SEddie Huang			reg = <0x001>;
170b3a37248SEddie Huang			enable-method = "psci";
171ad4df7a5SHoward Chen			cpu-idle-states = <&CPU_SLEEP_0>;
172a06e5c05SViresh Kumar			#cooling-cells = <2>;
173da85a3afSAndrew-sh Cheng			clocks = <&infracfg CLK_INFRA_CA53SEL>,
174da85a3afSAndrew-sh Cheng				 <&apmixedsys CLK_APMIXED_MAINPLL>;
175da85a3afSAndrew-sh Cheng			clock-names = "cpu", "intermediate";
176da85a3afSAndrew-sh Cheng			operating-points-v2 = <&cluster0_opp>;
177b3a37248SEddie Huang		};
178b3a37248SEddie Huang
179b3a37248SEddie Huang		cpu2: cpu@100 {
180b3a37248SEddie Huang			device_type = "cpu";
1815c6e116dSSeiya Wang			compatible = "arm,cortex-a72";
182b3a37248SEddie Huang			reg = <0x100>;
183b3a37248SEddie Huang			enable-method = "psci";
184ad4df7a5SHoward Chen			cpu-idle-states = <&CPU_SLEEP_0>;
185acbf76eeSArnd Bergmann			#cooling-cells = <2>;
1865c6e116dSSeiya Wang			clocks = <&infracfg CLK_INFRA_CA72SEL>,
187da85a3afSAndrew-sh Cheng				 <&apmixedsys CLK_APMIXED_MAINPLL>;
188da85a3afSAndrew-sh Cheng			clock-names = "cpu", "intermediate";
189da85a3afSAndrew-sh Cheng			operating-points-v2 = <&cluster1_opp>;
190b3a37248SEddie Huang		};
191b3a37248SEddie Huang
192b3a37248SEddie Huang		cpu3: cpu@101 {
193b3a37248SEddie Huang			device_type = "cpu";
1945c6e116dSSeiya Wang			compatible = "arm,cortex-a72";
195b3a37248SEddie Huang			reg = <0x101>;
196b3a37248SEddie Huang			enable-method = "psci";
197ad4df7a5SHoward Chen			cpu-idle-states = <&CPU_SLEEP_0>;
198a06e5c05SViresh Kumar			#cooling-cells = <2>;
1995c6e116dSSeiya Wang			clocks = <&infracfg CLK_INFRA_CA72SEL>,
200da85a3afSAndrew-sh Cheng				 <&apmixedsys CLK_APMIXED_MAINPLL>;
201da85a3afSAndrew-sh Cheng			clock-names = "cpu", "intermediate";
202da85a3afSAndrew-sh Cheng			operating-points-v2 = <&cluster1_opp>;
203ad4df7a5SHoward Chen		};
204ad4df7a5SHoward Chen
205ad4df7a5SHoward Chen		idle-states {
206a13f18f5SLorenzo Pieralisi			entry-method = "psci";
207ad4df7a5SHoward Chen
208ad4df7a5SHoward Chen			CPU_SLEEP_0: cpu-sleep-0 {
209ad4df7a5SHoward Chen				compatible = "arm,idle-state";
210ad4df7a5SHoward Chen				local-timer-stop;
211ad4df7a5SHoward Chen				entry-latency-us = <639>;
212ad4df7a5SHoward Chen				exit-latency-us = <680>;
213ad4df7a5SHoward Chen				min-residency-us = <1088>;
214ad4df7a5SHoward Chen				arm,psci-suspend-param = <0x0010000>;
215ad4df7a5SHoward Chen			};
216b3a37248SEddie Huang		};
217b3a37248SEddie Huang	};
218b3a37248SEddie Huang
219a4599f6eSSeiya Wang	pmu_a53 {
220a4599f6eSSeiya Wang		compatible = "arm,cortex-a53-pmu";
221a4599f6eSSeiya Wang		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>,
222a4599f6eSSeiya Wang			     <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>;
223a4599f6eSSeiya Wang		interrupt-affinity = <&cpu0>, <&cpu1>;
224a4599f6eSSeiya Wang	};
225a4599f6eSSeiya Wang
226a4599f6eSSeiya Wang	pmu_a72 {
227a4599f6eSSeiya Wang		compatible = "arm,cortex-a72-pmu";
228a4599f6eSSeiya Wang		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_LOW>,
229a4599f6eSSeiya Wang			     <GIC_SPI 13 IRQ_TYPE_LEVEL_LOW>;
230a4599f6eSSeiya Wang		interrupt-affinity = <&cpu2>, <&cpu3>;
231a4599f6eSSeiya Wang	};
232a4599f6eSSeiya Wang
233b3a37248SEddie Huang	psci {
23405bdabe7SFan Chen		compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci";
235b3a37248SEddie Huang		method = "smc";
236b3a37248SEddie Huang		cpu_suspend   = <0x84000001>;
237b3a37248SEddie Huang		cpu_off	      = <0x84000002>;
238b3a37248SEddie Huang		cpu_on	      = <0x84000003>;
239b3a37248SEddie Huang	};
240b3a37248SEddie Huang
241f2ce7014SSascha Hauer	clk26m: oscillator@0 {
242f2ce7014SSascha Hauer		compatible = "fixed-clock";
243f2ce7014SSascha Hauer		#clock-cells = <0>;
244f2ce7014SSascha Hauer		clock-frequency = <26000000>;
245f2ce7014SSascha Hauer		clock-output-names = "clk26m";
246f2ce7014SSascha Hauer	};
247f2ce7014SSascha Hauer
248f2ce7014SSascha Hauer	clk32k: oscillator@1 {
249f2ce7014SSascha Hauer		compatible = "fixed-clock";
250f2ce7014SSascha Hauer		#clock-cells = <0>;
251f2ce7014SSascha Hauer		clock-frequency = <32000>;
252f2ce7014SSascha Hauer		clock-output-names = "clk32k";
253f2ce7014SSascha Hauer	};
254f2ce7014SSascha Hauer
25567e56c56SJames Liao	cpum_ck: oscillator@2 {
25667e56c56SJames Liao		compatible = "fixed-clock";
25767e56c56SJames Liao		#clock-cells = <0>;
25867e56c56SJames Liao		clock-frequency = <0>;
25967e56c56SJames Liao		clock-output-names = "cpum_ck";
26067e56c56SJames Liao	};
26167e56c56SJames Liao
262962f5143Sdawei.chien@mediatek.com	thermal-zones {
263962f5143Sdawei.chien@mediatek.com		cpu_thermal: cpu_thermal {
264962f5143Sdawei.chien@mediatek.com			polling-delay-passive = <1000>; /* milliseconds */
265962f5143Sdawei.chien@mediatek.com			polling-delay = <1000>; /* milliseconds */
266962f5143Sdawei.chien@mediatek.com
267962f5143Sdawei.chien@mediatek.com			thermal-sensors = <&thermal>;
268962f5143Sdawei.chien@mediatek.com			sustainable-power = <1500>; /* milliwatts */
269962f5143Sdawei.chien@mediatek.com
270962f5143Sdawei.chien@mediatek.com			trips {
271962f5143Sdawei.chien@mediatek.com				threshold: trip-point@0 {
272962f5143Sdawei.chien@mediatek.com					temperature = <68000>;
273962f5143Sdawei.chien@mediatek.com					hysteresis = <2000>;
274962f5143Sdawei.chien@mediatek.com					type = "passive";
275962f5143Sdawei.chien@mediatek.com				};
276962f5143Sdawei.chien@mediatek.com
277962f5143Sdawei.chien@mediatek.com				target: trip-point@1 {
278962f5143Sdawei.chien@mediatek.com					temperature = <85000>;
279962f5143Sdawei.chien@mediatek.com					hysteresis = <2000>;
280962f5143Sdawei.chien@mediatek.com					type = "passive";
281962f5143Sdawei.chien@mediatek.com				};
282962f5143Sdawei.chien@mediatek.com
283962f5143Sdawei.chien@mediatek.com				cpu_crit: cpu_crit@0 {
284962f5143Sdawei.chien@mediatek.com					temperature = <115000>;
285962f5143Sdawei.chien@mediatek.com					hysteresis = <2000>;
286962f5143Sdawei.chien@mediatek.com					type = "critical";
287962f5143Sdawei.chien@mediatek.com				};
288962f5143Sdawei.chien@mediatek.com			};
289962f5143Sdawei.chien@mediatek.com
290962f5143Sdawei.chien@mediatek.com			cooling-maps {
291962f5143Sdawei.chien@mediatek.com				map@0 {
292962f5143Sdawei.chien@mediatek.com					trip = <&target>;
293398ed292SViresh Kumar					cooling-device = <&cpu0 0 0>,
294398ed292SViresh Kumar							 <&cpu1 0 0>;
2957fcef92dSDaniel Kurtz					contribution = <3072>;
296962f5143Sdawei.chien@mediatek.com				};
297962f5143Sdawei.chien@mediatek.com				map@1 {
298962f5143Sdawei.chien@mediatek.com					trip = <&target>;
299398ed292SViresh Kumar					cooling-device = <&cpu2 0 0>,
300398ed292SViresh Kumar							 <&cpu3 0 0>;
3017fcef92dSDaniel Kurtz					contribution = <1024>;
302962f5143Sdawei.chien@mediatek.com				};
303962f5143Sdawei.chien@mediatek.com			};
304962f5143Sdawei.chien@mediatek.com		};
305962f5143Sdawei.chien@mediatek.com	};
306962f5143Sdawei.chien@mediatek.com
307404b2819SAndrew-CT Chen	reserved-memory {
308404b2819SAndrew-CT Chen		#address-cells = <2>;
309404b2819SAndrew-CT Chen		#size-cells = <2>;
310404b2819SAndrew-CT Chen		ranges;
311404b2819SAndrew-CT Chen		vpu_dma_reserved: vpu_dma_mem_region {
312404b2819SAndrew-CT Chen			compatible = "shared-dma-pool";
313404b2819SAndrew-CT Chen			reg = <0 0xb7000000 0 0x500000>;
314404b2819SAndrew-CT Chen			alignment = <0x1000>;
315404b2819SAndrew-CT Chen			no-map;
316404b2819SAndrew-CT Chen		};
317404b2819SAndrew-CT Chen	};
318404b2819SAndrew-CT Chen
319b3a37248SEddie Huang	timer {
320b3a37248SEddie Huang		compatible = "arm,armv8-timer";
321b3a37248SEddie Huang		interrupt-parent = <&gic>;
322b3a37248SEddie Huang		interrupts = <GIC_PPI 13
323b3a37248SEddie Huang			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
324b3a37248SEddie Huang			     <GIC_PPI 14
325b3a37248SEddie Huang			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
326b3a37248SEddie Huang			     <GIC_PPI 11
327b3a37248SEddie Huang			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
328b3a37248SEddie Huang			     <GIC_PPI 10
329b3a37248SEddie Huang			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
330b3a37248SEddie Huang	};
331b3a37248SEddie Huang
332b3a37248SEddie Huang	soc {
333b3a37248SEddie Huang		#address-cells = <2>;
334b3a37248SEddie Huang		#size-cells = <2>;
335b3a37248SEddie Huang		compatible = "simple-bus";
336b3a37248SEddie Huang		ranges;
337b3a37248SEddie Huang
338f2ce7014SSascha Hauer		topckgen: clock-controller@10000000 {
339f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-topckgen";
340f2ce7014SSascha Hauer			reg = <0 0x10000000 0 0x1000>;
341f2ce7014SSascha Hauer			#clock-cells = <1>;
342f2ce7014SSascha Hauer		};
343f2ce7014SSascha Hauer
344f2ce7014SSascha Hauer		infracfg: power-controller@10001000 {
345f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-infracfg", "syscon";
346f2ce7014SSascha Hauer			reg = <0 0x10001000 0 0x1000>;
347f2ce7014SSascha Hauer			#clock-cells = <1>;
348f2ce7014SSascha Hauer			#reset-cells = <1>;
349f2ce7014SSascha Hauer		};
350f2ce7014SSascha Hauer
351f2ce7014SSascha Hauer		pericfg: power-controller@10003000 {
352f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-pericfg", "syscon";
353f2ce7014SSascha Hauer			reg = <0 0x10003000 0 0x1000>;
354f2ce7014SSascha Hauer			#clock-cells = <1>;
355f2ce7014SSascha Hauer			#reset-cells = <1>;
356f2ce7014SSascha Hauer		};
357f2ce7014SSascha Hauer
358f2ce7014SSascha Hauer		syscfg_pctl_a: syscfg_pctl_a@10005000 {
359f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-pctl-a-syscfg", "syscon";
360f2ce7014SSascha Hauer			reg = <0 0x10005000 0 0x1000>;
361f2ce7014SSascha Hauer		};
362f2ce7014SSascha Hauer
3639977a8c3SMathieu Malaterre		pio: pinctrl@10005000 {
364359f9365SHongzhou Yang			compatible = "mediatek,mt8173-pinctrl";
3656769b93cSYingjoe Chen			reg = <0 0x1000b000 0 0x1000>;
366359f9365SHongzhou Yang			mediatek,pctl-regmap = <&syscfg_pctl_a>;
367359f9365SHongzhou Yang			pins-are-numbered;
368359f9365SHongzhou Yang			gpio-controller;
369359f9365SHongzhou Yang			#gpio-cells = <2>;
370359f9365SHongzhou Yang			interrupt-controller;
371359f9365SHongzhou Yang			#interrupt-cells = <2>;
372359f9365SHongzhou Yang			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
373359f9365SHongzhou Yang				     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
374359f9365SHongzhou Yang				     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
375091cf598SEddie Huang
376a10b57f4SCK Hu			hdmi_pin: xxx {
377a10b57f4SCK Hu
378a10b57f4SCK Hu				/*hdmi htplg pin*/
379a10b57f4SCK Hu				pins1 {
380a10b57f4SCK Hu					pinmux = <MT8173_PIN_21_HTPLG__FUNC_HTPLG>;
381a10b57f4SCK Hu					input-enable;
382a10b57f4SCK Hu					bias-pull-down;
383a10b57f4SCK Hu				};
384a10b57f4SCK Hu			};
385a10b57f4SCK Hu
386091cf598SEddie Huang			i2c0_pins_a: i2c0 {
387091cf598SEddie Huang				pins1 {
388091cf598SEddie Huang					pinmux = <MT8173_PIN_45_SDA0__FUNC_SDA0>,
389091cf598SEddie Huang						 <MT8173_PIN_46_SCL0__FUNC_SCL0>;
390091cf598SEddie Huang					bias-disable;
391091cf598SEddie Huang				};
392359f9365SHongzhou Yang			};
393359f9365SHongzhou Yang
394091cf598SEddie Huang			i2c1_pins_a: i2c1 {
395091cf598SEddie Huang				pins1 {
396091cf598SEddie Huang					pinmux = <MT8173_PIN_125_SDA1__FUNC_SDA1>,
397091cf598SEddie Huang						 <MT8173_PIN_126_SCL1__FUNC_SCL1>;
398091cf598SEddie Huang					bias-disable;
399091cf598SEddie Huang				};
400091cf598SEddie Huang			};
401091cf598SEddie Huang
402091cf598SEddie Huang			i2c2_pins_a: i2c2 {
403091cf598SEddie Huang				pins1 {
404091cf598SEddie Huang					pinmux = <MT8173_PIN_43_SDA2__FUNC_SDA2>,
405091cf598SEddie Huang						 <MT8173_PIN_44_SCL2__FUNC_SCL2>;
406091cf598SEddie Huang					bias-disable;
407091cf598SEddie Huang				};
408091cf598SEddie Huang			};
409091cf598SEddie Huang
410091cf598SEddie Huang			i2c3_pins_a: i2c3 {
411091cf598SEddie Huang				pins1 {
412091cf598SEddie Huang					pinmux = <MT8173_PIN_106_SDA3__FUNC_SDA3>,
413091cf598SEddie Huang						 <MT8173_PIN_107_SCL3__FUNC_SCL3>;
414091cf598SEddie Huang					bias-disable;
415091cf598SEddie Huang				};
416091cf598SEddie Huang			};
417091cf598SEddie Huang
418091cf598SEddie Huang			i2c4_pins_a: i2c4 {
419091cf598SEddie Huang				pins1 {
420091cf598SEddie Huang					pinmux = <MT8173_PIN_133_SDA4__FUNC_SDA4>,
421091cf598SEddie Huang						 <MT8173_PIN_134_SCL4__FUNC_SCL4>;
422091cf598SEddie Huang					bias-disable;
423091cf598SEddie Huang				};
424091cf598SEddie Huang			};
425091cf598SEddie Huang
426091cf598SEddie Huang			i2c6_pins_a: i2c6 {
427091cf598SEddie Huang				pins1 {
428091cf598SEddie Huang					pinmux = <MT8173_PIN_100_MSDC2_DAT0__FUNC_SDA5>,
429091cf598SEddie Huang						 <MT8173_PIN_101_MSDC2_DAT1__FUNC_SCL5>;
430091cf598SEddie Huang					bias-disable;
431091cf598SEddie Huang				};
432091cf598SEddie Huang			};
4336769b93cSYingjoe Chen		};
4346769b93cSYingjoe Chen
435c010ff53SSascha Hauer		scpsys: scpsys@10006000 {
436c010ff53SSascha Hauer			compatible = "mediatek,mt8173-scpsys";
437c010ff53SSascha Hauer			#power-domain-cells = <1>;
438c010ff53SSascha Hauer			reg = <0 0x10006000 0 0x1000>;
439c010ff53SSascha Hauer			clocks = <&clk26m>,
440e34573c9SJames Liao				 <&topckgen CLK_TOP_MM_SEL>,
441e34573c9SJames Liao				 <&topckgen CLK_TOP_VENC_SEL>,
442e34573c9SJames Liao				 <&topckgen CLK_TOP_VENC_LT_SEL>;
443e34573c9SJames Liao			clock-names = "mfg", "mm", "venc", "venc_lt";
444c010ff53SSascha Hauer			infracfg = <&infracfg>;
445c010ff53SSascha Hauer		};
446c010ff53SSascha Hauer
44713421b3eSEddie Huang		watchdog: watchdog@10007000 {
44813421b3eSEddie Huang			compatible = "mediatek,mt8173-wdt",
44913421b3eSEddie Huang				     "mediatek,mt6589-wdt";
45013421b3eSEddie Huang			reg = <0 0x10007000 0 0x100>;
45113421b3eSEddie Huang		};
45213421b3eSEddie Huang
453b2c76e27SDaniel Kurtz		timer: timer@10008000 {
454b2c76e27SDaniel Kurtz			compatible = "mediatek,mt8173-timer",
455b2c76e27SDaniel Kurtz				     "mediatek,mt6577-timer";
456b2c76e27SDaniel Kurtz			reg = <0 0x10008000 0 0x1000>;
457b2c76e27SDaniel Kurtz			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>;
458b2c76e27SDaniel Kurtz			clocks = <&infracfg CLK_INFRA_CLK_13M>,
459b2c76e27SDaniel Kurtz				 <&topckgen CLK_TOP_RTC_SEL>;
460b2c76e27SDaniel Kurtz		};
461b2c76e27SDaniel Kurtz
4626cf15fc2SSascha Hauer		pwrap: pwrap@1000d000 {
4636cf15fc2SSascha Hauer			compatible = "mediatek,mt8173-pwrap";
4646cf15fc2SSascha Hauer			reg = <0 0x1000d000 0 0x1000>;
4656cf15fc2SSascha Hauer			reg-names = "pwrap";
4666cf15fc2SSascha Hauer			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
4676cf15fc2SSascha Hauer			resets = <&infracfg MT8173_INFRA_PMIC_WRAP_RST>;
4686cf15fc2SSascha Hauer			reset-names = "pwrap";
4696cf15fc2SSascha Hauer			clocks = <&infracfg CLK_INFRA_PMICSPI>, <&infracfg CLK_INFRA_PMICWRAP>;
4706cf15fc2SSascha Hauer			clock-names = "spi", "wrap";
4716cf15fc2SSascha Hauer		};
4726cf15fc2SSascha Hauer
473a10b57f4SCK Hu		cec: cec@10013000 {
474a10b57f4SCK Hu			compatible = "mediatek,mt8173-cec";
475a10b57f4SCK Hu			reg = <0 0x10013000 0 0xbc>;
476a10b57f4SCK Hu			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>;
477a10b57f4SCK Hu			clocks = <&infracfg CLK_INFRA_CEC>;
478a10b57f4SCK Hu			status = "disabled";
479a10b57f4SCK Hu		};
480a10b57f4SCK Hu
481404b2819SAndrew-CT Chen		vpu: vpu@10020000 {
482404b2819SAndrew-CT Chen			compatible = "mediatek,mt8173-vpu";
483404b2819SAndrew-CT Chen			reg = <0 0x10020000 0 0x30000>,
484404b2819SAndrew-CT Chen			      <0 0x10050000 0 0x100>;
485404b2819SAndrew-CT Chen			reg-names = "tcm", "cfg_reg";
486404b2819SAndrew-CT Chen			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
487404b2819SAndrew-CT Chen			clocks = <&topckgen CLK_TOP_SCP_SEL>;
488404b2819SAndrew-CT Chen			clock-names = "main";
489404b2819SAndrew-CT Chen			memory-region = <&vpu_dma_reserved>;
490404b2819SAndrew-CT Chen		};
491404b2819SAndrew-CT Chen
492b3a37248SEddie Huang		sysirq: intpol-controller@10200620 {
493b3a37248SEddie Huang			compatible = "mediatek,mt8173-sysirq",
494b3a37248SEddie Huang				     "mediatek,mt6577-sysirq";
495b3a37248SEddie Huang			interrupt-controller;
496b3a37248SEddie Huang			#interrupt-cells = <3>;
497b3a37248SEddie Huang			interrupt-parent = <&gic>;
498b3a37248SEddie Huang			reg = <0 0x10200620 0 0x20>;
499b3a37248SEddie Huang		};
500b3a37248SEddie Huang
5015ff6b3a6SYong Wu		iommu: iommu@10205000 {
5025ff6b3a6SYong Wu			compatible = "mediatek,mt8173-m4u";
5035ff6b3a6SYong Wu			reg = <0 0x10205000 0 0x1000>;
5045ff6b3a6SYong Wu			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_LOW>;
5055ff6b3a6SYong Wu			clocks = <&infracfg CLK_INFRA_M4U>;
5065ff6b3a6SYong Wu			clock-names = "bclk";
5075ff6b3a6SYong Wu			mediatek,larbs = <&larb0 &larb1 &larb2
5085ff6b3a6SYong Wu					  &larb3 &larb4 &larb5>;
5095ff6b3a6SYong Wu			#iommu-cells = <1>;
5105ff6b3a6SYong Wu		};
5115ff6b3a6SYong Wu
51293e9f5eeSandrew-ct.chen@mediatek.com		efuse: efuse@10206000 {
51393e9f5eeSandrew-ct.chen@mediatek.com			compatible = "mediatek,mt8173-efuse";
51493e9f5eeSandrew-ct.chen@mediatek.com			reg = <0 0x10206000 0 0x1000>;
5156de18454Sdawei.chien@mediatek.com			#address-cells = <1>;
5166de18454Sdawei.chien@mediatek.com			#size-cells = <1>;
5176de18454Sdawei.chien@mediatek.com			thermal_calibration: calib@528 {
5186de18454Sdawei.chien@mediatek.com				reg = <0x528 0xc>;
5196de18454Sdawei.chien@mediatek.com			};
52093e9f5eeSandrew-ct.chen@mediatek.com		};
52193e9f5eeSandrew-ct.chen@mediatek.com
522f2ce7014SSascha Hauer		apmixedsys: clock-controller@10209000 {
523f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-apmixedsys";
524f2ce7014SSascha Hauer			reg = <0 0x10209000 0 0x1000>;
525f2ce7014SSascha Hauer			#clock-cells = <1>;
526f2ce7014SSascha Hauer		};
527f2ce7014SSascha Hauer
528a10b57f4SCK Hu		hdmi_phy: hdmi-phy@10209100 {
529a10b57f4SCK Hu			compatible = "mediatek,mt8173-hdmi-phy";
530a10b57f4SCK Hu			reg = <0 0x10209100 0 0x24>;
531a10b57f4SCK Hu			clocks = <&apmixedsys CLK_APMIXED_HDMI_REF>;
532a10b57f4SCK Hu			clock-names = "pll_ref";
533a10b57f4SCK Hu			clock-output-names = "hdmitx_dig_cts";
534a10b57f4SCK Hu			mediatek,ibias = <0xa>;
535a10b57f4SCK Hu			mediatek,ibias_up = <0x1c>;
536a10b57f4SCK Hu			#clock-cells = <0>;
537a10b57f4SCK Hu			#phy-cells = <0>;
538a10b57f4SCK Hu			status = "disabled";
539a10b57f4SCK Hu		};
540a10b57f4SCK Hu
541c2e66b8fSHoulong Wei		gce: mailbox@10212000 {
542c2e66b8fSHoulong Wei			compatible = "mediatek,mt8173-gce";
543c2e66b8fSHoulong Wei			reg = <0 0x10212000 0 0x1000>;
544c2e66b8fSHoulong Wei			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_LOW>;
545c2e66b8fSHoulong Wei			clocks = <&infracfg CLK_INFRA_GCE>;
546c2e66b8fSHoulong Wei			clock-names = "gce";
547c2e66b8fSHoulong Wei			#mbox-cells = <3>;
548c2e66b8fSHoulong Wei		};
549c2e66b8fSHoulong Wei
55081ad4dbaSCK Hu		mipi_tx0: mipi-dphy@10215000 {
55181ad4dbaSCK Hu			compatible = "mediatek,mt8173-mipi-tx";
55281ad4dbaSCK Hu			reg = <0 0x10215000 0 0x1000>;
55381ad4dbaSCK Hu			clocks = <&clk26m>;
55481ad4dbaSCK Hu			clock-output-names = "mipi_tx0_pll";
55581ad4dbaSCK Hu			#clock-cells = <0>;
55681ad4dbaSCK Hu			#phy-cells = <0>;
55781ad4dbaSCK Hu			status = "disabled";
55881ad4dbaSCK Hu		};
55981ad4dbaSCK Hu
56081ad4dbaSCK Hu		mipi_tx1: mipi-dphy@10216000 {
56181ad4dbaSCK Hu			compatible = "mediatek,mt8173-mipi-tx";
56281ad4dbaSCK Hu			reg = <0 0x10216000 0 0x1000>;
56381ad4dbaSCK Hu			clocks = <&clk26m>;
56481ad4dbaSCK Hu			clock-output-names = "mipi_tx1_pll";
56581ad4dbaSCK Hu			#clock-cells = <0>;
56681ad4dbaSCK Hu			#phy-cells = <0>;
56781ad4dbaSCK Hu			status = "disabled";
56881ad4dbaSCK Hu		};
56981ad4dbaSCK Hu
570b3a37248SEddie Huang		gic: interrupt-controller@10220000 {
571b3a37248SEddie Huang			compatible = "arm,gic-400";
572b3a37248SEddie Huang			#interrupt-cells = <3>;
573b3a37248SEddie Huang			interrupt-parent = <&gic>;
574b3a37248SEddie Huang			interrupt-controller;
575b3a37248SEddie Huang			reg = <0 0x10221000 0 0x1000>,
576b3a37248SEddie Huang			      <0 0x10222000 0 0x2000>,
577b3a37248SEddie Huang			      <0 0x10224000 0 0x2000>,
578b3a37248SEddie Huang			      <0 0x10226000 0 0x2000>;
579b3a37248SEddie Huang			interrupts = <GIC_PPI 9
580b3a37248SEddie Huang				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
581b3a37248SEddie Huang		};
582b3a37248SEddie Huang
583748c7d4dSSascha Hauer		auxadc: auxadc@11001000 {
584748c7d4dSSascha Hauer			compatible = "mediatek,mt8173-auxadc";
585748c7d4dSSascha Hauer			reg = <0 0x11001000 0 0x1000>;
586a3207d64SMatthias Brugger			clocks = <&pericfg CLK_PERI_AUXADC>;
587a3207d64SMatthias Brugger			clock-names = "main";
588a3207d64SMatthias Brugger			#io-channel-cells = <1>;
589748c7d4dSSascha Hauer		};
590748c7d4dSSascha Hauer
591b3a37248SEddie Huang		uart0: serial@11002000 {
592b3a37248SEddie Huang			compatible = "mediatek,mt8173-uart",
593b3a37248SEddie Huang				     "mediatek,mt6577-uart";
594b3a37248SEddie Huang			reg = <0 0x11002000 0 0x400>;
595b3a37248SEddie Huang			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_LOW>;
5960e84faa1SSascha Hauer			clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
5970e84faa1SSascha Hauer			clock-names = "baud", "bus";
598b3a37248SEddie Huang			status = "disabled";
599b3a37248SEddie Huang		};
600b3a37248SEddie Huang
601b3a37248SEddie Huang		uart1: serial@11003000 {
602b3a37248SEddie Huang			compatible = "mediatek,mt8173-uart",
603b3a37248SEddie Huang				     "mediatek,mt6577-uart";
604b3a37248SEddie Huang			reg = <0 0x11003000 0 0x400>;
605b3a37248SEddie Huang			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
6060e84faa1SSascha Hauer			clocks = <&pericfg CLK_PERI_UART1_SEL>, <&pericfg CLK_PERI_UART1>;
6070e84faa1SSascha Hauer			clock-names = "baud", "bus";
608b3a37248SEddie Huang			status = "disabled";
609b3a37248SEddie Huang		};
610b3a37248SEddie Huang
611b3a37248SEddie Huang		uart2: serial@11004000 {
612b3a37248SEddie Huang			compatible = "mediatek,mt8173-uart",
613b3a37248SEddie Huang				     "mediatek,mt6577-uart";
614b3a37248SEddie Huang			reg = <0 0x11004000 0 0x400>;
615b3a37248SEddie Huang			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
6160e84faa1SSascha Hauer			clocks = <&pericfg CLK_PERI_UART2_SEL>, <&pericfg CLK_PERI_UART2>;
6170e84faa1SSascha Hauer			clock-names = "baud", "bus";
618b3a37248SEddie Huang			status = "disabled";
619b3a37248SEddie Huang		};
620b3a37248SEddie Huang
621b3a37248SEddie Huang		uart3: serial@11005000 {
622b3a37248SEddie Huang			compatible = "mediatek,mt8173-uart",
623b3a37248SEddie Huang				     "mediatek,mt6577-uart";
624b3a37248SEddie Huang			reg = <0 0x11005000 0 0x400>;
625b3a37248SEddie Huang			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
6260e84faa1SSascha Hauer			clocks = <&pericfg CLK_PERI_UART3_SEL>, <&pericfg CLK_PERI_UART3>;
6270e84faa1SSascha Hauer			clock-names = "baud", "bus";
628b3a37248SEddie Huang			status = "disabled";
629b3a37248SEddie Huang		};
630091cf598SEddie Huang
631091cf598SEddie Huang		i2c0: i2c@11007000 {
632091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
633091cf598SEddie Huang			reg = <0 0x11007000 0 0x70>,
634091cf598SEddie Huang			      <0 0x11000100 0 0x80>;
635091cf598SEddie Huang			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_LOW>;
636091cf598SEddie Huang			clock-div = <16>;
637091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C0>,
638091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
639091cf598SEddie Huang			clock-names = "main", "dma";
640091cf598SEddie Huang			pinctrl-names = "default";
641091cf598SEddie Huang			pinctrl-0 = <&i2c0_pins_a>;
642091cf598SEddie Huang			#address-cells = <1>;
643091cf598SEddie Huang			#size-cells = <0>;
644091cf598SEddie Huang			status = "disabled";
645091cf598SEddie Huang		};
646091cf598SEddie Huang
647091cf598SEddie Huang		i2c1: i2c@11008000 {
648091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
649091cf598SEddie Huang			reg = <0 0x11008000 0 0x70>,
650091cf598SEddie Huang			      <0 0x11000180 0 0x80>;
651091cf598SEddie Huang			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
652091cf598SEddie Huang			clock-div = <16>;
653091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C1>,
654091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
655091cf598SEddie Huang			clock-names = "main", "dma";
656091cf598SEddie Huang			pinctrl-names = "default";
657091cf598SEddie Huang			pinctrl-0 = <&i2c1_pins_a>;
658091cf598SEddie Huang			#address-cells = <1>;
659091cf598SEddie Huang			#size-cells = <0>;
660091cf598SEddie Huang			status = "disabled";
661091cf598SEddie Huang		};
662091cf598SEddie Huang
663091cf598SEddie Huang		i2c2: i2c@11009000 {
664091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
665091cf598SEddie Huang			reg = <0 0x11009000 0 0x70>,
666091cf598SEddie Huang			      <0 0x11000200 0 0x80>;
667091cf598SEddie Huang			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>;
668091cf598SEddie Huang			clock-div = <16>;
669091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C2>,
670091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
671091cf598SEddie Huang			clock-names = "main", "dma";
672091cf598SEddie Huang			pinctrl-names = "default";
673091cf598SEddie Huang			pinctrl-0 = <&i2c2_pins_a>;
674091cf598SEddie Huang			#address-cells = <1>;
675091cf598SEddie Huang			#size-cells = <0>;
676091cf598SEddie Huang			status = "disabled";
677091cf598SEddie Huang		};
678091cf598SEddie Huang
679b0c936f5SLeilk Liu		spi: spi@1100a000 {
680b0c936f5SLeilk Liu			compatible = "mediatek,mt8173-spi";
681b0c936f5SLeilk Liu			#address-cells = <1>;
682b0c936f5SLeilk Liu			#size-cells = <0>;
683b0c936f5SLeilk Liu			reg = <0 0x1100a000 0 0x1000>;
684b0c936f5SLeilk Liu			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_LOW>;
685b0c936f5SLeilk Liu			clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
686b0c936f5SLeilk Liu				 <&topckgen CLK_TOP_SPI_SEL>,
687b0c936f5SLeilk Liu				 <&pericfg CLK_PERI_SPI0>;
688b0c936f5SLeilk Liu			clock-names = "parent-clk", "sel-clk", "spi-clk";
689b0c936f5SLeilk Liu			status = "disabled";
690b0c936f5SLeilk Liu		};
691b0c936f5SLeilk Liu
692748c7d4dSSascha Hauer		thermal: thermal@1100b000 {
693748c7d4dSSascha Hauer			#thermal-sensor-cells = <0>;
694748c7d4dSSascha Hauer			compatible = "mediatek,mt8173-thermal";
695748c7d4dSSascha Hauer			reg = <0 0x1100b000 0 0x1000>;
696748c7d4dSSascha Hauer			interrupts = <0 70 IRQ_TYPE_LEVEL_LOW>;
697748c7d4dSSascha Hauer			clocks = <&pericfg CLK_PERI_THERM>, <&pericfg CLK_PERI_AUXADC>;
698748c7d4dSSascha Hauer			clock-names = "therm", "auxadc";
699748c7d4dSSascha Hauer			resets = <&pericfg MT8173_PERI_THERM_SW_RST>;
700748c7d4dSSascha Hauer			mediatek,auxadc = <&auxadc>;
701748c7d4dSSascha Hauer			mediatek,apmixedsys = <&apmixedsys>;
7026de18454Sdawei.chien@mediatek.com			nvmem-cells = <&thermal_calibration>;
7036de18454Sdawei.chien@mediatek.com			nvmem-cell-names = "calibration-data";
704748c7d4dSSascha Hauer		};
705748c7d4dSSascha Hauer
70686cb8a88SBayi Cheng		nor_flash: spi@1100d000 {
70786cb8a88SBayi Cheng			compatible = "mediatek,mt8173-nor";
70886cb8a88SBayi Cheng			reg = <0 0x1100d000 0 0xe0>;
70986cb8a88SBayi Cheng			clocks = <&pericfg CLK_PERI_SPI>,
71086cb8a88SBayi Cheng				 <&topckgen CLK_TOP_SPINFI_IFR_SEL>;
71186cb8a88SBayi Cheng			clock-names = "spi", "sf";
71286cb8a88SBayi Cheng			#address-cells = <1>;
71386cb8a88SBayi Cheng			#size-cells = <0>;
71486cb8a88SBayi Cheng			status = "disabled";
71586cb8a88SBayi Cheng		};
71686cb8a88SBayi Cheng
7171ee35c05SYingjoe Chen		i2c3: i2c@11010000 {
718091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
719091cf598SEddie Huang			reg = <0 0x11010000 0 0x70>,
720091cf598SEddie Huang			      <0 0x11000280 0 0x80>;
721091cf598SEddie Huang			interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
722091cf598SEddie Huang			clock-div = <16>;
723091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C3>,
724091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
725091cf598SEddie Huang			clock-names = "main", "dma";
726091cf598SEddie Huang			pinctrl-names = "default";
727091cf598SEddie Huang			pinctrl-0 = <&i2c3_pins_a>;
728091cf598SEddie Huang			#address-cells = <1>;
729091cf598SEddie Huang			#size-cells = <0>;
730091cf598SEddie Huang			status = "disabled";
731091cf598SEddie Huang		};
732091cf598SEddie Huang
7331ee35c05SYingjoe Chen		i2c4: i2c@11011000 {
734091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
735091cf598SEddie Huang			reg = <0 0x11011000 0 0x70>,
736091cf598SEddie Huang			      <0 0x11000300 0 0x80>;
737091cf598SEddie Huang			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>;
738091cf598SEddie Huang			clock-div = <16>;
739091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C4>,
740091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
741091cf598SEddie Huang			clock-names = "main", "dma";
742091cf598SEddie Huang			pinctrl-names = "default";
743091cf598SEddie Huang			pinctrl-0 = <&i2c4_pins_a>;
744091cf598SEddie Huang			#address-cells = <1>;
745091cf598SEddie Huang			#size-cells = <0>;
746091cf598SEddie Huang			status = "disabled";
747091cf598SEddie Huang		};
748091cf598SEddie Huang
749a10b57f4SCK Hu		hdmiddc0: i2c@11012000 {
750a10b57f4SCK Hu			compatible = "mediatek,mt8173-hdmi-ddc";
751a10b57f4SCK Hu			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_LOW>;
752a10b57f4SCK Hu			reg = <0 0x11012000 0 0x1C>;
753a10b57f4SCK Hu			clocks = <&pericfg CLK_PERI_I2C5>;
754a10b57f4SCK Hu			clock-names = "ddc-i2c";
755a10b57f4SCK Hu		};
756a10b57f4SCK Hu
7571ee35c05SYingjoe Chen		i2c6: i2c@11013000 {
758091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
759091cf598SEddie Huang			reg = <0 0x11013000 0 0x70>,
760091cf598SEddie Huang			      <0 0x11000080 0 0x80>;
761091cf598SEddie Huang			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_LOW>;
762091cf598SEddie Huang			clock-div = <16>;
763091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C6>,
764091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
765091cf598SEddie Huang			clock-names = "main", "dma";
766091cf598SEddie Huang			pinctrl-names = "default";
767091cf598SEddie Huang			pinctrl-0 = <&i2c6_pins_a>;
768091cf598SEddie Huang			#address-cells = <1>;
769091cf598SEddie Huang			#size-cells = <0>;
770091cf598SEddie Huang			status = "disabled";
771091cf598SEddie Huang		};
772c02e0e86SKoro Chen
773c02e0e86SKoro Chen		afe: audio-controller@11220000  {
774c02e0e86SKoro Chen			compatible = "mediatek,mt8173-afe-pcm";
775c02e0e86SKoro Chen			reg = <0 0x11220000 0 0x1000>;
776c02e0e86SKoro Chen			interrupts = <GIC_SPI 134 IRQ_TYPE_EDGE_FALLING>;
777c02e0e86SKoro Chen			power-domains = <&scpsys MT8173_POWER_DOMAIN_AUDIO>;
778c02e0e86SKoro Chen			clocks = <&infracfg CLK_INFRA_AUDIO>,
779c02e0e86SKoro Chen				 <&topckgen CLK_TOP_AUDIO_SEL>,
780c02e0e86SKoro Chen				 <&topckgen CLK_TOP_AUD_INTBUS_SEL>,
781c02e0e86SKoro Chen				 <&topckgen CLK_TOP_APLL1_DIV0>,
782c02e0e86SKoro Chen				 <&topckgen CLK_TOP_APLL2_DIV0>,
783c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S0_M_SEL>,
784c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S1_M_SEL>,
785c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S2_M_SEL>,
786c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S3_M_SEL>,
787c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S3_B_SEL>;
788c02e0e86SKoro Chen			clock-names = "infra_sys_audio_clk",
789c02e0e86SKoro Chen				      "top_pdn_audio",
790c02e0e86SKoro Chen				      "top_pdn_aud_intbus",
791c02e0e86SKoro Chen				      "bck0",
792c02e0e86SKoro Chen				      "bck1",
793c02e0e86SKoro Chen				      "i2s0_m",
794c02e0e86SKoro Chen				      "i2s1_m",
795c02e0e86SKoro Chen				      "i2s2_m",
796c02e0e86SKoro Chen				      "i2s3_m",
797c02e0e86SKoro Chen				      "i2s3_b";
798c02e0e86SKoro Chen			assigned-clocks = <&topckgen CLK_TOP_AUD_1_SEL>,
799c02e0e86SKoro Chen					  <&topckgen CLK_TOP_AUD_2_SEL>;
800c02e0e86SKoro Chen			assigned-clock-parents = <&topckgen CLK_TOP_APLL1>,
801c02e0e86SKoro Chen						 <&topckgen CLK_TOP_APLL2>;
802c02e0e86SKoro Chen		};
8039719fa5aSEddie Huang
8049719fa5aSEddie Huang		mmc0: mmc@11230000 {
805689362b3SChaotian Jing			compatible = "mediatek,mt8173-mmc";
8069719fa5aSEddie Huang			reg = <0 0x11230000 0 0x1000>;
8079719fa5aSEddie Huang			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_LOW>;
8089719fa5aSEddie Huang			clocks = <&pericfg CLK_PERI_MSDC30_0>,
8099719fa5aSEddie Huang				 <&topckgen CLK_TOP_MSDC50_0_H_SEL>;
8109719fa5aSEddie Huang			clock-names = "source", "hclk";
8119719fa5aSEddie Huang			status = "disabled";
8129719fa5aSEddie Huang		};
8139719fa5aSEddie Huang
8149719fa5aSEddie Huang		mmc1: mmc@11240000 {
815689362b3SChaotian Jing			compatible = "mediatek,mt8173-mmc";
8169719fa5aSEddie Huang			reg = <0 0x11240000 0 0x1000>;
8179719fa5aSEddie Huang			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_LOW>;
8189719fa5aSEddie Huang			clocks = <&pericfg CLK_PERI_MSDC30_1>,
8199719fa5aSEddie Huang				 <&topckgen CLK_TOP_AXI_SEL>;
8209719fa5aSEddie Huang			clock-names = "source", "hclk";
8219719fa5aSEddie Huang			status = "disabled";
8229719fa5aSEddie Huang		};
8239719fa5aSEddie Huang
8249719fa5aSEddie Huang		mmc2: mmc@11250000 {
825689362b3SChaotian Jing			compatible = "mediatek,mt8173-mmc";
8269719fa5aSEddie Huang			reg = <0 0x11250000 0 0x1000>;
8279719fa5aSEddie Huang			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_LOW>;
8289719fa5aSEddie Huang			clocks = <&pericfg CLK_PERI_MSDC30_2>,
8299719fa5aSEddie Huang				 <&topckgen CLK_TOP_AXI_SEL>;
8309719fa5aSEddie Huang			clock-names = "source", "hclk";
8319719fa5aSEddie Huang			status = "disabled";
8329719fa5aSEddie Huang		};
8339719fa5aSEddie Huang
8349719fa5aSEddie Huang		mmc3: mmc@11260000 {
835689362b3SChaotian Jing			compatible = "mediatek,mt8173-mmc";
8369719fa5aSEddie Huang			reg = <0 0x11260000 0 0x1000>;
8379719fa5aSEddie Huang			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_LOW>;
8389719fa5aSEddie Huang			clocks = <&pericfg CLK_PERI_MSDC30_3>,
8399719fa5aSEddie Huang				 <&topckgen CLK_TOP_MSDC50_2_H_SEL>;
8409719fa5aSEddie Huang			clock-names = "source", "hclk";
8419719fa5aSEddie Huang			status = "disabled";
8429719fa5aSEddie Huang		};
84367e56c56SJames Liao
844c0891284SChunfeng Yun		ssusb: usb@11271000 {
845c0891284SChunfeng Yun			compatible = "mediatek,mt8173-mtu3";
846c0891284SChunfeng Yun			reg = <0 0x11271000 0 0x3000>,
847bfcce47aSChunfeng Yun			      <0 0x11280700 0 0x0100>;
848c0891284SChunfeng Yun			reg-names = "mac", "ippc";
849c0891284SChunfeng Yun			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_LOW>;
850ebf61c63Schunfeng.yun@mediatek.com			phys = <&u2port0 PHY_TYPE_USB2>,
851ebf61c63Schunfeng.yun@mediatek.com			       <&u3port0 PHY_TYPE_USB3>,
852ebf61c63Schunfeng.yun@mediatek.com			       <&u2port1 PHY_TYPE_USB2>;
853bfcce47aSChunfeng Yun			power-domains = <&scpsys MT8173_POWER_DOMAIN_USB>;
854cf1fcd45SChunfeng Yun			clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>;
855cf1fcd45SChunfeng Yun			clock-names = "sys_ck", "ref_ck";
856cf1fcd45SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 1>;
857c0891284SChunfeng Yun			#address-cells = <2>;
858c0891284SChunfeng Yun			#size-cells = <2>;
859c0891284SChunfeng Yun			ranges;
860c0891284SChunfeng Yun			status = "disabled";
861c0891284SChunfeng Yun
862c0891284SChunfeng Yun			usb_host: xhci@11270000 {
863c0891284SChunfeng Yun				compatible = "mediatek,mt8173-xhci";
864c0891284SChunfeng Yun				reg = <0 0x11270000 0 0x1000>;
865c0891284SChunfeng Yun				reg-names = "mac";
866c0891284SChunfeng Yun				interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_LOW>;
867c0891284SChunfeng Yun				power-domains = <&scpsys MT8173_POWER_DOMAIN_USB>;
868cb6efc7bSChunfeng Yun				clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>;
869cb6efc7bSChunfeng Yun				clock-names = "sys_ck", "ref_ck";
870c0891284SChunfeng Yun				status = "disabled";
871c0891284SChunfeng Yun			};
872bfcce47aSChunfeng Yun		};
873bfcce47aSChunfeng Yun
874bfcce47aSChunfeng Yun		u3phy: usb-phy@11290000 {
875bfcce47aSChunfeng Yun			compatible = "mediatek,mt8173-u3phy";
876bfcce47aSChunfeng Yun			reg = <0 0x11290000 0 0x800>;
877bfcce47aSChunfeng Yun			#address-cells = <2>;
878bfcce47aSChunfeng Yun			#size-cells = <2>;
879bfcce47aSChunfeng Yun			ranges;
880bfcce47aSChunfeng Yun			status = "okay";
881bfcce47aSChunfeng Yun
882ebf61c63Schunfeng.yun@mediatek.com			u2port0: usb-phy@11290800 {
883ebf61c63Schunfeng.yun@mediatek.com				reg = <0 0x11290800 0 0x100>;
88410f84a7aSchunfeng.yun@mediatek.com				clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>;
88510f84a7aSchunfeng.yun@mediatek.com				clock-names = "ref";
886bfcce47aSChunfeng Yun				#phy-cells = <1>;
887bfcce47aSChunfeng Yun				status = "okay";
888bfcce47aSChunfeng Yun			};
889bfcce47aSChunfeng Yun
890ebf61c63Schunfeng.yun@mediatek.com			u3port0: usb-phy@11290900 {
891ebf61c63Schunfeng.yun@mediatek.com				reg = <0 0x11290900 0 0x700>;
89210f84a7aSchunfeng.yun@mediatek.com				clocks = <&clk26m>;
89310f84a7aSchunfeng.yun@mediatek.com				clock-names = "ref";
894ebf61c63Schunfeng.yun@mediatek.com				#phy-cells = <1>;
895ebf61c63Schunfeng.yun@mediatek.com				status = "okay";
896ebf61c63Schunfeng.yun@mediatek.com			};
897ebf61c63Schunfeng.yun@mediatek.com
898ebf61c63Schunfeng.yun@mediatek.com			u2port1: usb-phy@11291000 {
899ebf61c63Schunfeng.yun@mediatek.com				reg = <0 0x11291000 0 0x100>;
90010f84a7aSchunfeng.yun@mediatek.com				clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>;
90110f84a7aSchunfeng.yun@mediatek.com				clock-names = "ref";
902bfcce47aSChunfeng Yun				#phy-cells = <1>;
903bfcce47aSChunfeng Yun				status = "okay";
904bfcce47aSChunfeng Yun			};
905bfcce47aSChunfeng Yun		};
906bfcce47aSChunfeng Yun
90767e56c56SJames Liao		mmsys: clock-controller@14000000 {
90867e56c56SJames Liao			compatible = "mediatek,mt8173-mmsys", "syscon";
90967e56c56SJames Liao			reg = <0 0x14000000 0 0x1000>;
91081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
911fc6634acSBibby Hsieh			assigned-clocks = <&topckgen CLK_TOP_MM_SEL>;
912fc6634acSBibby Hsieh			assigned-clock-rates = <400000000>;
91367e56c56SJames Liao			#clock-cells = <1>;
91467e56c56SJames Liao		};
91567e56c56SJames Liao
916989b292aSMinghsiu Tsai		mdp_rdma0: rdma@14001000 {
9178127881fSDaniel Kurtz			compatible = "mediatek,mt8173-mdp-rdma",
9188127881fSDaniel Kurtz				     "mediatek,mt8173-mdp";
919989b292aSMinghsiu Tsai			reg = <0 0x14001000 0 0x1000>;
920989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RDMA0>,
921989b292aSMinghsiu Tsai				 <&mmsys CLK_MM_MUTEX_32K>;
922989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
923989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_RDMA0>;
924989b292aSMinghsiu Tsai			mediatek,larb = <&larb0>;
9258127881fSDaniel Kurtz			mediatek,vpu = <&vpu>;
926989b292aSMinghsiu Tsai		};
927989b292aSMinghsiu Tsai
928989b292aSMinghsiu Tsai		mdp_rdma1: rdma@14002000 {
929989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-rdma";
930989b292aSMinghsiu Tsai			reg = <0 0x14002000 0 0x1000>;
931989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RDMA1>,
932989b292aSMinghsiu Tsai				 <&mmsys CLK_MM_MUTEX_32K>;
933989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
934989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_RDMA1>;
935989b292aSMinghsiu Tsai			mediatek,larb = <&larb4>;
936989b292aSMinghsiu Tsai		};
937989b292aSMinghsiu Tsai
938989b292aSMinghsiu Tsai		mdp_rsz0: rsz@14003000 {
939989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-rsz";
940989b292aSMinghsiu Tsai			reg = <0 0x14003000 0 0x1000>;
941989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RSZ0>;
942989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
943989b292aSMinghsiu Tsai		};
944989b292aSMinghsiu Tsai
945989b292aSMinghsiu Tsai		mdp_rsz1: rsz@14004000 {
946989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-rsz";
947989b292aSMinghsiu Tsai			reg = <0 0x14004000 0 0x1000>;
948989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RSZ1>;
949989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
950989b292aSMinghsiu Tsai		};
951989b292aSMinghsiu Tsai
952989b292aSMinghsiu Tsai		mdp_rsz2: rsz@14005000 {
953989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-rsz";
954989b292aSMinghsiu Tsai			reg = <0 0x14005000 0 0x1000>;
955989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RSZ2>;
956989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
957989b292aSMinghsiu Tsai		};
958989b292aSMinghsiu Tsai
959989b292aSMinghsiu Tsai		mdp_wdma0: wdma@14006000 {
960989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-wdma";
961989b292aSMinghsiu Tsai			reg = <0 0x14006000 0 0x1000>;
962989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_WDMA>;
963989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
964989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_WDMA>;
965989b292aSMinghsiu Tsai			mediatek,larb = <&larb0>;
966989b292aSMinghsiu Tsai		};
967989b292aSMinghsiu Tsai
968989b292aSMinghsiu Tsai		mdp_wrot0: wrot@14007000 {
969989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-wrot";
970989b292aSMinghsiu Tsai			reg = <0 0x14007000 0 0x1000>;
971989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_WROT0>;
972989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
973989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_WROT0>;
974989b292aSMinghsiu Tsai			mediatek,larb = <&larb0>;
975989b292aSMinghsiu Tsai		};
976989b292aSMinghsiu Tsai
977989b292aSMinghsiu Tsai		mdp_wrot1: wrot@14008000 {
978989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-wrot";
979989b292aSMinghsiu Tsai			reg = <0 0x14008000 0 0x1000>;
980989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_WROT1>;
981989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
982989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_WROT1>;
983989b292aSMinghsiu Tsai			mediatek,larb = <&larb4>;
984989b292aSMinghsiu Tsai		};
985989b292aSMinghsiu Tsai
98681ad4dbaSCK Hu		ovl0: ovl@1400c000 {
98781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-ovl";
98881ad4dbaSCK Hu			reg = <0 0x1400c000 0 0x1000>;
98981ad4dbaSCK Hu			interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_LOW>;
99081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
99181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_OVL0>;
99281ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_OVL0>;
99381ad4dbaSCK Hu			mediatek,larb = <&larb0>;
99481ad4dbaSCK Hu		};
99581ad4dbaSCK Hu
99681ad4dbaSCK Hu		ovl1: ovl@1400d000 {
99781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-ovl";
99881ad4dbaSCK Hu			reg = <0 0x1400d000 0 0x1000>;
99981ad4dbaSCK Hu			interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_LOW>;
100081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
100181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_OVL1>;
100281ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_OVL1>;
100381ad4dbaSCK Hu			mediatek,larb = <&larb4>;
100481ad4dbaSCK Hu		};
100581ad4dbaSCK Hu
100681ad4dbaSCK Hu		rdma0: rdma@1400e000 {
100781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-rdma";
100881ad4dbaSCK Hu			reg = <0 0x1400e000 0 0x1000>;
100981ad4dbaSCK Hu			interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_LOW>;
101081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
101181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_RDMA0>;
101281ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_RDMA0>;
101381ad4dbaSCK Hu			mediatek,larb = <&larb0>;
101481ad4dbaSCK Hu		};
101581ad4dbaSCK Hu
101681ad4dbaSCK Hu		rdma1: rdma@1400f000 {
101781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-rdma";
101881ad4dbaSCK Hu			reg = <0 0x1400f000 0 0x1000>;
101981ad4dbaSCK Hu			interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_LOW>;
102081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
102181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_RDMA1>;
102281ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_RDMA1>;
102381ad4dbaSCK Hu			mediatek,larb = <&larb4>;
102481ad4dbaSCK Hu		};
102581ad4dbaSCK Hu
102681ad4dbaSCK Hu		rdma2: rdma@14010000 {
102781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-rdma";
102881ad4dbaSCK Hu			reg = <0 0x14010000 0 0x1000>;
102981ad4dbaSCK Hu			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_LOW>;
103081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
103181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_RDMA2>;
103281ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_RDMA2>;
103381ad4dbaSCK Hu			mediatek,larb = <&larb4>;
103481ad4dbaSCK Hu		};
103581ad4dbaSCK Hu
103681ad4dbaSCK Hu		wdma0: wdma@14011000 {
103781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-wdma";
103881ad4dbaSCK Hu			reg = <0 0x14011000 0 0x1000>;
103981ad4dbaSCK Hu			interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_LOW>;
104081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
104181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_WDMA0>;
104281ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_WDMA0>;
104381ad4dbaSCK Hu			mediatek,larb = <&larb0>;
104481ad4dbaSCK Hu		};
104581ad4dbaSCK Hu
104681ad4dbaSCK Hu		wdma1: wdma@14012000 {
104781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-wdma";
104881ad4dbaSCK Hu			reg = <0 0x14012000 0 0x1000>;
104981ad4dbaSCK Hu			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_LOW>;
105081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
105181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_WDMA1>;
105281ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_WDMA1>;
105381ad4dbaSCK Hu			mediatek,larb = <&larb4>;
105481ad4dbaSCK Hu		};
105581ad4dbaSCK Hu
105681ad4dbaSCK Hu		color0: color@14013000 {
105781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-color";
105881ad4dbaSCK Hu			reg = <0 0x14013000 0 0x1000>;
105981ad4dbaSCK Hu			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_LOW>;
106081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
106181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_COLOR0>;
106281ad4dbaSCK Hu		};
106381ad4dbaSCK Hu
106481ad4dbaSCK Hu		color1: color@14014000 {
106581ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-color";
106681ad4dbaSCK Hu			reg = <0 0x14014000 0 0x1000>;
106781ad4dbaSCK Hu			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_LOW>;
106881ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
106981ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_COLOR1>;
107081ad4dbaSCK Hu		};
107181ad4dbaSCK Hu
107281ad4dbaSCK Hu		aal@14015000 {
107381ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-aal";
107481ad4dbaSCK Hu			reg = <0 0x14015000 0 0x1000>;
107581ad4dbaSCK Hu			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_LOW>;
107681ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
107781ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_AAL>;
107881ad4dbaSCK Hu		};
107981ad4dbaSCK Hu
108081ad4dbaSCK Hu		gamma@14016000 {
108181ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-gamma";
108281ad4dbaSCK Hu			reg = <0 0x14016000 0 0x1000>;
108381ad4dbaSCK Hu			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_LOW>;
108481ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
108581ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_GAMMA>;
108681ad4dbaSCK Hu		};
108781ad4dbaSCK Hu
108881ad4dbaSCK Hu		merge@14017000 {
108981ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-merge";
109081ad4dbaSCK Hu			reg = <0 0x14017000 0 0x1000>;
109181ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
109281ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_MERGE>;
109381ad4dbaSCK Hu		};
109481ad4dbaSCK Hu
109581ad4dbaSCK Hu		split0: split@14018000 {
109681ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-split";
109781ad4dbaSCK Hu			reg = <0 0x14018000 0 0x1000>;
109881ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
109981ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_SPLIT0>;
110081ad4dbaSCK Hu		};
110181ad4dbaSCK Hu
110281ad4dbaSCK Hu		split1: split@14019000 {
110381ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-split";
110481ad4dbaSCK Hu			reg = <0 0x14019000 0 0x1000>;
110581ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
110681ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_SPLIT1>;
110781ad4dbaSCK Hu		};
110881ad4dbaSCK Hu
110981ad4dbaSCK Hu		ufoe@1401a000 {
111081ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-ufoe";
111181ad4dbaSCK Hu			reg = <0 0x1401a000 0 0x1000>;
111281ad4dbaSCK Hu			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_LOW>;
111381ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
111481ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_UFOE>;
111581ad4dbaSCK Hu		};
111681ad4dbaSCK Hu
111781ad4dbaSCK Hu		dsi0: dsi@1401b000 {
111881ad4dbaSCK Hu			compatible = "mediatek,mt8173-dsi";
111981ad4dbaSCK Hu			reg = <0 0x1401b000 0 0x1000>;
112081ad4dbaSCK Hu			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_LOW>;
112181ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
112281ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DSI0_ENGINE>,
112381ad4dbaSCK Hu				 <&mmsys CLK_MM_DSI0_DIGITAL>,
112481ad4dbaSCK Hu				 <&mipi_tx0>;
112581ad4dbaSCK Hu			clock-names = "engine", "digital", "hs";
112681ad4dbaSCK Hu			phys = <&mipi_tx0>;
112781ad4dbaSCK Hu			phy-names = "dphy";
112881ad4dbaSCK Hu			status = "disabled";
112981ad4dbaSCK Hu		};
113081ad4dbaSCK Hu
113181ad4dbaSCK Hu		dsi1: dsi@1401c000 {
113281ad4dbaSCK Hu			compatible = "mediatek,mt8173-dsi";
113381ad4dbaSCK Hu			reg = <0 0x1401c000 0 0x1000>;
113481ad4dbaSCK Hu			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_LOW>;
113581ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
113681ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DSI1_ENGINE>,
113781ad4dbaSCK Hu				 <&mmsys CLK_MM_DSI1_DIGITAL>,
113881ad4dbaSCK Hu				 <&mipi_tx1>;
113981ad4dbaSCK Hu			clock-names = "engine", "digital", "hs";
114081ad4dbaSCK Hu			phy = <&mipi_tx1>;
114181ad4dbaSCK Hu			phy-names = "dphy";
114281ad4dbaSCK Hu			status = "disabled";
114381ad4dbaSCK Hu		};
114481ad4dbaSCK Hu
114581ad4dbaSCK Hu		dpi0: dpi@1401d000 {
114681ad4dbaSCK Hu			compatible = "mediatek,mt8173-dpi";
114781ad4dbaSCK Hu			reg = <0 0x1401d000 0 0x1000>;
114881ad4dbaSCK Hu			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>;
114981ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
115081ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DPI_PIXEL>,
115181ad4dbaSCK Hu				 <&mmsys CLK_MM_DPI_ENGINE>,
115281ad4dbaSCK Hu				 <&apmixedsys CLK_APMIXED_TVDPLL>;
115381ad4dbaSCK Hu			clock-names = "pixel", "engine", "pll";
115481ad4dbaSCK Hu			status = "disabled";
1155a10b57f4SCK Hu
1156a10b57f4SCK Hu			port {
1157a10b57f4SCK Hu				dpi0_out: endpoint {
1158a10b57f4SCK Hu					remote-endpoint = <&hdmi0_in>;
1159a10b57f4SCK Hu				};
1160a10b57f4SCK Hu			};
116181ad4dbaSCK Hu		};
116281ad4dbaSCK Hu
116361aee934SYH Huang		pwm0: pwm@1401e000 {
116461aee934SYH Huang			compatible = "mediatek,mt8173-disp-pwm",
116561aee934SYH Huang				     "mediatek,mt6595-disp-pwm";
116661aee934SYH Huang			reg = <0 0x1401e000 0 0x1000>;
116761aee934SYH Huang			#pwm-cells = <2>;
116861aee934SYH Huang			clocks = <&mmsys CLK_MM_DISP_PWM026M>,
116961aee934SYH Huang				 <&mmsys CLK_MM_DISP_PWM0MM>;
117061aee934SYH Huang			clock-names = "main", "mm";
117161aee934SYH Huang			status = "disabled";
117261aee934SYH Huang		};
117361aee934SYH Huang
117461aee934SYH Huang		pwm1: pwm@1401f000 {
117561aee934SYH Huang			compatible = "mediatek,mt8173-disp-pwm",
117661aee934SYH Huang				     "mediatek,mt6595-disp-pwm";
117761aee934SYH Huang			reg = <0 0x1401f000 0 0x1000>;
117861aee934SYH Huang			#pwm-cells = <2>;
117961aee934SYH Huang			clocks = <&mmsys CLK_MM_DISP_PWM126M>,
118061aee934SYH Huang				 <&mmsys CLK_MM_DISP_PWM1MM>;
118161aee934SYH Huang			clock-names = "main", "mm";
118261aee934SYH Huang			status = "disabled";
118361aee934SYH Huang		};
118461aee934SYH Huang
118581ad4dbaSCK Hu		mutex: mutex@14020000 {
118681ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-mutex";
118781ad4dbaSCK Hu			reg = <0 0x14020000 0 0x1000>;
118881ad4dbaSCK Hu			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_LOW>;
118981ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
119081ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_MUTEX_32K>;
119181ad4dbaSCK Hu		};
119281ad4dbaSCK Hu
11935ff6b3a6SYong Wu		larb0: larb@14021000 {
11945ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
11955ff6b3a6SYong Wu			reg = <0 0x14021000 0 0x1000>;
11965ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
11975ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
11985ff6b3a6SYong Wu			clocks = <&mmsys CLK_MM_SMI_LARB0>,
11995ff6b3a6SYong Wu				 <&mmsys CLK_MM_SMI_LARB0>;
12005ff6b3a6SYong Wu			clock-names = "apb", "smi";
12015ff6b3a6SYong Wu		};
12025ff6b3a6SYong Wu
12035ff6b3a6SYong Wu		smi_common: smi@14022000 {
12045ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-common";
12055ff6b3a6SYong Wu			reg = <0 0x14022000 0 0x1000>;
12065ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
12075ff6b3a6SYong Wu			clocks = <&mmsys CLK_MM_SMI_COMMON>,
12085ff6b3a6SYong Wu				 <&mmsys CLK_MM_SMI_COMMON>;
12095ff6b3a6SYong Wu			clock-names = "apb", "smi";
12105ff6b3a6SYong Wu		};
12115ff6b3a6SYong Wu
121281ad4dbaSCK Hu		od@14023000 {
121381ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-od";
121481ad4dbaSCK Hu			reg = <0 0x14023000 0 0x1000>;
121581ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_OD>;
121681ad4dbaSCK Hu		};
121781ad4dbaSCK Hu
1218a10b57f4SCK Hu		hdmi0: hdmi@14025000 {
1219a10b57f4SCK Hu			compatible = "mediatek,mt8173-hdmi";
1220a10b57f4SCK Hu			reg = <0 0x14025000 0 0x400>;
1221a10b57f4SCK Hu			interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_LOW>;
1222a10b57f4SCK Hu			clocks = <&mmsys CLK_MM_HDMI_PIXEL>,
1223a10b57f4SCK Hu				 <&mmsys CLK_MM_HDMI_PLLCK>,
1224a10b57f4SCK Hu				 <&mmsys CLK_MM_HDMI_AUDIO>,
1225a10b57f4SCK Hu				 <&mmsys CLK_MM_HDMI_SPDIF>;
1226a10b57f4SCK Hu			clock-names = "pixel", "pll", "bclk", "spdif";
1227a10b57f4SCK Hu			pinctrl-names = "default";
1228a10b57f4SCK Hu			pinctrl-0 = <&hdmi_pin>;
1229a10b57f4SCK Hu			phys = <&hdmi_phy>;
1230a10b57f4SCK Hu			phy-names = "hdmi";
1231a10b57f4SCK Hu			mediatek,syscon-hdmi = <&mmsys 0x900>;
1232a10b57f4SCK Hu			assigned-clocks = <&topckgen CLK_TOP_HDMI_SEL>;
1233a10b57f4SCK Hu			assigned-clock-parents = <&hdmi_phy>;
1234a10b57f4SCK Hu			status = "disabled";
1235a10b57f4SCK Hu
1236a10b57f4SCK Hu			ports {
1237a10b57f4SCK Hu				#address-cells = <1>;
1238a10b57f4SCK Hu				#size-cells = <0>;
1239a10b57f4SCK Hu
1240a10b57f4SCK Hu				port@0 {
1241a10b57f4SCK Hu					reg = <0>;
1242a10b57f4SCK Hu
1243a10b57f4SCK Hu					hdmi0_in: endpoint {
1244a10b57f4SCK Hu						remote-endpoint = <&dpi0_out>;
1245a10b57f4SCK Hu					};
1246a10b57f4SCK Hu				};
1247a10b57f4SCK Hu			};
1248a10b57f4SCK Hu		};
1249a10b57f4SCK Hu
12505ff6b3a6SYong Wu		larb4: larb@14027000 {
12515ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
12525ff6b3a6SYong Wu			reg = <0 0x14027000 0 0x1000>;
12535ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
12545ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
12555ff6b3a6SYong Wu			clocks = <&mmsys CLK_MM_SMI_LARB4>,
12565ff6b3a6SYong Wu				 <&mmsys CLK_MM_SMI_LARB4>;
12575ff6b3a6SYong Wu			clock-names = "apb", "smi";
12585ff6b3a6SYong Wu		};
12595ff6b3a6SYong Wu
126067e56c56SJames Liao		imgsys: clock-controller@15000000 {
126167e56c56SJames Liao			compatible = "mediatek,mt8173-imgsys", "syscon";
126267e56c56SJames Liao			reg = <0 0x15000000 0 0x1000>;
126367e56c56SJames Liao			#clock-cells = <1>;
126467e56c56SJames Liao		};
126567e56c56SJames Liao
12665ff6b3a6SYong Wu		larb2: larb@15001000 {
12675ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
12685ff6b3a6SYong Wu			reg = <0 0x15001000 0 0x1000>;
12695ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
12705ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_ISP>;
12715ff6b3a6SYong Wu			clocks = <&imgsys CLK_IMG_LARB2_SMI>,
12725ff6b3a6SYong Wu				 <&imgsys CLK_IMG_LARB2_SMI>;
12735ff6b3a6SYong Wu			clock-names = "apb", "smi";
12745ff6b3a6SYong Wu		};
12755ff6b3a6SYong Wu
127667e56c56SJames Liao		vdecsys: clock-controller@16000000 {
127767e56c56SJames Liao			compatible = "mediatek,mt8173-vdecsys", "syscon";
127867e56c56SJames Liao			reg = <0 0x16000000 0 0x1000>;
127967e56c56SJames Liao			#clock-cells = <1>;
128067e56c56SJames Liao		};
128167e56c56SJames Liao
128260eaae2bSTiffany Lin		vcodec_dec: vcodec@16000000 {
128360eaae2bSTiffany Lin			compatible = "mediatek,mt8173-vcodec-dec";
128460eaae2bSTiffany Lin			reg = <0 0x16000000 0 0x100>,	/* VDEC_SYS */
128560eaae2bSTiffany Lin			      <0 0x16020000 0 0x1000>,	/* VDEC_MISC */
128660eaae2bSTiffany Lin			      <0 0x16021000 0 0x800>,	/* VDEC_LD */
128760eaae2bSTiffany Lin			      <0 0x16021800 0 0x800>,	/* VDEC_TOP */
128860eaae2bSTiffany Lin			      <0 0x16022000 0 0x1000>,	/* VDEC_CM */
128960eaae2bSTiffany Lin			      <0 0x16023000 0 0x1000>,	/* VDEC_AD */
129060eaae2bSTiffany Lin			      <0 0x16024000 0 0x1000>,	/* VDEC_AV */
129160eaae2bSTiffany Lin			      <0 0x16025000 0 0x1000>,	/* VDEC_PP */
129260eaae2bSTiffany Lin			      <0 0x16026800 0 0x800>,	/* VDEC_HWD */
129360eaae2bSTiffany Lin			      <0 0x16027000 0 0x800>,	/* VDEC_HWQ */
129460eaae2bSTiffany Lin			      <0 0x16027800 0 0x800>,	/* VDEC_HWB */
129560eaae2bSTiffany Lin			      <0 0x16028400 0 0x400>;	/* VDEC_HWG */
129660eaae2bSTiffany Lin			interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_LOW>;
129760eaae2bSTiffany Lin			mediatek,larb = <&larb1>;
129860eaae2bSTiffany Lin			iommus = <&iommu M4U_PORT_HW_VDEC_MC_EXT>,
129960eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_PP_EXT>,
130060eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_AVC_MV_EXT>,
130160eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_PRED_RD_EXT>,
130260eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_PRED_WR_EXT>,
130360eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_UFO_EXT>,
130460eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_VLD_EXT>,
130560eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_VLD2_EXT>;
130660eaae2bSTiffany Lin			mediatek,vpu = <&vpu>;
130760eaae2bSTiffany Lin			power-domains = <&scpsys MT8173_POWER_DOMAIN_VDEC>;
130860eaae2bSTiffany Lin			clocks = <&apmixedsys CLK_APMIXED_VCODECPLL>,
130960eaae2bSTiffany Lin				 <&topckgen CLK_TOP_UNIVPLL_D2>,
131060eaae2bSTiffany Lin				 <&topckgen CLK_TOP_CCI400_SEL>,
131160eaae2bSTiffany Lin				 <&topckgen CLK_TOP_VDEC_SEL>,
131260eaae2bSTiffany Lin				 <&topckgen CLK_TOP_VCODECPLL>,
131360eaae2bSTiffany Lin				 <&apmixedsys CLK_APMIXED_VENCPLL>,
131460eaae2bSTiffany Lin				 <&topckgen CLK_TOP_VENC_LT_SEL>,
131560eaae2bSTiffany Lin				 <&topckgen CLK_TOP_VCODECPLL_370P5>;
131660eaae2bSTiffany Lin			clock-names = "vcodecpll",
131760eaae2bSTiffany Lin				      "univpll_d2",
131860eaae2bSTiffany Lin				      "clk_cci400_sel",
131960eaae2bSTiffany Lin				      "vdec_sel",
132060eaae2bSTiffany Lin				      "vdecpll",
132160eaae2bSTiffany Lin				      "vencpll",
132260eaae2bSTiffany Lin				      "venc_lt_sel",
132360eaae2bSTiffany Lin				      "vdec_bus_clk_src";
1324fbbad028SYunfei Dong			assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>,
1325fbbad028SYunfei Dong					  <&topckgen CLK_TOP_CCI400_SEL>,
1326fbbad028SYunfei Dong					  <&topckgen CLK_TOP_VDEC_SEL>,
1327fbbad028SYunfei Dong					  <&apmixedsys CLK_APMIXED_VCODECPLL>,
1328fbbad028SYunfei Dong					  <&apmixedsys CLK_APMIXED_VENCPLL>;
1329fbbad028SYunfei Dong			assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>,
1330fbbad028SYunfei Dong						 <&topckgen CLK_TOP_UNIVPLL_D2>,
1331fbbad028SYunfei Dong						 <&topckgen CLK_TOP_VCODECPLL>;
1332fbbad028SYunfei Dong			assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>;
133360eaae2bSTiffany Lin		};
133460eaae2bSTiffany Lin
13355ff6b3a6SYong Wu		larb1: larb@16010000 {
13365ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
13375ff6b3a6SYong Wu			reg = <0 0x16010000 0 0x1000>;
13385ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
13395ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_VDEC>;
13405ff6b3a6SYong Wu			clocks = <&vdecsys CLK_VDEC_CKEN>,
13415ff6b3a6SYong Wu				 <&vdecsys CLK_VDEC_LARB_CKEN>;
13425ff6b3a6SYong Wu			clock-names = "apb", "smi";
13435ff6b3a6SYong Wu		};
13445ff6b3a6SYong Wu
134567e56c56SJames Liao		vencsys: clock-controller@18000000 {
134667e56c56SJames Liao			compatible = "mediatek,mt8173-vencsys", "syscon";
134767e56c56SJames Liao			reg = <0 0x18000000 0 0x1000>;
134867e56c56SJames Liao			#clock-cells = <1>;
134967e56c56SJames Liao		};
135067e56c56SJames Liao
13515ff6b3a6SYong Wu		larb3: larb@18001000 {
13525ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
13535ff6b3a6SYong Wu			reg = <0 0x18001000 0 0x1000>;
13545ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
13555ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_VENC>;
13565ff6b3a6SYong Wu			clocks = <&vencsys CLK_VENC_CKE1>,
13575ff6b3a6SYong Wu				 <&vencsys CLK_VENC_CKE0>;
13585ff6b3a6SYong Wu			clock-names = "apb", "smi";
13595ff6b3a6SYong Wu		};
13605ff6b3a6SYong Wu
13618eb80252STiffany Lin		vcodec_enc: vcodec@18002000 {
13628eb80252STiffany Lin			compatible = "mediatek,mt8173-vcodec-enc";
13638eb80252STiffany Lin			reg = <0 0x18002000 0 0x1000>,	/* VENC_SYS */
13648eb80252STiffany Lin			      <0 0x19002000 0 0x1000>;	/* VENC_LT_SYS */
13658eb80252STiffany Lin			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>,
13668eb80252STiffany Lin				     <GIC_SPI 202 IRQ_TYPE_LEVEL_LOW>;
13678eb80252STiffany Lin			mediatek,larb = <&larb3>,
13688eb80252STiffany Lin					<&larb5>;
13698eb80252STiffany Lin			iommus = <&iommu M4U_PORT_VENC_RCPU>,
13708eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REC>,
13718eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_BSDMA>,
13728eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_SV_COMV>,
13738eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_RD_COMV>,
13748eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_CUR_LUMA>,
13758eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_CUR_CHROMA>,
13768eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REF_LUMA>,
13778eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REF_CHROMA>,
13788eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_NBM_RDMA>,
13798eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_NBM_WDMA>,
13808eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_RCPU_SET2>,
13818eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REC_FRM_SET2>,
13828eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_BSDMA_SET2>,
13838eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_SV_COMA_SET2>,
13848eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_RD_COMA_SET2>,
13858eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_CUR_LUMA_SET2>,
13868eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>,
13878eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REF_LUMA_SET2>,
13888eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>;
13898eb80252STiffany Lin			mediatek,vpu = <&vpu>;
13908eb80252STiffany Lin			clocks = <&topckgen CLK_TOP_VENCPLL_D2>,
13918eb80252STiffany Lin				 <&topckgen CLK_TOP_VENC_SEL>,
13928eb80252STiffany Lin				 <&topckgen CLK_TOP_UNIVPLL1_D2>,
13938eb80252STiffany Lin				 <&topckgen CLK_TOP_VENC_LT_SEL>;
13948eb80252STiffany Lin			clock-names = "venc_sel_src",
13958eb80252STiffany Lin				      "venc_sel",
13968eb80252STiffany Lin				      "venc_lt_sel_src",
13978eb80252STiffany Lin				      "venc_lt_sel";
1398fbbad028SYunfei Dong			assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>,
1399fbbad028SYunfei Dong					  <&topckgen CLK_TOP_VENC_LT_SEL>;
1400fbbad028SYunfei Dong			assigned-clock-parents = <&topckgen CLK_TOP_VENCPLL_D2>,
1401fbbad028SYunfei Dong						 <&topckgen CLK_TOP_UNIVPLL1_D2>;
14028eb80252STiffany Lin		};
14038eb80252STiffany Lin
140467e56c56SJames Liao		vencltsys: clock-controller@19000000 {
140567e56c56SJames Liao			compatible = "mediatek,mt8173-vencltsys", "syscon";
140667e56c56SJames Liao			reg = <0 0x19000000 0 0x1000>;
140767e56c56SJames Liao			#clock-cells = <1>;
140867e56c56SJames Liao		};
14095ff6b3a6SYong Wu
14105ff6b3a6SYong Wu		larb5: larb@19001000 {
14115ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
14125ff6b3a6SYong Wu			reg = <0 0x19001000 0 0x1000>;
14135ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
14145ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_VENC_LT>;
14155ff6b3a6SYong Wu			clocks = <&vencltsys CLK_VENCLT_CKE1>,
14165ff6b3a6SYong Wu				 <&vencltsys CLK_VENCLT_CKE0>;
14175ff6b3a6SYong Wu			clock-names = "apb", "smi";
14185ff6b3a6SYong Wu		};
1419b3a37248SEddie Huang	};
1420b3a37248SEddie Huang};
1421b3a37248SEddie Huang
1422