1b3a37248SEddie Huang/*
2b3a37248SEddie Huang * Copyright (c) 2014 MediaTek Inc.
3b3a37248SEddie Huang * Author: Eddie Huang <eddie.huang@mediatek.com>
4b3a37248SEddie Huang *
5b3a37248SEddie Huang * This program is free software; you can redistribute it and/or modify
6b3a37248SEddie Huang * it under the terms of the GNU General Public License version 2 as
7b3a37248SEddie Huang * published by the Free Software Foundation.
8b3a37248SEddie Huang *
9b3a37248SEddie Huang * This program is distributed in the hope that it will be useful,
10b3a37248SEddie Huang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
11b3a37248SEddie Huang * GNU General Public License for more details.
12b3a37248SEddie Huang */
13b3a37248SEddie Huang
14f2ce7014SSascha Hauer#include <dt-bindings/clock/mt8173-clk.h>
15b3a37248SEddie Huang#include <dt-bindings/interrupt-controller/irq.h>
16b3a37248SEddie Huang#include <dt-bindings/interrupt-controller/arm-gic.h>
175ff6b3a6SYong Wu#include <dt-bindings/memory/mt8173-larb-port.h>
18bfcce47aSChunfeng Yun#include <dt-bindings/phy/phy.h>
19c02e0e86SKoro Chen#include <dt-bindings/power/mt8173-power.h>
20967313e2SPhilipp Zabel#include <dt-bindings/reset/mt8173-resets.h>
21c2e66b8fSHoulong Wei#include <dt-bindings/gce/mt8173-gce.h>
2226af2884SMichael Kao#include <dt-bindings/thermal/thermal.h>
23359f9365SHongzhou Yang#include "mt8173-pinfunc.h"
24b3a37248SEddie Huang
25b3a37248SEddie Huang/ {
26b3a37248SEddie Huang	compatible = "mediatek,mt8173";
27b3a37248SEddie Huang	interrupt-parent = <&sysirq>;
28b3a37248SEddie Huang	#address-cells = <2>;
29b3a37248SEddie Huang	#size-cells = <2>;
30b3a37248SEddie Huang
3181ad4dbaSCK Hu	aliases {
3281ad4dbaSCK Hu		ovl0 = &ovl0;
3381ad4dbaSCK Hu		ovl1 = &ovl1;
3481ad4dbaSCK Hu		rdma0 = &rdma0;
3581ad4dbaSCK Hu		rdma1 = &rdma1;
3681ad4dbaSCK Hu		rdma2 = &rdma2;
3781ad4dbaSCK Hu		wdma0 = &wdma0;
3881ad4dbaSCK Hu		wdma1 = &wdma1;
3981ad4dbaSCK Hu		color0 = &color0;
4081ad4dbaSCK Hu		color1 = &color1;
4181ad4dbaSCK Hu		split0 = &split0;
4281ad4dbaSCK Hu		split1 = &split1;
4381ad4dbaSCK Hu		dpi0 = &dpi0;
4481ad4dbaSCK Hu		dsi0 = &dsi0;
4581ad4dbaSCK Hu		dsi1 = &dsi1;
46989b292aSMinghsiu Tsai		mdp_rdma0 = &mdp_rdma0;
47989b292aSMinghsiu Tsai		mdp_rdma1 = &mdp_rdma1;
48989b292aSMinghsiu Tsai		mdp_rsz0 = &mdp_rsz0;
49989b292aSMinghsiu Tsai		mdp_rsz1 = &mdp_rsz1;
50989b292aSMinghsiu Tsai		mdp_rsz2 = &mdp_rsz2;
51989b292aSMinghsiu Tsai		mdp_wdma0 = &mdp_wdma0;
52989b292aSMinghsiu Tsai		mdp_wrot0 = &mdp_wrot0;
53989b292aSMinghsiu Tsai		mdp_wrot1 = &mdp_wrot1;
540f5da28eSHsin-Yi Wang		serial0 = &uart0;
550f5da28eSHsin-Yi Wang		serial1 = &uart1;
560f5da28eSHsin-Yi Wang		serial2 = &uart2;
570f5da28eSHsin-Yi Wang		serial3 = &uart3;
5881ad4dbaSCK Hu	};
5981ad4dbaSCK Hu
60da85a3afSAndrew-sh Cheng	cluster0_opp: opp_table0 {
61da85a3afSAndrew-sh Cheng		compatible = "operating-points-v2";
62da85a3afSAndrew-sh Cheng		opp-shared;
63da85a3afSAndrew-sh Cheng		opp-507000000 {
64da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <507000000>;
65da85a3afSAndrew-sh Cheng			opp-microvolt = <859000>;
66da85a3afSAndrew-sh Cheng		};
67da85a3afSAndrew-sh Cheng		opp-702000000 {
68da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <702000000>;
69da85a3afSAndrew-sh Cheng			opp-microvolt = <908000>;
70da85a3afSAndrew-sh Cheng		};
71da85a3afSAndrew-sh Cheng		opp-1001000000 {
72da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1001000000>;
73da85a3afSAndrew-sh Cheng			opp-microvolt = <983000>;
74da85a3afSAndrew-sh Cheng		};
75da85a3afSAndrew-sh Cheng		opp-1105000000 {
76da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1105000000>;
77da85a3afSAndrew-sh Cheng			opp-microvolt = <1009000>;
78da85a3afSAndrew-sh Cheng		};
79da85a3afSAndrew-sh Cheng		opp-1209000000 {
80da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1209000000>;
81da85a3afSAndrew-sh Cheng			opp-microvolt = <1034000>;
82da85a3afSAndrew-sh Cheng		};
83da85a3afSAndrew-sh Cheng		opp-1300000000 {
84da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1300000000>;
85da85a3afSAndrew-sh Cheng			opp-microvolt = <1057000>;
86da85a3afSAndrew-sh Cheng		};
87da85a3afSAndrew-sh Cheng		opp-1508000000 {
88da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1508000000>;
89da85a3afSAndrew-sh Cheng			opp-microvolt = <1109000>;
90da85a3afSAndrew-sh Cheng		};
91da85a3afSAndrew-sh Cheng		opp-1703000000 {
92da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1703000000>;
93da85a3afSAndrew-sh Cheng			opp-microvolt = <1125000>;
94da85a3afSAndrew-sh Cheng		};
95da85a3afSAndrew-sh Cheng	};
96da85a3afSAndrew-sh Cheng
97da85a3afSAndrew-sh Cheng	cluster1_opp: opp_table1 {
98da85a3afSAndrew-sh Cheng		compatible = "operating-points-v2";
99da85a3afSAndrew-sh Cheng		opp-shared;
100da85a3afSAndrew-sh Cheng		opp-507000000 {
101da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <507000000>;
102da85a3afSAndrew-sh Cheng			opp-microvolt = <828000>;
103da85a3afSAndrew-sh Cheng		};
104da85a3afSAndrew-sh Cheng		opp-702000000 {
105da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <702000000>;
106da85a3afSAndrew-sh Cheng			opp-microvolt = <867000>;
107da85a3afSAndrew-sh Cheng		};
108da85a3afSAndrew-sh Cheng		opp-1001000000 {
109da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1001000000>;
110da85a3afSAndrew-sh Cheng			opp-microvolt = <927000>;
111da85a3afSAndrew-sh Cheng		};
112da85a3afSAndrew-sh Cheng		opp-1209000000 {
113da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1209000000>;
114da85a3afSAndrew-sh Cheng			opp-microvolt = <968000>;
115da85a3afSAndrew-sh Cheng		};
116da85a3afSAndrew-sh Cheng		opp-1404000000 {
117da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1404000000>;
118da85a3afSAndrew-sh Cheng			opp-microvolt = <1007000>;
119da85a3afSAndrew-sh Cheng		};
120da85a3afSAndrew-sh Cheng		opp-1612000000 {
121da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1612000000>;
122da85a3afSAndrew-sh Cheng			opp-microvolt = <1049000>;
123da85a3afSAndrew-sh Cheng		};
124da85a3afSAndrew-sh Cheng		opp-1807000000 {
125da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <1807000000>;
126da85a3afSAndrew-sh Cheng			opp-microvolt = <1089000>;
127da85a3afSAndrew-sh Cheng		};
128da85a3afSAndrew-sh Cheng		opp-2106000000 {
129da85a3afSAndrew-sh Cheng			opp-hz = /bits/ 64 <2106000000>;
130da85a3afSAndrew-sh Cheng			opp-microvolt = <1125000>;
131da85a3afSAndrew-sh Cheng		};
132da85a3afSAndrew-sh Cheng	};
133da85a3afSAndrew-sh Cheng
134b3a37248SEddie Huang	cpus {
135b3a37248SEddie Huang		#address-cells = <1>;
136b3a37248SEddie Huang		#size-cells = <0>;
137b3a37248SEddie Huang
138b3a37248SEddie Huang		cpu-map {
139b3a37248SEddie Huang			cluster0 {
140b3a37248SEddie Huang				core0 {
141b3a37248SEddie Huang					cpu = <&cpu0>;
142b3a37248SEddie Huang				};
143b3a37248SEddie Huang				core1 {
144b3a37248SEddie Huang					cpu = <&cpu1>;
145b3a37248SEddie Huang				};
146b3a37248SEddie Huang			};
147b3a37248SEddie Huang
148b3a37248SEddie Huang			cluster1 {
149b3a37248SEddie Huang				core0 {
150b3a37248SEddie Huang					cpu = <&cpu2>;
151b3a37248SEddie Huang				};
152b3a37248SEddie Huang				core1 {
153b3a37248SEddie Huang					cpu = <&cpu3>;
154b3a37248SEddie Huang				};
155b3a37248SEddie Huang			};
156b3a37248SEddie Huang		};
157b3a37248SEddie Huang
158b3a37248SEddie Huang		cpu0: cpu@0 {
159b3a37248SEddie Huang			device_type = "cpu";
160b3a37248SEddie Huang			compatible = "arm,cortex-a53";
161b3a37248SEddie Huang			reg = <0x000>;
162ad4df7a5SHoward Chen			enable-method = "psci";
163ad4df7a5SHoward Chen			cpu-idle-states = <&CPU_SLEEP_0>;
164acbf76eeSArnd Bergmann			#cooling-cells = <2>;
16519f62c76Smichael.kao			dynamic-power-coefficient = <263>;
166da85a3afSAndrew-sh Cheng			clocks = <&infracfg CLK_INFRA_CA53SEL>,
167da85a3afSAndrew-sh Cheng				 <&apmixedsys CLK_APMIXED_MAINPLL>;
168da85a3afSAndrew-sh Cheng			clock-names = "cpu", "intermediate";
169da85a3afSAndrew-sh Cheng			operating-points-v2 = <&cluster0_opp>;
170b3a37248SEddie Huang		};
171b3a37248SEddie Huang
172b3a37248SEddie Huang		cpu1: cpu@1 {
173b3a37248SEddie Huang			device_type = "cpu";
174b3a37248SEddie Huang			compatible = "arm,cortex-a53";
175b3a37248SEddie Huang			reg = <0x001>;
176b3a37248SEddie Huang			enable-method = "psci";
177ad4df7a5SHoward Chen			cpu-idle-states = <&CPU_SLEEP_0>;
178a06e5c05SViresh Kumar			#cooling-cells = <2>;
17919f62c76Smichael.kao			dynamic-power-coefficient = <263>;
180da85a3afSAndrew-sh Cheng			clocks = <&infracfg CLK_INFRA_CA53SEL>,
181da85a3afSAndrew-sh Cheng				 <&apmixedsys CLK_APMIXED_MAINPLL>;
182da85a3afSAndrew-sh Cheng			clock-names = "cpu", "intermediate";
183da85a3afSAndrew-sh Cheng			operating-points-v2 = <&cluster0_opp>;
184b3a37248SEddie Huang		};
185b3a37248SEddie Huang
186b3a37248SEddie Huang		cpu2: cpu@100 {
187b3a37248SEddie Huang			device_type = "cpu";
1885c6e116dSSeiya Wang			compatible = "arm,cortex-a72";
189b3a37248SEddie Huang			reg = <0x100>;
190b3a37248SEddie Huang			enable-method = "psci";
191ad4df7a5SHoward Chen			cpu-idle-states = <&CPU_SLEEP_0>;
192acbf76eeSArnd Bergmann			#cooling-cells = <2>;
19319f62c76Smichael.kao			dynamic-power-coefficient = <530>;
1945c6e116dSSeiya Wang			clocks = <&infracfg CLK_INFRA_CA72SEL>,
195da85a3afSAndrew-sh Cheng				 <&apmixedsys CLK_APMIXED_MAINPLL>;
196da85a3afSAndrew-sh Cheng			clock-names = "cpu", "intermediate";
197da85a3afSAndrew-sh Cheng			operating-points-v2 = <&cluster1_opp>;
198b3a37248SEddie Huang		};
199b3a37248SEddie Huang
200b3a37248SEddie Huang		cpu3: cpu@101 {
201b3a37248SEddie Huang			device_type = "cpu";
2025c6e116dSSeiya Wang			compatible = "arm,cortex-a72";
203b3a37248SEddie Huang			reg = <0x101>;
204b3a37248SEddie Huang			enable-method = "psci";
205ad4df7a5SHoward Chen			cpu-idle-states = <&CPU_SLEEP_0>;
206a06e5c05SViresh Kumar			#cooling-cells = <2>;
20719f62c76Smichael.kao			dynamic-power-coefficient = <530>;
2085c6e116dSSeiya Wang			clocks = <&infracfg CLK_INFRA_CA72SEL>,
209da85a3afSAndrew-sh Cheng				 <&apmixedsys CLK_APMIXED_MAINPLL>;
210da85a3afSAndrew-sh Cheng			clock-names = "cpu", "intermediate";
211da85a3afSAndrew-sh Cheng			operating-points-v2 = <&cluster1_opp>;
212ad4df7a5SHoward Chen		};
213ad4df7a5SHoward Chen
214ad4df7a5SHoward Chen		idle-states {
215a13f18f5SLorenzo Pieralisi			entry-method = "psci";
216ad4df7a5SHoward Chen
217ad4df7a5SHoward Chen			CPU_SLEEP_0: cpu-sleep-0 {
218ad4df7a5SHoward Chen				compatible = "arm,idle-state";
219ad4df7a5SHoward Chen				local-timer-stop;
220ad4df7a5SHoward Chen				entry-latency-us = <639>;
221ad4df7a5SHoward Chen				exit-latency-us = <680>;
222ad4df7a5SHoward Chen				min-residency-us = <1088>;
223ad4df7a5SHoward Chen				arm,psci-suspend-param = <0x0010000>;
224ad4df7a5SHoward Chen			};
225b3a37248SEddie Huang		};
226b3a37248SEddie Huang	};
227b3a37248SEddie Huang
228a4599f6eSSeiya Wang	pmu_a53 {
229a4599f6eSSeiya Wang		compatible = "arm,cortex-a53-pmu";
230a4599f6eSSeiya Wang		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_LOW>,
231a4599f6eSSeiya Wang			     <GIC_SPI 9 IRQ_TYPE_LEVEL_LOW>;
232a4599f6eSSeiya Wang		interrupt-affinity = <&cpu0>, <&cpu1>;
233a4599f6eSSeiya Wang	};
234a4599f6eSSeiya Wang
235a4599f6eSSeiya Wang	pmu_a72 {
236a4599f6eSSeiya Wang		compatible = "arm,cortex-a72-pmu";
237a4599f6eSSeiya Wang		interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_LOW>,
238a4599f6eSSeiya Wang			     <GIC_SPI 13 IRQ_TYPE_LEVEL_LOW>;
239a4599f6eSSeiya Wang		interrupt-affinity = <&cpu2>, <&cpu3>;
240a4599f6eSSeiya Wang	};
241a4599f6eSSeiya Wang
242b3a37248SEddie Huang	psci {
24305bdabe7SFan Chen		compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci";
244b3a37248SEddie Huang		method = "smc";
245b3a37248SEddie Huang		cpu_suspend   = <0x84000001>;
246b3a37248SEddie Huang		cpu_off	      = <0x84000002>;
247b3a37248SEddie Huang		cpu_on	      = <0x84000003>;
248b3a37248SEddie Huang	};
249b3a37248SEddie Huang
25072b29215SHsin-Yi Wang	clk26m: oscillator0 {
251f2ce7014SSascha Hauer		compatible = "fixed-clock";
252f2ce7014SSascha Hauer		#clock-cells = <0>;
253f2ce7014SSascha Hauer		clock-frequency = <26000000>;
254f2ce7014SSascha Hauer		clock-output-names = "clk26m";
255f2ce7014SSascha Hauer	};
256f2ce7014SSascha Hauer
25772b29215SHsin-Yi Wang	clk32k: oscillator1 {
258f2ce7014SSascha Hauer		compatible = "fixed-clock";
259f2ce7014SSascha Hauer		#clock-cells = <0>;
260f2ce7014SSascha Hauer		clock-frequency = <32000>;
261f2ce7014SSascha Hauer		clock-output-names = "clk32k";
262f2ce7014SSascha Hauer	};
263f2ce7014SSascha Hauer
26472b29215SHsin-Yi Wang	cpum_ck: oscillator2 {
26567e56c56SJames Liao		compatible = "fixed-clock";
26667e56c56SJames Liao		#clock-cells = <0>;
26767e56c56SJames Liao		clock-frequency = <0>;
26867e56c56SJames Liao		clock-output-names = "cpum_ck";
26967e56c56SJames Liao	};
27067e56c56SJames Liao
271962f5143Sdawei.chien@mediatek.com	thermal-zones {
272962f5143Sdawei.chien@mediatek.com		cpu_thermal: cpu_thermal {
273962f5143Sdawei.chien@mediatek.com			polling-delay-passive = <1000>; /* milliseconds */
274962f5143Sdawei.chien@mediatek.com			polling-delay = <1000>; /* milliseconds */
275962f5143Sdawei.chien@mediatek.com
276962f5143Sdawei.chien@mediatek.com			thermal-sensors = <&thermal>;
277962f5143Sdawei.chien@mediatek.com			sustainable-power = <1500>; /* milliwatts */
278962f5143Sdawei.chien@mediatek.com
279962f5143Sdawei.chien@mediatek.com			trips {
28072b29215SHsin-Yi Wang				threshold: trip-point0 {
281962f5143Sdawei.chien@mediatek.com					temperature = <68000>;
282962f5143Sdawei.chien@mediatek.com					hysteresis = <2000>;
283962f5143Sdawei.chien@mediatek.com					type = "passive";
284962f5143Sdawei.chien@mediatek.com				};
285962f5143Sdawei.chien@mediatek.com
28672b29215SHsin-Yi Wang				target: trip-point1 {
287962f5143Sdawei.chien@mediatek.com					temperature = <85000>;
288962f5143Sdawei.chien@mediatek.com					hysteresis = <2000>;
289962f5143Sdawei.chien@mediatek.com					type = "passive";
290962f5143Sdawei.chien@mediatek.com				};
291962f5143Sdawei.chien@mediatek.com
29272b29215SHsin-Yi Wang				cpu_crit: cpu_crit0 {
293962f5143Sdawei.chien@mediatek.com					temperature = <115000>;
294962f5143Sdawei.chien@mediatek.com					hysteresis = <2000>;
295962f5143Sdawei.chien@mediatek.com					type = "critical";
296962f5143Sdawei.chien@mediatek.com				};
297962f5143Sdawei.chien@mediatek.com			};
298962f5143Sdawei.chien@mediatek.com
299962f5143Sdawei.chien@mediatek.com			cooling-maps {
30072b29215SHsin-Yi Wang				map0 {
301962f5143Sdawei.chien@mediatek.com					trip = <&target>;
30226af2884SMichael Kao					cooling-device = <&cpu0 THERMAL_NO_LIMIT
30326af2884SMichael Kao							  THERMAL_NO_LIMIT>,
30426af2884SMichael Kao							 <&cpu1 THERMAL_NO_LIMIT
30526af2884SMichael Kao							  THERMAL_NO_LIMIT>;
3067fcef92dSDaniel Kurtz					contribution = <3072>;
307962f5143Sdawei.chien@mediatek.com				};
30872b29215SHsin-Yi Wang				map1 {
309962f5143Sdawei.chien@mediatek.com					trip = <&target>;
31026af2884SMichael Kao					cooling-device = <&cpu2 THERMAL_NO_LIMIT
31126af2884SMichael Kao							  THERMAL_NO_LIMIT>,
31226af2884SMichael Kao							 <&cpu3 THERMAL_NO_LIMIT
31326af2884SMichael Kao							  THERMAL_NO_LIMIT>;
3147fcef92dSDaniel Kurtz					contribution = <1024>;
315962f5143Sdawei.chien@mediatek.com				};
316962f5143Sdawei.chien@mediatek.com			};
317962f5143Sdawei.chien@mediatek.com		};
318962f5143Sdawei.chien@mediatek.com	};
319962f5143Sdawei.chien@mediatek.com
320404b2819SAndrew-CT Chen	reserved-memory {
321404b2819SAndrew-CT Chen		#address-cells = <2>;
322404b2819SAndrew-CT Chen		#size-cells = <2>;
323404b2819SAndrew-CT Chen		ranges;
32472b29215SHsin-Yi Wang		vpu_dma_reserved: vpu_dma_mem_region@b7000000 {
325404b2819SAndrew-CT Chen			compatible = "shared-dma-pool";
326404b2819SAndrew-CT Chen			reg = <0 0xb7000000 0 0x500000>;
327404b2819SAndrew-CT Chen			alignment = <0x1000>;
328404b2819SAndrew-CT Chen			no-map;
329404b2819SAndrew-CT Chen		};
330404b2819SAndrew-CT Chen	};
331404b2819SAndrew-CT Chen
332b3a37248SEddie Huang	timer {
333b3a37248SEddie Huang		compatible = "arm,armv8-timer";
334b3a37248SEddie Huang		interrupt-parent = <&gic>;
335b3a37248SEddie Huang		interrupts = <GIC_PPI 13
336b3a37248SEddie Huang			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
337b3a37248SEddie Huang			     <GIC_PPI 14
338b3a37248SEddie Huang			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
339b3a37248SEddie Huang			     <GIC_PPI 11
340b3a37248SEddie Huang			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
341b3a37248SEddie Huang			     <GIC_PPI 10
342b3a37248SEddie Huang			      (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
343b5686273SHsin-Yi Wang		arm,no-tick-in-suspend;
344b3a37248SEddie Huang	};
345b3a37248SEddie Huang
346b3a37248SEddie Huang	soc {
347b3a37248SEddie Huang		#address-cells = <2>;
348b3a37248SEddie Huang		#size-cells = <2>;
349b3a37248SEddie Huang		compatible = "simple-bus";
350b3a37248SEddie Huang		ranges;
351b3a37248SEddie Huang
352f2ce7014SSascha Hauer		topckgen: clock-controller@10000000 {
353f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-topckgen";
354f2ce7014SSascha Hauer			reg = <0 0x10000000 0 0x1000>;
355f2ce7014SSascha Hauer			#clock-cells = <1>;
356f2ce7014SSascha Hauer		};
357f2ce7014SSascha Hauer
358f2ce7014SSascha Hauer		infracfg: power-controller@10001000 {
359f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-infracfg", "syscon";
360f2ce7014SSascha Hauer			reg = <0 0x10001000 0 0x1000>;
361f2ce7014SSascha Hauer			#clock-cells = <1>;
362f2ce7014SSascha Hauer			#reset-cells = <1>;
363f2ce7014SSascha Hauer		};
364f2ce7014SSascha Hauer
365f2ce7014SSascha Hauer		pericfg: power-controller@10003000 {
366f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-pericfg", "syscon";
367f2ce7014SSascha Hauer			reg = <0 0x10003000 0 0x1000>;
368f2ce7014SSascha Hauer			#clock-cells = <1>;
369f2ce7014SSascha Hauer			#reset-cells = <1>;
370f2ce7014SSascha Hauer		};
371f2ce7014SSascha Hauer
372f2ce7014SSascha Hauer		syscfg_pctl_a: syscfg_pctl_a@10005000 {
373f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-pctl-a-syscfg", "syscon";
374f2ce7014SSascha Hauer			reg = <0 0x10005000 0 0x1000>;
375f2ce7014SSascha Hauer		};
376f2ce7014SSascha Hauer
37772b29215SHsin-Yi Wang		pio: pinctrl@1000b000 {
378359f9365SHongzhou Yang			compatible = "mediatek,mt8173-pinctrl";
3796769b93cSYingjoe Chen			reg = <0 0x1000b000 0 0x1000>;
380359f9365SHongzhou Yang			mediatek,pctl-regmap = <&syscfg_pctl_a>;
381359f9365SHongzhou Yang			pins-are-numbered;
382359f9365SHongzhou Yang			gpio-controller;
383359f9365SHongzhou Yang			#gpio-cells = <2>;
384359f9365SHongzhou Yang			interrupt-controller;
385359f9365SHongzhou Yang			#interrupt-cells = <2>;
386359f9365SHongzhou Yang			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
387359f9365SHongzhou Yang				     <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
388359f9365SHongzhou Yang				     <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
389091cf598SEddie Huang
390a10b57f4SCK Hu			hdmi_pin: xxx {
391a10b57f4SCK Hu
392a10b57f4SCK Hu				/*hdmi htplg pin*/
393a10b57f4SCK Hu				pins1 {
394a10b57f4SCK Hu					pinmux = <MT8173_PIN_21_HTPLG__FUNC_HTPLG>;
395a10b57f4SCK Hu					input-enable;
396a10b57f4SCK Hu					bias-pull-down;
397a10b57f4SCK Hu				};
398a10b57f4SCK Hu			};
399a10b57f4SCK Hu
400091cf598SEddie Huang			i2c0_pins_a: i2c0 {
401091cf598SEddie Huang				pins1 {
402091cf598SEddie Huang					pinmux = <MT8173_PIN_45_SDA0__FUNC_SDA0>,
403091cf598SEddie Huang						 <MT8173_PIN_46_SCL0__FUNC_SCL0>;
404091cf598SEddie Huang					bias-disable;
405091cf598SEddie Huang				};
406359f9365SHongzhou Yang			};
407359f9365SHongzhou Yang
408091cf598SEddie Huang			i2c1_pins_a: i2c1 {
409091cf598SEddie Huang				pins1 {
410091cf598SEddie Huang					pinmux = <MT8173_PIN_125_SDA1__FUNC_SDA1>,
411091cf598SEddie Huang						 <MT8173_PIN_126_SCL1__FUNC_SCL1>;
412091cf598SEddie Huang					bias-disable;
413091cf598SEddie Huang				};
414091cf598SEddie Huang			};
415091cf598SEddie Huang
416091cf598SEddie Huang			i2c2_pins_a: i2c2 {
417091cf598SEddie Huang				pins1 {
418091cf598SEddie Huang					pinmux = <MT8173_PIN_43_SDA2__FUNC_SDA2>,
419091cf598SEddie Huang						 <MT8173_PIN_44_SCL2__FUNC_SCL2>;
420091cf598SEddie Huang					bias-disable;
421091cf598SEddie Huang				};
422091cf598SEddie Huang			};
423091cf598SEddie Huang
424091cf598SEddie Huang			i2c3_pins_a: i2c3 {
425091cf598SEddie Huang				pins1 {
426091cf598SEddie Huang					pinmux = <MT8173_PIN_106_SDA3__FUNC_SDA3>,
427091cf598SEddie Huang						 <MT8173_PIN_107_SCL3__FUNC_SCL3>;
428091cf598SEddie Huang					bias-disable;
429091cf598SEddie Huang				};
430091cf598SEddie Huang			};
431091cf598SEddie Huang
432091cf598SEddie Huang			i2c4_pins_a: i2c4 {
433091cf598SEddie Huang				pins1 {
434091cf598SEddie Huang					pinmux = <MT8173_PIN_133_SDA4__FUNC_SDA4>,
435091cf598SEddie Huang						 <MT8173_PIN_134_SCL4__FUNC_SCL4>;
436091cf598SEddie Huang					bias-disable;
437091cf598SEddie Huang				};
438091cf598SEddie Huang			};
439091cf598SEddie Huang
440091cf598SEddie Huang			i2c6_pins_a: i2c6 {
441091cf598SEddie Huang				pins1 {
442091cf598SEddie Huang					pinmux = <MT8173_PIN_100_MSDC2_DAT0__FUNC_SDA5>,
443091cf598SEddie Huang						 <MT8173_PIN_101_MSDC2_DAT1__FUNC_SCL5>;
444091cf598SEddie Huang					bias-disable;
445091cf598SEddie Huang				};
446091cf598SEddie Huang			};
4476769b93cSYingjoe Chen		};
4486769b93cSYingjoe Chen
4496fc033b5SMatthias Brugger		scpsys: power-controller@10006000 {
450c010ff53SSascha Hauer			compatible = "mediatek,mt8173-scpsys";
451c010ff53SSascha Hauer			#power-domain-cells = <1>;
452c010ff53SSascha Hauer			reg = <0 0x10006000 0 0x1000>;
453c010ff53SSascha Hauer			clocks = <&clk26m>,
454e34573c9SJames Liao				 <&topckgen CLK_TOP_MM_SEL>,
455e34573c9SJames Liao				 <&topckgen CLK_TOP_VENC_SEL>,
456e34573c9SJames Liao				 <&topckgen CLK_TOP_VENC_LT_SEL>;
457e34573c9SJames Liao			clock-names = "mfg", "mm", "venc", "venc_lt";
458c010ff53SSascha Hauer			infracfg = <&infracfg>;
459c010ff53SSascha Hauer		};
460c010ff53SSascha Hauer
46113421b3eSEddie Huang		watchdog: watchdog@10007000 {
46213421b3eSEddie Huang			compatible = "mediatek,mt8173-wdt",
46313421b3eSEddie Huang				     "mediatek,mt6589-wdt";
46413421b3eSEddie Huang			reg = <0 0x10007000 0 0x100>;
46513421b3eSEddie Huang		};
46613421b3eSEddie Huang
467b2c76e27SDaniel Kurtz		timer: timer@10008000 {
468b2c76e27SDaniel Kurtz			compatible = "mediatek,mt8173-timer",
469b2c76e27SDaniel Kurtz				     "mediatek,mt6577-timer";
470b2c76e27SDaniel Kurtz			reg = <0 0x10008000 0 0x1000>;
471b2c76e27SDaniel Kurtz			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_LOW>;
472b2c76e27SDaniel Kurtz			clocks = <&infracfg CLK_INFRA_CLK_13M>,
473b2c76e27SDaniel Kurtz				 <&topckgen CLK_TOP_RTC_SEL>;
474b2c76e27SDaniel Kurtz		};
475b2c76e27SDaniel Kurtz
4766cf15fc2SSascha Hauer		pwrap: pwrap@1000d000 {
4776cf15fc2SSascha Hauer			compatible = "mediatek,mt8173-pwrap";
4786cf15fc2SSascha Hauer			reg = <0 0x1000d000 0 0x1000>;
4796cf15fc2SSascha Hauer			reg-names = "pwrap";
4806cf15fc2SSascha Hauer			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
4816cf15fc2SSascha Hauer			resets = <&infracfg MT8173_INFRA_PMIC_WRAP_RST>;
4826cf15fc2SSascha Hauer			reset-names = "pwrap";
4836cf15fc2SSascha Hauer			clocks = <&infracfg CLK_INFRA_PMICSPI>, <&infracfg CLK_INFRA_PMICWRAP>;
4846cf15fc2SSascha Hauer			clock-names = "spi", "wrap";
4856cf15fc2SSascha Hauer		};
4866cf15fc2SSascha Hauer
487a10b57f4SCK Hu		cec: cec@10013000 {
488a10b57f4SCK Hu			compatible = "mediatek,mt8173-cec";
489a10b57f4SCK Hu			reg = <0 0x10013000 0 0xbc>;
490a10b57f4SCK Hu			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_LOW>;
491a10b57f4SCK Hu			clocks = <&infracfg CLK_INFRA_CEC>;
492a10b57f4SCK Hu			status = "disabled";
493a10b57f4SCK Hu		};
494a10b57f4SCK Hu
495404b2819SAndrew-CT Chen		vpu: vpu@10020000 {
496404b2819SAndrew-CT Chen			compatible = "mediatek,mt8173-vpu";
497404b2819SAndrew-CT Chen			reg = <0 0x10020000 0 0x30000>,
498404b2819SAndrew-CT Chen			      <0 0x10050000 0 0x100>;
499404b2819SAndrew-CT Chen			reg-names = "tcm", "cfg_reg";
500404b2819SAndrew-CT Chen			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
501404b2819SAndrew-CT Chen			clocks = <&topckgen CLK_TOP_SCP_SEL>;
502404b2819SAndrew-CT Chen			clock-names = "main";
503404b2819SAndrew-CT Chen			memory-region = <&vpu_dma_reserved>;
504404b2819SAndrew-CT Chen		};
505404b2819SAndrew-CT Chen
506b3a37248SEddie Huang		sysirq: intpol-controller@10200620 {
507b3a37248SEddie Huang			compatible = "mediatek,mt8173-sysirq",
508b3a37248SEddie Huang				     "mediatek,mt6577-sysirq";
509b3a37248SEddie Huang			interrupt-controller;
510b3a37248SEddie Huang			#interrupt-cells = <3>;
511b3a37248SEddie Huang			interrupt-parent = <&gic>;
512b3a37248SEddie Huang			reg = <0 0x10200620 0 0x20>;
513b3a37248SEddie Huang		};
514b3a37248SEddie Huang
5155ff6b3a6SYong Wu		iommu: iommu@10205000 {
5165ff6b3a6SYong Wu			compatible = "mediatek,mt8173-m4u";
5175ff6b3a6SYong Wu			reg = <0 0x10205000 0 0x1000>;
5185ff6b3a6SYong Wu			interrupts = <GIC_SPI 139 IRQ_TYPE_LEVEL_LOW>;
5195ff6b3a6SYong Wu			clocks = <&infracfg CLK_INFRA_M4U>;
5205ff6b3a6SYong Wu			clock-names = "bclk";
5215ff6b3a6SYong Wu			mediatek,larbs = <&larb0 &larb1 &larb2
5225ff6b3a6SYong Wu					  &larb3 &larb4 &larb5>;
5235ff6b3a6SYong Wu			#iommu-cells = <1>;
5245ff6b3a6SYong Wu		};
5255ff6b3a6SYong Wu
52693e9f5eeSandrew-ct.chen@mediatek.com		efuse: efuse@10206000 {
52793e9f5eeSandrew-ct.chen@mediatek.com			compatible = "mediatek,mt8173-efuse";
52893e9f5eeSandrew-ct.chen@mediatek.com			reg = <0 0x10206000 0 0x1000>;
5296de18454Sdawei.chien@mediatek.com			#address-cells = <1>;
5306de18454Sdawei.chien@mediatek.com			#size-cells = <1>;
5316de18454Sdawei.chien@mediatek.com			thermal_calibration: calib@528 {
5326de18454Sdawei.chien@mediatek.com				reg = <0x528 0xc>;
5336de18454Sdawei.chien@mediatek.com			};
53493e9f5eeSandrew-ct.chen@mediatek.com		};
53593e9f5eeSandrew-ct.chen@mediatek.com
536f2ce7014SSascha Hauer		apmixedsys: clock-controller@10209000 {
537f2ce7014SSascha Hauer			compatible = "mediatek,mt8173-apmixedsys";
538f2ce7014SSascha Hauer			reg = <0 0x10209000 0 0x1000>;
539f2ce7014SSascha Hauer			#clock-cells = <1>;
540f2ce7014SSascha Hauer		};
541f2ce7014SSascha Hauer
542a10b57f4SCK Hu		hdmi_phy: hdmi-phy@10209100 {
543a10b57f4SCK Hu			compatible = "mediatek,mt8173-hdmi-phy";
544a10b57f4SCK Hu			reg = <0 0x10209100 0 0x24>;
545a10b57f4SCK Hu			clocks = <&apmixedsys CLK_APMIXED_HDMI_REF>;
546a10b57f4SCK Hu			clock-names = "pll_ref";
547a10b57f4SCK Hu			clock-output-names = "hdmitx_dig_cts";
548a10b57f4SCK Hu			mediatek,ibias = <0xa>;
549a10b57f4SCK Hu			mediatek,ibias_up = <0x1c>;
550a10b57f4SCK Hu			#clock-cells = <0>;
551a10b57f4SCK Hu			#phy-cells = <0>;
552a10b57f4SCK Hu			status = "disabled";
553a10b57f4SCK Hu		};
554a10b57f4SCK Hu
555c2e66b8fSHoulong Wei		gce: mailbox@10212000 {
556c2e66b8fSHoulong Wei			compatible = "mediatek,mt8173-gce";
557c2e66b8fSHoulong Wei			reg = <0 0x10212000 0 0x1000>;
558c2e66b8fSHoulong Wei			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_LOW>;
559c2e66b8fSHoulong Wei			clocks = <&infracfg CLK_INFRA_GCE>;
560c2e66b8fSHoulong Wei			clock-names = "gce";
561eb4a01afSHsin-Yi Wang			#mbox-cells = <2>;
562c2e66b8fSHoulong Wei		};
563c2e66b8fSHoulong Wei
56481ad4dbaSCK Hu		mipi_tx0: mipi-dphy@10215000 {
56581ad4dbaSCK Hu			compatible = "mediatek,mt8173-mipi-tx";
56681ad4dbaSCK Hu			reg = <0 0x10215000 0 0x1000>;
56781ad4dbaSCK Hu			clocks = <&clk26m>;
56881ad4dbaSCK Hu			clock-output-names = "mipi_tx0_pll";
56981ad4dbaSCK Hu			#clock-cells = <0>;
57081ad4dbaSCK Hu			#phy-cells = <0>;
57181ad4dbaSCK Hu			status = "disabled";
57281ad4dbaSCK Hu		};
57381ad4dbaSCK Hu
57481ad4dbaSCK Hu		mipi_tx1: mipi-dphy@10216000 {
57581ad4dbaSCK Hu			compatible = "mediatek,mt8173-mipi-tx";
57681ad4dbaSCK Hu			reg = <0 0x10216000 0 0x1000>;
57781ad4dbaSCK Hu			clocks = <&clk26m>;
57881ad4dbaSCK Hu			clock-output-names = "mipi_tx1_pll";
57981ad4dbaSCK Hu			#clock-cells = <0>;
58081ad4dbaSCK Hu			#phy-cells = <0>;
58181ad4dbaSCK Hu			status = "disabled";
58281ad4dbaSCK Hu		};
58381ad4dbaSCK Hu
58472b29215SHsin-Yi Wang		gic: interrupt-controller@10221000 {
585b3a37248SEddie Huang			compatible = "arm,gic-400";
586b3a37248SEddie Huang			#interrupt-cells = <3>;
587b3a37248SEddie Huang			interrupt-parent = <&gic>;
588b3a37248SEddie Huang			interrupt-controller;
589b3a37248SEddie Huang			reg = <0 0x10221000 0 0x1000>,
590b3a37248SEddie Huang			      <0 0x10222000 0 0x2000>,
591b3a37248SEddie Huang			      <0 0x10224000 0 0x2000>,
592b3a37248SEddie Huang			      <0 0x10226000 0 0x2000>;
593b3a37248SEddie Huang			interrupts = <GIC_PPI 9
594b3a37248SEddie Huang				(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
595b3a37248SEddie Huang		};
596b3a37248SEddie Huang
597748c7d4dSSascha Hauer		auxadc: auxadc@11001000 {
598748c7d4dSSascha Hauer			compatible = "mediatek,mt8173-auxadc";
599748c7d4dSSascha Hauer			reg = <0 0x11001000 0 0x1000>;
600a3207d64SMatthias Brugger			clocks = <&pericfg CLK_PERI_AUXADC>;
601a3207d64SMatthias Brugger			clock-names = "main";
602a3207d64SMatthias Brugger			#io-channel-cells = <1>;
603748c7d4dSSascha Hauer		};
604748c7d4dSSascha Hauer
605b3a37248SEddie Huang		uart0: serial@11002000 {
606b3a37248SEddie Huang			compatible = "mediatek,mt8173-uart",
607b3a37248SEddie Huang				     "mediatek,mt6577-uart";
608b3a37248SEddie Huang			reg = <0 0x11002000 0 0x400>;
609b3a37248SEddie Huang			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_LOW>;
6100e84faa1SSascha Hauer			clocks = <&pericfg CLK_PERI_UART0_SEL>, <&pericfg CLK_PERI_UART0>;
6110e84faa1SSascha Hauer			clock-names = "baud", "bus";
612b3a37248SEddie Huang			status = "disabled";
613b3a37248SEddie Huang		};
614b3a37248SEddie Huang
615b3a37248SEddie Huang		uart1: serial@11003000 {
616b3a37248SEddie Huang			compatible = "mediatek,mt8173-uart",
617b3a37248SEddie Huang				     "mediatek,mt6577-uart";
618b3a37248SEddie Huang			reg = <0 0x11003000 0 0x400>;
619b3a37248SEddie Huang			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_LOW>;
6200e84faa1SSascha Hauer			clocks = <&pericfg CLK_PERI_UART1_SEL>, <&pericfg CLK_PERI_UART1>;
6210e84faa1SSascha Hauer			clock-names = "baud", "bus";
622b3a37248SEddie Huang			status = "disabled";
623b3a37248SEddie Huang		};
624b3a37248SEddie Huang
625b3a37248SEddie Huang		uart2: serial@11004000 {
626b3a37248SEddie Huang			compatible = "mediatek,mt8173-uart",
627b3a37248SEddie Huang				     "mediatek,mt6577-uart";
628b3a37248SEddie Huang			reg = <0 0x11004000 0 0x400>;
629b3a37248SEddie Huang			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_LOW>;
6300e84faa1SSascha Hauer			clocks = <&pericfg CLK_PERI_UART2_SEL>, <&pericfg CLK_PERI_UART2>;
6310e84faa1SSascha Hauer			clock-names = "baud", "bus";
632b3a37248SEddie Huang			status = "disabled";
633b3a37248SEddie Huang		};
634b3a37248SEddie Huang
635b3a37248SEddie Huang		uart3: serial@11005000 {
636b3a37248SEddie Huang			compatible = "mediatek,mt8173-uart",
637b3a37248SEddie Huang				     "mediatek,mt6577-uart";
638b3a37248SEddie Huang			reg = <0 0x11005000 0 0x400>;
639b3a37248SEddie Huang			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_LOW>;
6400e84faa1SSascha Hauer			clocks = <&pericfg CLK_PERI_UART3_SEL>, <&pericfg CLK_PERI_UART3>;
6410e84faa1SSascha Hauer			clock-names = "baud", "bus";
642b3a37248SEddie Huang			status = "disabled";
643b3a37248SEddie Huang		};
644091cf598SEddie Huang
645091cf598SEddie Huang		i2c0: i2c@11007000 {
646091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
647091cf598SEddie Huang			reg = <0 0x11007000 0 0x70>,
648091cf598SEddie Huang			      <0 0x11000100 0 0x80>;
649091cf598SEddie Huang			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_LOW>;
650091cf598SEddie Huang			clock-div = <16>;
651091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C0>,
652091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
653091cf598SEddie Huang			clock-names = "main", "dma";
654091cf598SEddie Huang			pinctrl-names = "default";
655091cf598SEddie Huang			pinctrl-0 = <&i2c0_pins_a>;
656091cf598SEddie Huang			#address-cells = <1>;
657091cf598SEddie Huang			#size-cells = <0>;
658091cf598SEddie Huang			status = "disabled";
659091cf598SEddie Huang		};
660091cf598SEddie Huang
661091cf598SEddie Huang		i2c1: i2c@11008000 {
662091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
663091cf598SEddie Huang			reg = <0 0x11008000 0 0x70>,
664091cf598SEddie Huang			      <0 0x11000180 0 0x80>;
665091cf598SEddie Huang			interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_LOW>;
666091cf598SEddie Huang			clock-div = <16>;
667091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C1>,
668091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
669091cf598SEddie Huang			clock-names = "main", "dma";
670091cf598SEddie Huang			pinctrl-names = "default";
671091cf598SEddie Huang			pinctrl-0 = <&i2c1_pins_a>;
672091cf598SEddie Huang			#address-cells = <1>;
673091cf598SEddie Huang			#size-cells = <0>;
674091cf598SEddie Huang			status = "disabled";
675091cf598SEddie Huang		};
676091cf598SEddie Huang
677091cf598SEddie Huang		i2c2: i2c@11009000 {
678091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
679091cf598SEddie Huang			reg = <0 0x11009000 0 0x70>,
680091cf598SEddie Huang			      <0 0x11000200 0 0x80>;
681091cf598SEddie Huang			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_LOW>;
682091cf598SEddie Huang			clock-div = <16>;
683091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C2>,
684091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
685091cf598SEddie Huang			clock-names = "main", "dma";
686091cf598SEddie Huang			pinctrl-names = "default";
687091cf598SEddie Huang			pinctrl-0 = <&i2c2_pins_a>;
688091cf598SEddie Huang			#address-cells = <1>;
689091cf598SEddie Huang			#size-cells = <0>;
690091cf598SEddie Huang			status = "disabled";
691091cf598SEddie Huang		};
692091cf598SEddie Huang
693b0c936f5SLeilk Liu		spi: spi@1100a000 {
694b0c936f5SLeilk Liu			compatible = "mediatek,mt8173-spi";
695b0c936f5SLeilk Liu			#address-cells = <1>;
696b0c936f5SLeilk Liu			#size-cells = <0>;
697b0c936f5SLeilk Liu			reg = <0 0x1100a000 0 0x1000>;
698b0c936f5SLeilk Liu			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_LOW>;
699b0c936f5SLeilk Liu			clocks = <&topckgen CLK_TOP_SYSPLL3_D2>,
700b0c936f5SLeilk Liu				 <&topckgen CLK_TOP_SPI_SEL>,
701b0c936f5SLeilk Liu				 <&pericfg CLK_PERI_SPI0>;
702b0c936f5SLeilk Liu			clock-names = "parent-clk", "sel-clk", "spi-clk";
703b0c936f5SLeilk Liu			status = "disabled";
704b0c936f5SLeilk Liu		};
705b0c936f5SLeilk Liu
706748c7d4dSSascha Hauer		thermal: thermal@1100b000 {
707748c7d4dSSascha Hauer			#thermal-sensor-cells = <0>;
708748c7d4dSSascha Hauer			compatible = "mediatek,mt8173-thermal";
709748c7d4dSSascha Hauer			reg = <0 0x1100b000 0 0x1000>;
710748c7d4dSSascha Hauer			interrupts = <0 70 IRQ_TYPE_LEVEL_LOW>;
711748c7d4dSSascha Hauer			clocks = <&pericfg CLK_PERI_THERM>, <&pericfg CLK_PERI_AUXADC>;
712748c7d4dSSascha Hauer			clock-names = "therm", "auxadc";
713748c7d4dSSascha Hauer			resets = <&pericfg MT8173_PERI_THERM_SW_RST>;
714748c7d4dSSascha Hauer			mediatek,auxadc = <&auxadc>;
715748c7d4dSSascha Hauer			mediatek,apmixedsys = <&apmixedsys>;
7166de18454Sdawei.chien@mediatek.com			nvmem-cells = <&thermal_calibration>;
7176de18454Sdawei.chien@mediatek.com			nvmem-cell-names = "calibration-data";
718748c7d4dSSascha Hauer		};
719748c7d4dSSascha Hauer
72086cb8a88SBayi Cheng		nor_flash: spi@1100d000 {
72186cb8a88SBayi Cheng			compatible = "mediatek,mt8173-nor";
72286cb8a88SBayi Cheng			reg = <0 0x1100d000 0 0xe0>;
72386cb8a88SBayi Cheng			clocks = <&pericfg CLK_PERI_SPI>,
72486cb8a88SBayi Cheng				 <&topckgen CLK_TOP_SPINFI_IFR_SEL>;
72586cb8a88SBayi Cheng			clock-names = "spi", "sf";
72686cb8a88SBayi Cheng			#address-cells = <1>;
72786cb8a88SBayi Cheng			#size-cells = <0>;
72886cb8a88SBayi Cheng			status = "disabled";
72986cb8a88SBayi Cheng		};
73086cb8a88SBayi Cheng
7311ee35c05SYingjoe Chen		i2c3: i2c@11010000 {
732091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
733091cf598SEddie Huang			reg = <0 0x11010000 0 0x70>,
734091cf598SEddie Huang			      <0 0x11000280 0 0x80>;
735091cf598SEddie Huang			interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_LOW>;
736091cf598SEddie Huang			clock-div = <16>;
737091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C3>,
738091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
739091cf598SEddie Huang			clock-names = "main", "dma";
740091cf598SEddie Huang			pinctrl-names = "default";
741091cf598SEddie Huang			pinctrl-0 = <&i2c3_pins_a>;
742091cf598SEddie Huang			#address-cells = <1>;
743091cf598SEddie Huang			#size-cells = <0>;
744091cf598SEddie Huang			status = "disabled";
745091cf598SEddie Huang		};
746091cf598SEddie Huang
7471ee35c05SYingjoe Chen		i2c4: i2c@11011000 {
748091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
749091cf598SEddie Huang			reg = <0 0x11011000 0 0x70>,
750091cf598SEddie Huang			      <0 0x11000300 0 0x80>;
751091cf598SEddie Huang			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_LOW>;
752091cf598SEddie Huang			clock-div = <16>;
753091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C4>,
754091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
755091cf598SEddie Huang			clock-names = "main", "dma";
756091cf598SEddie Huang			pinctrl-names = "default";
757091cf598SEddie Huang			pinctrl-0 = <&i2c4_pins_a>;
758091cf598SEddie Huang			#address-cells = <1>;
759091cf598SEddie Huang			#size-cells = <0>;
760091cf598SEddie Huang			status = "disabled";
761091cf598SEddie Huang		};
762091cf598SEddie Huang
763a10b57f4SCK Hu		hdmiddc0: i2c@11012000 {
764a10b57f4SCK Hu			compatible = "mediatek,mt8173-hdmi-ddc";
765a10b57f4SCK Hu			interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_LOW>;
766a10b57f4SCK Hu			reg = <0 0x11012000 0 0x1C>;
767a10b57f4SCK Hu			clocks = <&pericfg CLK_PERI_I2C5>;
768a10b57f4SCK Hu			clock-names = "ddc-i2c";
769a10b57f4SCK Hu		};
770a10b57f4SCK Hu
7711ee35c05SYingjoe Chen		i2c6: i2c@11013000 {
772091cf598SEddie Huang			compatible = "mediatek,mt8173-i2c";
773091cf598SEddie Huang			reg = <0 0x11013000 0 0x70>,
774091cf598SEddie Huang			      <0 0x11000080 0 0x80>;
775091cf598SEddie Huang			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_LOW>;
776091cf598SEddie Huang			clock-div = <16>;
777091cf598SEddie Huang			clocks = <&pericfg CLK_PERI_I2C6>,
778091cf598SEddie Huang				 <&pericfg CLK_PERI_AP_DMA>;
779091cf598SEddie Huang			clock-names = "main", "dma";
780091cf598SEddie Huang			pinctrl-names = "default";
781091cf598SEddie Huang			pinctrl-0 = <&i2c6_pins_a>;
782091cf598SEddie Huang			#address-cells = <1>;
783091cf598SEddie Huang			#size-cells = <0>;
784091cf598SEddie Huang			status = "disabled";
785091cf598SEddie Huang		};
786c02e0e86SKoro Chen
787c02e0e86SKoro Chen		afe: audio-controller@11220000  {
788c02e0e86SKoro Chen			compatible = "mediatek,mt8173-afe-pcm";
789c02e0e86SKoro Chen			reg = <0 0x11220000 0 0x1000>;
790c02e0e86SKoro Chen			interrupts = <GIC_SPI 134 IRQ_TYPE_EDGE_FALLING>;
791c02e0e86SKoro Chen			power-domains = <&scpsys MT8173_POWER_DOMAIN_AUDIO>;
792c02e0e86SKoro Chen			clocks = <&infracfg CLK_INFRA_AUDIO>,
793c02e0e86SKoro Chen				 <&topckgen CLK_TOP_AUDIO_SEL>,
794c02e0e86SKoro Chen				 <&topckgen CLK_TOP_AUD_INTBUS_SEL>,
795c02e0e86SKoro Chen				 <&topckgen CLK_TOP_APLL1_DIV0>,
796c02e0e86SKoro Chen				 <&topckgen CLK_TOP_APLL2_DIV0>,
797c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S0_M_SEL>,
798c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S1_M_SEL>,
799c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S2_M_SEL>,
800c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S3_M_SEL>,
801c02e0e86SKoro Chen				 <&topckgen CLK_TOP_I2S3_B_SEL>;
802c02e0e86SKoro Chen			clock-names = "infra_sys_audio_clk",
803c02e0e86SKoro Chen				      "top_pdn_audio",
804c02e0e86SKoro Chen				      "top_pdn_aud_intbus",
805c02e0e86SKoro Chen				      "bck0",
806c02e0e86SKoro Chen				      "bck1",
807c02e0e86SKoro Chen				      "i2s0_m",
808c02e0e86SKoro Chen				      "i2s1_m",
809c02e0e86SKoro Chen				      "i2s2_m",
810c02e0e86SKoro Chen				      "i2s3_m",
811c02e0e86SKoro Chen				      "i2s3_b";
812c02e0e86SKoro Chen			assigned-clocks = <&topckgen CLK_TOP_AUD_1_SEL>,
813c02e0e86SKoro Chen					  <&topckgen CLK_TOP_AUD_2_SEL>;
814c02e0e86SKoro Chen			assigned-clock-parents = <&topckgen CLK_TOP_APLL1>,
815c02e0e86SKoro Chen						 <&topckgen CLK_TOP_APLL2>;
816c02e0e86SKoro Chen		};
8179719fa5aSEddie Huang
8189719fa5aSEddie Huang		mmc0: mmc@11230000 {
819689362b3SChaotian Jing			compatible = "mediatek,mt8173-mmc";
8209719fa5aSEddie Huang			reg = <0 0x11230000 0 0x1000>;
8219719fa5aSEddie Huang			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_LOW>;
8229719fa5aSEddie Huang			clocks = <&pericfg CLK_PERI_MSDC30_0>,
8239719fa5aSEddie Huang				 <&topckgen CLK_TOP_MSDC50_0_H_SEL>;
8249719fa5aSEddie Huang			clock-names = "source", "hclk";
8259719fa5aSEddie Huang			status = "disabled";
8269719fa5aSEddie Huang		};
8279719fa5aSEddie Huang
8289719fa5aSEddie Huang		mmc1: mmc@11240000 {
829689362b3SChaotian Jing			compatible = "mediatek,mt8173-mmc";
8309719fa5aSEddie Huang			reg = <0 0x11240000 0 0x1000>;
8319719fa5aSEddie Huang			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_LOW>;
8329719fa5aSEddie Huang			clocks = <&pericfg CLK_PERI_MSDC30_1>,
8339719fa5aSEddie Huang				 <&topckgen CLK_TOP_AXI_SEL>;
8349719fa5aSEddie Huang			clock-names = "source", "hclk";
8359719fa5aSEddie Huang			status = "disabled";
8369719fa5aSEddie Huang		};
8379719fa5aSEddie Huang
8389719fa5aSEddie Huang		mmc2: mmc@11250000 {
839689362b3SChaotian Jing			compatible = "mediatek,mt8173-mmc";
8409719fa5aSEddie Huang			reg = <0 0x11250000 0 0x1000>;
8419719fa5aSEddie Huang			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_LOW>;
8429719fa5aSEddie Huang			clocks = <&pericfg CLK_PERI_MSDC30_2>,
8439719fa5aSEddie Huang				 <&topckgen CLK_TOP_AXI_SEL>;
8449719fa5aSEddie Huang			clock-names = "source", "hclk";
8459719fa5aSEddie Huang			status = "disabled";
8469719fa5aSEddie Huang		};
8479719fa5aSEddie Huang
8489719fa5aSEddie Huang		mmc3: mmc@11260000 {
849689362b3SChaotian Jing			compatible = "mediatek,mt8173-mmc";
8509719fa5aSEddie Huang			reg = <0 0x11260000 0 0x1000>;
8519719fa5aSEddie Huang			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_LOW>;
8529719fa5aSEddie Huang			clocks = <&pericfg CLK_PERI_MSDC30_3>,
8539719fa5aSEddie Huang				 <&topckgen CLK_TOP_MSDC50_2_H_SEL>;
8549719fa5aSEddie Huang			clock-names = "source", "hclk";
8559719fa5aSEddie Huang			status = "disabled";
8569719fa5aSEddie Huang		};
85767e56c56SJames Liao
858c0891284SChunfeng Yun		ssusb: usb@11271000 {
859c0891284SChunfeng Yun			compatible = "mediatek,mt8173-mtu3";
860c0891284SChunfeng Yun			reg = <0 0x11271000 0 0x3000>,
861bfcce47aSChunfeng Yun			      <0 0x11280700 0 0x0100>;
862c0891284SChunfeng Yun			reg-names = "mac", "ippc";
863c0891284SChunfeng Yun			interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_LOW>;
864ebf61c63Schunfeng.yun@mediatek.com			phys = <&u2port0 PHY_TYPE_USB2>,
865ebf61c63Schunfeng.yun@mediatek.com			       <&u3port0 PHY_TYPE_USB3>,
866ebf61c63Schunfeng.yun@mediatek.com			       <&u2port1 PHY_TYPE_USB2>;
867bfcce47aSChunfeng Yun			power-domains = <&scpsys MT8173_POWER_DOMAIN_USB>;
868cf1fcd45SChunfeng Yun			clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>;
869cf1fcd45SChunfeng Yun			clock-names = "sys_ck", "ref_ck";
870cf1fcd45SChunfeng Yun			mediatek,syscon-wakeup = <&pericfg 0x400 1>;
871c0891284SChunfeng Yun			#address-cells = <2>;
872c0891284SChunfeng Yun			#size-cells = <2>;
873c0891284SChunfeng Yun			ranges;
874c0891284SChunfeng Yun			status = "disabled";
875c0891284SChunfeng Yun
876c0891284SChunfeng Yun			usb_host: xhci@11270000 {
877c0891284SChunfeng Yun				compatible = "mediatek,mt8173-xhci";
878c0891284SChunfeng Yun				reg = <0 0x11270000 0 0x1000>;
879c0891284SChunfeng Yun				reg-names = "mac";
880c0891284SChunfeng Yun				interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_LOW>;
881c0891284SChunfeng Yun				power-domains = <&scpsys MT8173_POWER_DOMAIN_USB>;
882cb6efc7bSChunfeng Yun				clocks = <&topckgen CLK_TOP_USB30_SEL>, <&clk26m>;
883cb6efc7bSChunfeng Yun				clock-names = "sys_ck", "ref_ck";
884c0891284SChunfeng Yun				status = "disabled";
885c0891284SChunfeng Yun			};
886bfcce47aSChunfeng Yun		};
887bfcce47aSChunfeng Yun
888bfcce47aSChunfeng Yun		u3phy: usb-phy@11290000 {
889bfcce47aSChunfeng Yun			compatible = "mediatek,mt8173-u3phy";
890bfcce47aSChunfeng Yun			reg = <0 0x11290000 0 0x800>;
891bfcce47aSChunfeng Yun			#address-cells = <2>;
892bfcce47aSChunfeng Yun			#size-cells = <2>;
893bfcce47aSChunfeng Yun			ranges;
894bfcce47aSChunfeng Yun			status = "okay";
895bfcce47aSChunfeng Yun
896ebf61c63Schunfeng.yun@mediatek.com			u2port0: usb-phy@11290800 {
897ebf61c63Schunfeng.yun@mediatek.com				reg = <0 0x11290800 0 0x100>;
89810f84a7aSchunfeng.yun@mediatek.com				clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>;
89910f84a7aSchunfeng.yun@mediatek.com				clock-names = "ref";
900bfcce47aSChunfeng Yun				#phy-cells = <1>;
901bfcce47aSChunfeng Yun				status = "okay";
902bfcce47aSChunfeng Yun			};
903bfcce47aSChunfeng Yun
904ebf61c63Schunfeng.yun@mediatek.com			u3port0: usb-phy@11290900 {
905ebf61c63Schunfeng.yun@mediatek.com				reg = <0 0x11290900 0 0x700>;
90610f84a7aSchunfeng.yun@mediatek.com				clocks = <&clk26m>;
90710f84a7aSchunfeng.yun@mediatek.com				clock-names = "ref";
908ebf61c63Schunfeng.yun@mediatek.com				#phy-cells = <1>;
909ebf61c63Schunfeng.yun@mediatek.com				status = "okay";
910ebf61c63Schunfeng.yun@mediatek.com			};
911ebf61c63Schunfeng.yun@mediatek.com
912ebf61c63Schunfeng.yun@mediatek.com			u2port1: usb-phy@11291000 {
913ebf61c63Schunfeng.yun@mediatek.com				reg = <0 0x11291000 0 0x100>;
91410f84a7aSchunfeng.yun@mediatek.com				clocks = <&apmixedsys CLK_APMIXED_REF2USB_TX>;
91510f84a7aSchunfeng.yun@mediatek.com				clock-names = "ref";
916bfcce47aSChunfeng Yun				#phy-cells = <1>;
917bfcce47aSChunfeng Yun				status = "okay";
918bfcce47aSChunfeng Yun			};
919bfcce47aSChunfeng Yun		};
920bfcce47aSChunfeng Yun
92167e56c56SJames Liao		mmsys: clock-controller@14000000 {
92267e56c56SJames Liao			compatible = "mediatek,mt8173-mmsys", "syscon";
92367e56c56SJames Liao			reg = <0 0x14000000 0 0x1000>;
92481ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
925fc6634acSBibby Hsieh			assigned-clocks = <&topckgen CLK_TOP_MM_SEL>;
926fc6634acSBibby Hsieh			assigned-clock-rates = <400000000>;
92767e56c56SJames Liao			#clock-cells = <1>;
928eb4a01afSHsin-Yi Wang			mboxes = <&gce 0 CMDQ_THR_PRIO_HIGHEST>,
929eb4a01afSHsin-Yi Wang				 <&gce 1 CMDQ_THR_PRIO_HIGHEST>;
930eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0 0x1000>;
93167e56c56SJames Liao		};
93267e56c56SJames Liao
933989b292aSMinghsiu Tsai		mdp_rdma0: rdma@14001000 {
9348127881fSDaniel Kurtz			compatible = "mediatek,mt8173-mdp-rdma",
9358127881fSDaniel Kurtz				     "mediatek,mt8173-mdp";
936989b292aSMinghsiu Tsai			reg = <0 0x14001000 0 0x1000>;
937989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RDMA0>,
938989b292aSMinghsiu Tsai				 <&mmsys CLK_MM_MUTEX_32K>;
939989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
940989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_RDMA0>;
941989b292aSMinghsiu Tsai			mediatek,larb = <&larb0>;
9428127881fSDaniel Kurtz			mediatek,vpu = <&vpu>;
943989b292aSMinghsiu Tsai		};
944989b292aSMinghsiu Tsai
945989b292aSMinghsiu Tsai		mdp_rdma1: rdma@14002000 {
946989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-rdma";
947989b292aSMinghsiu Tsai			reg = <0 0x14002000 0 0x1000>;
948989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RDMA1>,
949989b292aSMinghsiu Tsai				 <&mmsys CLK_MM_MUTEX_32K>;
950989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
951989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_RDMA1>;
952989b292aSMinghsiu Tsai			mediatek,larb = <&larb4>;
953989b292aSMinghsiu Tsai		};
954989b292aSMinghsiu Tsai
955989b292aSMinghsiu Tsai		mdp_rsz0: rsz@14003000 {
956989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-rsz";
957989b292aSMinghsiu Tsai			reg = <0 0x14003000 0 0x1000>;
958989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RSZ0>;
959989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
960989b292aSMinghsiu Tsai		};
961989b292aSMinghsiu Tsai
962989b292aSMinghsiu Tsai		mdp_rsz1: rsz@14004000 {
963989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-rsz";
964989b292aSMinghsiu Tsai			reg = <0 0x14004000 0 0x1000>;
965989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RSZ1>;
966989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
967989b292aSMinghsiu Tsai		};
968989b292aSMinghsiu Tsai
969989b292aSMinghsiu Tsai		mdp_rsz2: rsz@14005000 {
970989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-rsz";
971989b292aSMinghsiu Tsai			reg = <0 0x14005000 0 0x1000>;
972989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_RSZ2>;
973989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
974989b292aSMinghsiu Tsai		};
975989b292aSMinghsiu Tsai
976989b292aSMinghsiu Tsai		mdp_wdma0: wdma@14006000 {
977989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-wdma";
978989b292aSMinghsiu Tsai			reg = <0 0x14006000 0 0x1000>;
979989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_WDMA>;
980989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
981989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_WDMA>;
982989b292aSMinghsiu Tsai			mediatek,larb = <&larb0>;
983989b292aSMinghsiu Tsai		};
984989b292aSMinghsiu Tsai
985989b292aSMinghsiu Tsai		mdp_wrot0: wrot@14007000 {
986989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-wrot";
987989b292aSMinghsiu Tsai			reg = <0 0x14007000 0 0x1000>;
988989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_WROT0>;
989989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
990989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_WROT0>;
991989b292aSMinghsiu Tsai			mediatek,larb = <&larb0>;
992989b292aSMinghsiu Tsai		};
993989b292aSMinghsiu Tsai
994989b292aSMinghsiu Tsai		mdp_wrot1: wrot@14008000 {
995989b292aSMinghsiu Tsai			compatible = "mediatek,mt8173-mdp-wrot";
996989b292aSMinghsiu Tsai			reg = <0 0x14008000 0 0x1000>;
997989b292aSMinghsiu Tsai			clocks = <&mmsys CLK_MM_MDP_WROT1>;
998989b292aSMinghsiu Tsai			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
999989b292aSMinghsiu Tsai			iommus = <&iommu M4U_PORT_MDP_WROT1>;
1000989b292aSMinghsiu Tsai			mediatek,larb = <&larb4>;
1001989b292aSMinghsiu Tsai		};
1002989b292aSMinghsiu Tsai
100381ad4dbaSCK Hu		ovl0: ovl@1400c000 {
100481ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-ovl";
100581ad4dbaSCK Hu			reg = <0 0x1400c000 0 0x1000>;
100681ad4dbaSCK Hu			interrupts = <GIC_SPI 180 IRQ_TYPE_LEVEL_LOW>;
100781ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
100881ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_OVL0>;
100981ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_OVL0>;
101081ad4dbaSCK Hu			mediatek,larb = <&larb0>;
1011eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xc000 0x1000>;
101281ad4dbaSCK Hu		};
101381ad4dbaSCK Hu
101481ad4dbaSCK Hu		ovl1: ovl@1400d000 {
101581ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-ovl";
101681ad4dbaSCK Hu			reg = <0 0x1400d000 0 0x1000>;
101781ad4dbaSCK Hu			interrupts = <GIC_SPI 181 IRQ_TYPE_LEVEL_LOW>;
101881ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
101981ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_OVL1>;
102081ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_OVL1>;
102181ad4dbaSCK Hu			mediatek,larb = <&larb4>;
1022eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xd000 0x1000>;
102381ad4dbaSCK Hu		};
102481ad4dbaSCK Hu
102581ad4dbaSCK Hu		rdma0: rdma@1400e000 {
102681ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-rdma";
102781ad4dbaSCK Hu			reg = <0 0x1400e000 0 0x1000>;
102881ad4dbaSCK Hu			interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_LOW>;
102981ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
103081ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_RDMA0>;
103181ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_RDMA0>;
103281ad4dbaSCK Hu			mediatek,larb = <&larb0>;
1033eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xe000 0x1000>;
103481ad4dbaSCK Hu		};
103581ad4dbaSCK Hu
103681ad4dbaSCK Hu		rdma1: rdma@1400f000 {
103781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-rdma";
103881ad4dbaSCK Hu			reg = <0 0x1400f000 0 0x1000>;
103981ad4dbaSCK Hu			interrupts = <GIC_SPI 183 IRQ_TYPE_LEVEL_LOW>;
104081ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
104181ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_RDMA1>;
104281ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_RDMA1>;
104381ad4dbaSCK Hu			mediatek,larb = <&larb4>;
1044eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1400XXXX 0xf000 0x1000>;
104581ad4dbaSCK Hu		};
104681ad4dbaSCK Hu
104781ad4dbaSCK Hu		rdma2: rdma@14010000 {
104881ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-rdma";
104981ad4dbaSCK Hu			reg = <0 0x14010000 0 0x1000>;
105081ad4dbaSCK Hu			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_LOW>;
105181ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
105281ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_RDMA2>;
105381ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_RDMA2>;
105481ad4dbaSCK Hu			mediatek,larb = <&larb4>;
1055eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0 0x1000>;
105681ad4dbaSCK Hu		};
105781ad4dbaSCK Hu
105881ad4dbaSCK Hu		wdma0: wdma@14011000 {
105981ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-wdma";
106081ad4dbaSCK Hu			reg = <0 0x14011000 0 0x1000>;
106181ad4dbaSCK Hu			interrupts = <GIC_SPI 185 IRQ_TYPE_LEVEL_LOW>;
106281ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
106381ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_WDMA0>;
106481ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_WDMA0>;
106581ad4dbaSCK Hu			mediatek,larb = <&larb0>;
1066eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x1000 0x1000>;
106781ad4dbaSCK Hu		};
106881ad4dbaSCK Hu
106981ad4dbaSCK Hu		wdma1: wdma@14012000 {
107081ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-wdma";
107181ad4dbaSCK Hu			reg = <0 0x14012000 0 0x1000>;
107281ad4dbaSCK Hu			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_LOW>;
107381ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
107481ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_WDMA1>;
107581ad4dbaSCK Hu			iommus = <&iommu M4U_PORT_DISP_WDMA1>;
107681ad4dbaSCK Hu			mediatek,larb = <&larb4>;
1077eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x2000 0x1000>;
107881ad4dbaSCK Hu		};
107981ad4dbaSCK Hu
108081ad4dbaSCK Hu		color0: color@14013000 {
108181ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-color";
108281ad4dbaSCK Hu			reg = <0 0x14013000 0 0x1000>;
108381ad4dbaSCK Hu			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_LOW>;
108481ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
108581ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_COLOR0>;
1086eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x3000 0x1000>;
108781ad4dbaSCK Hu		};
108881ad4dbaSCK Hu
108981ad4dbaSCK Hu		color1: color@14014000 {
109081ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-color";
109181ad4dbaSCK Hu			reg = <0 0x14014000 0 0x1000>;
109281ad4dbaSCK Hu			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_LOW>;
109381ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
109481ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_COLOR1>;
1095eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x4000 0x1000>;
109681ad4dbaSCK Hu		};
109781ad4dbaSCK Hu
109881ad4dbaSCK Hu		aal@14015000 {
109981ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-aal";
110081ad4dbaSCK Hu			reg = <0 0x14015000 0 0x1000>;
110181ad4dbaSCK Hu			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_LOW>;
110281ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
110381ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_AAL>;
1104eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x5000 0x1000>;
110581ad4dbaSCK Hu		};
110681ad4dbaSCK Hu
110781ad4dbaSCK Hu		gamma@14016000 {
110881ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-gamma";
110981ad4dbaSCK Hu			reg = <0 0x14016000 0 0x1000>;
111081ad4dbaSCK Hu			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_LOW>;
111181ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
111281ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_GAMMA>;
1113eb4a01afSHsin-Yi Wang			mediatek,gce-client-reg = <&gce SUBSYS_1401XXXX 0x6000 0x1000>;
111481ad4dbaSCK Hu		};
111581ad4dbaSCK Hu
111681ad4dbaSCK Hu		merge@14017000 {
111781ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-merge";
111881ad4dbaSCK Hu			reg = <0 0x14017000 0 0x1000>;
111981ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
112081ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_MERGE>;
112181ad4dbaSCK Hu		};
112281ad4dbaSCK Hu
112381ad4dbaSCK Hu		split0: split@14018000 {
112481ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-split";
112581ad4dbaSCK Hu			reg = <0 0x14018000 0 0x1000>;
112681ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
112781ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_SPLIT0>;
112881ad4dbaSCK Hu		};
112981ad4dbaSCK Hu
113081ad4dbaSCK Hu		split1: split@14019000 {
113181ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-split";
113281ad4dbaSCK Hu			reg = <0 0x14019000 0 0x1000>;
113381ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
113481ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_SPLIT1>;
113581ad4dbaSCK Hu		};
113681ad4dbaSCK Hu
113781ad4dbaSCK Hu		ufoe@1401a000 {
113881ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-ufoe";
113981ad4dbaSCK Hu			reg = <0 0x1401a000 0 0x1000>;
114081ad4dbaSCK Hu			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_LOW>;
114181ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
114281ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_UFOE>;
114381ad4dbaSCK Hu		};
114481ad4dbaSCK Hu
114581ad4dbaSCK Hu		dsi0: dsi@1401b000 {
114681ad4dbaSCK Hu			compatible = "mediatek,mt8173-dsi";
114781ad4dbaSCK Hu			reg = <0 0x1401b000 0 0x1000>;
114881ad4dbaSCK Hu			interrupts = <GIC_SPI 192 IRQ_TYPE_LEVEL_LOW>;
114981ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
115081ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DSI0_ENGINE>,
115181ad4dbaSCK Hu				 <&mmsys CLK_MM_DSI0_DIGITAL>,
115281ad4dbaSCK Hu				 <&mipi_tx0>;
115381ad4dbaSCK Hu			clock-names = "engine", "digital", "hs";
115481ad4dbaSCK Hu			phys = <&mipi_tx0>;
115581ad4dbaSCK Hu			phy-names = "dphy";
115681ad4dbaSCK Hu			status = "disabled";
115781ad4dbaSCK Hu		};
115881ad4dbaSCK Hu
115981ad4dbaSCK Hu		dsi1: dsi@1401c000 {
116081ad4dbaSCK Hu			compatible = "mediatek,mt8173-dsi";
116181ad4dbaSCK Hu			reg = <0 0x1401c000 0 0x1000>;
116281ad4dbaSCK Hu			interrupts = <GIC_SPI 193 IRQ_TYPE_LEVEL_LOW>;
116381ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
116481ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DSI1_ENGINE>,
116581ad4dbaSCK Hu				 <&mmsys CLK_MM_DSI1_DIGITAL>,
116681ad4dbaSCK Hu				 <&mipi_tx1>;
116781ad4dbaSCK Hu			clock-names = "engine", "digital", "hs";
116881ad4dbaSCK Hu			phy = <&mipi_tx1>;
116981ad4dbaSCK Hu			phy-names = "dphy";
117081ad4dbaSCK Hu			status = "disabled";
117181ad4dbaSCK Hu		};
117281ad4dbaSCK Hu
117381ad4dbaSCK Hu		dpi0: dpi@1401d000 {
117481ad4dbaSCK Hu			compatible = "mediatek,mt8173-dpi";
117581ad4dbaSCK Hu			reg = <0 0x1401d000 0 0x1000>;
117681ad4dbaSCK Hu			interrupts = <GIC_SPI 194 IRQ_TYPE_LEVEL_LOW>;
117781ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
117881ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DPI_PIXEL>,
117981ad4dbaSCK Hu				 <&mmsys CLK_MM_DPI_ENGINE>,
118081ad4dbaSCK Hu				 <&apmixedsys CLK_APMIXED_TVDPLL>;
118181ad4dbaSCK Hu			clock-names = "pixel", "engine", "pll";
118281ad4dbaSCK Hu			status = "disabled";
1183a10b57f4SCK Hu
1184a10b57f4SCK Hu			port {
1185a10b57f4SCK Hu				dpi0_out: endpoint {
1186a10b57f4SCK Hu					remote-endpoint = <&hdmi0_in>;
1187a10b57f4SCK Hu				};
1188a10b57f4SCK Hu			};
118981ad4dbaSCK Hu		};
119081ad4dbaSCK Hu
119161aee934SYH Huang		pwm0: pwm@1401e000 {
119261aee934SYH Huang			compatible = "mediatek,mt8173-disp-pwm",
119361aee934SYH Huang				     "mediatek,mt6595-disp-pwm";
119461aee934SYH Huang			reg = <0 0x1401e000 0 0x1000>;
119561aee934SYH Huang			#pwm-cells = <2>;
119661aee934SYH Huang			clocks = <&mmsys CLK_MM_DISP_PWM026M>,
119761aee934SYH Huang				 <&mmsys CLK_MM_DISP_PWM0MM>;
119861aee934SYH Huang			clock-names = "main", "mm";
119961aee934SYH Huang			status = "disabled";
120061aee934SYH Huang		};
120161aee934SYH Huang
120261aee934SYH Huang		pwm1: pwm@1401f000 {
120361aee934SYH Huang			compatible = "mediatek,mt8173-disp-pwm",
120461aee934SYH Huang				     "mediatek,mt6595-disp-pwm";
120561aee934SYH Huang			reg = <0 0x1401f000 0 0x1000>;
120661aee934SYH Huang			#pwm-cells = <2>;
120761aee934SYH Huang			clocks = <&mmsys CLK_MM_DISP_PWM126M>,
120861aee934SYH Huang				 <&mmsys CLK_MM_DISP_PWM1MM>;
120961aee934SYH Huang			clock-names = "main", "mm";
121061aee934SYH Huang			status = "disabled";
121161aee934SYH Huang		};
121261aee934SYH Huang
121381ad4dbaSCK Hu		mutex: mutex@14020000 {
121481ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-mutex";
121581ad4dbaSCK Hu			reg = <0 0x14020000 0 0x1000>;
121681ad4dbaSCK Hu			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_LOW>;
121781ad4dbaSCK Hu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
121881ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_MUTEX_32K>;
1219eb4a01afSHsin-Yi Wang			mediatek,gce-events = <CMDQ_EVENT_MUTEX0_STREAM_EOF>,
1220eb4a01afSHsin-Yi Wang                                              <CMDQ_EVENT_MUTEX1_STREAM_EOF>;
122181ad4dbaSCK Hu		};
122281ad4dbaSCK Hu
12235ff6b3a6SYong Wu		larb0: larb@14021000 {
12245ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
12255ff6b3a6SYong Wu			reg = <0 0x14021000 0 0x1000>;
12265ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
12275ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
12285ff6b3a6SYong Wu			clocks = <&mmsys CLK_MM_SMI_LARB0>,
12295ff6b3a6SYong Wu				 <&mmsys CLK_MM_SMI_LARB0>;
12305ff6b3a6SYong Wu			clock-names = "apb", "smi";
12315ff6b3a6SYong Wu		};
12325ff6b3a6SYong Wu
12335ff6b3a6SYong Wu		smi_common: smi@14022000 {
12345ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-common";
12355ff6b3a6SYong Wu			reg = <0 0x14022000 0 0x1000>;
12365ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
12375ff6b3a6SYong Wu			clocks = <&mmsys CLK_MM_SMI_COMMON>,
12385ff6b3a6SYong Wu				 <&mmsys CLK_MM_SMI_COMMON>;
12395ff6b3a6SYong Wu			clock-names = "apb", "smi";
12405ff6b3a6SYong Wu		};
12415ff6b3a6SYong Wu
124281ad4dbaSCK Hu		od@14023000 {
124381ad4dbaSCK Hu			compatible = "mediatek,mt8173-disp-od";
124481ad4dbaSCK Hu			reg = <0 0x14023000 0 0x1000>;
124581ad4dbaSCK Hu			clocks = <&mmsys CLK_MM_DISP_OD>;
124681ad4dbaSCK Hu		};
124781ad4dbaSCK Hu
1248a10b57f4SCK Hu		hdmi0: hdmi@14025000 {
1249a10b57f4SCK Hu			compatible = "mediatek,mt8173-hdmi";
1250a10b57f4SCK Hu			reg = <0 0x14025000 0 0x400>;
1251a10b57f4SCK Hu			interrupts = <GIC_SPI 206 IRQ_TYPE_LEVEL_LOW>;
1252a10b57f4SCK Hu			clocks = <&mmsys CLK_MM_HDMI_PIXEL>,
1253a10b57f4SCK Hu				 <&mmsys CLK_MM_HDMI_PLLCK>,
1254a10b57f4SCK Hu				 <&mmsys CLK_MM_HDMI_AUDIO>,
1255a10b57f4SCK Hu				 <&mmsys CLK_MM_HDMI_SPDIF>;
1256a10b57f4SCK Hu			clock-names = "pixel", "pll", "bclk", "spdif";
1257a10b57f4SCK Hu			pinctrl-names = "default";
1258a10b57f4SCK Hu			pinctrl-0 = <&hdmi_pin>;
1259a10b57f4SCK Hu			phys = <&hdmi_phy>;
1260a10b57f4SCK Hu			phy-names = "hdmi";
1261a10b57f4SCK Hu			mediatek,syscon-hdmi = <&mmsys 0x900>;
1262a10b57f4SCK Hu			assigned-clocks = <&topckgen CLK_TOP_HDMI_SEL>;
1263a10b57f4SCK Hu			assigned-clock-parents = <&hdmi_phy>;
1264a10b57f4SCK Hu			status = "disabled";
1265a10b57f4SCK Hu
1266a10b57f4SCK Hu			ports {
1267a10b57f4SCK Hu				#address-cells = <1>;
1268a10b57f4SCK Hu				#size-cells = <0>;
1269a10b57f4SCK Hu
1270a10b57f4SCK Hu				port@0 {
1271a10b57f4SCK Hu					reg = <0>;
1272a10b57f4SCK Hu
1273a10b57f4SCK Hu					hdmi0_in: endpoint {
1274a10b57f4SCK Hu						remote-endpoint = <&dpi0_out>;
1275a10b57f4SCK Hu					};
1276a10b57f4SCK Hu				};
1277a10b57f4SCK Hu			};
1278a10b57f4SCK Hu		};
1279a10b57f4SCK Hu
12805ff6b3a6SYong Wu		larb4: larb@14027000 {
12815ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
12825ff6b3a6SYong Wu			reg = <0 0x14027000 0 0x1000>;
12835ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
12845ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_MM>;
12855ff6b3a6SYong Wu			clocks = <&mmsys CLK_MM_SMI_LARB4>,
12865ff6b3a6SYong Wu				 <&mmsys CLK_MM_SMI_LARB4>;
12875ff6b3a6SYong Wu			clock-names = "apb", "smi";
12885ff6b3a6SYong Wu		};
12895ff6b3a6SYong Wu
129067e56c56SJames Liao		imgsys: clock-controller@15000000 {
129167e56c56SJames Liao			compatible = "mediatek,mt8173-imgsys", "syscon";
129267e56c56SJames Liao			reg = <0 0x15000000 0 0x1000>;
129367e56c56SJames Liao			#clock-cells = <1>;
129467e56c56SJames Liao		};
129567e56c56SJames Liao
12965ff6b3a6SYong Wu		larb2: larb@15001000 {
12975ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
12985ff6b3a6SYong Wu			reg = <0 0x15001000 0 0x1000>;
12995ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
13005ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_ISP>;
13015ff6b3a6SYong Wu			clocks = <&imgsys CLK_IMG_LARB2_SMI>,
13025ff6b3a6SYong Wu				 <&imgsys CLK_IMG_LARB2_SMI>;
13035ff6b3a6SYong Wu			clock-names = "apb", "smi";
13045ff6b3a6SYong Wu		};
13055ff6b3a6SYong Wu
130667e56c56SJames Liao		vdecsys: clock-controller@16000000 {
130767e56c56SJames Liao			compatible = "mediatek,mt8173-vdecsys", "syscon";
130867e56c56SJames Liao			reg = <0 0x16000000 0 0x1000>;
130967e56c56SJames Liao			#clock-cells = <1>;
131067e56c56SJames Liao		};
131167e56c56SJames Liao
131260eaae2bSTiffany Lin		vcodec_dec: vcodec@16000000 {
131360eaae2bSTiffany Lin			compatible = "mediatek,mt8173-vcodec-dec";
131460eaae2bSTiffany Lin			reg = <0 0x16000000 0 0x100>,	/* VDEC_SYS */
131560eaae2bSTiffany Lin			      <0 0x16020000 0 0x1000>,	/* VDEC_MISC */
131660eaae2bSTiffany Lin			      <0 0x16021000 0 0x800>,	/* VDEC_LD */
131760eaae2bSTiffany Lin			      <0 0x16021800 0 0x800>,	/* VDEC_TOP */
131860eaae2bSTiffany Lin			      <0 0x16022000 0 0x1000>,	/* VDEC_CM */
131960eaae2bSTiffany Lin			      <0 0x16023000 0 0x1000>,	/* VDEC_AD */
132060eaae2bSTiffany Lin			      <0 0x16024000 0 0x1000>,	/* VDEC_AV */
132160eaae2bSTiffany Lin			      <0 0x16025000 0 0x1000>,	/* VDEC_PP */
132260eaae2bSTiffany Lin			      <0 0x16026800 0 0x800>,	/* VDEC_HWD */
132360eaae2bSTiffany Lin			      <0 0x16027000 0 0x800>,	/* VDEC_HWQ */
132460eaae2bSTiffany Lin			      <0 0x16027800 0 0x800>,	/* VDEC_HWB */
132560eaae2bSTiffany Lin			      <0 0x16028400 0 0x400>;	/* VDEC_HWG */
132660eaae2bSTiffany Lin			interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_LOW>;
132760eaae2bSTiffany Lin			mediatek,larb = <&larb1>;
132860eaae2bSTiffany Lin			iommus = <&iommu M4U_PORT_HW_VDEC_MC_EXT>,
132960eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_PP_EXT>,
133060eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_AVC_MV_EXT>,
133160eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_PRED_RD_EXT>,
133260eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_PRED_WR_EXT>,
133360eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_UFO_EXT>,
133460eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_VLD_EXT>,
133560eaae2bSTiffany Lin				 <&iommu M4U_PORT_HW_VDEC_VLD2_EXT>;
133660eaae2bSTiffany Lin			mediatek,vpu = <&vpu>;
133760eaae2bSTiffany Lin			power-domains = <&scpsys MT8173_POWER_DOMAIN_VDEC>;
133860eaae2bSTiffany Lin			clocks = <&apmixedsys CLK_APMIXED_VCODECPLL>,
133960eaae2bSTiffany Lin				 <&topckgen CLK_TOP_UNIVPLL_D2>,
134060eaae2bSTiffany Lin				 <&topckgen CLK_TOP_CCI400_SEL>,
134160eaae2bSTiffany Lin				 <&topckgen CLK_TOP_VDEC_SEL>,
134260eaae2bSTiffany Lin				 <&topckgen CLK_TOP_VCODECPLL>,
134360eaae2bSTiffany Lin				 <&apmixedsys CLK_APMIXED_VENCPLL>,
134460eaae2bSTiffany Lin				 <&topckgen CLK_TOP_VENC_LT_SEL>,
134560eaae2bSTiffany Lin				 <&topckgen CLK_TOP_VCODECPLL_370P5>;
134660eaae2bSTiffany Lin			clock-names = "vcodecpll",
134760eaae2bSTiffany Lin				      "univpll_d2",
134860eaae2bSTiffany Lin				      "clk_cci400_sel",
134960eaae2bSTiffany Lin				      "vdec_sel",
135060eaae2bSTiffany Lin				      "vdecpll",
135160eaae2bSTiffany Lin				      "vencpll",
135260eaae2bSTiffany Lin				      "venc_lt_sel",
135360eaae2bSTiffany Lin				      "vdec_bus_clk_src";
1354fbbad028SYunfei Dong			assigned-clocks = <&topckgen CLK_TOP_VENC_LT_SEL>,
1355fbbad028SYunfei Dong					  <&topckgen CLK_TOP_CCI400_SEL>,
1356fbbad028SYunfei Dong					  <&topckgen CLK_TOP_VDEC_SEL>,
1357fbbad028SYunfei Dong					  <&apmixedsys CLK_APMIXED_VCODECPLL>,
1358fbbad028SYunfei Dong					  <&apmixedsys CLK_APMIXED_VENCPLL>;
1359fbbad028SYunfei Dong			assigned-clock-parents = <&topckgen CLK_TOP_VCODECPLL_370P5>,
1360fbbad028SYunfei Dong						 <&topckgen CLK_TOP_UNIVPLL_D2>,
1361fbbad028SYunfei Dong						 <&topckgen CLK_TOP_VCODECPLL>;
1362fbbad028SYunfei Dong			assigned-clock-rates = <0>, <0>, <0>, <1482000000>, <800000000>;
136360eaae2bSTiffany Lin		};
136460eaae2bSTiffany Lin
13655ff6b3a6SYong Wu		larb1: larb@16010000 {
13665ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
13675ff6b3a6SYong Wu			reg = <0 0x16010000 0 0x1000>;
13685ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
13695ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_VDEC>;
13705ff6b3a6SYong Wu			clocks = <&vdecsys CLK_VDEC_CKEN>,
13715ff6b3a6SYong Wu				 <&vdecsys CLK_VDEC_LARB_CKEN>;
13725ff6b3a6SYong Wu			clock-names = "apb", "smi";
13735ff6b3a6SYong Wu		};
13745ff6b3a6SYong Wu
137567e56c56SJames Liao		vencsys: clock-controller@18000000 {
137667e56c56SJames Liao			compatible = "mediatek,mt8173-vencsys", "syscon";
137767e56c56SJames Liao			reg = <0 0x18000000 0 0x1000>;
137867e56c56SJames Liao			#clock-cells = <1>;
137967e56c56SJames Liao		};
138067e56c56SJames Liao
13815ff6b3a6SYong Wu		larb3: larb@18001000 {
13825ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
13835ff6b3a6SYong Wu			reg = <0 0x18001000 0 0x1000>;
13845ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
13855ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_VENC>;
13865ff6b3a6SYong Wu			clocks = <&vencsys CLK_VENC_CKE1>,
13875ff6b3a6SYong Wu				 <&vencsys CLK_VENC_CKE0>;
13885ff6b3a6SYong Wu			clock-names = "apb", "smi";
13895ff6b3a6SYong Wu		};
13905ff6b3a6SYong Wu
13918eb80252STiffany Lin		vcodec_enc: vcodec@18002000 {
13928eb80252STiffany Lin			compatible = "mediatek,mt8173-vcodec-enc";
13938eb80252STiffany Lin			reg = <0 0x18002000 0 0x1000>,	/* VENC_SYS */
13948eb80252STiffany Lin			      <0 0x19002000 0 0x1000>;	/* VENC_LT_SYS */
13958eb80252STiffany Lin			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_LOW>,
13968eb80252STiffany Lin				     <GIC_SPI 202 IRQ_TYPE_LEVEL_LOW>;
13978eb80252STiffany Lin			mediatek,larb = <&larb3>,
13988eb80252STiffany Lin					<&larb5>;
13998eb80252STiffany Lin			iommus = <&iommu M4U_PORT_VENC_RCPU>,
14008eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REC>,
14018eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_BSDMA>,
14028eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_SV_COMV>,
14038eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_RD_COMV>,
14048eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_CUR_LUMA>,
14058eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_CUR_CHROMA>,
14068eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REF_LUMA>,
14078eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REF_CHROMA>,
14088eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_NBM_RDMA>,
14098eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_NBM_WDMA>,
14108eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_RCPU_SET2>,
14118eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REC_FRM_SET2>,
14128eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_BSDMA_SET2>,
14138eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_SV_COMA_SET2>,
14148eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_RD_COMA_SET2>,
14158eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_CUR_LUMA_SET2>,
14168eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_CUR_CHROMA_SET2>,
14178eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REF_LUMA_SET2>,
14188eb80252STiffany Lin				 <&iommu M4U_PORT_VENC_REC_CHROMA_SET2>;
14198eb80252STiffany Lin			mediatek,vpu = <&vpu>;
14208eb80252STiffany Lin			clocks = <&topckgen CLK_TOP_VENCPLL_D2>,
14218eb80252STiffany Lin				 <&topckgen CLK_TOP_VENC_SEL>,
14228eb80252STiffany Lin				 <&topckgen CLK_TOP_UNIVPLL1_D2>,
14238eb80252STiffany Lin				 <&topckgen CLK_TOP_VENC_LT_SEL>;
14248eb80252STiffany Lin			clock-names = "venc_sel_src",
14258eb80252STiffany Lin				      "venc_sel",
14268eb80252STiffany Lin				      "venc_lt_sel_src",
14278eb80252STiffany Lin				      "venc_lt_sel";
1428fbbad028SYunfei Dong			assigned-clocks = <&topckgen CLK_TOP_VENC_SEL>,
1429fbbad028SYunfei Dong					  <&topckgen CLK_TOP_VENC_LT_SEL>;
1430fbbad028SYunfei Dong			assigned-clock-parents = <&topckgen CLK_TOP_VENCPLL_D2>,
1431fbbad028SYunfei Dong						 <&topckgen CLK_TOP_UNIVPLL1_D2>;
14328eb80252STiffany Lin		};
14338eb80252STiffany Lin
14341180beb0SHsin-Yi Wang		jpegdec: jpegdec@18004000 {
14351180beb0SHsin-Yi Wang			compatible = "mediatek,mt8173-jpgdec";
14361180beb0SHsin-Yi Wang			reg = <0 0x18004000 0 0x1000>;
14371180beb0SHsin-Yi Wang			interrupts = <GIC_SPI 203 IRQ_TYPE_LEVEL_LOW>;
14381180beb0SHsin-Yi Wang			clocks = <&vencsys CLK_VENC_CKE0>,
14391180beb0SHsin-Yi Wang				 <&vencsys CLK_VENC_CKE3>;
14401180beb0SHsin-Yi Wang			clock-names = "jpgdec-smi",
14411180beb0SHsin-Yi Wang				      "jpgdec";
14421180beb0SHsin-Yi Wang			power-domains = <&scpsys MT8173_POWER_DOMAIN_VENC>;
14431180beb0SHsin-Yi Wang			mediatek,larb = <&larb3>;
14441180beb0SHsin-Yi Wang			iommus = <&iommu M4U_PORT_JPGDEC_WDMA>,
14451180beb0SHsin-Yi Wang				 <&iommu M4U_PORT_JPGDEC_BSDMA>;
14461180beb0SHsin-Yi Wang		};
14471180beb0SHsin-Yi Wang
144867e56c56SJames Liao		vencltsys: clock-controller@19000000 {
144967e56c56SJames Liao			compatible = "mediatek,mt8173-vencltsys", "syscon";
145067e56c56SJames Liao			reg = <0 0x19000000 0 0x1000>;
145167e56c56SJames Liao			#clock-cells = <1>;
145267e56c56SJames Liao		};
14535ff6b3a6SYong Wu
14545ff6b3a6SYong Wu		larb5: larb@19001000 {
14555ff6b3a6SYong Wu			compatible = "mediatek,mt8173-smi-larb";
14565ff6b3a6SYong Wu			reg = <0 0x19001000 0 0x1000>;
14575ff6b3a6SYong Wu			mediatek,smi = <&smi_common>;
14585ff6b3a6SYong Wu			power-domains = <&scpsys MT8173_POWER_DOMAIN_VENC_LT>;
14595ff6b3a6SYong Wu			clocks = <&vencltsys CLK_VENCLT_CKE1>,
14605ff6b3a6SYong Wu				 <&vencltsys CLK_VENCLT_CKE0>;
14615ff6b3a6SYong Wu			clock-names = "apb", "smi";
14625ff6b3a6SYong Wu		};
1463b3a37248SEddie Huang	};
1464b3a37248SEddie Huang};
1465