1f40c0f80SSam Shih// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2f40c0f80SSam Shih/*
3f40c0f80SSam Shih * Copyright (C) 2021 MediaTek Inc.
4f40c0f80SSam Shih * Author: Sam.Shih <sam.shih@mediatek.com>
5f40c0f80SSam Shih */
6f40c0f80SSam Shih
7f40c0f80SSam Shih/dts-v1/;
8f40c0f80SSam Shih#include "mt7986b.dtsi"
9f40c0f80SSam Shih
10f40c0f80SSam Shih/ {
11f40c0f80SSam Shih	model = "MediaTek MT7986b RFB";
1226589630SMatthias Brugger	compatible = "mediatek,mt7986b-rfb", "mediatek,mt7986b";
13f40c0f80SSam Shih
14f40c0f80SSam Shih	aliases {
15f40c0f80SSam Shih		serial0 = &uart0;
16f40c0f80SSam Shih	};
17f40c0f80SSam Shih
18f40c0f80SSam Shih	chosen {
19f40c0f80SSam Shih		stdout-path = "serial0:115200n8";
20f40c0f80SSam Shih	};
21f40c0f80SSam Shih
22809967d7SSam Shih	memory@40000000 {
23809967d7SSam Shih		device_type = "memory";
24f40c0f80SSam Shih		reg = <0 0x40000000 0 0x40000000>;
25f40c0f80SSam Shih	};
26f40c0f80SSam Shih};
27f40c0f80SSam Shih
28ecc5287cSSam Shih&crypto {
29ecc5287cSSam Shih	status = "okay";
30ecc5287cSSam Shih};
31ecc5287cSSam Shih
32082ff36bSLorenzo Bianconi&eth {
33082ff36bSLorenzo Bianconi	status = "okay";
34082ff36bSLorenzo Bianconi
35082ff36bSLorenzo Bianconi	gmac0: mac@0 {
36082ff36bSLorenzo Bianconi		compatible = "mediatek,eth-mac";
37082ff36bSLorenzo Bianconi		reg = <0>;
38082ff36bSLorenzo Bianconi		phy-mode = "2500base-x";
39082ff36bSLorenzo Bianconi
40082ff36bSLorenzo Bianconi		fixed-link {
41082ff36bSLorenzo Bianconi			speed = <2500>;
42082ff36bSLorenzo Bianconi			full-duplex;
43082ff36bSLorenzo Bianconi			pause;
44082ff36bSLorenzo Bianconi		};
45082ff36bSLorenzo Bianconi	};
46082ff36bSLorenzo Bianconi
47082ff36bSLorenzo Bianconi	mdio: mdio-bus {
48082ff36bSLorenzo Bianconi		#address-cells = <1>;
49082ff36bSLorenzo Bianconi		#size-cells = <0>;
50082ff36bSLorenzo Bianconi
51082ff36bSLorenzo Bianconi		switch@0 {
52082ff36bSLorenzo Bianconi			compatible = "mediatek,mt7531";
53082ff36bSLorenzo Bianconi			reg = <31>;
54082ff36bSLorenzo Bianconi			reset-gpios = <&pio 5 0>;
55082ff36bSLorenzo Bianconi
56082ff36bSLorenzo Bianconi			ports {
57082ff36bSLorenzo Bianconi				#address-cells = <1>;
58082ff36bSLorenzo Bianconi				#size-cells = <0>;
59082ff36bSLorenzo Bianconi
60082ff36bSLorenzo Bianconi				port@0 {
61082ff36bSLorenzo Bianconi					reg = <0>;
62082ff36bSLorenzo Bianconi					label = "lan0";
63082ff36bSLorenzo Bianconi				};
64082ff36bSLorenzo Bianconi
65082ff36bSLorenzo Bianconi				port@1 {
66082ff36bSLorenzo Bianconi					reg = <1>;
67082ff36bSLorenzo Bianconi					label = "lan1";
68082ff36bSLorenzo Bianconi				};
69082ff36bSLorenzo Bianconi
70082ff36bSLorenzo Bianconi				port@2 {
71082ff36bSLorenzo Bianconi					reg = <2>;
72082ff36bSLorenzo Bianconi					label = "lan2";
73082ff36bSLorenzo Bianconi				};
74082ff36bSLorenzo Bianconi
75082ff36bSLorenzo Bianconi				port@3 {
76082ff36bSLorenzo Bianconi					reg = <3>;
77082ff36bSLorenzo Bianconi					label = "lan3";
78082ff36bSLorenzo Bianconi				};
79082ff36bSLorenzo Bianconi
80082ff36bSLorenzo Bianconi				port@4 {
81082ff36bSLorenzo Bianconi					reg = <4>;
82082ff36bSLorenzo Bianconi					label = "lan4";
83082ff36bSLorenzo Bianconi				};
84082ff36bSLorenzo Bianconi
85082ff36bSLorenzo Bianconi				port@6 {
86082ff36bSLorenzo Bianconi					reg = <6>;
87082ff36bSLorenzo Bianconi					label = "cpu";
88082ff36bSLorenzo Bianconi					ethernet = <&gmac0>;
89082ff36bSLorenzo Bianconi					phy-mode = "2500base-x";
90082ff36bSLorenzo Bianconi
91082ff36bSLorenzo Bianconi					fixed-link {
92082ff36bSLorenzo Bianconi						speed = <2500>;
93082ff36bSLorenzo Bianconi						full-duplex;
94082ff36bSLorenzo Bianconi						pause;
95082ff36bSLorenzo Bianconi					};
96082ff36bSLorenzo Bianconi				};
97082ff36bSLorenzo Bianconi			};
98082ff36bSLorenzo Bianconi		};
99082ff36bSLorenzo Bianconi	};
100082ff36bSLorenzo Bianconi};
101300218b0SPeter Chiu
102300218b0SPeter Chiu&pio {
103*885e153eSSam Shih	spi_flash_pins: spi-flash-pins {
104*885e153eSSam Shih		mux {
105*885e153eSSam Shih			function = "spi";
106*885e153eSSam Shih			groups = "spi0", "spi0_wp_hold";
107*885e153eSSam Shih		};
108*885e153eSSam Shih	};
109*885e153eSSam Shih
110*885e153eSSam Shih	spic_pins: spic-pins {
111*885e153eSSam Shih		mux {
112*885e153eSSam Shih			function = "spi";
113*885e153eSSam Shih			groups = "spi1_2";
114*885e153eSSam Shih		};
115*885e153eSSam Shih	};
116*885e153eSSam Shih
117300218b0SPeter Chiu	wf_2g_5g_pins: wf-2g-5g-pins {
118300218b0SPeter Chiu		mux {
119300218b0SPeter Chiu			function = "wifi";
120300218b0SPeter Chiu			groups = "wf_2g", "wf_5g";
121300218b0SPeter Chiu		};
122300218b0SPeter Chiu		conf {
123300218b0SPeter Chiu			pins = "WF0_HB1", "WF0_HB2", "WF0_HB3", "WF0_HB4",
124300218b0SPeter Chiu			       "WF0_HB0", "WF0_HB0_B", "WF0_HB5", "WF0_HB6",
125300218b0SPeter Chiu			       "WF0_HB7", "WF0_HB8", "WF0_HB9", "WF0_HB10",
126300218b0SPeter Chiu			       "WF0_TOP_CLK", "WF0_TOP_DATA", "WF1_HB1",
127300218b0SPeter Chiu			       "WF1_HB2", "WF1_HB3", "WF1_HB4", "WF1_HB0",
128300218b0SPeter Chiu			       "WF1_HB5", "WF1_HB6", "WF1_HB7", "WF1_HB8",
129300218b0SPeter Chiu			       "WF1_TOP_CLK", "WF1_TOP_DATA";
130300218b0SPeter Chiu			drive-strength = <4>;
131300218b0SPeter Chiu		};
132300218b0SPeter Chiu	};
133300218b0SPeter Chiu
134300218b0SPeter Chiu	wf_dbdc_pins: wf-dbdc-pins {
135300218b0SPeter Chiu		mux {
136300218b0SPeter Chiu			function = "wifi";
137300218b0SPeter Chiu			groups = "wf_dbdc";
138300218b0SPeter Chiu		};
139300218b0SPeter Chiu		conf {
140300218b0SPeter Chiu			pins = "WF0_HB1", "WF0_HB2", "WF0_HB3", "WF0_HB4",
141300218b0SPeter Chiu			       "WF0_HB0", "WF0_HB0_B", "WF0_HB5", "WF0_HB6",
142300218b0SPeter Chiu			       "WF0_HB7", "WF0_HB8", "WF0_HB9", "WF0_HB10",
143300218b0SPeter Chiu			       "WF0_TOP_CLK", "WF0_TOP_DATA";
144300218b0SPeter Chiu			drive-strength = <4>;
145300218b0SPeter Chiu		};
146300218b0SPeter Chiu	};
147300218b0SPeter Chiu};
148965f2c04SSam Shih
149*885e153eSSam Shih&spi0 {
150*885e153eSSam Shih	pinctrl-names = "default";
151*885e153eSSam Shih	pinctrl-0 = <&spi_flash_pins>;
152*885e153eSSam Shih	cs-gpios = <0>, <0>;
153*885e153eSSam Shih	status = "okay";
154*885e153eSSam Shih	spi_nand: spi_nand@0 {
155*885e153eSSam Shih		compatible = "spi-nand";
156*885e153eSSam Shih		reg = <0>;
157*885e153eSSam Shih		spi-max-frequency = <10000000>;
158*885e153eSSam Shih		spi-tx-buswidth = <4>;
159*885e153eSSam Shih		spi-rx-buswidth = <4>;
160*885e153eSSam Shih	};
161*885e153eSSam Shih};
162*885e153eSSam Shih
163*885e153eSSam Shih&spi1 {
164*885e153eSSam Shih	pinctrl-names = "default";
165*885e153eSSam Shih	pinctrl-0 = <&spic_pins>;
166*885e153eSSam Shih	cs-gpios = <0>, <0>;
167*885e153eSSam Shih	status = "okay";
168*885e153eSSam Shih};
169*885e153eSSam Shih
170965f2c04SSam Shih&uart0 {
171965f2c04SSam Shih	status = "okay";
172965f2c04SSam Shih};
173965f2c04SSam Shih
174965f2c04SSam Shih&wifi {
175965f2c04SSam Shih	status = "okay";
176965f2c04SSam Shih	pinctrl-names = "default", "dbdc";
177965f2c04SSam Shih	pinctrl-0 = <&wf_2g_5g_pins>;
178965f2c04SSam Shih	pinctrl-1 = <&wf_dbdc_pins>;
179965f2c04SSam Shih};
180