1e8f7a387SPhilippe Schenker// SPDX-License-Identifier: GPL-2.0-or-later OR MIT 22eba2438SPhilippe Schenker/* 32eba2438SPhilippe Schenker * Copyright 2019 Toradex 42eba2438SPhilippe Schenker */ 52eba2438SPhilippe Schenker 62eba2438SPhilippe Schenker/ { 72eba2438SPhilippe Schenker chosen { 82eba2438SPhilippe Schenker stdout-path = &lpuart3; 92eba2438SPhilippe Schenker }; 102eba2438SPhilippe Schenker 11*cc900d0fSPhilippe Schenker colibri_gpio_keys: gpio-keys { 12*cc900d0fSPhilippe Schenker compatible = "gpio-keys"; 13*cc900d0fSPhilippe Schenker pinctrl-names = "default"; 14*cc900d0fSPhilippe Schenker pinctrl-0 = <&pinctrl_gpiokeys>; 15*cc900d0fSPhilippe Schenker status = "disabled"; 16*cc900d0fSPhilippe Schenker 17*cc900d0fSPhilippe Schenker key-wakeup { 18*cc900d0fSPhilippe Schenker debounce-interval = <10>; 19*cc900d0fSPhilippe Schenker gpios = <&lsio_gpio3 10 GPIO_ACTIVE_HIGH>; 20*cc900d0fSPhilippe Schenker label = "Wake-Up"; 21*cc900d0fSPhilippe Schenker linux,code = <KEY_WAKEUP>; 22*cc900d0fSPhilippe Schenker wakeup-source; 23*cc900d0fSPhilippe Schenker }; 24*cc900d0fSPhilippe Schenker }; 25*cc900d0fSPhilippe Schenker 262eba2438SPhilippe Schenker reg_module_3v3: regulator-module-3v3 { 272eba2438SPhilippe Schenker compatible = "regulator-fixed"; 282eba2438SPhilippe Schenker regulator-name = "+V3.3"; 292eba2438SPhilippe Schenker regulator-min-microvolt = <3300000>; 302eba2438SPhilippe Schenker regulator-max-microvolt = <3300000>; 312eba2438SPhilippe Schenker }; 322eba2438SPhilippe Schenker}; 332eba2438SPhilippe Schenker 34e2c7fa72SPhilippe Schenker&cpu_alert0 { 35e2c7fa72SPhilippe Schenker hysteresis = <2000>; 36e2c7fa72SPhilippe Schenker temperature = <90000>; 37e2c7fa72SPhilippe Schenker type = "passive"; 38e2c7fa72SPhilippe Schenker}; 39e2c7fa72SPhilippe Schenker 40e2c7fa72SPhilippe Schenker&cpu_crit0 { 41e2c7fa72SPhilippe Schenker hysteresis = <2000>; 42e2c7fa72SPhilippe Schenker temperature = <105000>; 43e2c7fa72SPhilippe Schenker type = "critical"; 44e2c7fa72SPhilippe Schenker}; 45e2c7fa72SPhilippe Schenker 462eba2438SPhilippe Schenker/* On-module I2C */ 472eba2438SPhilippe Schenker&i2c0 { 482eba2438SPhilippe Schenker #address-cells = <1>; 492eba2438SPhilippe Schenker #size-cells = <0>; 502eba2438SPhilippe Schenker clock-frequency = <100000>; 512eba2438SPhilippe Schenker pinctrl-names = "default"; 522eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_i2c0>, <&pinctrl_sgtl5000_usb_clk>; 532eba2438SPhilippe Schenker status = "okay"; 542eba2438SPhilippe Schenker 552eba2438SPhilippe Schenker /* Touch controller */ 562eba2438SPhilippe Schenker touchscreen@2c { 572eba2438SPhilippe Schenker compatible = "adi,ad7879-1"; 582eba2438SPhilippe Schenker pinctrl-names = "default"; 592eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_ad7879_int>; 602eba2438SPhilippe Schenker reg = <0x2c>; 612eba2438SPhilippe Schenker interrupt-parent = <&lsio_gpio3>; 622eba2438SPhilippe Schenker interrupts = <5 IRQ_TYPE_EDGE_FALLING>; 632eba2438SPhilippe Schenker touchscreen-max-pressure = <4096>; 642eba2438SPhilippe Schenker adi,resistance-plate-x = <120>; 652eba2438SPhilippe Schenker adi,first-conversion-delay = /bits/ 8 <3>; 662eba2438SPhilippe Schenker adi,acquisition-time = /bits/ 8 <1>; 672eba2438SPhilippe Schenker adi,median-filter-size = /bits/ 8 <2>; 682eba2438SPhilippe Schenker adi,averaging = /bits/ 8 <1>; 692eba2438SPhilippe Schenker adi,conversion-interval = /bits/ 8 <255>; 70851884b2SPhilippe Schenker status = "disabled"; 712eba2438SPhilippe Schenker }; 722eba2438SPhilippe Schenker}; 732eba2438SPhilippe Schenker 742eba2438SPhilippe Schenker/* Colibri I2C */ 752eba2438SPhilippe Schenker&i2c1 { 762eba2438SPhilippe Schenker #address-cells = <1>; 772eba2438SPhilippe Schenker #size-cells = <0>; 782eba2438SPhilippe Schenker clock-frequency = <100000>; 792eba2438SPhilippe Schenker pinctrl-names = "default"; 802eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_i2c1>; 812eba2438SPhilippe Schenker}; 822eba2438SPhilippe Schenker 83ee9936d6SPhilippe Schenker&jpegdec { 84ee9936d6SPhilippe Schenker status = "okay"; 85ee9936d6SPhilippe Schenker}; 86ee9936d6SPhilippe Schenker 87ee9936d6SPhilippe Schenker&jpegenc { 88ee9936d6SPhilippe Schenker status = "okay"; 89ee9936d6SPhilippe Schenker}; 90ee9936d6SPhilippe Schenker 912eba2438SPhilippe Schenker/* Colibri UART_B */ 922eba2438SPhilippe Schenker&lpuart0 { 932eba2438SPhilippe Schenker pinctrl-names = "default"; 942eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_lpuart0>; 952eba2438SPhilippe Schenker}; 962eba2438SPhilippe Schenker 972eba2438SPhilippe Schenker/* Colibri UART_C */ 982eba2438SPhilippe Schenker&lpuart2 { 992eba2438SPhilippe Schenker pinctrl-names = "default"; 1002eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_lpuart2>; 1012eba2438SPhilippe Schenker}; 1022eba2438SPhilippe Schenker 1032eba2438SPhilippe Schenker/* Colibri UART_A */ 1042eba2438SPhilippe Schenker&lpuart3 { 1052eba2438SPhilippe Schenker pinctrl-names = "default"; 1062eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_lpuart3>, <&pinctrl_lpuart3_ctrl>; 1072eba2438SPhilippe Schenker}; 1082eba2438SPhilippe Schenker 1092eba2438SPhilippe Schenker/* Colibri FastEthernet */ 1102eba2438SPhilippe Schenker&fec1 { 1112eba2438SPhilippe Schenker pinctrl-names = "default", "sleep"; 1122eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_fec1>; 1132eba2438SPhilippe Schenker pinctrl-1 = <&pinctrl_fec1_sleep>; 1142eba2438SPhilippe Schenker phy-mode = "rmii"; 1152eba2438SPhilippe Schenker phy-handle = <ðphy0>; 1162eba2438SPhilippe Schenker fsl,magic-packet; 1172eba2438SPhilippe Schenker 1182eba2438SPhilippe Schenker mdio { 1192eba2438SPhilippe Schenker #address-cells = <1>; 1202eba2438SPhilippe Schenker #size-cells = <0>; 1212eba2438SPhilippe Schenker 1222eba2438SPhilippe Schenker ethphy0: ethernet-phy@2 { 1232eba2438SPhilippe Schenker compatible = "ethernet-phy-ieee802.3-c22"; 1242eba2438SPhilippe Schenker max-speed = <100>; 1252eba2438SPhilippe Schenker reg = <2>; 1262eba2438SPhilippe Schenker }; 1272eba2438SPhilippe Schenker }; 1282eba2438SPhilippe Schenker}; 1292eba2438SPhilippe Schenker 130a537c961SPhilippe Schenker/* Colibri SPI */ 131a537c961SPhilippe Schenker&lpspi2 { 132a537c961SPhilippe Schenker pinctrl-names = "default"; 133a537c961SPhilippe Schenker pinctrl-0 = <&pinctrl_lpspi2>; 134a537c961SPhilippe Schenker cs-gpios = <&lsio_gpio1 0 GPIO_ACTIVE_LOW>; 135a537c961SPhilippe Schenker}; 136a537c961SPhilippe Schenker 13755164802SPhilippe Schenker&lsio_gpio0 { 13855164802SPhilippe Schenker gpio-line-names = "", 13955164802SPhilippe Schenker "SODIMM_70", 14055164802SPhilippe Schenker "SODIMM_60", 14155164802SPhilippe Schenker "SODIMM_58", 14255164802SPhilippe Schenker "SODIMM_78", 14355164802SPhilippe Schenker "SODIMM_72", 14455164802SPhilippe Schenker "SODIMM_80", 14555164802SPhilippe Schenker "SODIMM_46", 14655164802SPhilippe Schenker "SODIMM_62", 14755164802SPhilippe Schenker "SODIMM_48", 14855164802SPhilippe Schenker "SODIMM_74", 14955164802SPhilippe Schenker "SODIMM_50", 15055164802SPhilippe Schenker "SODIMM_52", 15155164802SPhilippe Schenker "SODIMM_54", 15255164802SPhilippe Schenker "SODIMM_66", 15355164802SPhilippe Schenker "SODIMM_64", 15455164802SPhilippe Schenker "SODIMM_68", 15555164802SPhilippe Schenker "", 15655164802SPhilippe Schenker "", 15755164802SPhilippe Schenker "SODIMM_82", 15855164802SPhilippe Schenker "SODIMM_56", 15955164802SPhilippe Schenker "SODIMM_28", 16055164802SPhilippe Schenker "SODIMM_30", 16155164802SPhilippe Schenker "", 16255164802SPhilippe Schenker "SODIMM_61", 16355164802SPhilippe Schenker "SODIMM_103", 16455164802SPhilippe Schenker "", 16555164802SPhilippe Schenker "", 16655164802SPhilippe Schenker "", 16755164802SPhilippe Schenker "SODIMM_25", 16855164802SPhilippe Schenker "SODIMM_27", 16955164802SPhilippe Schenker "SODIMM_100"; 17055164802SPhilippe Schenker}; 17155164802SPhilippe Schenker 17255164802SPhilippe Schenker&lsio_gpio1 { 17355164802SPhilippe Schenker gpio-line-names = "SODIMM_86", 17455164802SPhilippe Schenker "SODIMM_92", 17555164802SPhilippe Schenker "SODIMM_90", 17655164802SPhilippe Schenker "SODIMM_88", 17755164802SPhilippe Schenker "", 17855164802SPhilippe Schenker "", 17955164802SPhilippe Schenker "", 18055164802SPhilippe Schenker "SODIMM_59", 18155164802SPhilippe Schenker "", 18255164802SPhilippe Schenker "SODIMM_6", 18355164802SPhilippe Schenker "SODIMM_8", 18455164802SPhilippe Schenker "", 18555164802SPhilippe Schenker "", 18655164802SPhilippe Schenker "SODIMM_2", 18755164802SPhilippe Schenker "SODIMM_4", 18855164802SPhilippe Schenker "SODIMM_34", 18955164802SPhilippe Schenker "SODIMM_32", 19055164802SPhilippe Schenker "SODIMM_63", 19155164802SPhilippe Schenker "SODIMM_55", 19255164802SPhilippe Schenker "SODIMM_33", 19355164802SPhilippe Schenker "SODIMM_35", 19455164802SPhilippe Schenker "SODIMM_36", 19555164802SPhilippe Schenker "SODIMM_38", 19655164802SPhilippe Schenker "SODIMM_21", 19755164802SPhilippe Schenker "SODIMM_19", 19855164802SPhilippe Schenker "SODIMM_140", 19955164802SPhilippe Schenker "SODIMM_142", 20055164802SPhilippe Schenker "SODIMM_196", 20155164802SPhilippe Schenker "SODIMM_194", 20255164802SPhilippe Schenker "SODIMM_186", 20355164802SPhilippe Schenker "SODIMM_188", 20455164802SPhilippe Schenker "SODIMM_138"; 20555164802SPhilippe Schenker}; 20655164802SPhilippe Schenker 20755164802SPhilippe Schenker&lsio_gpio2 { 20855164802SPhilippe Schenker gpio-line-names = "SODIMM_23", 20955164802SPhilippe Schenker "", 21055164802SPhilippe Schenker "", 21155164802SPhilippe Schenker "SODIMM_144"; 21255164802SPhilippe Schenker}; 21355164802SPhilippe Schenker 21455164802SPhilippe Schenker&lsio_gpio3 { 21555164802SPhilippe Schenker gpio-line-names = "SODIMM_96", 21655164802SPhilippe Schenker "SODIMM_75", 21755164802SPhilippe Schenker "SODIMM_37", 21855164802SPhilippe Schenker "SODIMM_29", 21955164802SPhilippe Schenker "", 22055164802SPhilippe Schenker "", 22155164802SPhilippe Schenker "", 22255164802SPhilippe Schenker "", 22355164802SPhilippe Schenker "", 22455164802SPhilippe Schenker "SODIMM_43", 22555164802SPhilippe Schenker "SODIMM_45", 22655164802SPhilippe Schenker "SODIMM_69", 22755164802SPhilippe Schenker "SODIMM_71", 22855164802SPhilippe Schenker "SODIMM_73", 22955164802SPhilippe Schenker "SODIMM_77", 23055164802SPhilippe Schenker "SODIMM_89", 23155164802SPhilippe Schenker "SODIMM_93", 23255164802SPhilippe Schenker "SODIMM_95", 23355164802SPhilippe Schenker "SODIMM_99", 23455164802SPhilippe Schenker "SODIMM_105", 23555164802SPhilippe Schenker "SODIMM_107", 23655164802SPhilippe Schenker "SODIMM_98", 23755164802SPhilippe Schenker "SODIMM_102", 23855164802SPhilippe Schenker "SODIMM_104", 23955164802SPhilippe Schenker "SODIMM_106"; 24055164802SPhilippe Schenker}; 24155164802SPhilippe Schenker 24255164802SPhilippe Schenker&lsio_gpio4 { 24355164802SPhilippe Schenker gpio-line-names = "", 24455164802SPhilippe Schenker "", 24555164802SPhilippe Schenker "", 24655164802SPhilippe Schenker "SODIMM_129", 24755164802SPhilippe Schenker "SODIMM_133", 24855164802SPhilippe Schenker "SODIMM_127", 24955164802SPhilippe Schenker "SODIMM_131", 25055164802SPhilippe Schenker "", 25155164802SPhilippe Schenker "", 25255164802SPhilippe Schenker "", 25355164802SPhilippe Schenker "", 25455164802SPhilippe Schenker "", 25555164802SPhilippe Schenker "", 25655164802SPhilippe Schenker "", 25755164802SPhilippe Schenker "", 25855164802SPhilippe Schenker "", 25955164802SPhilippe Schenker "", 26055164802SPhilippe Schenker "", 26155164802SPhilippe Schenker "", 26255164802SPhilippe Schenker "SODIMM_44", 26355164802SPhilippe Schenker "", 26455164802SPhilippe Schenker "SODIMM_76", 26555164802SPhilippe Schenker "SODIMM_31", 26655164802SPhilippe Schenker "SODIMM_47", 26755164802SPhilippe Schenker "SODIMM_190", 26855164802SPhilippe Schenker "SODIMM_192", 26955164802SPhilippe Schenker "SODIMM_49", 27055164802SPhilippe Schenker "SODIMM_51", 27155164802SPhilippe Schenker "SODIMM_53"; 27255164802SPhilippe Schenker}; 27355164802SPhilippe Schenker 27455164802SPhilippe Schenker&lsio_gpio5 { 27555164802SPhilippe Schenker gpio-line-names = "", 27655164802SPhilippe Schenker "SODIMM_57", 27755164802SPhilippe Schenker "SODIMM_65", 27855164802SPhilippe Schenker "SODIMM_85", 27955164802SPhilippe Schenker "", 28055164802SPhilippe Schenker "", 28155164802SPhilippe Schenker "", 28255164802SPhilippe Schenker "", 28355164802SPhilippe Schenker "SODIMM_135", 28455164802SPhilippe Schenker "SODIMM_137", 28555164802SPhilippe Schenker "UNUSABLE_SODIMM_180", 28655164802SPhilippe Schenker "UNUSABLE_SODIMM_184"; 28755164802SPhilippe Schenker}; 28855164802SPhilippe Schenker 289e74b958cSPhilippe Schenker/* Colibri PWM_B */ 290e74b958cSPhilippe Schenker&lsio_pwm0 { 291e74b958cSPhilippe Schenker #pwm-cells = <3>; 292e74b958cSPhilippe Schenker pinctrl-0 = <&pinctrl_pwm_b>; 293e74b958cSPhilippe Schenker pinctrl-names = "default"; 294e74b958cSPhilippe Schenker}; 295e74b958cSPhilippe Schenker 296e74b958cSPhilippe Schenker/* Colibri PWM_C */ 297e74b958cSPhilippe Schenker&lsio_pwm1 { 298e74b958cSPhilippe Schenker #pwm-cells = <3>; 299e74b958cSPhilippe Schenker pinctrl-0 = <&pinctrl_pwm_c>; 300e74b958cSPhilippe Schenker pinctrl-names = "default"; 301e74b958cSPhilippe Schenker}; 302e74b958cSPhilippe Schenker 303e74b958cSPhilippe Schenker/* Colibri PWM_D */ 304e74b958cSPhilippe Schenker&lsio_pwm2 { 305e74b958cSPhilippe Schenker #pwm-cells = <3>; 306e74b958cSPhilippe Schenker pinctrl-0 = <&pinctrl_pwm_d>; 307e74b958cSPhilippe Schenker pinctrl-names = "default"; 308e74b958cSPhilippe Schenker}; 309e74b958cSPhilippe Schenker 3102eba2438SPhilippe Schenker/* On-module eMMC */ 3112eba2438SPhilippe Schenker&usdhc1 { 3122eba2438SPhilippe Schenker bus-width = <8>; 3132eba2438SPhilippe Schenker non-removable; 3142eba2438SPhilippe Schenker no-sd; 3152eba2438SPhilippe Schenker no-sdio; 3162eba2438SPhilippe Schenker pinctrl-names = "default", "state_100mhz", "state_200mhz"; 3172eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_usdhc1>; 3182eba2438SPhilippe Schenker pinctrl-1 = <&pinctrl_usdhc1_100mhz>; 3192eba2438SPhilippe Schenker pinctrl-2 = <&pinctrl_usdhc1_200mhz>; 3202eba2438SPhilippe Schenker status = "okay"; 3212eba2438SPhilippe Schenker}; 3222eba2438SPhilippe Schenker 3232eba2438SPhilippe Schenker/* Colibri SD/MMC Card */ 3242eba2438SPhilippe Schenker&usdhc2 { 3252eba2438SPhilippe Schenker bus-width = <4>; 3262eba2438SPhilippe Schenker cd-gpios = <&lsio_gpio3 9 GPIO_ACTIVE_LOW>; 3272eba2438SPhilippe Schenker vmmc-supply = <®_module_3v3>; 3282eba2438SPhilippe Schenker pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep"; 3292eba2438SPhilippe Schenker pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; 3302eba2438SPhilippe Schenker pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>; 3312eba2438SPhilippe Schenker pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>; 3322eba2438SPhilippe Schenker pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_gpio_sleep>; 3332eba2438SPhilippe Schenker disable-wp; 33409fad38eSPhilippe Schenker no-1-8-v; 3352eba2438SPhilippe Schenker}; 3362eba2438SPhilippe Schenker 3372eba2438SPhilippe Schenker&iomuxc { 3382eba2438SPhilippe Schenker pinctrl-names = "default"; 3394d2adf73SPhilippe Schenker pinctrl-0 = <&pinctrl_ext_io0>, <&pinctrl_hog0>, <&pinctrl_hog1>, 3407171ec29SPhilippe Schenker <&pinctrl_hog2>, <&pinctrl_lpspi2_cs2>; 3412eba2438SPhilippe Schenker 3422eba2438SPhilippe Schenker /* On-module touch pen-down interrupt */ 3432eba2438SPhilippe Schenker pinctrl_ad7879_int: ad7879intgrp { 3447efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_CSI0_I2C0_SCL_LSIO_GPIO3_IO05 0x21>; 3452eba2438SPhilippe Schenker }; 3462eba2438SPhilippe Schenker 3472eba2438SPhilippe Schenker /* Colibri Analogue Inputs */ 3482eba2438SPhilippe Schenker pinctrl_adc0: adc0grp { 3497efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_ADC_IN0_ADMA_ADC_IN0 0x60>, /* SODIMM 8 */ 3507efa409eSPhilippe Schenker <IMX8QXP_ADC_IN1_ADMA_ADC_IN1 0x60>, /* SODIMM 6 */ 3517efa409eSPhilippe Schenker <IMX8QXP_ADC_IN4_ADMA_ADC_IN4 0x60>, /* SODIMM 4 */ 3527efa409eSPhilippe Schenker <IMX8QXP_ADC_IN5_ADMA_ADC_IN5 0x60>; /* SODIMM 2 */ 3532eba2438SPhilippe Schenker }; 3542eba2438SPhilippe Schenker 3557ece3cbcSPhilippe Schenker /* Atmel MXT touchsceen + Capacitive Touch Adapter */ 3567ece3cbcSPhilippe Schenker /* NOTE: This pingroup conflicts with pingroups 3577ece3cbcSPhilippe Schenker * pinctrl_pwm_b/pinctrl_pwm_c. Don't enable them 3587ece3cbcSPhilippe Schenker * simultaneously. 3597ece3cbcSPhilippe Schenker */ 3607ece3cbcSPhilippe Schenker pinctrl_atmel_adap: atmeladaptergrp { 3617ece3cbcSPhilippe Schenker fsl,pins = <IMX8QXP_UART1_RX_LSIO_GPIO0_IO22 0x21>, /* SODIMM 30 */ 3627ece3cbcSPhilippe Schenker <IMX8QXP_UART1_TX_LSIO_GPIO0_IO21 0x4000021>; /* SODIMM 28 */ 3637ece3cbcSPhilippe Schenker }; 3647ece3cbcSPhilippe Schenker 3657ece3cbcSPhilippe Schenker /* Atmel MXT touchsceen + boards with built-in Capacitive Touch Connector */ 3667ece3cbcSPhilippe Schenker pinctrl_atmel_conn: atmelconnectorgrp { 3677ece3cbcSPhilippe Schenker fsl,pins = <IMX8QXP_QSPI0B_DATA2_LSIO_GPIO3_IO20 0x4000021>, /* SODIMM 107 */ 3687ece3cbcSPhilippe Schenker <IMX8QXP_QSPI0B_SS1_B_LSIO_GPIO3_IO24 0x21>; /* SODIMM 106 */ 3697ece3cbcSPhilippe Schenker }; 3707ece3cbcSPhilippe Schenker 3712eba2438SPhilippe Schenker pinctrl_can_int: canintgrp { 3727efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_QSPI0A_DQS_LSIO_GPIO3_IO13 0x40>; /* SODIMM 73 */ 3732eba2438SPhilippe Schenker }; 3742eba2438SPhilippe Schenker 3752eba2438SPhilippe Schenker pinctrl_csi_ctl: csictlgrp { 3767efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_QSPI0A_SS0_B_LSIO_GPIO3_IO14 0x20>, /* SODIMM 77 */ 3777efa409eSPhilippe Schenker <IMX8QXP_QSPI0A_SS1_B_LSIO_GPIO3_IO15 0x20>; /* SODIMM 89 */ 3782eba2438SPhilippe Schenker }; 3792eba2438SPhilippe Schenker 3805e634a90SPhilippe Schenker pinctrl_csi_mclk: csimclkgrp { 3815e634a90SPhilippe Schenker fsl,pins = <IMX8QXP_CSI_MCLK_CI_PI_MCLK 0xC0000041>; /* SODIMM 75 / X3-12 */ 3825e634a90SPhilippe Schenker }; 3835e634a90SPhilippe Schenker 3842eba2438SPhilippe Schenker pinctrl_ext_io0: extio0grp { 3857efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_ENET0_RGMII_RXD3_LSIO_GPIO5_IO08 0x06000040>; /* SODIMM 135 */ 3862eba2438SPhilippe Schenker }; 3872eba2438SPhilippe Schenker 3882eba2438SPhilippe Schenker /* Colibri Ethernet: On-module 100Mbps PHY Micrel KSZ8041 */ 3892eba2438SPhilippe Schenker pinctrl_fec1: fec1grp { 3907efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_ENET0_MDC_CONN_ENET0_MDC 0x06000020>, 3917efa409eSPhilippe Schenker <IMX8QXP_ENET0_MDIO_CONN_ENET0_MDIO 0x06000020>, 3927efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TX_CTL_CONN_ENET0_RGMII_TX_CTL 0x61>, 3937efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TXC_CONN_ENET0_RCLK50M_OUT 0x06000061>, 3947efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TXD0_CONN_ENET0_RGMII_TXD0 0x61>, 3957efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TXD1_CONN_ENET0_RGMII_TXD1 0x61>, 3967efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RX_CTL_CONN_ENET0_RGMII_RX_CTL 0x61>, 3977efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RXD0_CONN_ENET0_RGMII_RXD0 0x61>, 3987efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RXD1_CONN_ENET0_RGMII_RXD1 0x61>, 3997efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RXD2_CONN_ENET0_RMII_RX_ER 0x61>; 4002eba2438SPhilippe Schenker }; 4012eba2438SPhilippe Schenker 4022eba2438SPhilippe Schenker pinctrl_fec1_sleep: fec1slpgrp { 4037efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_ENET0_MDC_LSIO_GPIO5_IO11 0x06000041>, 4047efa409eSPhilippe Schenker <IMX8QXP_ENET0_MDIO_LSIO_GPIO5_IO10 0x06000041>, 4057efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TX_CTL_LSIO_GPIO4_IO30 0x41>, 4067efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TXC_LSIO_GPIO4_IO29 0x41>, 4077efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TXD0_LSIO_GPIO4_IO31 0x41>, 4087efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TXD1_LSIO_GPIO5_IO00 0x41>, 4097efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RX_CTL_LSIO_GPIO5_IO04 0x41>, 4107efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RXD0_LSIO_GPIO5_IO05 0x41>, 4117efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RXD1_LSIO_GPIO5_IO06 0x41>, 4127efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RXD2_LSIO_GPIO5_IO07 0x41>; 4132eba2438SPhilippe Schenker }; 4142eba2438SPhilippe Schenker 4152eba2438SPhilippe Schenker /* Colibri optional CAN on UART_B RTS/CTS */ 4162eba2438SPhilippe Schenker pinctrl_flexcan1: flexcan0grp { 4177efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_FLEXCAN0_TX_ADMA_FLEXCAN0_TX 0x21>, /* SODIMM 32 */ 4187efa409eSPhilippe Schenker <IMX8QXP_FLEXCAN0_RX_ADMA_FLEXCAN0_RX 0x21>; /* SODIMM 34 */ 4192eba2438SPhilippe Schenker }; 4202eba2438SPhilippe Schenker 4212eba2438SPhilippe Schenker /* Colibri optional CAN on PS2 */ 4222eba2438SPhilippe Schenker pinctrl_flexcan2: flexcan1grp { 4237efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_FLEXCAN1_TX_ADMA_FLEXCAN1_TX 0x21>, /* SODIMM 55 */ 4247efa409eSPhilippe Schenker <IMX8QXP_FLEXCAN1_RX_ADMA_FLEXCAN1_RX 0x21>; /* SODIMM 63 */ 4252eba2438SPhilippe Schenker }; 4262eba2438SPhilippe Schenker 4272eba2438SPhilippe Schenker /* Colibri optional CAN on UART_A TXD/RXD */ 4282eba2438SPhilippe Schenker pinctrl_flexcan3: flexcan2grp { 4297efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_FLEXCAN2_TX_ADMA_FLEXCAN2_TX 0x21>, /* SODIMM 35 */ 4307efa409eSPhilippe Schenker <IMX8QXP_FLEXCAN2_RX_ADMA_FLEXCAN2_RX 0x21>; /* SODIMM 33 */ 4312eba2438SPhilippe Schenker }; 4322eba2438SPhilippe Schenker 4332eba2438SPhilippe Schenker /* Colibri LCD Back-Light GPIO */ 4342eba2438SPhilippe Schenker pinctrl_gpio_bl_on: gpioblongrp { 4357efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_QSPI0A_DATA3_LSIO_GPIO3_IO12 0x60>; /* SODIMM 71 */ 4362eba2438SPhilippe Schenker }; 4372eba2438SPhilippe Schenker 4389c279d21SPhilippe Schenker /* HDMI Hot Plug Detect on FFC (X2) */ 4399c279d21SPhilippe Schenker pinctrl_gpio_hpd: gpiohpdgrp { 4409c279d21SPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_DSI1_GPIO0_00_LSIO_GPIO1_IO31 0x20>; /* SODIMM 138 */ 4419c279d21SPhilippe Schenker }; 4429c279d21SPhilippe Schenker 4432eba2438SPhilippe Schenker pinctrl_gpiokeys: gpiokeysgrp { 4447efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_QSPI0A_DATA1_LSIO_GPIO3_IO10 0x06700041>; /* SODIMM 45 */ 4452eba2438SPhilippe Schenker }; 4462eba2438SPhilippe Schenker 4472eba2438SPhilippe Schenker pinctrl_hog0: hog0grp { 4487171ec29SPhilippe Schenker fsl,pins = <IMX8QXP_CSI_D07_CI_PI_D09 0x61>, /* SODIMM 65 */ 4497efa409eSPhilippe Schenker <IMX8QXP_QSPI0A_DATA2_LSIO_GPIO3_IO11 0x20>, /* SODIMM 69 */ 4507efa409eSPhilippe Schenker <IMX8QXP_SAI0_TXC_LSIO_GPIO0_IO26 0x20>, /* SODIMM 79 */ 4517efa409eSPhilippe Schenker <IMX8QXP_CSI_D02_CI_PI_D04 0x61>, /* SODIMM 79 */ 4527efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_RXC_LSIO_GPIO5_IO03 0x06000020>, /* SODIMM 85 */ 4537efa409eSPhilippe Schenker <IMX8QXP_CSI_D06_CI_PI_D08 0x61>, /* SODIMM 85 */ 4547efa409eSPhilippe Schenker <IMX8QXP_QSPI0B_SCLK_LSIO_GPIO3_IO17 0x20>, /* SODIMM 95 */ 4557efa409eSPhilippe Schenker <IMX8QXP_SAI0_RXD_LSIO_GPIO0_IO27 0x20>, /* SODIMM 97 */ 4567efa409eSPhilippe Schenker <IMX8QXP_CSI_D03_CI_PI_D05 0x61>, /* SODIMM 97 */ 4577efa409eSPhilippe Schenker <IMX8QXP_QSPI0B_DATA0_LSIO_GPIO3_IO18 0x20>, /* SODIMM 99 */ 4587efa409eSPhilippe Schenker <IMX8QXP_SAI0_TXFS_LSIO_GPIO0_IO28 0x20>, /* SODIMM 101 */ 4597efa409eSPhilippe Schenker <IMX8QXP_CSI_D00_CI_PI_D02 0x61>, /* SODIMM 101 */ 4607efa409eSPhilippe Schenker <IMX8QXP_SAI0_TXD_LSIO_GPIO0_IO25 0x20>, /* SODIMM 103 */ 4617efa409eSPhilippe Schenker <IMX8QXP_CSI_D01_CI_PI_D03 0x61>, /* SODIMM 103 */ 4627efa409eSPhilippe Schenker <IMX8QXP_QSPI0B_DATA1_LSIO_GPIO3_IO19 0x20>, /* SODIMM 105 */ 4637efa409eSPhilippe Schenker <IMX8QXP_USB_SS3_TC2_LSIO_GPIO4_IO05 0x20>, /* SODIMM 127 */ 4647efa409eSPhilippe Schenker <IMX8QXP_USB_SS3_TC3_LSIO_GPIO4_IO06 0x20>, /* SODIMM 131 */ 4657efa409eSPhilippe Schenker <IMX8QXP_USB_SS3_TC1_LSIO_GPIO4_IO04 0x20>, /* SODIMM 133 */ 4667efa409eSPhilippe Schenker <IMX8QXP_CSI_PCLK_LSIO_GPIO3_IO00 0x20>, /* SODIMM 96 */ 4677efa409eSPhilippe Schenker <IMX8QXP_QSPI0B_DATA3_LSIO_GPIO3_IO21 0x20>, /* SODIMM 98 */ 4687efa409eSPhilippe Schenker <IMX8QXP_SAI1_RXFS_LSIO_GPIO0_IO31 0x20>, /* SODIMM 100 */ 4697efa409eSPhilippe Schenker <IMX8QXP_QSPI0B_DQS_LSIO_GPIO3_IO22 0x20>, /* SODIMM 102 */ 4707ece3cbcSPhilippe Schenker <IMX8QXP_QSPI0B_SS0_B_LSIO_GPIO3_IO23 0x20>; /* SODIMM 104 */ 4712eba2438SPhilippe Schenker }; 4722eba2438SPhilippe Schenker 4732eba2438SPhilippe Schenker pinctrl_hog1: hog1grp { 4747efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_CSI_MCLK_LSIO_GPIO3_IO01 0x20>, /* SODIMM 75 */ 4757efa409eSPhilippe Schenker <IMX8QXP_QSPI0A_SCLK_LSIO_GPIO3_IO16 0x20>; /* SODIMM 93 */ 4762eba2438SPhilippe Schenker }; 4772eba2438SPhilippe Schenker 4784d2adf73SPhilippe Schenker pinctrl_hog2: hog2grp { 4794d2adf73SPhilippe Schenker fsl,pins = <IMX8QXP_CSI_MCLK_LSIO_GPIO3_IO01 0x20>; /* SODIMM 75 */ 4804d2adf73SPhilippe Schenker }; 4814d2adf73SPhilippe Schenker 4822eba2438SPhilippe Schenker /* 4832eba2438SPhilippe Schenker * This pin is used in the SCFW as a UART. Using it from 4842eba2438SPhilippe Schenker * Linux would require rewritting the SCFW board file. 4852eba2438SPhilippe Schenker */ 4862eba2438SPhilippe Schenker pinctrl_hog_scfw: hogscfwgrp { 4877efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_SCU_GPIO0_00_LSIO_GPIO2_IO03 0x20>; /* SODIMM 144 */ 4882eba2438SPhilippe Schenker }; 4892eba2438SPhilippe Schenker 4902eba2438SPhilippe Schenker /* On Module I2C */ 4912eba2438SPhilippe Schenker pinctrl_i2c0: i2c0grp { 4927efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_CSI0_GPIO0_00_ADMA_I2C0_SCL 0x06000021>, 4937efa409eSPhilippe Schenker <IMX8QXP_MIPI_CSI0_GPIO0_01_ADMA_I2C0_SDA 0x06000021>; 4942eba2438SPhilippe Schenker }; 4952eba2438SPhilippe Schenker 4962eba2438SPhilippe Schenker /* MIPI DSI I2C accessible on SODIMM (X1) and FFC (X2) */ 4972eba2438SPhilippe Schenker pinctrl_i2c0_mipi_lvds0: i2c0mipilvds0grp { 4987efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_DSI0_I2C0_SCL_MIPI_DSI0_I2C0_SCL 0xc6000020>, /* SODIMM 140 */ 4997efa409eSPhilippe Schenker <IMX8QXP_MIPI_DSI0_I2C0_SDA_MIPI_DSI0_I2C0_SDA 0xc6000020>; /* SODIMM 142 */ 5002eba2438SPhilippe Schenker }; 5012eba2438SPhilippe Schenker 5022eba2438SPhilippe Schenker /* MIPI CSI I2C accessible on SODIMM (X1) and FFC (X3) */ 5032eba2438SPhilippe Schenker pinctrl_i2c0_mipi_lvds1: i2c0mipilvds1grp { 5047efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_DSI1_I2C0_SCL_MIPI_DSI1_I2C0_SCL 0xc6000020>, /* SODIMM 186 */ 5057efa409eSPhilippe Schenker <IMX8QXP_MIPI_DSI1_I2C0_SDA_MIPI_DSI1_I2C0_SDA 0xc6000020>; /* SODIMM 188 */ 5062eba2438SPhilippe Schenker }; 5072eba2438SPhilippe Schenker 5082eba2438SPhilippe Schenker /* Colibri I2C */ 5092eba2438SPhilippe Schenker pinctrl_i2c1: i2c1grp { 5107efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_DSI0_GPIO0_00_ADMA_I2C1_SCL 0x06000021>, /* SODIMM 196 */ 5117efa409eSPhilippe Schenker <IMX8QXP_MIPI_DSI0_GPIO0_01_ADMA_I2C1_SDA 0x06000021>; /* SODIMM 194 */ 5122eba2438SPhilippe Schenker }; 5132eba2438SPhilippe Schenker 5142eba2438SPhilippe Schenker /* Colibri Parallel RGB LCD Interface */ 5152eba2438SPhilippe Schenker pinctrl_lcdif: lcdifgrp { 5167efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MCLK_OUT0_ADMA_LCDIF_CLK 0x60>, /* SODIMM 56 */ 5177efa409eSPhilippe Schenker <IMX8QXP_SPI3_CS0_ADMA_LCDIF_HSYNC 0x60>, /* SODIMM 68 */ 5187efa409eSPhilippe Schenker <IMX8QXP_MCLK_IN0_ADMA_LCDIF_VSYNC 0x60>, /* SODIMM 82 */ 519bd74f83dSPhilippe Schenker <IMX8QXP_MCLK_IN1_ADMA_LCDIF_EN 0x40>, /* SODIMM 44 */ 520bd74f83dSPhilippe Schenker <IMX8QXP_USDHC1_RESET_B_LSIO_GPIO4_IO19 0x40>, /* SODIMM 44 */ 5217efa409eSPhilippe Schenker <IMX8QXP_ESAI0_FSR_ADMA_LCDIF_D00 0x60>, /* SODIMM 76 */ 5227efa409eSPhilippe Schenker <IMX8QXP_USDHC1_WP_LSIO_GPIO4_IO21 0x60>, /* SODIMM 76 */ 5237efa409eSPhilippe Schenker <IMX8QXP_ESAI0_FST_ADMA_LCDIF_D01 0x60>, /* SODIMM 70 */ 5247efa409eSPhilippe Schenker <IMX8QXP_ESAI0_SCKR_ADMA_LCDIF_D02 0x60>, /* SODIMM 60 */ 5257efa409eSPhilippe Schenker <IMX8QXP_ESAI0_SCKT_ADMA_LCDIF_D03 0x60>, /* SODIMM 58 */ 5267efa409eSPhilippe Schenker <IMX8QXP_ESAI0_TX0_ADMA_LCDIF_D04 0x60>, /* SODIMM 78 */ 5277efa409eSPhilippe Schenker <IMX8QXP_ESAI0_TX1_ADMA_LCDIF_D05 0x60>, /* SODIMM 72 */ 5287efa409eSPhilippe Schenker <IMX8QXP_ESAI0_TX2_RX3_ADMA_LCDIF_D06 0x60>, /* SODIMM 80 */ 5297efa409eSPhilippe Schenker <IMX8QXP_ESAI0_TX3_RX2_ADMA_LCDIF_D07 0x60>, /* SODIMM 46 */ 5307efa409eSPhilippe Schenker <IMX8QXP_ESAI0_TX4_RX1_ADMA_LCDIF_D08 0x60>, /* SODIMM 62 */ 5317efa409eSPhilippe Schenker <IMX8QXP_ESAI0_TX5_RX0_ADMA_LCDIF_D09 0x60>, /* SODIMM 48 */ 5327efa409eSPhilippe Schenker <IMX8QXP_SPDIF0_RX_ADMA_LCDIF_D10 0x60>, /* SODIMM 74 */ 5337efa409eSPhilippe Schenker <IMX8QXP_SPDIF0_TX_ADMA_LCDIF_D11 0x60>, /* SODIMM 50 */ 5347efa409eSPhilippe Schenker <IMX8QXP_SPDIF0_EXT_CLK_ADMA_LCDIF_D12 0x60>, /* SODIMM 52 */ 5357efa409eSPhilippe Schenker <IMX8QXP_SPI3_SCK_ADMA_LCDIF_D13 0x60>, /* SODIMM 54 */ 5367efa409eSPhilippe Schenker <IMX8QXP_SPI3_SDO_ADMA_LCDIF_D14 0x60>, /* SODIMM 66 */ 5377efa409eSPhilippe Schenker <IMX8QXP_SPI3_SDI_ADMA_LCDIF_D15 0x60>, /* SODIMM 64 */ 5387efa409eSPhilippe Schenker <IMX8QXP_SPI3_CS1_ADMA_LCDIF_D16 0x60>, /* SODIMM 57 */ 5397efa409eSPhilippe Schenker <IMX8QXP_ENET0_RGMII_TXD2_LSIO_GPIO5_IO01 0x60>, /* SODIMM 57 */ 5407efa409eSPhilippe Schenker <IMX8QXP_UART1_CTS_B_ADMA_LCDIF_D17 0x60>; /* SODIMM 61 */ 5412eba2438SPhilippe Schenker }; 5422eba2438SPhilippe Schenker 5432eba2438SPhilippe Schenker /* Colibri SPI */ 5442eba2438SPhilippe Schenker pinctrl_lpspi2: lpspi2grp { 5457efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_SPI2_CS0_LSIO_GPIO1_IO00 0x21>, /* SODIMM 86 */ 5467efa409eSPhilippe Schenker <IMX8QXP_SPI2_SDO_ADMA_SPI2_SDO 0x06000040>, /* SODIMM 92 */ 5477efa409eSPhilippe Schenker <IMX8QXP_SPI2_SDI_ADMA_SPI2_SDI 0x06000040>, /* SODIMM 90 */ 5487efa409eSPhilippe Schenker <IMX8QXP_SPI2_SCK_ADMA_SPI2_SCK 0x06000040>; /* SODIMM 88 */ 5492eba2438SPhilippe Schenker }; 5502eba2438SPhilippe Schenker 5517171ec29SPhilippe Schenker pinctrl_lpspi2_cs2: lpspi2cs2grp { 5527171ec29SPhilippe Schenker fsl,pins = <IMX8QXP_ENET0_RGMII_TXD3_LSIO_GPIO5_IO02 0x21>; /* SODIMM 65 */ 5537171ec29SPhilippe Schenker }; 5547171ec29SPhilippe Schenker 5552eba2438SPhilippe Schenker /* Colibri UART_B */ 5562eba2438SPhilippe Schenker pinctrl_lpuart0: lpuart0grp { 5577efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_UART0_RX_ADMA_UART0_RX 0x06000020>, /* SODIMM 36 */ 5587efa409eSPhilippe Schenker <IMX8QXP_UART0_TX_ADMA_UART0_TX 0x06000020>, /* SODIMM 38 */ 5597efa409eSPhilippe Schenker <IMX8QXP_FLEXCAN0_RX_ADMA_UART0_RTS_B 0x06000020>, /* SODIMM 34 */ 5607efa409eSPhilippe Schenker <IMX8QXP_FLEXCAN0_TX_ADMA_UART0_CTS_B 0x06000020>; /* SODIMM 32 */ 5612eba2438SPhilippe Schenker }; 5622eba2438SPhilippe Schenker 5632eba2438SPhilippe Schenker /* Colibri UART_C */ 5642eba2438SPhilippe Schenker pinctrl_lpuart2: lpuart2grp { 5657efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_UART2_RX_ADMA_UART2_RX 0x06000020>, /* SODIMM 19 */ 5667efa409eSPhilippe Schenker <IMX8QXP_UART2_TX_ADMA_UART2_TX 0x06000020>; /* SODIMM 21 */ 5672eba2438SPhilippe Schenker }; 5682eba2438SPhilippe Schenker 5692eba2438SPhilippe Schenker /* Colibri UART_A */ 5702eba2438SPhilippe Schenker pinctrl_lpuart3: lpuart3grp { 5717efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_FLEXCAN2_RX_ADMA_UART3_RX 0x06000020>, /* SODIMM 33 */ 5727efa409eSPhilippe Schenker <IMX8QXP_FLEXCAN2_TX_ADMA_UART3_TX 0x06000020>; /* SODIMM 35 */ 5732eba2438SPhilippe Schenker }; 5742eba2438SPhilippe Schenker 5752eba2438SPhilippe Schenker /* Colibri UART_A Control */ 5762eba2438SPhilippe Schenker pinctrl_lpuart3_ctrl: lpuart3ctrlgrp { 5777efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_DSI1_GPIO0_01_LSIO_GPIO2_IO00 0x20>, /* SODIMM 23 */ 5787efa409eSPhilippe Schenker <IMX8QXP_SAI1_RXD_LSIO_GPIO0_IO29 0x20>, /* SODIMM 25 */ 5797efa409eSPhilippe Schenker <IMX8QXP_SAI1_RXC_LSIO_GPIO0_IO30 0x20>, /* SODIMM 27 */ 5807efa409eSPhilippe Schenker <IMX8QXP_CSI_RESET_LSIO_GPIO3_IO03 0x20>, /* SODIMM 29 */ 5817efa409eSPhilippe Schenker <IMX8QXP_USDHC1_CD_B_LSIO_GPIO4_IO22 0x20>, /* SODIMM 31 */ 5827efa409eSPhilippe Schenker <IMX8QXP_CSI_EN_LSIO_GPIO3_IO02 0x20>; /* SODIMM 37 */ 5832eba2438SPhilippe Schenker }; 5842eba2438SPhilippe Schenker 5852eba2438SPhilippe Schenker /* On module wifi module */ 5862eba2438SPhilippe Schenker pinctrl_pcieb: pciebgrp { 5877efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_PCIE_CTRL0_CLKREQ_B_LSIO_GPIO4_IO01 0x04000061>, /* SODIMM 178 */ 5887efa409eSPhilippe Schenker <IMX8QXP_PCIE_CTRL0_WAKE_B_LSIO_GPIO4_IO02 0x04000061>, /* SODIMM 94 */ 5897efa409eSPhilippe Schenker <IMX8QXP_PCIE_CTRL0_PERST_B_LSIO_GPIO4_IO00 0x60>; /* SODIMM 81 */ 5902eba2438SPhilippe Schenker }; 5912eba2438SPhilippe Schenker 5922eba2438SPhilippe Schenker /* Colibri PWM_A */ 5932eba2438SPhilippe Schenker pinctrl_pwm_a: pwmagrp { 5942eba2438SPhilippe Schenker /* both pins are connected together, reserve the unused CSI_D05 */ 5957efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_CSI_D05_CI_PI_D07 0x61>, /* SODIMM 59 */ 5967efa409eSPhilippe Schenker <IMX8QXP_SPI0_CS1_ADMA_LCD_PWM0_OUT 0x60>; /* SODIMM 59 */ 5972eba2438SPhilippe Schenker }; 5982eba2438SPhilippe Schenker 5992eba2438SPhilippe Schenker /* Colibri PWM_B */ 6002eba2438SPhilippe Schenker pinctrl_pwm_b: pwmbgrp { 6017efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_UART1_TX_LSIO_PWM0_OUT 0x60>; /* SODIMM 28 */ 6022eba2438SPhilippe Schenker }; 6032eba2438SPhilippe Schenker 6042eba2438SPhilippe Schenker /* Colibri PWM_C */ 6052eba2438SPhilippe Schenker pinctrl_pwm_c: pwmcgrp { 6067efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_UART1_RX_LSIO_PWM1_OUT 0x60>; /* SODIMM 30 */ 6072eba2438SPhilippe Schenker }; 6082eba2438SPhilippe Schenker 6092eba2438SPhilippe Schenker /* Colibri PWM_D */ 6102eba2438SPhilippe Schenker pinctrl_pwm_d: pwmdgrp { 6112eba2438SPhilippe Schenker /* both pins are connected together, reserve the unused CSI_D04 */ 6127efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_CSI_D04_CI_PI_D06 0x61>, /* SODIMM 67 */ 6137efa409eSPhilippe Schenker <IMX8QXP_UART1_RTS_B_LSIO_PWM2_OUT 0x60>; /* SODIMM 67 */ 6142eba2438SPhilippe Schenker }; 6152eba2438SPhilippe Schenker 6162eba2438SPhilippe Schenker /* On-module I2S */ 6172eba2438SPhilippe Schenker pinctrl_sai0: sai0grp { 6187efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_SPI0_SDI_ADMA_SAI0_TXD 0x06000040>, 6197efa409eSPhilippe Schenker <IMX8QXP_SPI0_CS0_ADMA_SAI0_RXD 0x06000040>, 6207efa409eSPhilippe Schenker <IMX8QXP_SPI0_SCK_ADMA_SAI0_TXC 0x06000040>, 6217efa409eSPhilippe Schenker <IMX8QXP_SPI0_SDO_ADMA_SAI0_TXFS 0x06000040>; 6222eba2438SPhilippe Schenker }; 6232eba2438SPhilippe Schenker 6242eba2438SPhilippe Schenker /* Colibri Audio Analogue Microphone GND */ 6252eba2438SPhilippe Schenker pinctrl_sgtl5000: sgtl5000grp { 6267efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_CSI0_I2C0_SDA_LSIO_GPIO3_IO06 0x41>; 6272eba2438SPhilippe Schenker }; 6282eba2438SPhilippe Schenker 6292eba2438SPhilippe Schenker /* On-module SGTL5000 clock */ 6302eba2438SPhilippe Schenker pinctrl_sgtl5000_usb_clk: sgtl5000usbclkgrp { 6317efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_ADC_IN3_ADMA_ACM_MCLK_OUT0 0x21>; 6322eba2438SPhilippe Schenker }; 6332eba2438SPhilippe Schenker 6342eba2438SPhilippe Schenker /* On-module USB interrupt */ 6352eba2438SPhilippe Schenker pinctrl_usb3503a: usb3503agrp { 6367efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_MIPI_CSI0_MCLK_OUT_LSIO_GPIO3_IO04 0x61>; 6372eba2438SPhilippe Schenker }; 6382eba2438SPhilippe Schenker 6392eba2438SPhilippe Schenker /* Colibri USB Client Cable Detect */ 6402eba2438SPhilippe Schenker pinctrl_usbc_det: usbcdetgrp { 6417efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_ENET0_REFCLK_125M_25M_LSIO_GPIO5_IO09 0x06000040>; /* SODIMM 137 */ 6422eba2438SPhilippe Schenker }; 6432eba2438SPhilippe Schenker 6442eba2438SPhilippe Schenker /* USB Host Power Enable */ 6452eba2438SPhilippe Schenker pinctrl_usbh1_reg: usbh1reggrp { 6467efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_USB_SS3_TC0_LSIO_GPIO4_IO03 0x06000040>; /* SODIMM 129 */ 6472eba2438SPhilippe Schenker }; 6482eba2438SPhilippe Schenker 6492eba2438SPhilippe Schenker /* On-module eMMC */ 6502eba2438SPhilippe Schenker pinctrl_usdhc1: usdhc1grp { 6517efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_EMMC0_CLK_CONN_EMMC0_CLK 0x06000041>, 6527efa409eSPhilippe Schenker <IMX8QXP_EMMC0_CMD_CONN_EMMC0_CMD 0x21>, 6537efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA0_CONN_EMMC0_DATA0 0x21>, 6547efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA1_CONN_EMMC0_DATA1 0x21>, 6557efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA2_CONN_EMMC0_DATA2 0x21>, 6567efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA3_CONN_EMMC0_DATA3 0x21>, 6577efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA4_CONN_EMMC0_DATA4 0x21>, 6587efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA5_CONN_EMMC0_DATA5 0x21>, 6597efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA6_CONN_EMMC0_DATA6 0x21>, 6607efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA7_CONN_EMMC0_DATA7 0x21>, 6617efa409eSPhilippe Schenker <IMX8QXP_EMMC0_STROBE_CONN_EMMC0_STROBE 0x41>, 6627efa409eSPhilippe Schenker <IMX8QXP_EMMC0_RESET_B_CONN_EMMC0_RESET_B 0x21>; 6632eba2438SPhilippe Schenker }; 6642eba2438SPhilippe Schenker 6652eba2438SPhilippe Schenker pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp { 6667efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_EMMC0_CLK_CONN_EMMC0_CLK 0x06000041>, 6677efa409eSPhilippe Schenker <IMX8QXP_EMMC0_CMD_CONN_EMMC0_CMD 0x21>, 6687efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA0_CONN_EMMC0_DATA0 0x21>, 6697efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA1_CONN_EMMC0_DATA1 0x21>, 6707efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA2_CONN_EMMC0_DATA2 0x21>, 6717efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA3_CONN_EMMC0_DATA3 0x21>, 6727efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA4_CONN_EMMC0_DATA4 0x21>, 6737efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA5_CONN_EMMC0_DATA5 0x21>, 6747efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA6_CONN_EMMC0_DATA6 0x21>, 6757efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA7_CONN_EMMC0_DATA7 0x21>, 6767efa409eSPhilippe Schenker <IMX8QXP_EMMC0_STROBE_CONN_EMMC0_STROBE 0x41>, 6777efa409eSPhilippe Schenker <IMX8QXP_EMMC0_RESET_B_CONN_EMMC0_RESET_B 0x21>; 6782eba2438SPhilippe Schenker }; 6792eba2438SPhilippe Schenker 6802eba2438SPhilippe Schenker pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp { 6817efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_EMMC0_CLK_CONN_EMMC0_CLK 0x06000041>, 6827efa409eSPhilippe Schenker <IMX8QXP_EMMC0_CMD_CONN_EMMC0_CMD 0x21>, 6837efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA0_CONN_EMMC0_DATA0 0x21>, 6847efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA1_CONN_EMMC0_DATA1 0x21>, 6857efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA2_CONN_EMMC0_DATA2 0x21>, 6867efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA3_CONN_EMMC0_DATA3 0x21>, 6877efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA4_CONN_EMMC0_DATA4 0x21>, 6887efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA5_CONN_EMMC0_DATA5 0x21>, 6897efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA6_CONN_EMMC0_DATA6 0x21>, 6907efa409eSPhilippe Schenker <IMX8QXP_EMMC0_DATA7_CONN_EMMC0_DATA7 0x21>, 6917efa409eSPhilippe Schenker <IMX8QXP_EMMC0_STROBE_CONN_EMMC0_STROBE 0x41>, 6927efa409eSPhilippe Schenker <IMX8QXP_EMMC0_RESET_B_CONN_EMMC0_RESET_B 0x21>; 6932eba2438SPhilippe Schenker }; 6942eba2438SPhilippe Schenker 6952eba2438SPhilippe Schenker /* Colibri SD/MMC Card Detect */ 6962eba2438SPhilippe Schenker pinctrl_usdhc2_gpio: usdhc2gpiogrp { 6977efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_QSPI0A_DATA0_LSIO_GPIO3_IO09 0x06000021>; /* SODIMM 43 */ 6982eba2438SPhilippe Schenker }; 6992eba2438SPhilippe Schenker 7002eba2438SPhilippe Schenker pinctrl_usdhc2_gpio_sleep: usdhc2gpioslpgrp { 7017efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_QSPI0A_DATA0_LSIO_GPIO3_IO09 0x60>; /* SODIMM 43 */ 7022eba2438SPhilippe Schenker }; 7032eba2438SPhilippe Schenker 7042eba2438SPhilippe Schenker /* Colibri SD/MMC Card */ 7052eba2438SPhilippe Schenker pinctrl_usdhc2: usdhc2grp { 7067efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_USDHC1_CLK_CONN_USDHC1_CLK 0x06000041>, /* SODIMM 47 */ 7077efa409eSPhilippe Schenker <IMX8QXP_USDHC1_CMD_CONN_USDHC1_CMD 0x21>, /* SODIMM 190 */ 7087efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA0_CONN_USDHC1_DATA0 0x21>, /* SODIMM 192 */ 7097efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA1_CONN_USDHC1_DATA1 0x21>, /* SODIMM 49 */ 7107efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA2_CONN_USDHC1_DATA2 0x21>, /* SODIMM 51 */ 7117efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA3_CONN_USDHC1_DATA3 0x21>, /* SODIMM 53 */ 7127efa409eSPhilippe Schenker <IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT 0x21>; 7132eba2438SPhilippe Schenker }; 7142eba2438SPhilippe Schenker 7152eba2438SPhilippe Schenker pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp { 7167efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_USDHC1_CLK_CONN_USDHC1_CLK 0x06000041>, /* SODIMM 47 */ 7177efa409eSPhilippe Schenker <IMX8QXP_USDHC1_CMD_CONN_USDHC1_CMD 0x21>, /* SODIMM 190 */ 7187efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA0_CONN_USDHC1_DATA0 0x21>, /* SODIMM 192 */ 7197efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA1_CONN_USDHC1_DATA1 0x21>, /* SODIMM 49 */ 7207efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA2_CONN_USDHC1_DATA2 0x21>, /* SODIMM 51 */ 7217efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA3_CONN_USDHC1_DATA3 0x21>, /* SODIMM 53 */ 7227efa409eSPhilippe Schenker <IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT 0x21>; 7232eba2438SPhilippe Schenker }; 7242eba2438SPhilippe Schenker 7252eba2438SPhilippe Schenker pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp { 7267efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_USDHC1_CLK_CONN_USDHC1_CLK 0x06000041>, /* SODIMM 47 */ 7277efa409eSPhilippe Schenker <IMX8QXP_USDHC1_CMD_CONN_USDHC1_CMD 0x21>, /* SODIMM 190 */ 7287efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA0_CONN_USDHC1_DATA0 0x21>, /* SODIMM 192 */ 7297efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA1_CONN_USDHC1_DATA1 0x21>, /* SODIMM 49 */ 7307efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA2_CONN_USDHC1_DATA2 0x21>, /* SODIMM 51 */ 7317efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA3_CONN_USDHC1_DATA3 0x21>, /* SODIMM 53 */ 7327efa409eSPhilippe Schenker <IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT 0x21>; 7332eba2438SPhilippe Schenker }; 7342eba2438SPhilippe Schenker 7352eba2438SPhilippe Schenker pinctrl_usdhc2_sleep: usdhc2slpgrp { 7367efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_USDHC1_CLK_LSIO_GPIO4_IO23 0x60>, /* SODIMM 47 */ 7377efa409eSPhilippe Schenker <IMX8QXP_USDHC1_CMD_LSIO_GPIO4_IO24 0x60>, /* SODIMM 190 */ 7387efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA0_LSIO_GPIO4_IO25 0x60>, /* SODIMM 192 */ 7397efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA1_LSIO_GPIO4_IO26 0x60>, /* SODIMM 49 */ 7407efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA2_LSIO_GPIO4_IO27 0x60>, /* SODIMM 51 */ 7417efa409eSPhilippe Schenker <IMX8QXP_USDHC1_DATA3_LSIO_GPIO4_IO28 0x60>, /* SODIMM 53 */ 7427efa409eSPhilippe Schenker <IMX8QXP_USDHC1_VSELECT_CONN_USDHC1_VSELECT 0x21>; 7432eba2438SPhilippe Schenker }; 7442eba2438SPhilippe Schenker 7452eba2438SPhilippe Schenker pinctrl_wifi: wifigrp { 7467efa409eSPhilippe Schenker fsl,pins = <IMX8QXP_SCU_BOOT_MODE3_SCU_DSC_RTC_CLOCK_OUTPUT_32K 0x20>; 7472eba2438SPhilippe Schenker }; 7482eba2438SPhilippe Schenker}; 749