16a57f224SMarcel Ziswiler// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
26a57f224SMarcel Ziswiler/*
36a57f224SMarcel Ziswiler * Copyright 2022 Toradex
46a57f224SMarcel Ziswiler */
56a57f224SMarcel Ziswiler
66a57f224SMarcel Ziswiler#include "dt-bindings/phy/phy-imx8-pcie.h"
76a57f224SMarcel Ziswiler#include "dt-bindings/pwm/pwm.h"
86a57f224SMarcel Ziswiler#include "imx8mm.dtsi"
96a57f224SMarcel Ziswiler
106a57f224SMarcel Ziswiler/ {
116a57f224SMarcel Ziswiler	chosen {
126a57f224SMarcel Ziswiler		stdout-path = &uart1;
136a57f224SMarcel Ziswiler	};
146a57f224SMarcel Ziswiler
156a57f224SMarcel Ziswiler	aliases {
166a57f224SMarcel Ziswiler		rtc0 = &rtc_i2c;
176a57f224SMarcel Ziswiler		rtc1 = &snvs_rtc;
186a57f224SMarcel Ziswiler	};
196a57f224SMarcel Ziswiler
206a57f224SMarcel Ziswiler	backlight: backlight {
216a57f224SMarcel Ziswiler		compatible = "pwm-backlight";
226a57f224SMarcel Ziswiler		brightness-levels = <0 45 63 88 119 158 203 255>;
236a57f224SMarcel Ziswiler		default-brightness-level = <4>;
246a57f224SMarcel Ziswiler		/* Verdin I2S_2_D_OUT (DSI_1_BKL_EN/DSI_1_BKL_EN_LVDS, SODIMM 46) */
256a57f224SMarcel Ziswiler		enable-gpios = <&gpio3 24 GPIO_ACTIVE_HIGH>;
266a57f224SMarcel Ziswiler		pinctrl-names = "default";
276a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_i2s_2_d_out_dsi_1_bkl_en>;
286a57f224SMarcel Ziswiler		power-supply = <&reg_3p3v>;
296a57f224SMarcel Ziswiler		/* Verdin PWM_3_DSI/PWM_3_DSI_LVDS (SODIMM 19) */
306a57f224SMarcel Ziswiler		pwms = <&pwm1 0 6666667 PWM_POLARITY_INVERTED>;
316a57f224SMarcel Ziswiler		status = "disabled";
326a57f224SMarcel Ziswiler	};
336a57f224SMarcel Ziswiler
346a57f224SMarcel Ziswiler	/* Fixed clock dedicated to SPI CAN controller */
356a57f224SMarcel Ziswiler	clk20m: oscillator {
366a57f224SMarcel Ziswiler		compatible = "fixed-clock";
376a57f224SMarcel Ziswiler		#clock-cells = <0>;
386a57f224SMarcel Ziswiler		clock-frequency = <20000000>;
396a57f224SMarcel Ziswiler	};
406a57f224SMarcel Ziswiler
416a57f224SMarcel Ziswiler	gpio-keys {
426a57f224SMarcel Ziswiler		compatible = "gpio-keys";
436a57f224SMarcel Ziswiler		pinctrl-names = "default";
446a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_gpio_keys>;
456a57f224SMarcel Ziswiler
46*b803d15eSKrzysztof Kozlowski		key-wakeup {
476a57f224SMarcel Ziswiler			debounce-interval = <10>;
486a57f224SMarcel Ziswiler			/* Verdin CTRL_WAKE1_MICO# (SODIMM 252) */
496a57f224SMarcel Ziswiler			gpios = <&gpio4 28 GPIO_ACTIVE_LOW>;
506a57f224SMarcel Ziswiler			label = "Wake-Up";
516a57f224SMarcel Ziswiler			linux,code = <KEY_WAKEUP>;
526a57f224SMarcel Ziswiler			wakeup-source;
536a57f224SMarcel Ziswiler		};
546a57f224SMarcel Ziswiler	};
556a57f224SMarcel Ziswiler
566a57f224SMarcel Ziswiler	/* Carrier Board Supplies */
576a57f224SMarcel Ziswiler	reg_1p8v: regulator-1p8v {
586a57f224SMarcel Ziswiler		compatible = "regulator-fixed";
596a57f224SMarcel Ziswiler		regulator-max-microvolt = <1800000>;
606a57f224SMarcel Ziswiler		regulator-min-microvolt = <1800000>;
616a57f224SMarcel Ziswiler		regulator-name = "+V1.8_SW";
626a57f224SMarcel Ziswiler	};
636a57f224SMarcel Ziswiler
646a57f224SMarcel Ziswiler	reg_3p3v: regulator-3p3v {
656a57f224SMarcel Ziswiler		compatible = "regulator-fixed";
666a57f224SMarcel Ziswiler		regulator-max-microvolt = <3300000>;
676a57f224SMarcel Ziswiler		regulator-min-microvolt = <3300000>;
686a57f224SMarcel Ziswiler		regulator-name = "+V3.3_SW";
696a57f224SMarcel Ziswiler	};
706a57f224SMarcel Ziswiler
716a57f224SMarcel Ziswiler	reg_5p0v: regulator-5p0v {
726a57f224SMarcel Ziswiler		compatible = "regulator-fixed";
736a57f224SMarcel Ziswiler		regulator-max-microvolt = <5000000>;
746a57f224SMarcel Ziswiler		regulator-min-microvolt = <5000000>;
756a57f224SMarcel Ziswiler		regulator-name = "+V5_SW";
766a57f224SMarcel Ziswiler	};
776a57f224SMarcel Ziswiler
786a57f224SMarcel Ziswiler	/* Non PMIC On-module Supplies */
796a57f224SMarcel Ziswiler	reg_ethphy: regulator-ethphy {
806a57f224SMarcel Ziswiler		compatible = "regulator-fixed";
816a57f224SMarcel Ziswiler		enable-active-high;
826a57f224SMarcel Ziswiler		gpio = <&gpio2 20 GPIO_ACTIVE_HIGH>; /* PMIC_EN_ETH */
836a57f224SMarcel Ziswiler		off-on-delay = <500000>;
846a57f224SMarcel Ziswiler		pinctrl-names = "default";
856a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_reg_eth>;
866a57f224SMarcel Ziswiler		regulator-boot-on;
876a57f224SMarcel Ziswiler		regulator-max-microvolt = <3300000>;
886a57f224SMarcel Ziswiler		regulator-min-microvolt = <3300000>;
8997a07703SMarcel Ziswiler		regulator-name = "On-module +V3.3_ETH";
906a57f224SMarcel Ziswiler		startup-delay-us = <200000>;
916a57f224SMarcel Ziswiler	};
926a57f224SMarcel Ziswiler
936a57f224SMarcel Ziswiler	reg_usb_otg1_vbus: regulator-usb-otg1 {
946a57f224SMarcel Ziswiler		compatible = "regulator-fixed";
956a57f224SMarcel Ziswiler		enable-active-high;
966a57f224SMarcel Ziswiler		/* Verdin USB_1_EN (SODIMM 155) */
976a57f224SMarcel Ziswiler		gpio = <&gpio1 12 GPIO_ACTIVE_HIGH>;
986a57f224SMarcel Ziswiler		pinctrl-names = "default";
996a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_reg_usb1_en>;
1006a57f224SMarcel Ziswiler		regulator-max-microvolt = <5000000>;
1016a57f224SMarcel Ziswiler		regulator-min-microvolt = <5000000>;
10297a07703SMarcel Ziswiler		regulator-name = "USB_1_EN";
1036a57f224SMarcel Ziswiler	};
1046a57f224SMarcel Ziswiler
1056a57f224SMarcel Ziswiler	reg_usb_otg2_vbus: regulator-usb-otg2 {
1066a57f224SMarcel Ziswiler		compatible = "regulator-fixed";
1076a57f224SMarcel Ziswiler		enable-active-high;
1086a57f224SMarcel Ziswiler		/* Verdin USB_2_EN (SODIMM 185) */
1096a57f224SMarcel Ziswiler		gpio = <&gpio1 14 GPIO_ACTIVE_HIGH>;
1106a57f224SMarcel Ziswiler		pinctrl-names = "default";
1116a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_reg_usb2_en>;
1126a57f224SMarcel Ziswiler		regulator-max-microvolt = <5000000>;
1136a57f224SMarcel Ziswiler		regulator-min-microvolt = <5000000>;
11497a07703SMarcel Ziswiler		regulator-name = "USB_2_EN";
1156a57f224SMarcel Ziswiler	};
1166a57f224SMarcel Ziswiler
1176a57f224SMarcel Ziswiler	reg_usdhc2_vmmc: regulator-usdhc2 {
1186a57f224SMarcel Ziswiler		compatible = "regulator-fixed";
1196a57f224SMarcel Ziswiler		enable-active-high;
1206a57f224SMarcel Ziswiler		/* Verdin SD_1_PWR_EN (SODIMM 76) */
1216a57f224SMarcel Ziswiler		gpio = <&gpio3 5 GPIO_ACTIVE_HIGH>;
1226a57f224SMarcel Ziswiler		off-on-delay = <100000>;
1236a57f224SMarcel Ziswiler		pinctrl-names = "default";
1246a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_usdhc2_pwr_en>;
1256a57f224SMarcel Ziswiler		regulator-max-microvolt = <3300000>;
1266a57f224SMarcel Ziswiler		regulator-min-microvolt = <3300000>;
1276a57f224SMarcel Ziswiler		regulator-name = "+V3.3_SD";
1286a57f224SMarcel Ziswiler		startup-delay-us = <2000>;
1296a57f224SMarcel Ziswiler	};
1306a57f224SMarcel Ziswiler
1316a57f224SMarcel Ziswiler	reserved-memory {
1326a57f224SMarcel Ziswiler		#address-cells = <2>;
1336a57f224SMarcel Ziswiler		#size-cells = <2>;
1346a57f224SMarcel Ziswiler		ranges;
1356a57f224SMarcel Ziswiler
1366a57f224SMarcel Ziswiler		/* Use the kernel configuration settings instead */
1376a57f224SMarcel Ziswiler		/delete-node/ linux,cma;
1386a57f224SMarcel Ziswiler	};
1396a57f224SMarcel Ziswiler};
1406a57f224SMarcel Ziswiler
1416a57f224SMarcel Ziswiler&A53_0 {
1426a57f224SMarcel Ziswiler	cpu-supply = <&reg_vdd_arm>;
1436a57f224SMarcel Ziswiler};
1446a57f224SMarcel Ziswiler
1456a57f224SMarcel Ziswiler&A53_1 {
1466a57f224SMarcel Ziswiler	cpu-supply = <&reg_vdd_arm>;
1476a57f224SMarcel Ziswiler};
1486a57f224SMarcel Ziswiler
1496a57f224SMarcel Ziswiler&A53_2 {
1506a57f224SMarcel Ziswiler	cpu-supply = <&reg_vdd_arm>;
1516a57f224SMarcel Ziswiler};
1526a57f224SMarcel Ziswiler
1536a57f224SMarcel Ziswiler&A53_3 {
1546a57f224SMarcel Ziswiler	cpu-supply = <&reg_vdd_arm>;
1556a57f224SMarcel Ziswiler};
1566a57f224SMarcel Ziswiler
1576a57f224SMarcel Ziswiler&ddrc {
1586a57f224SMarcel Ziswiler	operating-points-v2 = <&ddrc_opp_table>;
1596a57f224SMarcel Ziswiler
1606a57f224SMarcel Ziswiler	ddrc_opp_table: opp-table {
1616a57f224SMarcel Ziswiler		compatible = "operating-points-v2";
1626a57f224SMarcel Ziswiler
1636a57f224SMarcel Ziswiler		opp-25M {
1646a57f224SMarcel Ziswiler			opp-hz = /bits/ 64 <25000000>;
1656a57f224SMarcel Ziswiler		};
1666a57f224SMarcel Ziswiler
1676a57f224SMarcel Ziswiler		opp-100M {
1686a57f224SMarcel Ziswiler			opp-hz = /bits/ 64 <100000000>;
1696a57f224SMarcel Ziswiler		};
1706a57f224SMarcel Ziswiler
1716a57f224SMarcel Ziswiler		opp-750M {
1726a57f224SMarcel Ziswiler			opp-hz = /bits/ 64 <750000000>;
1736a57f224SMarcel Ziswiler		};
1746a57f224SMarcel Ziswiler	};
1756a57f224SMarcel Ziswiler};
1766a57f224SMarcel Ziswiler
1776a57f224SMarcel Ziswiler/* Verdin SPI_1 */
1786a57f224SMarcel Ziswiler&ecspi2 {
1796a57f224SMarcel Ziswiler	#address-cells = <1>;
1806a57f224SMarcel Ziswiler	#size-cells = <0>;
1816a57f224SMarcel Ziswiler	cs-gpios = <&gpio5 13 GPIO_ACTIVE_LOW>;
1826a57f224SMarcel Ziswiler	pinctrl-names = "default";
1836a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_ecspi2>;
1846a57f224SMarcel Ziswiler};
1856a57f224SMarcel Ziswiler
1866a57f224SMarcel Ziswiler/* Verdin CAN_1 (On-module) */
1876a57f224SMarcel Ziswiler&ecspi3 {
1886a57f224SMarcel Ziswiler	#address-cells = <1>;
1896a57f224SMarcel Ziswiler	#size-cells = <0>;
1906a57f224SMarcel Ziswiler	cs-gpios = <&gpio5 25 GPIO_ACTIVE_LOW>;
1916a57f224SMarcel Ziswiler	pinctrl-names = "default";
1926a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_ecspi3>;
1936a57f224SMarcel Ziswiler	status = "okay";
1946a57f224SMarcel Ziswiler
1956a57f224SMarcel Ziswiler	can1: can@0 {
1966a57f224SMarcel Ziswiler		compatible = "microchip,mcp251xfd";
1976a57f224SMarcel Ziswiler		clocks = <&clk20m>;
1986a57f224SMarcel Ziswiler		interrupts-extended = <&gpio1 6 IRQ_TYPE_EDGE_FALLING>;
1996a57f224SMarcel Ziswiler		pinctrl-names = "default";
2006a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_can1_int>;
2016a57f224SMarcel Ziswiler		reg = <0>;
2026a57f224SMarcel Ziswiler		spi-max-frequency = <8500000>;
2036a57f224SMarcel Ziswiler	};
2046a57f224SMarcel Ziswiler};
2056a57f224SMarcel Ziswiler
2066a57f224SMarcel Ziswiler/* Verdin ETH_1 (On-module PHY) */
2076a57f224SMarcel Ziswiler&fec1 {
2086a57f224SMarcel Ziswiler	fsl,magic-packet;
2096a57f224SMarcel Ziswiler	phy-handle = <&ethphy0>;
2106a57f224SMarcel Ziswiler	phy-mode = "rgmii-id";
2116a57f224SMarcel Ziswiler	phy-supply = <&reg_ethphy>;
2126a57f224SMarcel Ziswiler	pinctrl-names = "default", "sleep";
2136a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_fec1>;
2146a57f224SMarcel Ziswiler	pinctrl-1 = <&pinctrl_fec1_sleep>;
2156a57f224SMarcel Ziswiler
2166a57f224SMarcel Ziswiler	mdio {
2176a57f224SMarcel Ziswiler		#address-cells = <1>;
2186a57f224SMarcel Ziswiler		#size-cells = <0>;
2196a57f224SMarcel Ziswiler
2206a57f224SMarcel Ziswiler		ethphy0: ethernet-phy@7 {
2216a57f224SMarcel Ziswiler			compatible = "ethernet-phy-ieee802.3-c22";
2226a57f224SMarcel Ziswiler			interrupt-parent = <&gpio1>;
2236a57f224SMarcel Ziswiler			interrupts = <10 IRQ_TYPE_LEVEL_LOW>;
2246a57f224SMarcel Ziswiler			micrel,led-mode = <0>;
2256a57f224SMarcel Ziswiler			reg = <7>;
2266a57f224SMarcel Ziswiler		};
2276a57f224SMarcel Ziswiler	};
2286a57f224SMarcel Ziswiler};
2296a57f224SMarcel Ziswiler
2306a57f224SMarcel Ziswiler/* Verdin QSPI_1 */
2316a57f224SMarcel Ziswiler&flexspi {
2326a57f224SMarcel Ziswiler	pinctrl-names = "default";
2336a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_flexspi0>;
2346a57f224SMarcel Ziswiler};
2356a57f224SMarcel Ziswiler
2366a57f224SMarcel Ziswiler&gpio1 {
2376a57f224SMarcel Ziswiler	gpio-line-names = "SODIMM_216",
2386a57f224SMarcel Ziswiler			  "SODIMM_19",
2396a57f224SMarcel Ziswiler			  "",
2406a57f224SMarcel Ziswiler			  "",
2416a57f224SMarcel Ziswiler			  "",
2426a57f224SMarcel Ziswiler			  "",
2436a57f224SMarcel Ziswiler			  "",
2446a57f224SMarcel Ziswiler			  "",
2456a57f224SMarcel Ziswiler			  "SODIMM_220",
2466a57f224SMarcel Ziswiler			  "SODIMM_222",
2476a57f224SMarcel Ziswiler			  "",
2486a57f224SMarcel Ziswiler			  "SODIMM_218",
2496a57f224SMarcel Ziswiler			  "SODIMM_155",
2506a57f224SMarcel Ziswiler			  "SODIMM_157",
2516a57f224SMarcel Ziswiler			  "SODIMM_185",
2526a57f224SMarcel Ziswiler			  "SODIMM_187";
2536a57f224SMarcel Ziswiler};
2546a57f224SMarcel Ziswiler
2556a57f224SMarcel Ziswiler&gpio2 {
2566a57f224SMarcel Ziswiler	gpio-line-names = "",
2576a57f224SMarcel Ziswiler			  "",
2586a57f224SMarcel Ziswiler			  "",
2596a57f224SMarcel Ziswiler			  "",
2606a57f224SMarcel Ziswiler			  "",
2616a57f224SMarcel Ziswiler			  "",
2626a57f224SMarcel Ziswiler			  "",
2636a57f224SMarcel Ziswiler			  "",
2646a57f224SMarcel Ziswiler			  "",
2656a57f224SMarcel Ziswiler			  "",
2666a57f224SMarcel Ziswiler			  "",
2676a57f224SMarcel Ziswiler			  "",
2686a57f224SMarcel Ziswiler			  "SODIMM_84",
2696a57f224SMarcel Ziswiler			  "SODIMM_78",
2706a57f224SMarcel Ziswiler			  "SODIMM_74",
2716a57f224SMarcel Ziswiler			  "SODIMM_80",
2726a57f224SMarcel Ziswiler			  "SODIMM_82",
2736a57f224SMarcel Ziswiler			  "SODIMM_70",
2746a57f224SMarcel Ziswiler			  "SODIMM_72";
2756a57f224SMarcel Ziswiler};
2766a57f224SMarcel Ziswiler
2776a57f224SMarcel Ziswiler&gpio5 {
2786a57f224SMarcel Ziswiler	gpio-line-names = "SODIMM_131",
2796a57f224SMarcel Ziswiler			  "",
2806a57f224SMarcel Ziswiler			  "SODIMM_91",
2816a57f224SMarcel Ziswiler			  "SODIMM_16",
2826a57f224SMarcel Ziswiler			  "SODIMM_15",
2836a57f224SMarcel Ziswiler			  "SODIMM_208",
2846a57f224SMarcel Ziswiler			  "SODIMM_137",
2856a57f224SMarcel Ziswiler			  "SODIMM_139",
2866a57f224SMarcel Ziswiler			  "SODIMM_141",
2876a57f224SMarcel Ziswiler			  "SODIMM_143",
2886a57f224SMarcel Ziswiler			  "SODIMM_196",
2896a57f224SMarcel Ziswiler			  "SODIMM_200",
2906a57f224SMarcel Ziswiler			  "SODIMM_198",
2916a57f224SMarcel Ziswiler			  "SODIMM_202",
2926a57f224SMarcel Ziswiler			  "",
2936a57f224SMarcel Ziswiler			  "",
2946a57f224SMarcel Ziswiler			  "SODIMM_55",
2956a57f224SMarcel Ziswiler			  "SODIMM_53",
2966a57f224SMarcel Ziswiler			  "SODIMM_95",
2976a57f224SMarcel Ziswiler			  "SODIMM_93",
2986a57f224SMarcel Ziswiler			  "SODIMM_14",
2996a57f224SMarcel Ziswiler			  "SODIMM_12",
3006a57f224SMarcel Ziswiler			  "",
3016a57f224SMarcel Ziswiler			  "",
3026a57f224SMarcel Ziswiler			  "",
3036a57f224SMarcel Ziswiler			  "",
3046a57f224SMarcel Ziswiler			  "SODIMM_210",
3056a57f224SMarcel Ziswiler			  "SODIMM_212",
3066a57f224SMarcel Ziswiler			  "SODIMM_151",
3076a57f224SMarcel Ziswiler			  "SODIMM_153";
3086a57f224SMarcel Ziswiler
3099847725eSMarcel Ziswiler	ctrl-sleep-moci-hog {
3106a57f224SMarcel Ziswiler		gpio-hog;
3116a57f224SMarcel Ziswiler		/* Verdin CTRL_SLEEP_MOCI# (SODIMM 256) */
3126a57f224SMarcel Ziswiler		gpios = <1 GPIO_ACTIVE_HIGH>;
3136a57f224SMarcel Ziswiler		line-name = "CTRL_SLEEP_MOCI#";
3146a57f224SMarcel Ziswiler		output-high;
3156a57f224SMarcel Ziswiler		pinctrl-names = "default";
3166a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_ctrl_sleep_moci>;
3176a57f224SMarcel Ziswiler	};
3186a57f224SMarcel Ziswiler};
3196a57f224SMarcel Ziswiler
3206a57f224SMarcel Ziswiler/* On-module I2C */
3216a57f224SMarcel Ziswiler&i2c1 {
3226a57f224SMarcel Ziswiler	clock-frequency = <400000>;
3236a57f224SMarcel Ziswiler	pinctrl-names = "default", "gpio";
3246a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_i2c1>;
3256a57f224SMarcel Ziswiler	pinctrl-1 = <&pinctrl_i2c1_gpio>;
3266a57f224SMarcel Ziswiler	scl-gpios = <&gpio5 14 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
3276a57f224SMarcel Ziswiler	sda-gpios = <&gpio5 15 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
3286a57f224SMarcel Ziswiler	status = "okay";
3296a57f224SMarcel Ziswiler
3306a57f224SMarcel Ziswiler	pca9450: pmic@25 {
3316a57f224SMarcel Ziswiler		compatible = "nxp,pca9450a";
3326a57f224SMarcel Ziswiler		interrupt-parent = <&gpio1>;
3336a57f224SMarcel Ziswiler		/* PMIC PCA9450 PMIC_nINT GPIO1_IO3 */
3346a57f224SMarcel Ziswiler		interrupts = <3 IRQ_TYPE_LEVEL_LOW>;
3356a57f224SMarcel Ziswiler		pinctrl-names = "default";
3366a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_pmic>;
3376a57f224SMarcel Ziswiler		reg = <0x25>;
3386a57f224SMarcel Ziswiler		sd-vsel-gpios = <&gpio1 4 GPIO_ACTIVE_HIGH>;
3396a57f224SMarcel Ziswiler
34079c1c850SMarcel Ziswiler		/*
34179c1c850SMarcel Ziswiler		 * The bootloader is expected to switch on the I2C level shifter for the TLA2024 ADC
34279c1c850SMarcel Ziswiler		 * behind this PMIC.
34379c1c850SMarcel Ziswiler		 */
34479c1c850SMarcel Ziswiler
3456a57f224SMarcel Ziswiler		regulators {
3466a57f224SMarcel Ziswiler			reg_vdd_soc: BUCK1 {
3476a57f224SMarcel Ziswiler				nxp,dvs-run-voltage = <850000>;
3486a57f224SMarcel Ziswiler				nxp,dvs-standby-voltage = <800000>;
3496a57f224SMarcel Ziswiler				regulator-always-on;
3506a57f224SMarcel Ziswiler				regulator-boot-on;
3516a57f224SMarcel Ziswiler				regulator-max-microvolt = <850000>;
3526a57f224SMarcel Ziswiler				regulator-min-microvolt = <800000>;
35397a07703SMarcel Ziswiler				regulator-name = "On-module +VDD_SOC (BUCK1)";
3546a57f224SMarcel Ziswiler				regulator-ramp-delay = <3125>;
3556a57f224SMarcel Ziswiler			};
3566a57f224SMarcel Ziswiler
3576a57f224SMarcel Ziswiler			reg_vdd_arm: BUCK2 {
3586a57f224SMarcel Ziswiler				nxp,dvs-run-voltage = <950000>;
3596a57f224SMarcel Ziswiler				nxp,dvs-standby-voltage = <850000>;
3606a57f224SMarcel Ziswiler				regulator-always-on;
3616a57f224SMarcel Ziswiler				regulator-boot-on;
3626a57f224SMarcel Ziswiler				regulator-max-microvolt = <950000>;
3636a57f224SMarcel Ziswiler				regulator-min-microvolt = <850000>;
36497a07703SMarcel Ziswiler				regulator-name = "On-module +VDD_ARM (BUCK2)";
3656a57f224SMarcel Ziswiler				regulator-ramp-delay = <3125>;
3666a57f224SMarcel Ziswiler			};
3676a57f224SMarcel Ziswiler
3686a57f224SMarcel Ziswiler			reg_vdd_dram: BUCK3 {
3696a57f224SMarcel Ziswiler				regulator-always-on;
3706a57f224SMarcel Ziswiler				regulator-boot-on;
3716a57f224SMarcel Ziswiler				regulator-max-microvolt = <950000>;
3726a57f224SMarcel Ziswiler				regulator-min-microvolt = <850000>;
37397a07703SMarcel Ziswiler				regulator-name = "On-module +VDD_GPU_VPU_DDR (BUCK3)";
3746a57f224SMarcel Ziswiler			};
3756a57f224SMarcel Ziswiler
3766a57f224SMarcel Ziswiler			reg_vdd_3v3: BUCK4 {
3776a57f224SMarcel Ziswiler				regulator-always-on;
3786a57f224SMarcel Ziswiler				regulator-boot-on;
3796a57f224SMarcel Ziswiler				regulator-max-microvolt = <3300000>;
3806a57f224SMarcel Ziswiler				regulator-min-microvolt = <3300000>;
38197a07703SMarcel Ziswiler				regulator-name = "On-module +V3.3 (BUCK4)";
3826a57f224SMarcel Ziswiler			};
3836a57f224SMarcel Ziswiler
3846a57f224SMarcel Ziswiler			reg_vdd_1v8: BUCK5 {
3856a57f224SMarcel Ziswiler				regulator-always-on;
3866a57f224SMarcel Ziswiler				regulator-boot-on;
3876a57f224SMarcel Ziswiler				regulator-max-microvolt = <1800000>;
3886a57f224SMarcel Ziswiler				regulator-min-microvolt = <1800000>;
38997a07703SMarcel Ziswiler				regulator-name = "PWR_1V8_MOCI (BUCK5)";
3906a57f224SMarcel Ziswiler			};
3916a57f224SMarcel Ziswiler
3926a57f224SMarcel Ziswiler			reg_nvcc_dram: BUCK6 {
3936a57f224SMarcel Ziswiler				regulator-always-on;
3946a57f224SMarcel Ziswiler				regulator-boot-on;
3956a57f224SMarcel Ziswiler				regulator-max-microvolt = <1100000>;
3966a57f224SMarcel Ziswiler				regulator-min-microvolt = <1100000>;
39797a07703SMarcel Ziswiler				regulator-name = "On-module +VDD_DDR (BUCK6)";
3986a57f224SMarcel Ziswiler			};
3996a57f224SMarcel Ziswiler
4006a57f224SMarcel Ziswiler			reg_nvcc_snvs: LDO1 {
4016a57f224SMarcel Ziswiler				regulator-always-on;
4026a57f224SMarcel Ziswiler				regulator-boot-on;
4036a57f224SMarcel Ziswiler				regulator-max-microvolt = <1800000>;
4046a57f224SMarcel Ziswiler				regulator-min-microvolt = <1800000>;
40597a07703SMarcel Ziswiler				regulator-name = "On-module +V1.8_SNVS (LDO1)";
4066a57f224SMarcel Ziswiler			};
4076a57f224SMarcel Ziswiler
4086a57f224SMarcel Ziswiler			reg_vdd_snvs: LDO2 {
4096a57f224SMarcel Ziswiler				regulator-always-on;
4106a57f224SMarcel Ziswiler				regulator-boot-on;
4116a57f224SMarcel Ziswiler				regulator-max-microvolt = <900000>;
4126a57f224SMarcel Ziswiler				regulator-min-microvolt = <800000>;
41397a07703SMarcel Ziswiler				regulator-name = "On-module +V0.8_SNVS (LDO2)";
4146a57f224SMarcel Ziswiler			};
4156a57f224SMarcel Ziswiler
4166a57f224SMarcel Ziswiler			reg_vdda: LDO3 {
4176a57f224SMarcel Ziswiler				regulator-always-on;
4186a57f224SMarcel Ziswiler				regulator-boot-on;
4196a57f224SMarcel Ziswiler				regulator-max-microvolt = <1800000>;
4206a57f224SMarcel Ziswiler				regulator-min-microvolt = <1800000>;
42197a07703SMarcel Ziswiler				regulator-name = "On-module +V1.8A (LDO3)";
4226a57f224SMarcel Ziswiler			};
4236a57f224SMarcel Ziswiler
4246a57f224SMarcel Ziswiler			reg_vdd_phy: LDO4 {
4256a57f224SMarcel Ziswiler				regulator-always-on;
4266a57f224SMarcel Ziswiler				regulator-boot-on;
4276a57f224SMarcel Ziswiler				regulator-max-microvolt = <900000>;
4286a57f224SMarcel Ziswiler				regulator-min-microvolt = <900000>;
42997a07703SMarcel Ziswiler				regulator-name = "On-module +V0.9_MIPI (LDO4)";
4306a57f224SMarcel Ziswiler			};
4316a57f224SMarcel Ziswiler
4326a57f224SMarcel Ziswiler			reg_nvcc_sd: LDO5 {
4336a57f224SMarcel Ziswiler				regulator-max-microvolt = <3300000>;
4346a57f224SMarcel Ziswiler				regulator-min-microvolt = <1800000>;
43597a07703SMarcel Ziswiler				regulator-name = "On-module +V3.3_1.8_SD (LDO5)";
4366a57f224SMarcel Ziswiler			};
4376a57f224SMarcel Ziswiler		};
4386a57f224SMarcel Ziswiler	};
4396a57f224SMarcel Ziswiler
4406a57f224SMarcel Ziswiler	rtc_i2c: rtc@32 {
4416a57f224SMarcel Ziswiler		compatible = "epson,rx8130";
4426a57f224SMarcel Ziswiler		reg = <0x32>;
4436a57f224SMarcel Ziswiler	};
4446a57f224SMarcel Ziswiler
4456a57f224SMarcel Ziswiler	adc@49 {
4466a57f224SMarcel Ziswiler		compatible = "ti,ads1015";
4476a57f224SMarcel Ziswiler		reg = <0x49>;
4486a57f224SMarcel Ziswiler		#address-cells = <1>;
4496a57f224SMarcel Ziswiler		#size-cells = <0>;
4506a57f224SMarcel Ziswiler
4516a57f224SMarcel Ziswiler		/* Verdin I2C_1 (ADC_4 - ADC_3) */
4526a57f224SMarcel Ziswiler		channel@0 {
4536a57f224SMarcel Ziswiler			reg = <0>;
4546a57f224SMarcel Ziswiler			ti,datarate = <4>;
4556a57f224SMarcel Ziswiler			ti,gain = <2>;
4566a57f224SMarcel Ziswiler		};
4576a57f224SMarcel Ziswiler
4586a57f224SMarcel Ziswiler		/* Verdin I2C_1 (ADC_4 - ADC_1) */
4596a57f224SMarcel Ziswiler		channel@1 {
4606a57f224SMarcel Ziswiler			reg = <1>;
4616a57f224SMarcel Ziswiler			ti,datarate = <4>;
4626a57f224SMarcel Ziswiler			ti,gain = <2>;
4636a57f224SMarcel Ziswiler		};
4646a57f224SMarcel Ziswiler
4656a57f224SMarcel Ziswiler		/* Verdin I2C_1 (ADC_3 - ADC_1) */
4666a57f224SMarcel Ziswiler		channel@2 {
4676a57f224SMarcel Ziswiler			reg = <2>;
4686a57f224SMarcel Ziswiler			ti,datarate = <4>;
4696a57f224SMarcel Ziswiler			ti,gain = <2>;
4706a57f224SMarcel Ziswiler		};
4716a57f224SMarcel Ziswiler
4726a57f224SMarcel Ziswiler		/* Verdin I2C_1 (ADC_2 - ADC_1) */
4736a57f224SMarcel Ziswiler		channel@3 {
4746a57f224SMarcel Ziswiler			reg = <3>;
4756a57f224SMarcel Ziswiler			ti,datarate = <4>;
4766a57f224SMarcel Ziswiler			ti,gain = <2>;
4776a57f224SMarcel Ziswiler		};
4786a57f224SMarcel Ziswiler
4796a57f224SMarcel Ziswiler		/* Verdin I2C_1 ADC_4 */
4806a57f224SMarcel Ziswiler		channel@4 {
4816a57f224SMarcel Ziswiler			reg = <4>;
4826a57f224SMarcel Ziswiler			ti,datarate = <4>;
4836a57f224SMarcel Ziswiler			ti,gain = <2>;
4846a57f224SMarcel Ziswiler		};
4856a57f224SMarcel Ziswiler
4866a57f224SMarcel Ziswiler		/* Verdin I2C_1 ADC_3 */
4876a57f224SMarcel Ziswiler		channel@5 {
4886a57f224SMarcel Ziswiler			reg = <5>;
4896a57f224SMarcel Ziswiler			ti,datarate = <4>;
4906a57f224SMarcel Ziswiler			ti,gain = <2>;
4916a57f224SMarcel Ziswiler		};
4926a57f224SMarcel Ziswiler
4936a57f224SMarcel Ziswiler		/* Verdin I2C_1 ADC_2 */
4946a57f224SMarcel Ziswiler		channel@6 {
4956a57f224SMarcel Ziswiler			reg = <6>;
4966a57f224SMarcel Ziswiler			ti,datarate = <4>;
4976a57f224SMarcel Ziswiler			ti,gain = <2>;
4986a57f224SMarcel Ziswiler		};
4996a57f224SMarcel Ziswiler
5006a57f224SMarcel Ziswiler		/* Verdin I2C_1 ADC_1 */
5016a57f224SMarcel Ziswiler		channel@7 {
5026a57f224SMarcel Ziswiler			reg = <7>;
5036a57f224SMarcel Ziswiler			ti,datarate = <4>;
5046a57f224SMarcel Ziswiler			ti,gain = <2>;
5056a57f224SMarcel Ziswiler		};
5066a57f224SMarcel Ziswiler	};
5076a57f224SMarcel Ziswiler
5086a57f224SMarcel Ziswiler	eeprom@50 {
5096a57f224SMarcel Ziswiler		compatible = "st,24c02";
5106a57f224SMarcel Ziswiler		pagesize = <16>;
5116a57f224SMarcel Ziswiler		reg = <0x50>;
5126a57f224SMarcel Ziswiler	};
5136a57f224SMarcel Ziswiler};
5146a57f224SMarcel Ziswiler
5156a57f224SMarcel Ziswiler/* Verdin I2C_2_DSI */
5166a57f224SMarcel Ziswiler&i2c2 {
5176a57f224SMarcel Ziswiler	clock-frequency = <10000>;
5186a57f224SMarcel Ziswiler	pinctrl-names = "default", "gpio";
5196a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_i2c2>;
5206a57f224SMarcel Ziswiler	pinctrl-1 = <&pinctrl_i2c2_gpio>;
5216a57f224SMarcel Ziswiler	scl-gpios = <&gpio5 16 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
5226a57f224SMarcel Ziswiler	sda-gpios = <&gpio5 17 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
5236a57f224SMarcel Ziswiler	status = "disabled";
5246a57f224SMarcel Ziswiler};
5256a57f224SMarcel Ziswiler
5266a57f224SMarcel Ziswiler/* Verdin I2C_3_HDMI N/A */
5276a57f224SMarcel Ziswiler
5286a57f224SMarcel Ziswiler/* Verdin I2C_4_CSI */
5296a57f224SMarcel Ziswiler&i2c3 {
5306a57f224SMarcel Ziswiler	clock-frequency = <400000>;
5316a57f224SMarcel Ziswiler	pinctrl-names = "default", "gpio";
5326a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_i2c3>;
5336a57f224SMarcel Ziswiler	pinctrl-1 = <&pinctrl_i2c3_gpio>;
5346a57f224SMarcel Ziswiler	scl-gpios = <&gpio5 18 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
5356a57f224SMarcel Ziswiler	sda-gpios = <&gpio5 19 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
5366a57f224SMarcel Ziswiler};
5376a57f224SMarcel Ziswiler
5386a57f224SMarcel Ziswiler/* Verdin I2C_1 */
5396a57f224SMarcel Ziswiler&i2c4 {
5406a57f224SMarcel Ziswiler	clock-frequency = <400000>;
5416a57f224SMarcel Ziswiler	pinctrl-names = "default", "gpio";
5426a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_i2c4>;
5436a57f224SMarcel Ziswiler	pinctrl-1 = <&pinctrl_i2c4_gpio>;
5446a57f224SMarcel Ziswiler	scl-gpios = <&gpio5 20 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
5456a57f224SMarcel Ziswiler	sda-gpios = <&gpio5 21 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
5466a57f224SMarcel Ziswiler
5476a57f224SMarcel Ziswiler	gpio_expander_21: gpio-expander@21 {
5486a57f224SMarcel Ziswiler		compatible = "nxp,pcal6416";
5496a57f224SMarcel Ziswiler		#gpio-cells = <2>;
5506a57f224SMarcel Ziswiler		gpio-controller;
5516a57f224SMarcel Ziswiler		reg = <0x21>;
5526a57f224SMarcel Ziswiler		vcc-supply = <&reg_3p3v>;
5536a57f224SMarcel Ziswiler		status = "disabled";
5546a57f224SMarcel Ziswiler	};
5556a57f224SMarcel Ziswiler
5566a57f224SMarcel Ziswiler	lvds_ti_sn65dsi83: bridge@2c {
5576a57f224SMarcel Ziswiler		compatible = "ti,sn65dsi83";
5586a57f224SMarcel Ziswiler		/* Verdin GPIO_9_DSI (SN65DSI84 IRQ, SODIMM 17, unused) */
5596a57f224SMarcel Ziswiler		/* Verdin GPIO_10_DSI (SODIMM 21) */
5606a57f224SMarcel Ziswiler		enable-gpios = <&gpio3 3 GPIO_ACTIVE_HIGH>;
5616a57f224SMarcel Ziswiler		pinctrl-names = "default";
5626a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_gpio_10_dsi>;
5636a57f224SMarcel Ziswiler		reg = <0x2c>;
5646a57f224SMarcel Ziswiler		status = "disabled";
5656a57f224SMarcel Ziswiler	};
5666a57f224SMarcel Ziswiler
5676a57f224SMarcel Ziswiler	/* Current measurement into module VCC */
5686a57f224SMarcel Ziswiler	hwmon: hwmon@40 {
5696a57f224SMarcel Ziswiler		compatible = "ti,ina219";
5706a57f224SMarcel Ziswiler		reg = <0x40>;
5716a57f224SMarcel Ziswiler		shunt-resistor = <10000>;
5726a57f224SMarcel Ziswiler		status = "disabled";
5736a57f224SMarcel Ziswiler	};
5746a57f224SMarcel Ziswiler
5756a57f224SMarcel Ziswiler	hdmi_lontium_lt8912: hdmi@48 {
5766a57f224SMarcel Ziswiler		compatible = "lontium,lt8912b";
5776a57f224SMarcel Ziswiler		pinctrl-names = "default";
5786a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_gpio_10_dsi>, <&pinctrl_pwm_3_dsi_hpd_gpio>;
5796a57f224SMarcel Ziswiler		reg = <0x48>;
5806a57f224SMarcel Ziswiler		/* Verdin GPIO_9_DSI (LT8912 INT, SODIMM 17, unused) */
5816a57f224SMarcel Ziswiler		/* Verdin GPIO_10_DSI (SODIMM 21) */
5826a57f224SMarcel Ziswiler		reset-gpios = <&gpio3 3 GPIO_ACTIVE_LOW>;
5836a57f224SMarcel Ziswiler		status = "disabled";
5846a57f224SMarcel Ziswiler	};
5856a57f224SMarcel Ziswiler
5866a57f224SMarcel Ziswiler	atmel_mxt_ts: touch@4a {
5876a57f224SMarcel Ziswiler		compatible = "atmel,maxtouch";
58898e4f193SMarcel Ziswiler		/*
58998e4f193SMarcel Ziswiler		 * Verdin GPIO_9_DSI
59098e4f193SMarcel Ziswiler		 * (TOUCH_INT#, SODIMM 17, also routed to SN65DSI83 IRQ albeit currently unused)
59198e4f193SMarcel Ziswiler		 */
5926a57f224SMarcel Ziswiler		interrupt-parent = <&gpio3>;
5936a57f224SMarcel Ziswiler		interrupts = <15 IRQ_TYPE_EDGE_FALLING>;
5946a57f224SMarcel Ziswiler		pinctrl-names = "default";
5956a57f224SMarcel Ziswiler		pinctrl-0 = <&pinctrl_gpio_9_dsi>, <&pinctrl_i2s_2_bclk_touch_reset>;
5966a57f224SMarcel Ziswiler		reg = <0x4a>;
5976a57f224SMarcel Ziswiler		/* Verdin I2S_2_BCLK (TOUCH_RESET#, SODIMM 42) */
5986a57f224SMarcel Ziswiler		reset-gpios = <&gpio3 23 GPIO_ACTIVE_HIGH>;
5996a57f224SMarcel Ziswiler		status = "disabled";
6006a57f224SMarcel Ziswiler	};
6016a57f224SMarcel Ziswiler
6026a57f224SMarcel Ziswiler	/* Temperature sensor on carrier board */
6036a57f224SMarcel Ziswiler	hwmon_temp: sensor@4f {
6046a57f224SMarcel Ziswiler		compatible = "ti,tmp75c";
6056a57f224SMarcel Ziswiler		reg = <0x4f>;
6066a57f224SMarcel Ziswiler		status = "disabled";
6076a57f224SMarcel Ziswiler	};
6086a57f224SMarcel Ziswiler
6096a57f224SMarcel Ziswiler	/* EEPROM on display adapter (MIPI DSI Display Adapter) */
6106a57f224SMarcel Ziswiler	eeprom_display_adapter: eeprom@50 {
6116a57f224SMarcel Ziswiler		compatible = "st,24c02";
6126a57f224SMarcel Ziswiler		pagesize = <16>;
6136a57f224SMarcel Ziswiler		reg = <0x50>;
6146a57f224SMarcel Ziswiler		status = "disabled";
6156a57f224SMarcel Ziswiler	};
6166a57f224SMarcel Ziswiler
6176a57f224SMarcel Ziswiler	/* EEPROM on carrier board */
6186a57f224SMarcel Ziswiler	eeprom_carrier_board: eeprom@57 {
6196a57f224SMarcel Ziswiler		compatible = "st,24c02";
6206a57f224SMarcel Ziswiler		pagesize = <16>;
6216a57f224SMarcel Ziswiler		reg = <0x57>;
6226a57f224SMarcel Ziswiler		status = "disabled";
6236a57f224SMarcel Ziswiler	};
6246a57f224SMarcel Ziswiler};
6256a57f224SMarcel Ziswiler
6266a57f224SMarcel Ziswiler/* Verdin PCIE_1 */
6276a57f224SMarcel Ziswiler&pcie0 {
6286a57f224SMarcel Ziswiler	assigned-clocks = <&clk IMX8MM_CLK_PCIE1_AUX>,
6296a57f224SMarcel Ziswiler			  <&clk IMX8MM_CLK_PCIE1_CTRL>;
6306a57f224SMarcel Ziswiler	assigned-clock-parents = <&clk IMX8MM_SYS_PLL2_50M>,
6316a57f224SMarcel Ziswiler				 <&clk IMX8MM_SYS_PLL2_250M>;
6326a57f224SMarcel Ziswiler	assigned-clock-rates = <10000000>, <250000000>;
6336a57f224SMarcel Ziswiler	clocks = <&clk IMX8MM_CLK_PCIE1_ROOT>, <&clk IMX8MM_CLK_PCIE1_AUX>,
6346a57f224SMarcel Ziswiler		 <&clk IMX8MM_CLK_PCIE1_PHY>;
6356a57f224SMarcel Ziswiler	clock-names = "pcie", "pcie_aux", "pcie_bus";
6366a57f224SMarcel Ziswiler	pinctrl-names = "default";
6376a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_pcie0>;
6386a57f224SMarcel Ziswiler	/* PCIE_1_RESET# (SODIMM 244) */
6396a57f224SMarcel Ziswiler	reset-gpio = <&gpio3 19 GPIO_ACTIVE_LOW>;
6406a57f224SMarcel Ziswiler};
6416a57f224SMarcel Ziswiler
6426a57f224SMarcel Ziswiler&pcie_phy {
6436a57f224SMarcel Ziswiler	clocks = <&clk IMX8MM_CLK_PCIE1_PHY>;
6446a57f224SMarcel Ziswiler	fsl,clkreq-unsupported;
6456a57f224SMarcel Ziswiler	fsl,refclk-pad-mode = <IMX8_PCIE_REFCLK_PAD_OUTPUT>;
6466a57f224SMarcel Ziswiler	fsl,tx-deemph-gen1 = <0x2d>;
6476a57f224SMarcel Ziswiler	fsl,tx-deemph-gen2 = <0xf>;
6486a57f224SMarcel Ziswiler};
6496a57f224SMarcel Ziswiler
6506a57f224SMarcel Ziswiler/* Verdin PWM_3_DSI */
6516a57f224SMarcel Ziswiler&pwm1 {
6526a57f224SMarcel Ziswiler	pinctrl-names = "default";
6536a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_pwm_1>;
6546a57f224SMarcel Ziswiler	#pwm-cells = <3>;
6556a57f224SMarcel Ziswiler};
6566a57f224SMarcel Ziswiler
6576a57f224SMarcel Ziswiler/* Verdin PWM_1 */
6586a57f224SMarcel Ziswiler&pwm2 {
6596a57f224SMarcel Ziswiler	pinctrl-names = "default";
6606a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_pwm_2>;
6616a57f224SMarcel Ziswiler	#pwm-cells = <3>;
6626a57f224SMarcel Ziswiler};
6636a57f224SMarcel Ziswiler
6646a57f224SMarcel Ziswiler/* Verdin PWM_2 */
6656a57f224SMarcel Ziswiler&pwm3 {
6666a57f224SMarcel Ziswiler	pinctrl-names = "default";
6676a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_pwm_3>;
6686a57f224SMarcel Ziswiler	#pwm-cells = <3>;
6696a57f224SMarcel Ziswiler};
6706a57f224SMarcel Ziswiler
671473b34b8SMarcel Ziswiler/* Verdin I2S_1 */
6726a57f224SMarcel Ziswiler&sai2 {
6736a57f224SMarcel Ziswiler	#sound-dai-cells = <0>;
6746a57f224SMarcel Ziswiler	assigned-clock-parents = <&clk IMX8MM_AUDIO_PLL1_OUT>;
6756a57f224SMarcel Ziswiler	assigned-clock-rates = <24576000>;
6766a57f224SMarcel Ziswiler	assigned-clocks = <&clk IMX8MM_CLK_SAI2>;
6776a57f224SMarcel Ziswiler	pinctrl-names = "default";
6786a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_sai2>;
6796a57f224SMarcel Ziswiler};
6806a57f224SMarcel Ziswiler
6816a57f224SMarcel Ziswiler&snvs_pwrkey {
6826a57f224SMarcel Ziswiler	status = "okay";
6836a57f224SMarcel Ziswiler};
6846a57f224SMarcel Ziswiler
6856a57f224SMarcel Ziswiler/* Verdin UART_3, used as the Linux console */
6866a57f224SMarcel Ziswiler&uart1 {
6876a57f224SMarcel Ziswiler	pinctrl-names = "default";
6886a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_uart1>;
6896a57f224SMarcel Ziswiler};
6906a57f224SMarcel Ziswiler
6916a57f224SMarcel Ziswiler/* Verdin UART_1 */
6926a57f224SMarcel Ziswiler&uart2 {
6936a57f224SMarcel Ziswiler	pinctrl-names = "default";
6946a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_uart2>;
6956a57f224SMarcel Ziswiler	uart-has-rtscts;
6966a57f224SMarcel Ziswiler};
6976a57f224SMarcel Ziswiler
6986a57f224SMarcel Ziswiler/* Verdin UART_2 */
6996a57f224SMarcel Ziswiler&uart3 {
7006a57f224SMarcel Ziswiler	pinctrl-names = "default";
7016a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_uart3>;
7026a57f224SMarcel Ziswiler	uart-has-rtscts;
7036a57f224SMarcel Ziswiler};
7046a57f224SMarcel Ziswiler
7056a57f224SMarcel Ziswiler/*
70698e4f193SMarcel Ziswiler * Verdin UART_4
7076a57f224SMarcel Ziswiler * Resource allocated to M4 by default, must not be accessed from Cortex-A35 or you get an OOPS
7086a57f224SMarcel Ziswiler */
7096a57f224SMarcel Ziswiler&uart4 {
7106a57f224SMarcel Ziswiler	pinctrl-names = "default";
7116a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_uart4>;
7126a57f224SMarcel Ziswiler};
7136a57f224SMarcel Ziswiler
7146a57f224SMarcel Ziswiler/* Verdin USB_1 */
7156a57f224SMarcel Ziswiler&usbotg1 {
7166a57f224SMarcel Ziswiler	adp-disable;
7176a57f224SMarcel Ziswiler	dr_mode = "otg";
7186a57f224SMarcel Ziswiler	hnp-disable;
7196a57f224SMarcel Ziswiler	over-current-active-low;
7206a57f224SMarcel Ziswiler	samsung,picophy-dc-vol-level-adjust = <7>;
7216a57f224SMarcel Ziswiler	samsung,picophy-pre-emp-curr-control = <3>;
7226a57f224SMarcel Ziswiler	srp-disable;
7236a57f224SMarcel Ziswiler	vbus-supply = <&reg_usb_otg1_vbus>;
7246a57f224SMarcel Ziswiler};
7256a57f224SMarcel Ziswiler
7266a57f224SMarcel Ziswiler/* Verdin USB_2 */
7276a57f224SMarcel Ziswiler&usbotg2 {
7286a57f224SMarcel Ziswiler	dr_mode = "host";
7296a57f224SMarcel Ziswiler	over-current-active-low;
7306a57f224SMarcel Ziswiler	samsung,picophy-dc-vol-level-adjust = <7>;
7316a57f224SMarcel Ziswiler	samsung,picophy-pre-emp-curr-control = <3>;
7326a57f224SMarcel Ziswiler	vbus-supply = <&reg_usb_otg2_vbus>;
7336a57f224SMarcel Ziswiler};
7346a57f224SMarcel Ziswiler
7356a57f224SMarcel Ziswiler&usbphynop1 {
7366a57f224SMarcel Ziswiler	vcc-supply = <&reg_vdd_3v3>;
7376a57f224SMarcel Ziswiler};
7386a57f224SMarcel Ziswiler
7396a57f224SMarcel Ziswiler&usbphynop2 {
7406a57f224SMarcel Ziswiler	vcc-supply = <&reg_vdd_3v3>;
7416a57f224SMarcel Ziswiler};
7426a57f224SMarcel Ziswiler
7436a57f224SMarcel Ziswiler/* On-module eMMC */
7446a57f224SMarcel Ziswiler&usdhc1 {
7456a57f224SMarcel Ziswiler	bus-width = <8>;
7466a57f224SMarcel Ziswiler	keep-power-in-suspend;
7476a57f224SMarcel Ziswiler	non-removable;
7486a57f224SMarcel Ziswiler	pinctrl-names = "default", "state_100mhz", "state_200mhz";
7496a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_usdhc1>;
7506a57f224SMarcel Ziswiler	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
7516a57f224SMarcel Ziswiler	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
7526a57f224SMarcel Ziswiler	status = "okay";
7536a57f224SMarcel Ziswiler};
7546a57f224SMarcel Ziswiler
7556a57f224SMarcel Ziswiler/* Verdin SD_1 */
7566a57f224SMarcel Ziswiler&usdhc2 {
7576a57f224SMarcel Ziswiler	bus-width = <4>;
7586a57f224SMarcel Ziswiler	cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
7596a57f224SMarcel Ziswiler	disable-wp;
7604f6b5de9SMarcel Ziswiler	pinctrl-names = "default", "state_100mhz", "state_200mhz", "sleep";
7616a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_cd>;
7626a57f224SMarcel Ziswiler	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_cd>;
7636a57f224SMarcel Ziswiler	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_cd>;
7644f6b5de9SMarcel Ziswiler	pinctrl-3 = <&pinctrl_usdhc2_sleep>, <&pinctrl_usdhc2_cd_sleep>;
7656a57f224SMarcel Ziswiler	vmmc-supply = <&reg_usdhc2_vmmc>;
7666a57f224SMarcel Ziswiler};
7676a57f224SMarcel Ziswiler
7686a57f224SMarcel Ziswiler&wdog1 {
7696a57f224SMarcel Ziswiler	fsl,ext-reset-output;
7706a57f224SMarcel Ziswiler	pinctrl-names = "default";
7716a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_wdog>;
7726a57f224SMarcel Ziswiler	status = "okay";
7736a57f224SMarcel Ziswiler};
7746a57f224SMarcel Ziswiler
7756a57f224SMarcel Ziswiler&iomuxc {
7766a57f224SMarcel Ziswiler	pinctrl-names = "default";
7776a57f224SMarcel Ziswiler	pinctrl-0 = <&pinctrl_gpio1>, <&pinctrl_gpio2>,
7786a57f224SMarcel Ziswiler		    <&pinctrl_gpio3>, <&pinctrl_gpio4>,
7796a57f224SMarcel Ziswiler		    <&pinctrl_gpio7>, <&pinctrl_gpio8>,
7806a57f224SMarcel Ziswiler		    <&pinctrl_gpio_hog1>, <&pinctrl_gpio_hog2>, <&pinctrl_gpio_hog3>,
7816a57f224SMarcel Ziswiler		    <&pinctrl_pmic_tpm_ena>;
7826a57f224SMarcel Ziswiler
7836a57f224SMarcel Ziswiler	pinctrl_can1_int: can1intgrp {
7846a57f224SMarcel Ziswiler		fsl,pins =
78560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO06_GPIO1_IO6		0x146>;	/* CAN_1_SPI_INT#_1.8V */
7866a57f224SMarcel Ziswiler	};
7876a57f224SMarcel Ziswiler
7886a57f224SMarcel Ziswiler	pinctrl_can2_int: can2intgrp {
7896a57f224SMarcel Ziswiler		fsl,pins =
79060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO07_GPIO1_IO7		0x106>;	/* CAN_2_SPI_INT#_1.8V, unused */
7916a57f224SMarcel Ziswiler	};
7926a57f224SMarcel Ziswiler
7936a57f224SMarcel Ziswiler	pinctrl_ctrl_sleep_moci: ctrlsleepmocigrp {
7946a57f224SMarcel Ziswiler		fsl,pins =
79560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI3_TXD_GPIO5_IO1		0x106>;	/* SODIMM 256 */
7966a57f224SMarcel Ziswiler	};
7976a57f224SMarcel Ziswiler
7986a57f224SMarcel Ziswiler	pinctrl_ecspi2: ecspi2grp {
7996a57f224SMarcel Ziswiler		fsl,pins =
80060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_ECSPI2_MISO_ECSPI2_MISO		0x6>,	/* SODIMM 198 */
801593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ECSPI2_MOSI_ECSPI2_MOSI		0x6>,	/* SODIMM 200 */
802593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ECSPI2_SCLK_ECSPI2_SCLK		0x6>,	/* SODIMM 196 */
80360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_ECSPI2_SS0_GPIO5_IO13		0x6>;	/* SODIMM 202 */
8046a57f224SMarcel Ziswiler	};
8056a57f224SMarcel Ziswiler
8066a57f224SMarcel Ziswiler	pinctrl_ecspi3: ecspi3grp {
8076a57f224SMarcel Ziswiler		fsl,pins =
808593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO05_GPIO1_IO5		0x146>,	/* CAN_2_SPI_CS#_1.8V */
80960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_UART1_RXD_ECSPI3_SCLK		0x6>,	/* CAN_SPI_SCK_1.8V */
81060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_UART1_TXD_ECSPI3_MOSI		0x6>,	/* CAN_SPI_MOSI_1.8V */
81160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_UART2_RXD_ECSPI3_MISO		0x6>,	/* CAN_SPI_MISO_1.8V */
812593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_UART2_TXD_GPIO5_IO25		0x6>;	/* CAN_1_SPI_CS_1.8V# */
8136a57f224SMarcel Ziswiler	};
8146a57f224SMarcel Ziswiler
8156a57f224SMarcel Ziswiler	pinctrl_fec1: fec1grp {
8166a57f224SMarcel Ziswiler		fsl,pins =
8176a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_MDC_ENET1_MDC		0x3>,
8186a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO		0x3>,
8196a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0		0x91>,
820593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1		0x91>,
821593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2		0x91>,
822593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3		0x91>,
8236a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC		0x91>,
8246a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91>,
825593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TD0_ENET1_RGMII_TD0		0x1f>,
826593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TD1_ENET1_RGMII_TD1		0x1f>,
827593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TD2_ENET1_RGMII_TD2		0x1f>,
828593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TD3_ENET1_RGMII_TD3		0x1f>,
829593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TXC_ENET1_RGMII_TXC		0x1f>,
8306a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL	0x1f>,
83160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10		0x146>;
8326a57f224SMarcel Ziswiler	};
8336a57f224SMarcel Ziswiler
8346a57f224SMarcel Ziswiler	pinctrl_fec1_sleep: fec1-sleepgrp {
8356a57f224SMarcel Ziswiler		fsl,pins =
8366a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_MDC_ENET1_MDC		0x3>,
8376a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_MDIO_ENET1_MDIO		0x3>,
8386a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RD0_ENET1_RGMII_RD0		0x91>,
839593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RD1_ENET1_RGMII_RD1		0x91>,
840593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RD2_ENET1_RGMII_RD2		0x91>,
841593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RD3_ENET1_RGMII_RD3		0x91>,
8426a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RXC_ENET1_RGMII_RXC		0x91>,
8436a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91>,
844593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TD0_GPIO1_IO21		0x1f>,
845593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TD1_GPIO1_IO20		0x1f>,
846593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TD2_GPIO1_IO19		0x1f>,
847593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TD3_GPIO1_IO18		0x1f>,
848593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TXC_GPIO1_IO23		0x1f>,
8496a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_ENET_TX_CTL_GPIO1_IO22		0x1f>,
85060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO10_GPIO1_IO10		0x106>;
8516a57f224SMarcel Ziswiler	};
8526a57f224SMarcel Ziswiler
8536a57f224SMarcel Ziswiler	pinctrl_flexspi0: flexspi0grp {
8546a57f224SMarcel Ziswiler		fsl,pins =
85560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_ALE_QSPI_A_SCLK		0x106>,	/* SODIMM 52 */
85660f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B		0x106>,	/* SODIMM 54 */
85760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_CE1_B_QSPI_A_SS1_B		0x106>,	/* SODIMM 64 */
85860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA00_QSPI_A_DATA0		0x106>,	/* SODIMM 56 */
85960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA01_QSPI_A_DATA1		0x106>,	/* SODIMM 58 */
86060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA02_QSPI_A_DATA2		0x106>,	/* SODIMM 60 */
861593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA03_QSPI_A_DATA3		0x106>,	/* SODIMM 62 */
862593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DQS_QSPI_A_DQS		0x106>;	/* SODIMM 66 */
8636a57f224SMarcel Ziswiler	};
8646a57f224SMarcel Ziswiler
8656a57f224SMarcel Ziswiler	pinctrl_gpio1: gpio1grp {
8666a57f224SMarcel Ziswiler		fsl,pins =
86760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_CE3_B_GPIO3_IO4		0x106>;	/* SODIMM 206 */
8686a57f224SMarcel Ziswiler	};
8696a57f224SMarcel Ziswiler
8706a57f224SMarcel Ziswiler	pinctrl_gpio2: gpio2grp {
8716a57f224SMarcel Ziswiler		fsl,pins =
87260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SPDIF_EXT_CLK_GPIO5_IO5		0x106>;	/* SODIMM 208 */
8736a57f224SMarcel Ziswiler	};
8746a57f224SMarcel Ziswiler
8756a57f224SMarcel Ziswiler	pinctrl_gpio3: gpio3grp {
8766a57f224SMarcel Ziswiler		fsl,pins =
87760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_UART3_RXD_GPIO5_IO26		0x106>;	/* SODIMM 210 */
8786a57f224SMarcel Ziswiler	};
8796a57f224SMarcel Ziswiler
8806a57f224SMarcel Ziswiler	pinctrl_gpio4: gpio4grp {
8816a57f224SMarcel Ziswiler		fsl,pins =
88260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_UART3_TXD_GPIO5_IO27		0x106>;	/* SODIMM 212 */
8836a57f224SMarcel Ziswiler	};
8846a57f224SMarcel Ziswiler
8856a57f224SMarcel Ziswiler	pinctrl_gpio5: gpio5grp {
8866a57f224SMarcel Ziswiler		fsl,pins =
88760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO00_GPIO1_IO0		0x106>;	/* SODIMM 216 */
8886a57f224SMarcel Ziswiler	};
8896a57f224SMarcel Ziswiler
8906a57f224SMarcel Ziswiler	pinctrl_gpio6: gpio6grp {
8916a57f224SMarcel Ziswiler		fsl,pins =
89260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO11_GPIO1_IO11		0x106>;	/* SODIMM 218 */
8936a57f224SMarcel Ziswiler	};
8946a57f224SMarcel Ziswiler
8956a57f224SMarcel Ziswiler	pinctrl_gpio7: gpio7grp {
8966a57f224SMarcel Ziswiler		fsl,pins =
89760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO08_GPIO1_IO8		0x106>;	/* SODIMM 220 */
8986a57f224SMarcel Ziswiler	};
8996a57f224SMarcel Ziswiler
9006a57f224SMarcel Ziswiler	pinctrl_gpio8: gpio8grp {
9016a57f224SMarcel Ziswiler		fsl,pins =
90260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO09_GPIO1_IO9		0x106>;	/* SODIMM 222 */
9036a57f224SMarcel Ziswiler	};
9046a57f224SMarcel Ziswiler
9056a57f224SMarcel Ziswiler	/* Verdin GPIO_9_DSI (pulled-up as active-low) */
9066a57f224SMarcel Ziswiler	pinctrl_gpio_9_dsi: gpio9dsigrp {
9076a57f224SMarcel Ziswiler		fsl,pins =
90860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_RE_B_GPIO3_IO15		0x146>;	/* SODIMM 17 */
9096a57f224SMarcel Ziswiler	};
9106a57f224SMarcel Ziswiler
91160f01b5bSMarcel Ziswiler	/* Verdin GPIO_10_DSI (pulled-up as active-low) */
9126a57f224SMarcel Ziswiler	pinctrl_gpio_10_dsi: gpio10dsigrp {
9136a57f224SMarcel Ziswiler		fsl,pins =
91460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_CE2_B_GPIO3_IO3		0x146>;	/* SODIMM 21 */
9156a57f224SMarcel Ziswiler	};
9166a57f224SMarcel Ziswiler
9176a57f224SMarcel Ziswiler	pinctrl_gpio_hog1: gpiohog1grp {
9186a57f224SMarcel Ziswiler		fsl,pins =
91960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_MCLK_GPIO4_IO20		0x106>,	/* SODIMM 88 */
92060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXC_GPIO4_IO1		0x106>,	/* SODIMM 90 */
92160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD0_GPIO4_IO2		0x106>,	/* SODIMM 92 */
92260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD1_GPIO4_IO3		0x106>,	/* SODIMM 94 */
92360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD2_GPIO4_IO4		0x106>,	/* SODIMM 96 */
92460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD3_GPIO4_IO5		0x106>,	/* SODIMM 100 */
92560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXFS_GPIO4_IO0		0x106>,	/* SODIMM 102 */
92660f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXC_GPIO4_IO11		0x106>,	/* SODIMM 104 */
92760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD0_GPIO4_IO12		0x106>,	/* SODIMM 106 */
92860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD1_GPIO4_IO13		0x106>,	/* SODIMM 108 */
92960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD2_GPIO4_IO14		0x106>,	/* SODIMM 112 */
93060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD3_GPIO4_IO15		0x106>,	/* SODIMM 114 */
93160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD4_GPIO4_IO16		0x106>,	/* SODIMM 116 */
93260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD6_GPIO4_IO18		0x106>,	/* SODIMM 118 */
93360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXFS_GPIO4_IO10		0x106>;	/* SODIMM 120 */
9346a57f224SMarcel Ziswiler	};
9356a57f224SMarcel Ziswiler
9366a57f224SMarcel Ziswiler	pinctrl_gpio_hog2: gpiohog2grp {
9376a57f224SMarcel Ziswiler		fsl,pins =
93860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI3_MCLK_GPIO5_IO2		0x106>;	/* SODIMM 91 */
9396a57f224SMarcel Ziswiler	};
9406a57f224SMarcel Ziswiler
9416a57f224SMarcel Ziswiler	pinctrl_gpio_hog3: gpiohog3grp {
9426a57f224SMarcel Ziswiler		fsl,pins =
94360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO13_GPIO1_IO13		0x146>,	/* SODIMM 157 */
94460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO15_GPIO1_IO15		0x146>;	/* SODIMM 187 */
9456a57f224SMarcel Ziswiler	};
9466a57f224SMarcel Ziswiler
9476a57f224SMarcel Ziswiler	pinctrl_gpio_keys: gpiokeysgrp {
9486a57f224SMarcel Ziswiler		fsl,pins =
94960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI3_RXFS_GPIO4_IO28		0x146>;	/* SODIMM 252 */
9506a57f224SMarcel Ziswiler	};
9516a57f224SMarcel Ziswiler
9526a57f224SMarcel Ziswiler	/* On-module I2C */
9536a57f224SMarcel Ziswiler	pinctrl_i2c1: i2c1grp {
9546a57f224SMarcel Ziswiler		fsl,pins =
95560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C1_SCL_I2C1_SCL			0x40000146>,	/* PMIC_I2C_SCL */
95660f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C1_SDA_I2C1_SDA			0x40000146>;	/* PMIC_I2C_SDA */
9576a57f224SMarcel Ziswiler	};
9586a57f224SMarcel Ziswiler
9596a57f224SMarcel Ziswiler	pinctrl_i2c1_gpio: i2c1gpiogrp {
9606a57f224SMarcel Ziswiler		fsl,pins =
96160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C1_SCL_GPIO5_IO14		0x146>,	/* PMIC_I2C_SCL */
96260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C1_SDA_GPIO5_IO15		0x146>;	/* PMIC_I2C_SDA */
9636a57f224SMarcel Ziswiler	};
9646a57f224SMarcel Ziswiler
9656a57f224SMarcel Ziswiler	/* Verdin I2C_4_CSI */
9666a57f224SMarcel Ziswiler	pinctrl_i2c2: i2c2grp {
9676a57f224SMarcel Ziswiler		fsl,pins =
96860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C2_SCL_I2C2_SCL			0x40000146>,	/* SODIMM 55 */
96960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C2_SDA_I2C2_SDA			0x40000146>;	/* SODIMM 53 */
9706a57f224SMarcel Ziswiler	};
9716a57f224SMarcel Ziswiler
9726a57f224SMarcel Ziswiler	pinctrl_i2c2_gpio: i2c2gpiogrp {
9736a57f224SMarcel Ziswiler		fsl,pins =
97460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C2_SCL_GPIO5_IO16		0x146>,	/* SODIMM 55 */
97560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C2_SDA_GPIO5_IO17		0x146>;	/* SODIMM 53 */
9766a57f224SMarcel Ziswiler	};
9776a57f224SMarcel Ziswiler
9786a57f224SMarcel Ziswiler	/* Verdin I2C_2_DSI */
9796a57f224SMarcel Ziswiler	pinctrl_i2c3: i2c3grp {
9806a57f224SMarcel Ziswiler		fsl,pins =
98160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C3_SCL_I2C3_SCL			0x40000146>,	/* SODIMM 95 */
98260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C3_SDA_I2C3_SDA			0x40000146>;	/* SODIMM 93 */
9836a57f224SMarcel Ziswiler	};
9846a57f224SMarcel Ziswiler
9856a57f224SMarcel Ziswiler	pinctrl_i2c3_gpio: i2c3gpiogrp {
9866a57f224SMarcel Ziswiler		fsl,pins =
98760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C3_SCL_GPIO5_IO18		0x146>,	/* SODIMM 95 */
98860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C3_SDA_GPIO5_IO19		0x146>;	/* SODIMM 93 */
9896a57f224SMarcel Ziswiler	};
9906a57f224SMarcel Ziswiler
9916a57f224SMarcel Ziswiler	/* Verdin I2C_1 */
9926a57f224SMarcel Ziswiler	pinctrl_i2c4: i2c4grp {
9936a57f224SMarcel Ziswiler		fsl,pins =
99460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C4_SCL_I2C4_SCL			0x40000146>,	/* SODIMM 14 */
99560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C4_SDA_I2C4_SDA			0x40000146>;	/* SODIMM 12 */
9966a57f224SMarcel Ziswiler	};
9976a57f224SMarcel Ziswiler
9986a57f224SMarcel Ziswiler	pinctrl_i2c4_gpio: i2c4gpiogrp {
9996a57f224SMarcel Ziswiler		fsl,pins =
100060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C4_SCL_GPIO5_IO20		0x146>,	/* SODIMM 14 */
100160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_I2C4_SDA_GPIO5_IO21		0x146>;	/* SODIMM 12 */
10026a57f224SMarcel Ziswiler	};
10036a57f224SMarcel Ziswiler
10046a57f224SMarcel Ziswiler	/* Verdin I2S_2_BCLK (TOUCH_RESET#) */
10056a57f224SMarcel Ziswiler	pinctrl_i2s_2_bclk_touch_reset: i2s2bclktouchresetgrp {
10066a57f224SMarcel Ziswiler		fsl,pins =
100760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_RXD2_GPIO3_IO23		0x6>;	/* SODIMM 42 */
10086a57f224SMarcel Ziswiler	};
10096a57f224SMarcel Ziswiler
10106a57f224SMarcel Ziswiler	/* Verdin I2S_2_D_OUT shared with SAI5 */
10116a57f224SMarcel Ziswiler	pinctrl_i2s_2_d_out_dsi_1_bkl_en: i2s2doutdsi1bklengrp {
10126a57f224SMarcel Ziswiler		fsl,pins =
101360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_RXD3_GPIO3_IO24		0x6>;	/* SODIMM 46 */
10146a57f224SMarcel Ziswiler	};
10156a57f224SMarcel Ziswiler
10166a57f224SMarcel Ziswiler	pinctrl_pcie0: pcie0grp {
10176a57f224SMarcel Ziswiler		fsl,pins =
10186a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_RXFS_GPIO3_IO19		0x6>,	/* SODIMM 244 */
10196a57f224SMarcel Ziswiler			/* PMIC_EN_PCIe_CLK, unused */
10206a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD2_RESET_B_GPIO2_IO19		0x6>;
10216a57f224SMarcel Ziswiler	};
10226a57f224SMarcel Ziswiler
10236a57f224SMarcel Ziswiler	pinctrl_pmic: pmicirqgrp {
10246a57f224SMarcel Ziswiler		fsl,pins =
102560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO03_GPIO1_IO3		0x141>;	/* PMIC_INT# */
10266a57f224SMarcel Ziswiler	};
10276a57f224SMarcel Ziswiler
10286a57f224SMarcel Ziswiler	/* Verdin PWM_3_DSI shared with GPIO1_IO1 */
10296a57f224SMarcel Ziswiler	pinctrl_pwm_1: pwm1grp {
10306a57f224SMarcel Ziswiler		fsl,pins =
10316a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO01_PWM1_OUT		0x6>;	/* SODIMM 19 */
10326a57f224SMarcel Ziswiler	};
10336a57f224SMarcel Ziswiler
10346a57f224SMarcel Ziswiler	pinctrl_pwm_2: pwm2grp {
10356a57f224SMarcel Ziswiler		fsl,pins =
10366a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SPDIF_RX_PWM2_OUT			0x6>;	/* SODIMM 15 */
10376a57f224SMarcel Ziswiler	};
10386a57f224SMarcel Ziswiler
10396a57f224SMarcel Ziswiler	pinctrl_pwm_3: pwm3grp {
10406a57f224SMarcel Ziswiler		fsl,pins =
10416a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SPDIF_TX_PWM3_OUT			0x6>;	/* SODIMM 16 */
10426a57f224SMarcel Ziswiler	};
10436a57f224SMarcel Ziswiler
10446a57f224SMarcel Ziswiler	/* Verdin PWM_3_DSI (pulled-down as active-high) shared with PWM1_OUT */
10456a57f224SMarcel Ziswiler	pinctrl_pwm_3_dsi_hpd_gpio: pwm3dsihpdgpiogrp {
10466a57f224SMarcel Ziswiler		fsl,pins =
104760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO01_GPIO1_IO1		0x106>;	/* SODIMM 19 */
10486a57f224SMarcel Ziswiler	};
10496a57f224SMarcel Ziswiler
10506a57f224SMarcel Ziswiler	pinctrl_reg_eth: regethgrp {
10516a57f224SMarcel Ziswiler		fsl,pins =
105260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_WP_GPIO2_IO20			0x146>;	/* PMIC_EN_ETH */
10536a57f224SMarcel Ziswiler	};
10546a57f224SMarcel Ziswiler
10556a57f224SMarcel Ziswiler	pinctrl_reg_usb1_en: regusb1engrp {
10566a57f224SMarcel Ziswiler		fsl,pins =
105760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO12_GPIO1_IO12		0x106>;	/* SODIMM 155 */
10586a57f224SMarcel Ziswiler	};
10596a57f224SMarcel Ziswiler
10606a57f224SMarcel Ziswiler	pinctrl_reg_usb2_en: regusb2engrp {
10616a57f224SMarcel Ziswiler		fsl,pins =
106260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO14_GPIO1_IO14		0x106>;	/* SODIMM 185 */
10636a57f224SMarcel Ziswiler	};
10646a57f224SMarcel Ziswiler
10656a57f224SMarcel Ziswiler	pinctrl_sai2: sai2grp {
10666a57f224SMarcel Ziswiler		fsl,pins =
106760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI2_MCLK_SAI2_MCLK		0x6>,	/* SODIMM 38 */
1068593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI2_TXC_SAI2_TX_BCLK		0x6>,	/* SODIMM 30 */
1069593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI2_TXFS_SAI2_TX_SYNC		0x6>,	/* SODIMM 32 */
107060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI2_RXD0_SAI2_RX_DATA0		0x6>,	/* SODIMM 36 */
107160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI2_TXD0_SAI2_TX_DATA0		0x6>;	/* SODIMM 34 */
10726a57f224SMarcel Ziswiler	};
10736a57f224SMarcel Ziswiler
10746a57f224SMarcel Ziswiler	pinctrl_sai5: sai5grp {
10756a57f224SMarcel Ziswiler		fsl,pins =
107660f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_RXD0_SAI5_RX_DATA0		0x6>,	/* SODIMM 48 */
107760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_RXD1_SAI5_TX_SYNC		0x6>,	/* SODIMM 44 */
107860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_RXD2_SAI5_TX_BCLK		0x6>,	/* SODIMM 42 */
107960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_RXD3_SAI5_TX_DATA0		0x6>;	/* SODIMM 46 */
10806a57f224SMarcel Ziswiler	};
10816a57f224SMarcel Ziswiler
10826a57f224SMarcel Ziswiler	/* control signal for optional ATTPM20P or SE050 */
10836a57f224SMarcel Ziswiler	pinctrl_pmic_tpm_ena: pmictpmenagrp {
10846a57f224SMarcel Ziswiler		fsl,pins =
108560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD7_GPIO4_IO19		0x106>;	/* PMIC_TPM_ENA */
10866a57f224SMarcel Ziswiler	};
10876a57f224SMarcel Ziswiler
10886a57f224SMarcel Ziswiler	pinctrl_tsp: tspgrp {
10896a57f224SMarcel Ziswiler		fsl,pins =
109060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD4_GPIO4_IO6		0x6>,	/* SODIMM 148 */
109160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD5_GPIO4_IO7		0x6>,	/* SODIMM 152 */
109260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD6_GPIO4_IO8		0x6>,	/* SODIMM 154 */
109360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD7_GPIO4_IO9		0x146>,	/* SODIMM 174 */
109460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD5_GPIO4_IO17		0x6>;	/* SODIMM 150 */
10956a57f224SMarcel Ziswiler	};
10966a57f224SMarcel Ziswiler
10976a57f224SMarcel Ziswiler	pinctrl_uart1: uart1grp {
10986a57f224SMarcel Ziswiler		fsl,pins =
1099593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI2_RXC_UART1_DCE_RX		0x146>,	/* SODIMM 147 */
1100593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI2_RXFS_UART1_DCE_TX		0x146>;	/* SODIMM 149 */
11016a57f224SMarcel Ziswiler	};
11026a57f224SMarcel Ziswiler
11036a57f224SMarcel Ziswiler	pinctrl_uart2: uart2grp {
11046a57f224SMarcel Ziswiler		fsl,pins =
110560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI3_RXC_UART2_DCE_CTS_B		0x146>,	/* SODIMM 133 */
1106593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI3_RXD_UART2_DCE_RTS_B		0x146>,	/* SODIMM 135 */
1107593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI3_TXC_UART2_DCE_TX		0x146>,	/* SODIMM 131 */
1108593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI3_TXFS_UART2_DCE_RX		0x146>;	/* SODIMM 129 */
11096a57f224SMarcel Ziswiler	};
11106a57f224SMarcel Ziswiler
11116a57f224SMarcel Ziswiler	pinctrl_uart3: uart3grp {
11126a57f224SMarcel Ziswiler		fsl,pins =
111360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_ECSPI1_MISO_UART3_DCE_CTS_B	0x146>,	/* SODIMM 141 */
1114593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ECSPI1_MOSI_UART3_DCE_TX		0x146>,	/* SODIMM 139 */
1115593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_ECSPI1_SCLK_UART3_DCE_RX		0x146>,	/* SODIMM 137 */
111660f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_ECSPI1_SS0_UART3_DCE_RTS_B	0x146>;	/* SODIMM 143 */
11176a57f224SMarcel Ziswiler	};
11186a57f224SMarcel Ziswiler
11196a57f224SMarcel Ziswiler	pinctrl_uart4: uart4grp {
11206a57f224SMarcel Ziswiler		fsl,pins =
112160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_UART4_RXD_UART4_DCE_RX		0x146>,	/* SODIMM 151 */
112260f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_UART4_TXD_UART4_DCE_TX		0x146>;	/* SODIMM 153 */
11236a57f224SMarcel Ziswiler	};
11246a57f224SMarcel Ziswiler
11256a57f224SMarcel Ziswiler	pinctrl_usdhc1: usdhc1grp {
11266a57f224SMarcel Ziswiler		fsl,pins =
11276a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK		0x190>,
11286a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d0>,
11296a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d0>,
11306a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d0>,
11316a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d0>,
11326a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d0>,
11336a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d0>,
11346a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d0>,
11356a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d0>,
11366a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d0>,
11376a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0x1d1>,
11386a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x190>;
11396a57f224SMarcel Ziswiler	};
11406a57f224SMarcel Ziswiler
11416a57f224SMarcel Ziswiler	pinctrl_usdhc1_100mhz: usdhc1-100mhzgrp {
11426a57f224SMarcel Ziswiler		fsl,pins =
11436a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK		0x194>,
11446a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d4>,
11456a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d4>,
11466a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d4>,
11476a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d4>,
11486a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d4>,
11496a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d4>,
11506a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d4>,
11516a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d4>,
11526a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d4>,
11536a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0x1d1>,
11546a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x194>;
11556a57f224SMarcel Ziswiler	};
11566a57f224SMarcel Ziswiler
11576a57f224SMarcel Ziswiler	pinctrl_usdhc1_200mhz: usdhc1-200mhzgrp {
11586a57f224SMarcel Ziswiler		fsl,pins =
11596a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_CLK_USDHC1_CLK		0x196>,
11606a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_CMD_USDHC1_CMD		0x1d6>,
11616a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA0_USDHC1_DATA0		0x1d6>,
11626a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA1_USDHC1_DATA1		0x1d6>,
11636a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA2_USDHC1_DATA2		0x1d6>,
11646a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA3_USDHC1_DATA3		0x1d6>,
11656a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA4_USDHC1_DATA4		0x1d6>,
11666a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA5_USDHC1_DATA5		0x1d6>,
11676a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA6_USDHC1_DATA6		0x1d6>,
11686a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_DATA7_USDHC1_DATA7		0x1d6>,
11696a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_RESET_B_USDHC1_RESET_B	0x1d1>,
11706a57f224SMarcel Ziswiler			<MX8MM_IOMUXC_SD1_STROBE_USDHC1_STROBE		0x196>;
11716a57f224SMarcel Ziswiler	};
11726a57f224SMarcel Ziswiler
11736a57f224SMarcel Ziswiler	pinctrl_usdhc2_cd: usdhc2cdgrp {
11746a57f224SMarcel Ziswiler		fsl,pins =
117560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12		0x6>;	/* SODIMM 84 */
11766a57f224SMarcel Ziswiler	};
11776a57f224SMarcel Ziswiler
11784f6b5de9SMarcel Ziswiler	pinctrl_usdhc2_cd_sleep: usdhc2cdslpgrp {
11794f6b5de9SMarcel Ziswiler		fsl,pins =
11804f6b5de9SMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CD_B_GPIO2_IO12		0x0>;	/* SODIMM 84 */
11814f6b5de9SMarcel Ziswiler	};
11824f6b5de9SMarcel Ziswiler
11836a57f224SMarcel Ziswiler	pinctrl_usdhc2_pwr_en: usdhc2pwrengrp {
11846a57f224SMarcel Ziswiler		fsl,pins =
118560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_CLE_GPIO3_IO5		0x6>;	/* SODIMM 76 */
11866a57f224SMarcel Ziswiler	};
11876a57f224SMarcel Ziswiler
1188f84ccff6SMarcel Ziswiler	/*
1189f84ccff6SMarcel Ziswiler	 * Note: Due to ERR050080 we use discrete external on-module resistors pulling-up to the
1190f84ccff6SMarcel Ziswiler	 * on-module +V3.3_1.8_SD (LDO5) rail and explicitly disable the internal pull-ups here.
1191f84ccff6SMarcel Ziswiler	 */
11926a57f224SMarcel Ziswiler	pinctrl_usdhc2: usdhc2grp {
11936a57f224SMarcel Ziswiler		fsl,pins =
1194593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0x10>,
119560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x90>,	/* SODIMM 78 */
119660f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x90>,	/* SODIMM 74 */
119760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0		0x90>,	/* SODIMM 80 */
119860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1		0x90>,	/* SODIMM 82 */
119960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2		0x90>,	/* SODIMM 70 */
1200593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3		0x90>;	/* SODIMM 72 */
12016a57f224SMarcel Ziswiler	};
12026a57f224SMarcel Ziswiler
12036a57f224SMarcel Ziswiler	pinctrl_usdhc2_100mhz: usdhc2-100mhzgrp {
12046a57f224SMarcel Ziswiler		fsl,pins =
1205593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0x10>,
120660f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x94>,
120760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x94>,
120860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0		0x94>,
120960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1		0x94>,
121060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2		0x94>,
1211593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3		0x94>;
12126a57f224SMarcel Ziswiler	};
12136a57f224SMarcel Ziswiler
12146a57f224SMarcel Ziswiler	pinctrl_usdhc2_200mhz: usdhc2-200mhzgrp {
12156a57f224SMarcel Ziswiler		fsl,pins =
1216593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0x10>,
121760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x96>,
121860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x96>,
121960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0		0x96>,
122060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1		0x96>,
122160f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2		0x96>,
1222593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3		0x96>;
12236a57f224SMarcel Ziswiler	};
12246a57f224SMarcel Ziswiler
12254f6b5de9SMarcel Ziswiler	/* Avoid backfeeding with removed card power */
12264f6b5de9SMarcel Ziswiler	pinctrl_usdhc2_sleep: usdhc2slpgrp {
12274f6b5de9SMarcel Ziswiler		fsl,pins =
12284f6b5de9SMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0x0>,
12294f6b5de9SMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CLK_USDHC2_CLK		0x0>,
12304f6b5de9SMarcel Ziswiler			<MX8MM_IOMUXC_SD2_CMD_USDHC2_CMD		0x0>,
12314f6b5de9SMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA0_USDHC2_DATA0		0x0>,
12324f6b5de9SMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA1_USDHC2_DATA1		0x0>,
12334f6b5de9SMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA2_USDHC2_DATA2		0x0>,
12344f6b5de9SMarcel Ziswiler			<MX8MM_IOMUXC_SD2_DATA3_USDHC2_DATA3		0x0>;
12354f6b5de9SMarcel Ziswiler	};
12364f6b5de9SMarcel Ziswiler
123798e4f193SMarcel Ziswiler	/*
123898e4f193SMarcel Ziswiler	 * On-module Wi-Fi/BT or type specific SDHC interface
123998e4f193SMarcel Ziswiler	 * (e.g. on X52 extension slot of Verdin Development Board)
124098e4f193SMarcel Ziswiler	 */
12416a57f224SMarcel Ziswiler	pinctrl_usdhc3: usdhc3grp {
12426a57f224SMarcel Ziswiler		fsl,pins =
124360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		0x150>,
124460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		0x150>,
124560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		0x150>,
1246593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		0x150>,
1247593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x150>,
1248593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x150>;
12496a57f224SMarcel Ziswiler	};
12506a57f224SMarcel Ziswiler
12516a57f224SMarcel Ziswiler	pinctrl_usdhc3_100mhz: usdhc3-100mhzgrp {
12526a57f224SMarcel Ziswiler		fsl,pins =
125360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		0x154>,
125460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		0x154>,
125560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		0x154>,
1256593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		0x154>,
1257593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x154>,
1258593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x154>;
12596a57f224SMarcel Ziswiler	};
12606a57f224SMarcel Ziswiler
12616a57f224SMarcel Ziswiler	pinctrl_usdhc3_200mhz: usdhc3-200mhzgrp {
12626a57f224SMarcel Ziswiler		fsl,pins =
126360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA04_USDHC3_DATA0		0x156>,
126460f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA05_USDHC3_DATA1		0x156>,
126560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA06_USDHC3_DATA2		0x156>,
1266593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_DATA07_USDHC3_DATA3		0x156>,
1267593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_WE_B_USDHC3_CLK		0x156>,
1268593c535bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_WP_B_USDHC3_CMD		0x156>;
12696a57f224SMarcel Ziswiler	};
12706a57f224SMarcel Ziswiler
12716a57f224SMarcel Ziswiler	pinctrl_wdog: wdoggrp {
12726a57f224SMarcel Ziswiler		fsl,pins =
127360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B		0x166>;	/* PMIC_WDI */
12746a57f224SMarcel Ziswiler	};
12756a57f224SMarcel Ziswiler
12766a57f224SMarcel Ziswiler	pinctrl_wifi_ctrl: wifictrlgrp {
12776a57f224SMarcel Ziswiler		fsl,pins =
127860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_NAND_READY_B_GPIO3_IO16		0x46>,	/* WIFI_WKUP_BT */
127960f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD7_GPIO4_IO9		0x146>,	/* WIFI_W_WKUP_HOST */
128060f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_RXC_GPIO3_IO20		0x46>;	/* WIFI_WKUP_WLAN */
12816a57f224SMarcel Ziswiler	};
12826a57f224SMarcel Ziswiler
12836a57f224SMarcel Ziswiler	pinctrl_wifi_i2s: bti2sgrp {
12846a57f224SMarcel Ziswiler		fsl,pins =
128560f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD4_SAI6_TX_BCLK		0x6>,	/* WIFI_TX_BCLK */
128660f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD5_SAI6_TX_DATA0		0x6>,	/* WIFI_TX_DATA0 */
128760f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_RXD6_SAI6_TX_SYNC		0x6>,	/* WIFI_TX_SYNC */
128860f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI1_TXD5_SAI6_RX_DATA0		0x6>;	/* WIFI_RX_DATA0 */
12896a57f224SMarcel Ziswiler	};
12906a57f224SMarcel Ziswiler
12916a57f224SMarcel Ziswiler	pinctrl_wifi_pwr_en: wifipwrengrp {
12926a57f224SMarcel Ziswiler		fsl,pins =
129360f01b5bSMarcel Ziswiler			<MX8MM_IOMUXC_SAI5_MCLK_GPIO3_IO25		0x6>;	/* PMIC_EN_WIFI */
12946a57f224SMarcel Ziswiler	};
12956a57f224SMarcel Ziswiler};
1296