1/* 2 * Copyright (C) 2016 ARM Ltd. 3 * based on the Allwinner H3 dtsi: 4 * Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com> 5 * 6 * This file is dual-licensed: you can use it either under the terms 7 * of the GPL or the X11 license, at your option. Note that this dual 8 * licensing only applies to this file, and not this project as a 9 * whole. 10 * 11 * a) This file is free software; you can redistribute it and/or 12 * modify it under the terms of the GNU General Public License as 13 * published by the Free Software Foundation; either version 2 of the 14 * License, or (at your option) any later version. 15 * 16 * This file is distributed in the hope that it will be useful, 17 * but WITHOUT ANY WARRANTY; without even the implied warranty of 18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19 * GNU General Public License for more details. 20 * 21 * Or, alternatively, 22 * 23 * b) Permission is hereby granted, free of charge, to any person 24 * obtaining a copy of this software and associated documentation 25 * files (the "Software"), to deal in the Software without 26 * restriction, including without limitation the rights to use, 27 * copy, modify, merge, publish, distribute, sublicense, and/or 28 * sell copies of the Software, and to permit persons to whom the 29 * Software is furnished to do so, subject to the following 30 * conditions: 31 * 32 * The above copyright notice and this permission notice shall be 33 * included in all copies or substantial portions of the Software. 34 * 35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES 37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT 39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, 40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING 41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 42 * OTHER DEALINGS IN THE SOFTWARE. 43 */ 44 45#include <dt-bindings/clock/sun50i-a64-ccu.h> 46#include <dt-bindings/interrupt-controller/arm-gic.h> 47#include <dt-bindings/reset/sun50i-a64-ccu.h> 48 49/ { 50 interrupt-parent = <&gic>; 51 #address-cells = <1>; 52 #size-cells = <1>; 53 54 cpus { 55 #address-cells = <1>; 56 #size-cells = <0>; 57 58 cpu0: cpu@0 { 59 compatible = "arm,cortex-a53", "arm,armv8"; 60 device_type = "cpu"; 61 reg = <0>; 62 enable-method = "psci"; 63 }; 64 65 cpu1: cpu@1 { 66 compatible = "arm,cortex-a53", "arm,armv8"; 67 device_type = "cpu"; 68 reg = <1>; 69 enable-method = "psci"; 70 }; 71 72 cpu2: cpu@2 { 73 compatible = "arm,cortex-a53", "arm,armv8"; 74 device_type = "cpu"; 75 reg = <2>; 76 enable-method = "psci"; 77 }; 78 79 cpu3: cpu@3 { 80 compatible = "arm,cortex-a53", "arm,armv8"; 81 device_type = "cpu"; 82 reg = <3>; 83 enable-method = "psci"; 84 }; 85 }; 86 87 osc24M: osc24M_clk { 88 #clock-cells = <0>; 89 compatible = "fixed-clock"; 90 clock-frequency = <24000000>; 91 clock-output-names = "osc24M"; 92 }; 93 94 osc32k: osc32k_clk { 95 #clock-cells = <0>; 96 compatible = "fixed-clock"; 97 clock-frequency = <32768>; 98 clock-output-names = "osc32k"; 99 }; 100 101 psci { 102 compatible = "arm,psci-0.2"; 103 method = "smc"; 104 }; 105 106 timer { 107 compatible = "arm,armv8-timer"; 108 interrupts = <GIC_PPI 13 109 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 110 <GIC_PPI 14 111 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 112 <GIC_PPI 11 113 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>, 114 <GIC_PPI 10 115 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 116 }; 117 118 soc { 119 compatible = "simple-bus"; 120 #address-cells = <1>; 121 #size-cells = <1>; 122 ranges; 123 124 mmc0: mmc@1c0f000 { 125 compatible = "allwinner,sun50i-a64-mmc"; 126 reg = <0x01c0f000 0x1000>; 127 clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>; 128 clock-names = "ahb", "mmc"; 129 resets = <&ccu RST_BUS_MMC0>; 130 reset-names = "ahb"; 131 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 132 status = "disabled"; 133 #address-cells = <1>; 134 #size-cells = <0>; 135 }; 136 137 mmc1: mmc@1c10000 { 138 compatible = "allwinner,sun50i-a64-mmc"; 139 reg = <0x01c10000 0x1000>; 140 clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>; 141 clock-names = "ahb", "mmc"; 142 resets = <&ccu RST_BUS_MMC1>; 143 reset-names = "ahb"; 144 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 145 status = "disabled"; 146 #address-cells = <1>; 147 #size-cells = <0>; 148 }; 149 150 mmc2: mmc@1c11000 { 151 compatible = "allwinner,sun50i-a64-emmc"; 152 reg = <0x01c11000 0x1000>; 153 clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>; 154 clock-names = "ahb", "mmc"; 155 resets = <&ccu RST_BUS_MMC2>; 156 reset-names = "ahb"; 157 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 158 status = "disabled"; 159 #address-cells = <1>; 160 #size-cells = <0>; 161 }; 162 163 usb_otg: usb@01c19000 { 164 compatible = "allwinner,sun8i-a33-musb"; 165 reg = <0x01c19000 0x0400>; 166 clocks = <&ccu CLK_BUS_OTG>; 167 resets = <&ccu RST_BUS_OTG>; 168 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 169 interrupt-names = "mc"; 170 phys = <&usbphy 0>; 171 phy-names = "usb"; 172 extcon = <&usbphy 0>; 173 status = "disabled"; 174 }; 175 176 usbphy: phy@01c19400 { 177 compatible = "allwinner,sun50i-a64-usb-phy"; 178 reg = <0x01c19400 0x14>, 179 <0x01c1b800 0x4>; 180 reg-names = "phy_ctrl", 181 "pmu1"; 182 clocks = <&ccu CLK_USB_PHY0>, 183 <&ccu CLK_USB_PHY1>; 184 clock-names = "usb0_phy", 185 "usb1_phy"; 186 resets = <&ccu RST_USB_PHY0>, 187 <&ccu RST_USB_PHY1>; 188 reset-names = "usb0_reset", 189 "usb1_reset"; 190 status = "disabled"; 191 #phy-cells = <1>; 192 }; 193 194 ehci1: usb@01c1b000 { 195 compatible = "allwinner,sun50i-a64-ehci", "generic-ehci"; 196 reg = <0x01c1b000 0x100>; 197 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>; 198 clocks = <&ccu CLK_BUS_OHCI1>, 199 <&ccu CLK_BUS_EHCI1>, 200 <&ccu CLK_USB_OHCI1>; 201 resets = <&ccu RST_BUS_OHCI1>, 202 <&ccu RST_BUS_EHCI1>; 203 phys = <&usbphy 1>; 204 phy-names = "usb"; 205 status = "disabled"; 206 }; 207 208 ohci1: usb@01c1b400 { 209 compatible = "allwinner,sun50i-a64-ohci", "generic-ohci"; 210 reg = <0x01c1b400 0x100>; 211 interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 212 clocks = <&ccu CLK_BUS_OHCI1>, 213 <&ccu CLK_USB_OHCI1>; 214 resets = <&ccu RST_BUS_OHCI1>; 215 phys = <&usbphy 1>; 216 phy-names = "usb"; 217 status = "disabled"; 218 }; 219 220 ccu: clock@01c20000 { 221 compatible = "allwinner,sun50i-a64-ccu"; 222 reg = <0x01c20000 0x400>; 223 clocks = <&osc24M>, <&osc32k>; 224 clock-names = "hosc", "losc"; 225 #clock-cells = <1>; 226 #reset-cells = <1>; 227 }; 228 229 pio: pinctrl@1c20800 { 230 compatible = "allwinner,sun50i-a64-pinctrl"; 231 reg = <0x01c20800 0x400>; 232 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, 233 <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>, 234 <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 235 clocks = <&ccu 58>; 236 gpio-controller; 237 #gpio-cells = <3>; 238 interrupt-controller; 239 #interrupt-cells = <3>; 240 241 i2c1_pins: i2c1_pins { 242 pins = "PH2", "PH3"; 243 function = "i2c1"; 244 }; 245 246 uart0_pins_a: uart0@0 { 247 pins = "PB8", "PB9"; 248 function = "uart0"; 249 }; 250 }; 251 252 uart0: serial@1c28000 { 253 compatible = "snps,dw-apb-uart"; 254 reg = <0x01c28000 0x400>; 255 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; 256 reg-shift = <2>; 257 reg-io-width = <4>; 258 clocks = <&ccu 67>; 259 resets = <&ccu 46>; 260 status = "disabled"; 261 }; 262 263 uart1: serial@1c28400 { 264 compatible = "snps,dw-apb-uart"; 265 reg = <0x01c28400 0x400>; 266 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>; 267 reg-shift = <2>; 268 reg-io-width = <4>; 269 clocks = <&ccu 68>; 270 resets = <&ccu 47>; 271 status = "disabled"; 272 }; 273 274 uart2: serial@1c28800 { 275 compatible = "snps,dw-apb-uart"; 276 reg = <0x01c28800 0x400>; 277 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>; 278 reg-shift = <2>; 279 reg-io-width = <4>; 280 clocks = <&ccu 69>; 281 resets = <&ccu 48>; 282 status = "disabled"; 283 }; 284 285 uart3: serial@1c28c00 { 286 compatible = "snps,dw-apb-uart"; 287 reg = <0x01c28c00 0x400>; 288 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>; 289 reg-shift = <2>; 290 reg-io-width = <4>; 291 clocks = <&ccu 70>; 292 resets = <&ccu 49>; 293 status = "disabled"; 294 }; 295 296 uart4: serial@1c29000 { 297 compatible = "snps,dw-apb-uart"; 298 reg = <0x01c29000 0x400>; 299 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 300 reg-shift = <2>; 301 reg-io-width = <4>; 302 clocks = <&ccu 71>; 303 resets = <&ccu 50>; 304 status = "disabled"; 305 }; 306 307 i2c0: i2c@1c2ac00 { 308 compatible = "allwinner,sun6i-a31-i2c"; 309 reg = <0x01c2ac00 0x400>; 310 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 311 clocks = <&ccu 63>; 312 resets = <&ccu 42>; 313 status = "disabled"; 314 #address-cells = <1>; 315 #size-cells = <0>; 316 }; 317 318 i2c1: i2c@1c2b000 { 319 compatible = "allwinner,sun6i-a31-i2c"; 320 reg = <0x01c2b000 0x400>; 321 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 322 clocks = <&ccu 64>; 323 resets = <&ccu 43>; 324 status = "disabled"; 325 #address-cells = <1>; 326 #size-cells = <0>; 327 }; 328 329 i2c2: i2c@1c2b400 { 330 compatible = "allwinner,sun6i-a31-i2c"; 331 reg = <0x01c2b400 0x400>; 332 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 333 clocks = <&ccu 65>; 334 resets = <&ccu 44>; 335 status = "disabled"; 336 #address-cells = <1>; 337 #size-cells = <0>; 338 }; 339 340 gic: interrupt-controller@1c81000 { 341 compatible = "arm,gic-400"; 342 reg = <0x01c81000 0x1000>, 343 <0x01c82000 0x2000>, 344 <0x01c84000 0x2000>, 345 <0x01c86000 0x2000>; 346 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>; 347 interrupt-controller; 348 #interrupt-cells = <3>; 349 }; 350 351 rtc: rtc@1f00000 { 352 compatible = "allwinner,sun6i-a31-rtc"; 353 reg = <0x01f00000 0x54>; 354 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>, 355 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>; 356 }; 357 }; 358}; 359