16bc37facSAndre Przywara/*
26bc37facSAndre Przywara * Copyright (C) 2016 ARM Ltd.
36bc37facSAndre Przywara * based on the Allwinner H3 dtsi:
46bc37facSAndre Przywara *    Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
56bc37facSAndre Przywara *
66bc37facSAndre Przywara * This file is dual-licensed: you can use it either under the terms
76bc37facSAndre Przywara * of the GPL or the X11 license, at your option. Note that this dual
86bc37facSAndre Przywara * licensing only applies to this file, and not this project as a
96bc37facSAndre Przywara * whole.
106bc37facSAndre Przywara *
116bc37facSAndre Przywara *  a) This file is free software; you can redistribute it and/or
126bc37facSAndre Przywara *     modify it under the terms of the GNU General Public License as
136bc37facSAndre Przywara *     published by the Free Software Foundation; either version 2 of the
146bc37facSAndre Przywara *     License, or (at your option) any later version.
156bc37facSAndre Przywara *
166bc37facSAndre Przywara *     This file is distributed in the hope that it will be useful,
176bc37facSAndre Przywara *     but WITHOUT ANY WARRANTY; without even the implied warranty of
186bc37facSAndre Przywara *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
196bc37facSAndre Przywara *     GNU General Public License for more details.
206bc37facSAndre Przywara *
216bc37facSAndre Przywara * Or, alternatively,
226bc37facSAndre Przywara *
236bc37facSAndre Przywara *  b) Permission is hereby granted, free of charge, to any person
246bc37facSAndre Przywara *     obtaining a copy of this software and associated documentation
256bc37facSAndre Przywara *     files (the "Software"), to deal in the Software without
266bc37facSAndre Przywara *     restriction, including without limitation the rights to use,
276bc37facSAndre Przywara *     copy, modify, merge, publish, distribute, sublicense, and/or
286bc37facSAndre Przywara *     sell copies of the Software, and to permit persons to whom the
296bc37facSAndre Przywara *     Software is furnished to do so, subject to the following
306bc37facSAndre Przywara *     conditions:
316bc37facSAndre Przywara *
326bc37facSAndre Przywara *     The above copyright notice and this permission notice shall be
336bc37facSAndre Przywara *     included in all copies or substantial portions of the Software.
346bc37facSAndre Przywara *
356bc37facSAndre Przywara *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
366bc37facSAndre Przywara *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
376bc37facSAndre Przywara *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
386bc37facSAndre Przywara *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
396bc37facSAndre Przywara *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
406bc37facSAndre Przywara *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
416bc37facSAndre Przywara *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
426bc37facSAndre Przywara *     OTHER DEALINGS IN THE SOFTWARE.
436bc37facSAndre Przywara */
446bc37facSAndre Przywara
45a004ee35SIcenowy Zheng#include <dt-bindings/clock/sun50i-a64-ccu.h>
462c796fc8SIcenowy Zheng#include <dt-bindings/clock/sun8i-de2.h>
47494d8a2cSChen-Yu Tsai#include <dt-bindings/clock/sun8i-r-ccu.h>
486bc37facSAndre Przywara#include <dt-bindings/interrupt-controller/arm-gic.h>
49a004ee35SIcenowy Zheng#include <dt-bindings/reset/sun50i-a64-ccu.h>
502c796fc8SIcenowy Zheng#include <dt-bindings/reset/sun8i-de2.h>
51871b5352SIcenowy Zheng#include <dt-bindings/reset/sun8i-r-ccu.h>
526bc37facSAndre Przywara
536bc37facSAndre Przywara/ {
546bc37facSAndre Przywara	interrupt-parent = <&gic>;
556bc37facSAndre Przywara	#address-cells = <1>;
566bc37facSAndre Przywara	#size-cells = <1>;
576bc37facSAndre Przywara
58c1cff65fSHarald Geyer	chosen {
59c1cff65fSHarald Geyer		#address-cells = <1>;
60c1cff65fSHarald Geyer		#size-cells = <1>;
61c1cff65fSHarald Geyer		ranges;
62c1cff65fSHarald Geyer
63c1cff65fSHarald Geyer		simplefb_lcd: framebuffer-lcd {
64c1cff65fSHarald Geyer			compatible = "allwinner,simple-framebuffer",
65c1cff65fSHarald Geyer				     "simple-framebuffer";
66c1cff65fSHarald Geyer			allwinner,pipeline = "mixer0-lcd0";
67c1cff65fSHarald Geyer			clocks = <&ccu CLK_TCON0>,
682c796fc8SIcenowy Zheng				 <&display_clocks CLK_MIXER0>;
69c1cff65fSHarald Geyer			status = "disabled";
70c1cff65fSHarald Geyer		};
71fca63f58SIcenowy Zheng
72fca63f58SIcenowy Zheng		simplefb_hdmi: framebuffer-hdmi {
73fca63f58SIcenowy Zheng			compatible = "allwinner,simple-framebuffer",
74fca63f58SIcenowy Zheng				     "simple-framebuffer";
75fca63f58SIcenowy Zheng			allwinner,pipeline = "mixer1-lcd1-hdmi";
76fca63f58SIcenowy Zheng			clocks = <&display_clocks CLK_MIXER1>,
77fca63f58SIcenowy Zheng				 <&ccu CLK_TCON1>, <&ccu CLK_HDMI>;
78fca63f58SIcenowy Zheng			status = "disabled";
79fca63f58SIcenowy Zheng		};
80c1cff65fSHarald Geyer	};
81c1cff65fSHarald Geyer
826bc37facSAndre Przywara	cpus {
836bc37facSAndre Przywara		#address-cells = <1>;
846bc37facSAndre Przywara		#size-cells = <0>;
856bc37facSAndre Przywara
866bc37facSAndre Przywara		cpu0: cpu@0 {
876bc37facSAndre Przywara			compatible = "arm,cortex-a53", "arm,armv8";
886bc37facSAndre Przywara			device_type = "cpu";
896bc37facSAndre Przywara			reg = <0>;
906bc37facSAndre Przywara			enable-method = "psci";
9139defc81SAndre Przywara			next-level-cache = <&L2>;
926bc37facSAndre Przywara		};
936bc37facSAndre Przywara
946bc37facSAndre Przywara		cpu1: cpu@1 {
956bc37facSAndre Przywara			compatible = "arm,cortex-a53", "arm,armv8";
966bc37facSAndre Przywara			device_type = "cpu";
976bc37facSAndre Przywara			reg = <1>;
986bc37facSAndre Przywara			enable-method = "psci";
9939defc81SAndre Przywara			next-level-cache = <&L2>;
1006bc37facSAndre Przywara		};
1016bc37facSAndre Przywara
1026bc37facSAndre Przywara		cpu2: cpu@2 {
1036bc37facSAndre Przywara			compatible = "arm,cortex-a53", "arm,armv8";
1046bc37facSAndre Przywara			device_type = "cpu";
1056bc37facSAndre Przywara			reg = <2>;
1066bc37facSAndre Przywara			enable-method = "psci";
10739defc81SAndre Przywara			next-level-cache = <&L2>;
1086bc37facSAndre Przywara		};
1096bc37facSAndre Przywara
1106bc37facSAndre Przywara		cpu3: cpu@3 {
1116bc37facSAndre Przywara			compatible = "arm,cortex-a53", "arm,armv8";
1126bc37facSAndre Przywara			device_type = "cpu";
1136bc37facSAndre Przywara			reg = <3>;
1146bc37facSAndre Przywara			enable-method = "psci";
11539defc81SAndre Przywara			next-level-cache = <&L2>;
11639defc81SAndre Przywara		};
11739defc81SAndre Przywara
11839defc81SAndre Przywara		L2: l2-cache {
11939defc81SAndre Przywara			compatible = "cache";
12039defc81SAndre Przywara			cache-level = <2>;
1216bc37facSAndre Przywara		};
1226bc37facSAndre Przywara	};
1236bc37facSAndre Przywara
124e85f28e0SJagan Teki	de: display-engine {
125e85f28e0SJagan Teki		compatible = "allwinner,sun50i-a64-display-engine";
126e85f28e0SJagan Teki		allwinner,pipelines = <&mixer0>,
127e85f28e0SJagan Teki				      <&mixer1>;
128e85f28e0SJagan Teki		status = "disabled";
129e85f28e0SJagan Teki	};
130e85f28e0SJagan Teki
1316bc37facSAndre Przywara	osc24M: osc24M_clk {
1326bc37facSAndre Przywara		#clock-cells = <0>;
1336bc37facSAndre Przywara		compatible = "fixed-clock";
1346bc37facSAndre Przywara		clock-frequency = <24000000>;
1356bc37facSAndre Przywara		clock-output-names = "osc24M";
1366bc37facSAndre Przywara	};
1376bc37facSAndre Przywara
1386bc37facSAndre Przywara	osc32k: osc32k_clk {
1396bc37facSAndre Przywara		#clock-cells = <0>;
1406bc37facSAndre Przywara		compatible = "fixed-clock";
1416bc37facSAndre Przywara		clock-frequency = <32768>;
1426bc37facSAndre Przywara		clock-output-names = "osc32k";
1436bc37facSAndre Przywara	};
1446bc37facSAndre Przywara
145791a9e00SIcenowy Zheng	iosc: internal-osc-clk {
146791a9e00SIcenowy Zheng		#clock-cells = <0>;
147791a9e00SIcenowy Zheng		compatible = "fixed-clock";
148791a9e00SIcenowy Zheng		clock-frequency = <16000000>;
149791a9e00SIcenowy Zheng		clock-accuracy = <300000000>;
150791a9e00SIcenowy Zheng		clock-output-names = "iosc";
151791a9e00SIcenowy Zheng	};
152791a9e00SIcenowy Zheng
1536bc37facSAndre Przywara	psci {
1546bc37facSAndre Przywara		compatible = "arm,psci-0.2";
1556bc37facSAndre Przywara		method = "smc";
1566bc37facSAndre Przywara	};
1576bc37facSAndre Przywara
158ec4a9540SVasily Khoruzhick	sound: sound {
159ec4a9540SVasily Khoruzhick		compatible = "simple-audio-card";
160ec4a9540SVasily Khoruzhick		simple-audio-card,name = "sun50i-a64-audio";
161ec4a9540SVasily Khoruzhick		simple-audio-card,format = "i2s";
162ec4a9540SVasily Khoruzhick		simple-audio-card,frame-master = <&cpudai>;
163ec4a9540SVasily Khoruzhick		simple-audio-card,bitclock-master = <&cpudai>;
164ec4a9540SVasily Khoruzhick		simple-audio-card,mclk-fs = <128>;
165ec4a9540SVasily Khoruzhick		simple-audio-card,aux-devs = <&codec_analog>;
166ec4a9540SVasily Khoruzhick		simple-audio-card,routing =
167ec4a9540SVasily Khoruzhick				"Left DAC", "AIF1 Slot 0 Left",
168ec4a9540SVasily Khoruzhick				"Right DAC", "AIF1 Slot 0 Right",
169ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Left ADC", "Left ADC",
170ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Right ADC", "Right ADC";
171ec4a9540SVasily Khoruzhick		status = "disabled";
172ec4a9540SVasily Khoruzhick
173ec4a9540SVasily Khoruzhick		cpudai: simple-audio-card,cpu {
174ec4a9540SVasily Khoruzhick			sound-dai = <&dai>;
175ec4a9540SVasily Khoruzhick		};
176ec4a9540SVasily Khoruzhick
177ec4a9540SVasily Khoruzhick		link_codec: simple-audio-card,codec {
178ec4a9540SVasily Khoruzhick			sound-dai = <&codec>;
179ec4a9540SVasily Khoruzhick		};
180ec4a9540SVasily Khoruzhick	};
181ec4a9540SVasily Khoruzhick
18278e07137SMarcus Cooper	sound_spdif {
18378e07137SMarcus Cooper		compatible = "simple-audio-card";
18478e07137SMarcus Cooper		simple-audio-card,name = "On-board SPDIF";
18578e07137SMarcus Cooper
18678e07137SMarcus Cooper		simple-audio-card,cpu {
18778e07137SMarcus Cooper			sound-dai = <&spdif>;
18878e07137SMarcus Cooper		};
18978e07137SMarcus Cooper
19078e07137SMarcus Cooper		simple-audio-card,codec {
19178e07137SMarcus Cooper			sound-dai = <&spdif_out>;
19278e07137SMarcus Cooper		};
19378e07137SMarcus Cooper	};
19478e07137SMarcus Cooper
19578e07137SMarcus Cooper	spdif_out: spdif-out {
19678e07137SMarcus Cooper		#sound-dai-cells = <0>;
19778e07137SMarcus Cooper		compatible = "linux,spdif-dit";
19878e07137SMarcus Cooper	};
19978e07137SMarcus Cooper
2006bc37facSAndre Przywara	timer {
2016bc37facSAndre Przywara		compatible = "arm,armv8-timer";
2026bc37facSAndre Przywara		interrupts = <GIC_PPI 13
2036bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2046bc37facSAndre Przywara			     <GIC_PPI 14
2056bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2066bc37facSAndre Przywara			     <GIC_PPI 11
2076bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2086bc37facSAndre Przywara			     <GIC_PPI 10
2096bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
2106bc37facSAndre Przywara	};
2116bc37facSAndre Przywara
2126bc37facSAndre Przywara	soc {
2136bc37facSAndre Przywara		compatible = "simple-bus";
2146bc37facSAndre Przywara		#address-cells = <1>;
2156bc37facSAndre Przywara		#size-cells = <1>;
2166bc37facSAndre Przywara		ranges;
2176bc37facSAndre Przywara
2182c796fc8SIcenowy Zheng		de2@1000000 {
2192c796fc8SIcenowy Zheng			compatible = "allwinner,sun50i-a64-de2";
2202c796fc8SIcenowy Zheng			reg = <0x1000000 0x400000>;
2212c796fc8SIcenowy Zheng			allwinner,sram = <&de2_sram 1>;
2222c796fc8SIcenowy Zheng			#address-cells = <1>;
2232c796fc8SIcenowy Zheng			#size-cells = <1>;
2242c796fc8SIcenowy Zheng			ranges = <0 0x1000000 0x400000>;
2252c796fc8SIcenowy Zheng
2262c796fc8SIcenowy Zheng			display_clocks: clock@0 {
2272c796fc8SIcenowy Zheng				compatible = "allwinner,sun50i-a64-de2-clk";
2282c796fc8SIcenowy Zheng				reg = <0x0 0x100000>;
2292c796fc8SIcenowy Zheng				clocks = <&ccu CLK_DE>,
2302c796fc8SIcenowy Zheng					 <&ccu CLK_BUS_DE>;
2312c796fc8SIcenowy Zheng				clock-names = "mod",
2322c796fc8SIcenowy Zheng					      "bus";
2332c796fc8SIcenowy Zheng				resets = <&ccu RST_BUS_DE>;
2342c796fc8SIcenowy Zheng				#clock-cells = <1>;
2352c796fc8SIcenowy Zheng				#reset-cells = <1>;
2362c796fc8SIcenowy Zheng			};
237e85f28e0SJagan Teki
238e85f28e0SJagan Teki			mixer0: mixer@100000 {
239e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-0";
240e85f28e0SJagan Teki				reg = <0x100000 0x100000>;
241e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER0>,
242e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER0>;
243e85f28e0SJagan Teki				clock-names = "bus",
244e85f28e0SJagan Teki					      "mod";
245e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER0>;
246e85f28e0SJagan Teki
247e85f28e0SJagan Teki				ports {
248e85f28e0SJagan Teki					#address-cells = <1>;
249e85f28e0SJagan Teki					#size-cells = <0>;
250e85f28e0SJagan Teki
251e85f28e0SJagan Teki					mixer0_out: port@1 {
252e85f28e0SJagan Teki						reg = <1>;
253e85f28e0SJagan Teki
254e85f28e0SJagan Teki						mixer0_out_tcon0: endpoint {
255e85f28e0SJagan Teki							remote-endpoint = <&tcon0_in_mixer0>;
256e85f28e0SJagan Teki						};
257e85f28e0SJagan Teki					};
258e85f28e0SJagan Teki				};
259e85f28e0SJagan Teki			};
260e85f28e0SJagan Teki
261e85f28e0SJagan Teki			mixer1: mixer@200000 {
262e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-1";
263e85f28e0SJagan Teki				reg = <0x200000 0x100000>;
264e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER1>,
265e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER1>;
266e85f28e0SJagan Teki				clock-names = "bus",
267e85f28e0SJagan Teki					      "mod";
268e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER1>;
269e85f28e0SJagan Teki
270e85f28e0SJagan Teki				ports {
271e85f28e0SJagan Teki					#address-cells = <1>;
272e85f28e0SJagan Teki					#size-cells = <0>;
273e85f28e0SJagan Teki
274e85f28e0SJagan Teki					mixer1_out: port@1 {
275e85f28e0SJagan Teki						reg = <1>;
276e85f28e0SJagan Teki
277e85f28e0SJagan Teki						mixer1_out_tcon1: endpoint {
278e85f28e0SJagan Teki							remote-endpoint = <&tcon1_in_mixer1>;
279e85f28e0SJagan Teki						};
280e85f28e0SJagan Teki					};
281e85f28e0SJagan Teki				};
282e85f28e0SJagan Teki			};
2832c796fc8SIcenowy Zheng		};
2842c796fc8SIcenowy Zheng
28579b95360SCorentin Labbe		syscon: syscon@1c00000 {
2861f1f5183SIcenowy Zheng			compatible = "allwinner,sun50i-a64-system-control";
28779b95360SCorentin Labbe			reg = <0x01c00000 0x1000>;
2881f1f5183SIcenowy Zheng			#address-cells = <1>;
2891f1f5183SIcenowy Zheng			#size-cells = <1>;
2901f1f5183SIcenowy Zheng			ranges;
2911f1f5183SIcenowy Zheng
2921f1f5183SIcenowy Zheng			sram_c: sram@18000 {
2931f1f5183SIcenowy Zheng				compatible = "mmio-sram";
2941f1f5183SIcenowy Zheng				reg = <0x00018000 0x28000>;
2951f1f5183SIcenowy Zheng				#address-cells = <1>;
2961f1f5183SIcenowy Zheng				#size-cells = <1>;
2971f1f5183SIcenowy Zheng				ranges = <0 0x00018000 0x28000>;
2981f1f5183SIcenowy Zheng
2991f1f5183SIcenowy Zheng				de2_sram: sram-section@0 {
3001f1f5183SIcenowy Zheng					compatible = "allwinner,sun50i-a64-sram-c";
3011f1f5183SIcenowy Zheng					reg = <0x0000 0x28000>;
3021f1f5183SIcenowy Zheng				};
3031f1f5183SIcenowy Zheng			};
30479b95360SCorentin Labbe		};
30579b95360SCorentin Labbe
306c32637e0SStefan Brüns		dma: dma-controller@1c02000 {
307c32637e0SStefan Brüns			compatible = "allwinner,sun50i-a64-dma";
308c32637e0SStefan Brüns			reg = <0x01c02000 0x1000>;
309c32637e0SStefan Brüns			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
310c32637e0SStefan Brüns			clocks = <&ccu CLK_BUS_DMA>;
311c32637e0SStefan Brüns			dma-channels = <8>;
312c32637e0SStefan Brüns			dma-requests = <27>;
313c32637e0SStefan Brüns			resets = <&ccu RST_BUS_DMA>;
314c32637e0SStefan Brüns			#dma-cells = <1>;
315c32637e0SStefan Brüns		};
316c32637e0SStefan Brüns
317e85f28e0SJagan Teki		tcon0: lcd-controller@1c0c000 {
318e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-lcd",
319e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-lcd";
320e85f28e0SJagan Teki			reg = <0x01c0c000 0x1000>;
321e85f28e0SJagan Teki			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
322e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON0>, <&ccu CLK_TCON0>;
323e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch0";
324e85f28e0SJagan Teki			clock-output-names = "tcon-pixel-clock";
325e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON0>, <&ccu RST_BUS_LVDS>;
326e85f28e0SJagan Teki			reset-names = "lcd", "lvds";
327e85f28e0SJagan Teki
328e85f28e0SJagan Teki			ports {
329e85f28e0SJagan Teki				#address-cells = <1>;
330e85f28e0SJagan Teki				#size-cells = <0>;
331e85f28e0SJagan Teki
332e85f28e0SJagan Teki				tcon0_in: port@0 {
333e85f28e0SJagan Teki					#address-cells = <1>;
334e85f28e0SJagan Teki					#size-cells = <0>;
335e85f28e0SJagan Teki					reg = <0>;
336e85f28e0SJagan Teki
337e85f28e0SJagan Teki					tcon0_in_mixer0: endpoint@0 {
338e85f28e0SJagan Teki						reg = <0>;
339e85f28e0SJagan Teki						remote-endpoint = <&mixer0_out_tcon0>;
340e85f28e0SJagan Teki					};
341e85f28e0SJagan Teki				};
342e85f28e0SJagan Teki
343e85f28e0SJagan Teki				tcon0_out: port@1 {
344e85f28e0SJagan Teki					#address-cells = <1>;
345e85f28e0SJagan Teki					#size-cells = <0>;
346e85f28e0SJagan Teki					reg = <1>;
347e85f28e0SJagan Teki				};
348e85f28e0SJagan Teki			};
349e85f28e0SJagan Teki		};
350e85f28e0SJagan Teki
351e85f28e0SJagan Teki		tcon1: lcd-controller@1c0d000 {
352e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-tv",
353e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-tv";
354e85f28e0SJagan Teki			reg = <0x01c0d000 0x1000>;
355e85f28e0SJagan Teki			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
356e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON1>, <&ccu CLK_TCON1>;
357e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch1";
358e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON1>;
359e85f28e0SJagan Teki			reset-names = "lcd";
360e85f28e0SJagan Teki
361e85f28e0SJagan Teki			ports {
362e85f28e0SJagan Teki				#address-cells = <1>;
363e85f28e0SJagan Teki				#size-cells = <0>;
364e85f28e0SJagan Teki
365e85f28e0SJagan Teki				tcon1_in: port@0 {
366e85f28e0SJagan Teki					reg = <0>;
367e85f28e0SJagan Teki
368e85f28e0SJagan Teki					tcon1_in_mixer1: endpoint {
369e85f28e0SJagan Teki						remote-endpoint = <&mixer1_out_tcon1>;
370e85f28e0SJagan Teki					};
371e85f28e0SJagan Teki				};
372e85f28e0SJagan Teki
373e85f28e0SJagan Teki				tcon1_out: port@1 {
374e85f28e0SJagan Teki					#address-cells = <1>;
375e85f28e0SJagan Teki					#size-cells = <0>;
376e85f28e0SJagan Teki					reg = <1>;
377e85f28e0SJagan Teki
378e85f28e0SJagan Teki					tcon1_out_hdmi: endpoint@1 {
379e85f28e0SJagan Teki						reg = <1>;
380e85f28e0SJagan Teki						remote-endpoint = <&hdmi_in_tcon1>;
381e85f28e0SJagan Teki					};
382e85f28e0SJagan Teki				};
383e85f28e0SJagan Teki			};
384e85f28e0SJagan Teki		};
385e85f28e0SJagan Teki
386f3dff347SAndre Przywara		mmc0: mmc@1c0f000 {
387f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
388f3dff347SAndre Przywara			reg = <0x01c0f000 0x1000>;
389f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
390f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
391f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC0>;
392f3dff347SAndre Przywara			reset-names = "ahb";
393f3dff347SAndre Przywara			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
39422be992fSMaxime Ripard			max-frequency = <150000000>;
395f3dff347SAndre Przywara			status = "disabled";
396f3dff347SAndre Przywara			#address-cells = <1>;
397f3dff347SAndre Przywara			#size-cells = <0>;
398f3dff347SAndre Przywara		};
399f3dff347SAndre Przywara
400f3dff347SAndre Przywara		mmc1: mmc@1c10000 {
401f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
402f3dff347SAndre Przywara			reg = <0x01c10000 0x1000>;
403f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>;
404f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
405f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC1>;
406f3dff347SAndre Przywara			reset-names = "ahb";
407f3dff347SAndre Przywara			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
40822be992fSMaxime Ripard			max-frequency = <150000000>;
409f3dff347SAndre Przywara			status = "disabled";
410f3dff347SAndre Przywara			#address-cells = <1>;
411f3dff347SAndre Przywara			#size-cells = <0>;
412f3dff347SAndre Przywara		};
413f3dff347SAndre Przywara
414f3dff347SAndre Przywara		mmc2: mmc@1c11000 {
415f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-emmc";
416f3dff347SAndre Przywara			reg = <0x01c11000 0x1000>;
417f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>;
418f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
419f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC2>;
420f3dff347SAndre Przywara			reset-names = "ahb";
421f3dff347SAndre Przywara			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
42222be992fSMaxime Ripard			max-frequency = <200000000>;
423f3dff347SAndre Przywara			status = "disabled";
424f3dff347SAndre Przywara			#address-cells = <1>;
425f3dff347SAndre Przywara			#size-cells = <0>;
426f3dff347SAndre Przywara		};
427f3dff347SAndre Przywara
428ac947b17SEmmanuel Vadot		sid: eeprom@1c14000 {
429ac947b17SEmmanuel Vadot			compatible = "allwinner,sun50i-a64-sid";
430ac947b17SEmmanuel Vadot			reg = <0x1c14000 0x400>;
431ac947b17SEmmanuel Vadot		};
432ac947b17SEmmanuel Vadot
433d6c9da12SCorentin LABBE		usb_otg: usb@1c19000 {
434972a3ecdSIcenowy Zheng			compatible = "allwinner,sun8i-a33-musb";
435972a3ecdSIcenowy Zheng			reg = <0x01c19000 0x0400>;
436972a3ecdSIcenowy Zheng			clocks = <&ccu CLK_BUS_OTG>;
437972a3ecdSIcenowy Zheng			resets = <&ccu RST_BUS_OTG>;
438972a3ecdSIcenowy Zheng			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
439972a3ecdSIcenowy Zheng			interrupt-names = "mc";
440972a3ecdSIcenowy Zheng			phys = <&usbphy 0>;
441972a3ecdSIcenowy Zheng			phy-names = "usb";
442972a3ecdSIcenowy Zheng			extcon = <&usbphy 0>;
443972a3ecdSIcenowy Zheng			status = "disabled";
444972a3ecdSIcenowy Zheng		};
445972a3ecdSIcenowy Zheng
446d6c9da12SCorentin LABBE		usbphy: phy@1c19400 {
447a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-usb-phy";
448a004ee35SIcenowy Zheng			reg = <0x01c19400 0x14>,
4490d984797SIcenowy Zheng			      <0x01c1a800 0x4>,
450a004ee35SIcenowy Zheng			      <0x01c1b800 0x4>;
451a004ee35SIcenowy Zheng			reg-names = "phy_ctrl",
4520d984797SIcenowy Zheng				    "pmu0",
453a004ee35SIcenowy Zheng				    "pmu1";
454a004ee35SIcenowy Zheng			clocks = <&ccu CLK_USB_PHY0>,
455a004ee35SIcenowy Zheng				 <&ccu CLK_USB_PHY1>;
456a004ee35SIcenowy Zheng			clock-names = "usb0_phy",
457a004ee35SIcenowy Zheng				      "usb1_phy";
458a004ee35SIcenowy Zheng			resets = <&ccu RST_USB_PHY0>,
459a004ee35SIcenowy Zheng				 <&ccu RST_USB_PHY1>;
460a004ee35SIcenowy Zheng			reset-names = "usb0_reset",
461a004ee35SIcenowy Zheng				      "usb1_reset";
462a004ee35SIcenowy Zheng			status = "disabled";
463a004ee35SIcenowy Zheng			#phy-cells = <1>;
464a004ee35SIcenowy Zheng		};
465a004ee35SIcenowy Zheng
466d6c9da12SCorentin LABBE		ehci0: usb@1c1a000 {
467dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
468dc03a047SIcenowy Zheng			reg = <0x01c1a000 0x100>;
469dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
470dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
471dc03a047SIcenowy Zheng				 <&ccu CLK_BUS_EHCI0>,
472dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
473dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>,
474dc03a047SIcenowy Zheng				 <&ccu RST_BUS_EHCI0>;
475dc03a047SIcenowy Zheng			status = "disabled";
476dc03a047SIcenowy Zheng		};
477dc03a047SIcenowy Zheng
478d6c9da12SCorentin LABBE		ohci0: usb@1c1a400 {
479dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
480dc03a047SIcenowy Zheng			reg = <0x01c1a400 0x100>;
481dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
482dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
483dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
484dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>;
485dc03a047SIcenowy Zheng			status = "disabled";
486dc03a047SIcenowy Zheng		};
487dc03a047SIcenowy Zheng
488d6c9da12SCorentin LABBE		ehci1: usb@1c1b000 {
489a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
490a004ee35SIcenowy Zheng			reg = <0x01c1b000 0x100>;
491a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
492a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
493a004ee35SIcenowy Zheng				 <&ccu CLK_BUS_EHCI1>,
494a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
495a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>,
496a004ee35SIcenowy Zheng				 <&ccu RST_BUS_EHCI1>;
497a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
498a004ee35SIcenowy Zheng			phy-names = "usb";
499a004ee35SIcenowy Zheng			status = "disabled";
500a004ee35SIcenowy Zheng		};
501a004ee35SIcenowy Zheng
502d6c9da12SCorentin LABBE		ohci1: usb@1c1b400 {
503a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
504a004ee35SIcenowy Zheng			reg = <0x01c1b400 0x100>;
505a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
506a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
507a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
508a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>;
509a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
510a004ee35SIcenowy Zheng			phy-names = "usb";
511a004ee35SIcenowy Zheng			status = "disabled";
512a004ee35SIcenowy Zheng		};
513a004ee35SIcenowy Zheng
514d6c9da12SCorentin LABBE		ccu: clock@1c20000 {
5156bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-ccu";
5166bc37facSAndre Przywara			reg = <0x01c20000 0x400>;
5176bc37facSAndre Przywara			clocks = <&osc24M>, <&osc32k>;
5186bc37facSAndre Przywara			clock-names = "hosc", "losc";
5196bc37facSAndre Przywara			#clock-cells = <1>;
5206bc37facSAndre Przywara			#reset-cells = <1>;
5216bc37facSAndre Przywara		};
5226bc37facSAndre Przywara
5236bc37facSAndre Przywara		pio: pinctrl@1c20800 {
5246bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-pinctrl";
5256bc37facSAndre Przywara			reg = <0x01c20800 0x400>;
5266bc37facSAndre Przywara			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
5276bc37facSAndre Przywara				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
5286bc37facSAndre Przywara				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
529f98121f3SArnd Bergmann			clocks = <&ccu 58>;
5306bc37facSAndre Przywara			gpio-controller;
5316bc37facSAndre Przywara			#gpio-cells = <3>;
5326bc37facSAndre Przywara			interrupt-controller;
5336bc37facSAndre Przywara			#interrupt-cells = <3>;
5346bc37facSAndre Przywara
53511239fe6SHarald Geyer			i2c0_pins: i2c0_pins {
53611239fe6SHarald Geyer				pins = "PH0", "PH1";
53711239fe6SHarald Geyer				function = "i2c0";
53811239fe6SHarald Geyer			};
53911239fe6SHarald Geyer
5406bc37facSAndre Przywara			i2c1_pins: i2c1_pins {
5416bc37facSAndre Przywara				pins = "PH2", "PH3";
5426bc37facSAndre Przywara				function = "i2c1";
5436bc37facSAndre Przywara			};
5446bc37facSAndre Przywara
545a3e8f492SMaxime Ripard			mmc0_pins: mmc0-pins {
546a3e8f492SMaxime Ripard				pins = "PF0", "PF1", "PF2", "PF3",
547a3e8f492SMaxime Ripard				       "PF4", "PF5";
548a3e8f492SMaxime Ripard				function = "mmc0";
549a3e8f492SMaxime Ripard				drive-strength = <30>;
550a3e8f492SMaxime Ripard				bias-pull-up;
551a3e8f492SMaxime Ripard			};
552a3e8f492SMaxime Ripard
553a3e8f492SMaxime Ripard			mmc1_pins: mmc1-pins {
554a3e8f492SMaxime Ripard				pins = "PG0", "PG1", "PG2", "PG3",
555a3e8f492SMaxime Ripard				       "PG4", "PG5";
556a3e8f492SMaxime Ripard				function = "mmc1";
557a3e8f492SMaxime Ripard				drive-strength = <30>;
558a3e8f492SMaxime Ripard				bias-pull-up;
559a3e8f492SMaxime Ripard			};
560a3e8f492SMaxime Ripard
561a3e8f492SMaxime Ripard			mmc2_pins: mmc2-pins {
562fa59dd2eSChen-Yu Tsai				pins = "PC5", "PC6", "PC8", "PC9",
563a3e8f492SMaxime Ripard				       "PC10","PC11", "PC12", "PC13",
564a3e8f492SMaxime Ripard				       "PC14", "PC15", "PC16";
565a3e8f492SMaxime Ripard				function = "mmc2";
566a3e8f492SMaxime Ripard				drive-strength = <30>;
567a3e8f492SMaxime Ripard				bias-pull-up;
568a3e8f492SMaxime Ripard			};
569a3e8f492SMaxime Ripard
570fa59dd2eSChen-Yu Tsai			mmc2_ds_pin: mmc2-ds-pin {
571fa59dd2eSChen-Yu Tsai				pins = "PC1";
572fa59dd2eSChen-Yu Tsai				function = "mmc2";
573fa59dd2eSChen-Yu Tsai				drive-strength = <30>;
574fa59dd2eSChen-Yu Tsai				bias-pull-up;
575fa59dd2eSChen-Yu Tsai			};
576fa59dd2eSChen-Yu Tsai
577b5df280bSAndre Przywara			pwm_pin: pwm_pin {
578b5df280bSAndre Przywara				pins = "PD22";
579b5df280bSAndre Przywara				function = "pwm";
580b5df280bSAndre Przywara			};
581b5df280bSAndre Przywara
582e53f67e9SCorentin Labbe			rmii_pins: rmii_pins {
583e53f67e9SCorentin Labbe				pins = "PD10", "PD11", "PD13", "PD14", "PD17",
584e53f67e9SCorentin Labbe				       "PD18", "PD19", "PD20", "PD22", "PD23";
585e53f67e9SCorentin Labbe				function = "emac";
586e53f67e9SCorentin Labbe				drive-strength = <40>;
587e53f67e9SCorentin Labbe			};
588e53f67e9SCorentin Labbe
589e53f67e9SCorentin Labbe			rgmii_pins: rgmii_pins {
590e53f67e9SCorentin Labbe				pins = "PD8", "PD9", "PD10", "PD11", "PD12",
591e53f67e9SCorentin Labbe				       "PD13", "PD15", "PD16", "PD17", "PD18",
592e53f67e9SCorentin Labbe				       "PD19", "PD20", "PD21", "PD22", "PD23";
593e53f67e9SCorentin Labbe				function = "emac";
594e53f67e9SCorentin Labbe				drive-strength = <40>;
595e53f67e9SCorentin Labbe			};
596e53f67e9SCorentin Labbe
597b399d2acSMarcus Cooper			spdif_tx_pin: spdif {
598b399d2acSMarcus Cooper				pins = "PH8";
599b399d2acSMarcus Cooper				function = "spdif";
600b399d2acSMarcus Cooper			};
601b399d2acSMarcus Cooper
602b518bb15SStefan Brüns			spi0_pins: spi0 {
603b518bb15SStefan Brüns				pins = "PC0", "PC1", "PC2", "PC3";
604b518bb15SStefan Brüns				function = "spi0";
605b518bb15SStefan Brüns			};
606b518bb15SStefan Brüns
607b518bb15SStefan Brüns			spi1_pins: spi1 {
608b518bb15SStefan Brüns				pins = "PD0", "PD1", "PD2", "PD3";
609b518bb15SStefan Brüns				function = "spi1";
610b518bb15SStefan Brüns			};
611b518bb15SStefan Brüns
612d91ebb95SChen-Yu Tsai			uart0_pb_pins: uart0-pb-pins {
6136bc37facSAndre Przywara				pins = "PB8", "PB9";
6146bc37facSAndre Przywara				function = "uart0";
6156bc37facSAndre Przywara			};
616e7ba733dSAndre Przywara
617e7ba733dSAndre Przywara			uart1_pins: uart1_pins {
618e7ba733dSAndre Przywara				pins = "PG6", "PG7";
619e7ba733dSAndre Przywara				function = "uart1";
620e7ba733dSAndre Przywara			};
621e7ba733dSAndre Przywara
622e7ba733dSAndre Przywara			uart1_rts_cts_pins: uart1_rts_cts_pins {
623e7ba733dSAndre Przywara				pins = "PG8", "PG9";
624e7ba733dSAndre Przywara				function = "uart1";
625e7ba733dSAndre Przywara			};
62679825719SAndreas Färber
62779825719SAndreas Färber			uart2_pins: uart2-pins {
62879825719SAndreas Färber				pins = "PB0", "PB1";
62979825719SAndreas Färber				function = "uart2";
63079825719SAndreas Färber			};
6312273aa16SAndreas Färber
6322273aa16SAndreas Färber			uart3_pins: uart3-pins {
6332273aa16SAndreas Färber				pins = "PD0", "PD1";
6342273aa16SAndreas Färber				function = "uart3";
6352273aa16SAndreas Färber			};
6362273aa16SAndreas Färber
6372273aa16SAndreas Färber			uart4_pins: uart4-pins {
6382273aa16SAndreas Färber				pins = "PD2", "PD3";
6392273aa16SAndreas Färber				function = "uart4";
6402273aa16SAndreas Färber			};
6412273aa16SAndreas Färber
6422273aa16SAndreas Färber			uart4_rts_cts_pins: uart4-rts-cts-pins {
6432273aa16SAndreas Färber				pins = "PD4", "PD5";
6442273aa16SAndreas Färber				function = "uart4";
6452273aa16SAndreas Färber			};
6466bc37facSAndre Przywara		};
6476bc37facSAndre Przywara
648b399d2acSMarcus Cooper		spdif: spdif@1c21000 {
649b399d2acSMarcus Cooper			#sound-dai-cells = <0>;
650b399d2acSMarcus Cooper			compatible = "allwinner,sun50i-a64-spdif",
651b399d2acSMarcus Cooper				     "allwinner,sun8i-h3-spdif";
652b399d2acSMarcus Cooper			reg = <0x01c21000 0x400>;
653b399d2acSMarcus Cooper			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
654b399d2acSMarcus Cooper			clocks = <&ccu CLK_BUS_SPDIF>, <&ccu CLK_SPDIF>;
655b399d2acSMarcus Cooper			resets = <&ccu RST_BUS_SPDIF>;
656b399d2acSMarcus Cooper			clock-names = "apb", "spdif";
657b399d2acSMarcus Cooper			dmas = <&dma 2>;
658b399d2acSMarcus Cooper			dma-names = "tx";
659b399d2acSMarcus Cooper			pinctrl-names = "default";
660b399d2acSMarcus Cooper			pinctrl-0 = <&spdif_tx_pin>;
661b399d2acSMarcus Cooper			status = "disabled";
662b399d2acSMarcus Cooper		};
663b399d2acSMarcus Cooper
6641c92c009SMarcus Cooper		i2s0: i2s@1c22000 {
6651c92c009SMarcus Cooper			#sound-dai-cells = <0>;
6661c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
6671c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
6681c92c009SMarcus Cooper			reg = <0x01c22000 0x400>;
6691c92c009SMarcus Cooper			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
6701c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S0>, <&ccu CLK_I2S0>;
6711c92c009SMarcus Cooper			clock-names = "apb", "mod";
6721c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S0>;
6731c92c009SMarcus Cooper			dma-names = "rx", "tx";
6741c92c009SMarcus Cooper			dmas = <&dma 3>, <&dma 3>;
6751c92c009SMarcus Cooper			status = "disabled";
6761c92c009SMarcus Cooper		};
6771c92c009SMarcus Cooper
6781c92c009SMarcus Cooper		i2s1: i2s@1c22400 {
6791c92c009SMarcus Cooper			#sound-dai-cells = <0>;
6801c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
6811c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
6821c92c009SMarcus Cooper			reg = <0x01c22400 0x400>;
6831c92c009SMarcus Cooper			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
6841c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S1>, <&ccu CLK_I2S1>;
6851c92c009SMarcus Cooper			clock-names = "apb", "mod";
6861c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S1>;
6871c92c009SMarcus Cooper			dma-names = "rx", "tx";
6881c92c009SMarcus Cooper			dmas = <&dma 4>, <&dma 4>;
6891c92c009SMarcus Cooper			status = "disabled";
6901c92c009SMarcus Cooper		};
6911c92c009SMarcus Cooper
692ec4a9540SVasily Khoruzhick		dai: dai@1c22c00 {
693ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
694ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-i2s";
695ec4a9540SVasily Khoruzhick			reg = <0x01c22c00 0x200>;
696ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
697ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
698ec4a9540SVasily Khoruzhick			clock-names = "apb", "mod";
699ec4a9540SVasily Khoruzhick			resets = <&ccu RST_BUS_CODEC>;
700ec4a9540SVasily Khoruzhick			reset-names = "rst";
701ec4a9540SVasily Khoruzhick			dmas = <&dma 15>, <&dma 15>;
702ec4a9540SVasily Khoruzhick			dma-names = "rx", "tx";
703ec4a9540SVasily Khoruzhick			status = "disabled";
704ec4a9540SVasily Khoruzhick		};
705ec4a9540SVasily Khoruzhick
706ec4a9540SVasily Khoruzhick		codec: codec@1c22e00 {
707ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
708ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun8i-a33-codec";
709ec4a9540SVasily Khoruzhick			reg = <0x01c22e00 0x600>;
710ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
711ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
712ec4a9540SVasily Khoruzhick			clock-names = "bus", "mod";
713ec4a9540SVasily Khoruzhick			status = "disabled";
714ec4a9540SVasily Khoruzhick		};
715ec4a9540SVasily Khoruzhick
7166bc37facSAndre Przywara		uart0: serial@1c28000 {
7176bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7186bc37facSAndre Przywara			reg = <0x01c28000 0x400>;
7196bc37facSAndre Przywara			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
7206bc37facSAndre Przywara			reg-shift = <2>;
7216bc37facSAndre Przywara			reg-io-width = <4>;
722494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART0>;
723494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART0>;
7246bc37facSAndre Przywara			status = "disabled";
7256bc37facSAndre Przywara		};
7266bc37facSAndre Przywara
7276bc37facSAndre Przywara		uart1: serial@1c28400 {
7286bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7296bc37facSAndre Przywara			reg = <0x01c28400 0x400>;
7306bc37facSAndre Przywara			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
7316bc37facSAndre Przywara			reg-shift = <2>;
7326bc37facSAndre Przywara			reg-io-width = <4>;
733494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART1>;
734494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART1>;
7356bc37facSAndre Przywara			status = "disabled";
7366bc37facSAndre Przywara		};
7376bc37facSAndre Przywara
7386bc37facSAndre Przywara		uart2: serial@1c28800 {
7396bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7406bc37facSAndre Przywara			reg = <0x01c28800 0x400>;
7416bc37facSAndre Przywara			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
7426bc37facSAndre Przywara			reg-shift = <2>;
7436bc37facSAndre Przywara			reg-io-width = <4>;
744494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART2>;
745494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART2>;
7466bc37facSAndre Przywara			status = "disabled";
7476bc37facSAndre Przywara		};
7486bc37facSAndre Przywara
7496bc37facSAndre Przywara		uart3: serial@1c28c00 {
7506bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7516bc37facSAndre Przywara			reg = <0x01c28c00 0x400>;
7526bc37facSAndre Przywara			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
7536bc37facSAndre Przywara			reg-shift = <2>;
7546bc37facSAndre Przywara			reg-io-width = <4>;
755494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART3>;
756494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART3>;
7576bc37facSAndre Przywara			status = "disabled";
7586bc37facSAndre Przywara		};
7596bc37facSAndre Przywara
7606bc37facSAndre Przywara		uart4: serial@1c29000 {
7616bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7626bc37facSAndre Przywara			reg = <0x01c29000 0x400>;
7636bc37facSAndre Przywara			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
7646bc37facSAndre Przywara			reg-shift = <2>;
7656bc37facSAndre Przywara			reg-io-width = <4>;
766494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART4>;
767494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART4>;
7686bc37facSAndre Przywara			status = "disabled";
7696bc37facSAndre Przywara		};
7706bc37facSAndre Przywara
7716bc37facSAndre Przywara		i2c0: i2c@1c2ac00 {
7726bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
7736bc37facSAndre Przywara			reg = <0x01c2ac00 0x400>;
7746bc37facSAndre Przywara			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
775494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C0>;
776494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C0>;
7776bc37facSAndre Przywara			status = "disabled";
7786bc37facSAndre Przywara			#address-cells = <1>;
7796bc37facSAndre Przywara			#size-cells = <0>;
7806bc37facSAndre Przywara		};
7816bc37facSAndre Przywara
7826bc37facSAndre Przywara		i2c1: i2c@1c2b000 {
7836bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
7846bc37facSAndre Przywara			reg = <0x01c2b000 0x400>;
7856bc37facSAndre Przywara			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
786494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C1>;
787494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C1>;
7886bc37facSAndre Przywara			status = "disabled";
7896bc37facSAndre Przywara			#address-cells = <1>;
7906bc37facSAndre Przywara			#size-cells = <0>;
7916bc37facSAndre Przywara		};
7926bc37facSAndre Przywara
7936bc37facSAndre Przywara		i2c2: i2c@1c2b400 {
7946bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
7956bc37facSAndre Przywara			reg = <0x01c2b400 0x400>;
7966bc37facSAndre Przywara			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
797494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C2>;
798494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C2>;
7996bc37facSAndre Przywara			status = "disabled";
8006bc37facSAndre Przywara			#address-cells = <1>;
8016bc37facSAndre Przywara			#size-cells = <0>;
8026bc37facSAndre Przywara		};
8036bc37facSAndre Przywara
804b518bb15SStefan Brüns
805d6c9da12SCorentin LABBE		spi0: spi@1c68000 {
806b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
807b518bb15SStefan Brüns			reg = <0x01c68000 0x1000>;
808b518bb15SStefan Brüns			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
809b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>;
810b518bb15SStefan Brüns			clock-names = "ahb", "mod";
81106c1258aSStefan Brüns			dmas = <&dma 23>, <&dma 23>;
81206c1258aSStefan Brüns			dma-names = "rx", "tx";
813b518bb15SStefan Brüns			pinctrl-names = "default";
814b518bb15SStefan Brüns			pinctrl-0 = <&spi0_pins>;
815b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI0>;
816b518bb15SStefan Brüns			status = "disabled";
817b518bb15SStefan Brüns			num-cs = <1>;
818b518bb15SStefan Brüns			#address-cells = <1>;
819b518bb15SStefan Brüns			#size-cells = <0>;
820b518bb15SStefan Brüns		};
821b518bb15SStefan Brüns
822d6c9da12SCorentin LABBE		spi1: spi@1c69000 {
823b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
824b518bb15SStefan Brüns			reg = <0x01c69000 0x1000>;
825b518bb15SStefan Brüns			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
826b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>;
827b518bb15SStefan Brüns			clock-names = "ahb", "mod";
82806c1258aSStefan Brüns			dmas = <&dma 24>, <&dma 24>;
82906c1258aSStefan Brüns			dma-names = "rx", "tx";
830b518bb15SStefan Brüns			pinctrl-names = "default";
831b518bb15SStefan Brüns			pinctrl-0 = <&spi1_pins>;
832b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI1>;
833b518bb15SStefan Brüns			status = "disabled";
834b518bb15SStefan Brüns			num-cs = <1>;
835b518bb15SStefan Brüns			#address-cells = <1>;
836b518bb15SStefan Brüns			#size-cells = <0>;
837b518bb15SStefan Brüns		};
838b518bb15SStefan Brüns
83994f44288SCorentin Labbe		emac: ethernet@1c30000 {
84094f44288SCorentin Labbe			compatible = "allwinner,sun50i-a64-emac";
84194f44288SCorentin Labbe			syscon = <&syscon>;
84294f44288SCorentin Labbe			reg = <0x01c30000 0x10000>;
84394f44288SCorentin Labbe			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
84494f44288SCorentin Labbe			interrupt-names = "macirq";
84594f44288SCorentin Labbe			resets = <&ccu RST_BUS_EMAC>;
84694f44288SCorentin Labbe			reset-names = "stmmaceth";
84794f44288SCorentin Labbe			clocks = <&ccu CLK_BUS_EMAC>;
84894f44288SCorentin Labbe			clock-names = "stmmaceth";
84994f44288SCorentin Labbe			status = "disabled";
85094f44288SCorentin Labbe
85194f44288SCorentin Labbe			mdio: mdio {
85216416084SCorentin Labbe				compatible = "snps,dwmac-mdio";
85394f44288SCorentin Labbe				#address-cells = <1>;
85494f44288SCorentin Labbe				#size-cells = <0>;
85594f44288SCorentin Labbe			};
85694f44288SCorentin Labbe		};
85794f44288SCorentin Labbe
8586b683d76SJagan Teki		mali: gpu@1c40000 {
8596b683d76SJagan Teki			compatible = "allwinner,sun50i-a64-mali", "arm,mali-400";
8606b683d76SJagan Teki			reg = <0x01c40000 0x10000>;
8616b683d76SJagan Teki			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
8626b683d76SJagan Teki				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
8636b683d76SJagan Teki				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
8646b683d76SJagan Teki				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
8656b683d76SJagan Teki				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
8666b683d76SJagan Teki				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
8676b683d76SJagan Teki				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
8686b683d76SJagan Teki			interrupt-names = "gp",
8696b683d76SJagan Teki					  "gpmmu",
8706b683d76SJagan Teki					  "pp0",
8716b683d76SJagan Teki					  "ppmmu0",
8726b683d76SJagan Teki					  "pp1",
8736b683d76SJagan Teki					  "ppmmu1",
8746b683d76SJagan Teki					  "pmu";
8756b683d76SJagan Teki			clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
8766b683d76SJagan Teki			clock-names = "bus", "core";
8776b683d76SJagan Teki			resets = <&ccu RST_BUS_GPU>;
8786b683d76SJagan Teki		};
8796b683d76SJagan Teki
8806bc37facSAndre Przywara		gic: interrupt-controller@1c81000 {
8816bc37facSAndre Przywara			compatible = "arm,gic-400";
8826bc37facSAndre Przywara			reg = <0x01c81000 0x1000>,
8836bc37facSAndre Przywara			      <0x01c82000 0x2000>,
8846bc37facSAndre Przywara			      <0x01c84000 0x2000>,
8856bc37facSAndre Przywara			      <0x01c86000 0x2000>;
8866bc37facSAndre Przywara			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
8876bc37facSAndre Przywara			interrupt-controller;
8886bc37facSAndre Przywara			#interrupt-cells = <3>;
8896bc37facSAndre Przywara		};
8906bc37facSAndre Przywara
891b5df280bSAndre Przywara		pwm: pwm@1c21400 {
892b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
893b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
894b5df280bSAndre Przywara			reg = <0x01c21400 0x400>;
895b5df280bSAndre Przywara			clocks = <&osc24M>;
896b5df280bSAndre Przywara			pinctrl-names = "default";
897b5df280bSAndre Przywara			pinctrl-0 = <&pwm_pin>;
898b5df280bSAndre Przywara			#pwm-cells = <3>;
899b5df280bSAndre Przywara			status = "disabled";
900b5df280bSAndre Przywara		};
901b5df280bSAndre Przywara
902e85f28e0SJagan Teki		hdmi: hdmi@1ee0000 {
903e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-dw-hdmi",
904e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-dw-hdmi";
905e85f28e0SJagan Teki			reg = <0x01ee0000 0x10000>;
906e85f28e0SJagan Teki			reg-io-width = <1>;
907e85f28e0SJagan Teki			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
908e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
909e85f28e0SJagan Teki				 <&ccu CLK_HDMI>;
910e85f28e0SJagan Teki			clock-names = "iahb", "isfr", "tmds";
911e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI1>;
912e85f28e0SJagan Teki			reset-names = "ctrl";
913e85f28e0SJagan Teki			phys = <&hdmi_phy>;
914e85f28e0SJagan Teki			phy-names = "hdmi-phy";
915e85f28e0SJagan Teki			status = "disabled";
916e85f28e0SJagan Teki
917e85f28e0SJagan Teki			ports {
918e85f28e0SJagan Teki				#address-cells = <1>;
919e85f28e0SJagan Teki				#size-cells = <0>;
920e85f28e0SJagan Teki
921e85f28e0SJagan Teki				hdmi_in: port@0 {
922e85f28e0SJagan Teki					reg = <0>;
923e85f28e0SJagan Teki
924e85f28e0SJagan Teki					hdmi_in_tcon1: endpoint {
925e85f28e0SJagan Teki						remote-endpoint = <&tcon1_out_hdmi>;
926e85f28e0SJagan Teki					};
927e85f28e0SJagan Teki				};
928e85f28e0SJagan Teki
929e85f28e0SJagan Teki				hdmi_out: port@1 {
930e85f28e0SJagan Teki					reg = <1>;
931e85f28e0SJagan Teki				};
932e85f28e0SJagan Teki			};
933e85f28e0SJagan Teki		};
934e85f28e0SJagan Teki
935e85f28e0SJagan Teki		hdmi_phy: hdmi-phy@1ef0000 {
936e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-hdmi-phy";
937e85f28e0SJagan Teki			reg = <0x01ef0000 0x10000>;
938e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
939e85f28e0SJagan Teki				 <&ccu 7>;
940e85f28e0SJagan Teki			clock-names = "bus", "mod", "pll-0";
941e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI0>;
942e85f28e0SJagan Teki			reset-names = "phy";
943e85f28e0SJagan Teki			#phy-cells = <0>;
944e85f28e0SJagan Teki		};
945e85f28e0SJagan Teki
9466bc37facSAndre Przywara		rtc: rtc@1f00000 {
9476bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-rtc";
9486bc37facSAndre Przywara			reg = <0x01f00000 0x54>;
9496bc37facSAndre Przywara			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
9506bc37facSAndre Przywara				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
951e1a9a474SJagan Teki			clock-output-names = "rtc-osc32k", "rtc-osc32k-out";
952e1a9a474SJagan Teki			clocks = <&osc32k>;
953e1a9a474SJagan Teki			#clock-cells = <1>;
9546bc37facSAndre Przywara		};
955791a9e00SIcenowy Zheng
956535ca508SIcenowy Zheng		r_intc: interrupt-controller@1f00c00 {
957535ca508SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-intc",
958535ca508SIcenowy Zheng				     "allwinner,sun6i-a31-r-intc";
959535ca508SIcenowy Zheng			interrupt-controller;
960535ca508SIcenowy Zheng			#interrupt-cells = <2>;
961535ca508SIcenowy Zheng			reg = <0x01f00c00 0x400>;
962535ca508SIcenowy Zheng			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
963535ca508SIcenowy Zheng		};
964535ca508SIcenowy Zheng
965791a9e00SIcenowy Zheng		r_ccu: clock@1f01400 {
966791a9e00SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-ccu";
967791a9e00SIcenowy Zheng			reg = <0x01f01400 0x100>;
968f74994a9SChen-Yu Tsai			clocks = <&osc24M>, <&osc32k>, <&iosc>,
969f74994a9SChen-Yu Tsai				 <&ccu 11>;
970f74994a9SChen-Yu Tsai			clock-names = "hosc", "losc", "iosc", "pll-periph";
971791a9e00SIcenowy Zheng			#clock-cells = <1>;
972791a9e00SIcenowy Zheng			#reset-cells = <1>;
973791a9e00SIcenowy Zheng		};
974ec427905SIcenowy Zheng
975ec4a9540SVasily Khoruzhick		codec_analog: codec-analog@1f015c0 {
976ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-analog";
977ec4a9540SVasily Khoruzhick			reg = <0x01f015c0 0x4>;
978ec4a9540SVasily Khoruzhick			status = "disabled";
979ec4a9540SVasily Khoruzhick		};
980ec4a9540SVasily Khoruzhick
981871b5352SIcenowy Zheng		r_i2c: i2c@1f02400 {
982871b5352SIcenowy Zheng			compatible = "allwinner,sun50i-a64-i2c",
983871b5352SIcenowy Zheng				     "allwinner,sun6i-a31-i2c";
984871b5352SIcenowy Zheng			reg = <0x01f02400 0x400>;
985871b5352SIcenowy Zheng			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
986871b5352SIcenowy Zheng			clocks = <&r_ccu CLK_APB0_I2C>;
987871b5352SIcenowy Zheng			resets = <&r_ccu RST_APB0_I2C>;
988871b5352SIcenowy Zheng			status = "disabled";
989871b5352SIcenowy Zheng			#address-cells = <1>;
990871b5352SIcenowy Zheng			#size-cells = <0>;
991871b5352SIcenowy Zheng		};
992871b5352SIcenowy Zheng
993b5df280bSAndre Przywara		r_pwm: pwm@1f03800 {
994b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
995b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
996b5df280bSAndre Przywara			reg = <0x01f03800 0x400>;
997b5df280bSAndre Przywara			clocks = <&osc24M>;
998b5df280bSAndre Przywara			pinctrl-names = "default";
999b5df280bSAndre Przywara			pinctrl-0 = <&r_pwm_pin>;
1000b5df280bSAndre Przywara			#pwm-cells = <3>;
1001b5df280bSAndre Przywara			status = "disabled";
1002b5df280bSAndre Przywara		};
1003b5df280bSAndre Przywara
1004d6c9da12SCorentin LABBE		r_pio: pinctrl@1f02c00 {
1005ec427905SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-pinctrl";
1006ec427905SIcenowy Zheng			reg = <0x01f02c00 0x400>;
1007ec427905SIcenowy Zheng			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1008494d8a2cSChen-Yu Tsai			clocks = <&r_ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
1009ec427905SIcenowy Zheng			clock-names = "apb", "hosc", "losc";
1010ec427905SIcenowy Zheng			gpio-controller;
1011ec427905SIcenowy Zheng			#gpio-cells = <3>;
1012ec427905SIcenowy Zheng			interrupt-controller;
1013ec427905SIcenowy Zheng			#interrupt-cells = <3>;
10143b38fdedSIcenowy Zheng
10151b6ff1cbSChen-Yu Tsai			r_i2c_pl89_pins: r-i2c-pl89-pins {
1016871b5352SIcenowy Zheng				pins = "PL8", "PL9";
1017871b5352SIcenowy Zheng				function = "s_i2c";
1018871b5352SIcenowy Zheng			};
1019871b5352SIcenowy Zheng
1020b5df280bSAndre Przywara			r_pwm_pin: pwm {
1021b5df280bSAndre Przywara				pins = "PL10";
1022b5df280bSAndre Przywara				function = "s_pwm";
1023b5df280bSAndre Przywara			};
1024b5df280bSAndre Przywara
102592d378fbSCorentin LABBE			r_rsb_pins: rsb {
10263b38fdedSIcenowy Zheng				pins = "PL0", "PL1";
10273b38fdedSIcenowy Zheng				function = "s_rsb";
10283b38fdedSIcenowy Zheng			};
10293b38fdedSIcenowy Zheng		};
10303b38fdedSIcenowy Zheng
10313b38fdedSIcenowy Zheng		r_rsb: rsb@1f03400 {
10323b38fdedSIcenowy Zheng			compatible = "allwinner,sun8i-a23-rsb";
10333b38fdedSIcenowy Zheng			reg = <0x01f03400 0x400>;
10343b38fdedSIcenowy Zheng			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
10353b38fdedSIcenowy Zheng			clocks = <&r_ccu 6>;
10363b38fdedSIcenowy Zheng			clock-frequency = <3000000>;
10373b38fdedSIcenowy Zheng			resets = <&r_ccu 2>;
10383b38fdedSIcenowy Zheng			pinctrl-names = "default";
10393b38fdedSIcenowy Zheng			pinctrl-0 = <&r_rsb_pins>;
10403b38fdedSIcenowy Zheng			status = "disabled";
10413b38fdedSIcenowy Zheng			#address-cells = <1>;
10423b38fdedSIcenowy Zheng			#size-cells = <0>;
1043ec427905SIcenowy Zheng		};
1044d4185043SHarald Geyer
1045d4185043SHarald Geyer		wdt0: watchdog@1c20ca0 {
1046d4185043SHarald Geyer			compatible = "allwinner,sun50i-a64-wdt",
1047d4185043SHarald Geyer				     "allwinner,sun6i-a31-wdt";
1048d4185043SHarald Geyer			reg = <0x01c20ca0 0x20>;
1049d4185043SHarald Geyer			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1050d4185043SHarald Geyer		};
10516bc37facSAndre Przywara	};
10526bc37facSAndre Przywara};
1053