1b4b8f2c9SClément Péron// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
26bc37facSAndre Przywara/*
36bc37facSAndre Przywara * Copyright (C) 2016 ARM Ltd.
46bc37facSAndre Przywara * based on the Allwinner H3 dtsi:
56bc37facSAndre Przywara *    Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
66bc37facSAndre Przywara */
76bc37facSAndre Przywara
8a004ee35SIcenowy Zheng#include <dt-bindings/clock/sun50i-a64-ccu.h>
92c796fc8SIcenowy Zheng#include <dt-bindings/clock/sun8i-de2.h>
10494d8a2cSChen-Yu Tsai#include <dt-bindings/clock/sun8i-r-ccu.h>
116bc37facSAndre Przywara#include <dt-bindings/interrupt-controller/arm-gic.h>
12a004ee35SIcenowy Zheng#include <dt-bindings/reset/sun50i-a64-ccu.h>
132c796fc8SIcenowy Zheng#include <dt-bindings/reset/sun8i-de2.h>
14871b5352SIcenowy Zheng#include <dt-bindings/reset/sun8i-r-ccu.h>
156bc37facSAndre Przywara
166bc37facSAndre Przywara/ {
176bc37facSAndre Przywara	interrupt-parent = <&gic>;
186bc37facSAndre Przywara	#address-cells = <1>;
196bc37facSAndre Przywara	#size-cells = <1>;
206bc37facSAndre Przywara
21c1cff65fSHarald Geyer	chosen {
22c1cff65fSHarald Geyer		#address-cells = <1>;
23c1cff65fSHarald Geyer		#size-cells = <1>;
24c1cff65fSHarald Geyer		ranges;
25c1cff65fSHarald Geyer
26c1cff65fSHarald Geyer		simplefb_lcd: framebuffer-lcd {
27c1cff65fSHarald Geyer			compatible = "allwinner,simple-framebuffer",
28c1cff65fSHarald Geyer				     "simple-framebuffer";
29c1cff65fSHarald Geyer			allwinner,pipeline = "mixer0-lcd0";
30c1cff65fSHarald Geyer			clocks = <&ccu CLK_TCON0>,
312c796fc8SIcenowy Zheng				 <&display_clocks CLK_MIXER0>;
32c1cff65fSHarald Geyer			status = "disabled";
33c1cff65fSHarald Geyer		};
34fca63f58SIcenowy Zheng
35fca63f58SIcenowy Zheng		simplefb_hdmi: framebuffer-hdmi {
36fca63f58SIcenowy Zheng			compatible = "allwinner,simple-framebuffer",
37fca63f58SIcenowy Zheng				     "simple-framebuffer";
38fca63f58SIcenowy Zheng			allwinner,pipeline = "mixer1-lcd1-hdmi";
39fca63f58SIcenowy Zheng			clocks = <&display_clocks CLK_MIXER1>,
40fca63f58SIcenowy Zheng				 <&ccu CLK_TCON1>, <&ccu CLK_HDMI>;
41fca63f58SIcenowy Zheng			status = "disabled";
42fca63f58SIcenowy Zheng		};
43c1cff65fSHarald Geyer	};
44c1cff65fSHarald Geyer
456bc37facSAndre Przywara	cpus {
466bc37facSAndre Przywara		#address-cells = <1>;
476bc37facSAndre Przywara		#size-cells = <0>;
486bc37facSAndre Przywara
496bc37facSAndre Przywara		cpu0: cpu@0 {
5031af04cdSRob Herring			compatible = "arm,cortex-a53";
516bc37facSAndre Przywara			device_type = "cpu";
526bc37facSAndre Przywara			reg = <0>;
536bc37facSAndre Przywara			enable-method = "psci";
5439defc81SAndre Przywara			next-level-cache = <&L2>;
556bc37facSAndre Przywara		};
566bc37facSAndre Przywara
576bc37facSAndre Przywara		cpu1: cpu@1 {
5831af04cdSRob Herring			compatible = "arm,cortex-a53";
596bc37facSAndre Przywara			device_type = "cpu";
606bc37facSAndre Przywara			reg = <1>;
616bc37facSAndre Przywara			enable-method = "psci";
6239defc81SAndre Przywara			next-level-cache = <&L2>;
636bc37facSAndre Przywara		};
646bc37facSAndre Przywara
656bc37facSAndre Przywara		cpu2: cpu@2 {
6631af04cdSRob Herring			compatible = "arm,cortex-a53";
676bc37facSAndre Przywara			device_type = "cpu";
686bc37facSAndre Przywara			reg = <2>;
696bc37facSAndre Przywara			enable-method = "psci";
7039defc81SAndre Przywara			next-level-cache = <&L2>;
716bc37facSAndre Przywara		};
726bc37facSAndre Przywara
736bc37facSAndre Przywara		cpu3: cpu@3 {
7431af04cdSRob Herring			compatible = "arm,cortex-a53";
756bc37facSAndre Przywara			device_type = "cpu";
766bc37facSAndre Przywara			reg = <3>;
776bc37facSAndre Przywara			enable-method = "psci";
7839defc81SAndre Przywara			next-level-cache = <&L2>;
7939defc81SAndre Przywara		};
8039defc81SAndre Przywara
8139defc81SAndre Przywara		L2: l2-cache {
8239defc81SAndre Przywara			compatible = "cache";
8339defc81SAndre Przywara			cache-level = <2>;
846bc37facSAndre Przywara		};
856bc37facSAndre Przywara	};
866bc37facSAndre Przywara
87e85f28e0SJagan Teki	de: display-engine {
88e85f28e0SJagan Teki		compatible = "allwinner,sun50i-a64-display-engine";
89e85f28e0SJagan Teki		allwinner,pipelines = <&mixer0>,
90e85f28e0SJagan Teki				      <&mixer1>;
91e85f28e0SJagan Teki		status = "disabled";
92e85f28e0SJagan Teki	};
93e85f28e0SJagan Teki
946bc37facSAndre Przywara	osc24M: osc24M_clk {
956bc37facSAndre Przywara		#clock-cells = <0>;
966bc37facSAndre Przywara		compatible = "fixed-clock";
976bc37facSAndre Przywara		clock-frequency = <24000000>;
986bc37facSAndre Przywara		clock-output-names = "osc24M";
996bc37facSAndre Przywara	};
1006bc37facSAndre Przywara
1016bc37facSAndre Przywara	osc32k: osc32k_clk {
1026bc37facSAndre Przywara		#clock-cells = <0>;
1036bc37facSAndre Przywara		compatible = "fixed-clock";
1046bc37facSAndre Przywara		clock-frequency = <32768>;
10544ff3cafSChen-Yu Tsai		clock-output-names = "ext-osc32k";
106791a9e00SIcenowy Zheng	};
107791a9e00SIcenowy Zheng
10834a97fccSHarald Geyer	pmu {
10934a97fccSHarald Geyer		compatible = "arm,cortex-a53-pmu";
1106b832a14SAndre Przywara		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1116b832a14SAndre Przywara			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1126b832a14SAndre Przywara			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
1136b832a14SAndre Przywara			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
11434a97fccSHarald Geyer		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
11534a97fccSHarald Geyer	};
11634a97fccSHarald Geyer
1176bc37facSAndre Przywara	psci {
1186bc37facSAndre Przywara		compatible = "arm,psci-0.2";
1196bc37facSAndre Przywara		method = "smc";
1206bc37facSAndre Przywara	};
1216bc37facSAndre Przywara
122ec4a9540SVasily Khoruzhick	sound: sound {
123ec4a9540SVasily Khoruzhick		compatible = "simple-audio-card";
124ec4a9540SVasily Khoruzhick		simple-audio-card,name = "sun50i-a64-audio";
125ec4a9540SVasily Khoruzhick		simple-audio-card,format = "i2s";
126ec4a9540SVasily Khoruzhick		simple-audio-card,frame-master = <&cpudai>;
127ec4a9540SVasily Khoruzhick		simple-audio-card,bitclock-master = <&cpudai>;
128ec4a9540SVasily Khoruzhick		simple-audio-card,mclk-fs = <128>;
129ec4a9540SVasily Khoruzhick		simple-audio-card,aux-devs = <&codec_analog>;
130ec4a9540SVasily Khoruzhick		simple-audio-card,routing =
131ec4a9540SVasily Khoruzhick				"Left DAC", "AIF1 Slot 0 Left",
132ec4a9540SVasily Khoruzhick				"Right DAC", "AIF1 Slot 0 Right",
133ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Left ADC", "Left ADC",
134ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Right ADC", "Right ADC";
135ec4a9540SVasily Khoruzhick		status = "disabled";
136ec4a9540SVasily Khoruzhick
137ec4a9540SVasily Khoruzhick		cpudai: simple-audio-card,cpu {
138ec4a9540SVasily Khoruzhick			sound-dai = <&dai>;
139ec4a9540SVasily Khoruzhick		};
140ec4a9540SVasily Khoruzhick
141ec4a9540SVasily Khoruzhick		link_codec: simple-audio-card,codec {
142ec4a9540SVasily Khoruzhick			sound-dai = <&codec>;
143ec4a9540SVasily Khoruzhick		};
144ec4a9540SVasily Khoruzhick	};
145ec4a9540SVasily Khoruzhick
14678e07137SMarcus Cooper	sound_spdif {
14778e07137SMarcus Cooper		compatible = "simple-audio-card";
14878e07137SMarcus Cooper		simple-audio-card,name = "On-board SPDIF";
14978e07137SMarcus Cooper
15078e07137SMarcus Cooper		simple-audio-card,cpu {
15178e07137SMarcus Cooper			sound-dai = <&spdif>;
15278e07137SMarcus Cooper		};
15378e07137SMarcus Cooper
15478e07137SMarcus Cooper		simple-audio-card,codec {
15578e07137SMarcus Cooper			sound-dai = <&spdif_out>;
15678e07137SMarcus Cooper		};
15778e07137SMarcus Cooper	};
15878e07137SMarcus Cooper
15978e07137SMarcus Cooper	spdif_out: spdif-out {
16078e07137SMarcus Cooper		#sound-dai-cells = <0>;
16178e07137SMarcus Cooper		compatible = "linux,spdif-dit";
16278e07137SMarcus Cooper	};
16378e07137SMarcus Cooper
1646bc37facSAndre Przywara	timer {
1656bc37facSAndre Przywara		compatible = "arm,armv8-timer";
16655ec26d6SSamuel Holland		allwinner,erratum-unknown1;
1676bc37facSAndre Przywara		interrupts = <GIC_PPI 13
1686bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1696bc37facSAndre Przywara			     <GIC_PPI 14
1706bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1716bc37facSAndre Przywara			     <GIC_PPI 11
1726bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1736bc37facSAndre Przywara			     <GIC_PPI 10
1746bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1756bc37facSAndre Przywara	};
1766bc37facSAndre Przywara
1776bc37facSAndre Przywara	soc {
1786bc37facSAndre Przywara		compatible = "simple-bus";
1796bc37facSAndre Przywara		#address-cells = <1>;
1806bc37facSAndre Przywara		#size-cells = <1>;
1816bc37facSAndre Przywara		ranges;
1826bc37facSAndre Przywara
183275b6317SMaxime Ripard		bus@1000000 {
1842c796fc8SIcenowy Zheng			compatible = "allwinner,sun50i-a64-de2";
1852c796fc8SIcenowy Zheng			reg = <0x1000000 0x400000>;
1862c796fc8SIcenowy Zheng			allwinner,sram = <&de2_sram 1>;
1872c796fc8SIcenowy Zheng			#address-cells = <1>;
1882c796fc8SIcenowy Zheng			#size-cells = <1>;
1892c796fc8SIcenowy Zheng			ranges = <0 0x1000000 0x400000>;
1902c796fc8SIcenowy Zheng
1912c796fc8SIcenowy Zheng			display_clocks: clock@0 {
1922c796fc8SIcenowy Zheng				compatible = "allwinner,sun50i-a64-de2-clk";
1932c796fc8SIcenowy Zheng				reg = <0x0 0x100000>;
1945ea40f71SMaxime Ripard				clocks = <&ccu CLK_BUS_DE>,
1955ea40f71SMaxime Ripard					 <&ccu CLK_DE>;
1965ea40f71SMaxime Ripard				clock-names = "bus",
1975ea40f71SMaxime Ripard					      "mod";
1982c796fc8SIcenowy Zheng				resets = <&ccu RST_BUS_DE>;
1992c796fc8SIcenowy Zheng				#clock-cells = <1>;
2002c796fc8SIcenowy Zheng				#reset-cells = <1>;
2012c796fc8SIcenowy Zheng			};
202e85f28e0SJagan Teki
203e85f28e0SJagan Teki			mixer0: mixer@100000 {
204e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-0";
205e85f28e0SJagan Teki				reg = <0x100000 0x100000>;
206e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER0>,
207e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER0>;
208e85f28e0SJagan Teki				clock-names = "bus",
209e85f28e0SJagan Teki					      "mod";
210e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER0>;
211e85f28e0SJagan Teki
212e85f28e0SJagan Teki				ports {
213e85f28e0SJagan Teki					#address-cells = <1>;
214e85f28e0SJagan Teki					#size-cells = <0>;
215e85f28e0SJagan Teki
216e85f28e0SJagan Teki					mixer0_out: port@1 {
217a7f7047fSMaxime Ripard						#address-cells = <1>;
218a7f7047fSMaxime Ripard						#size-cells = <0>;
219e85f28e0SJagan Teki						reg = <1>;
220e85f28e0SJagan Teki
221a7f7047fSMaxime Ripard						mixer0_out_tcon0: endpoint@0 {
222a7f7047fSMaxime Ripard							reg = <0>;
223e85f28e0SJagan Teki							remote-endpoint = <&tcon0_in_mixer0>;
224e85f28e0SJagan Teki						};
225a7f7047fSMaxime Ripard
226a7f7047fSMaxime Ripard						mixer0_out_tcon1: endpoint@1 {
227a7f7047fSMaxime Ripard							reg = <1>;
228a7f7047fSMaxime Ripard							remote-endpoint = <&tcon1_in_mixer0>;
229a7f7047fSMaxime Ripard						};
230e85f28e0SJagan Teki					};
231e85f28e0SJagan Teki				};
232e85f28e0SJagan Teki			};
233e85f28e0SJagan Teki
234e85f28e0SJagan Teki			mixer1: mixer@200000 {
235e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-1";
236e85f28e0SJagan Teki				reg = <0x200000 0x100000>;
237e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER1>,
238e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER1>;
239e85f28e0SJagan Teki				clock-names = "bus",
240e85f28e0SJagan Teki					      "mod";
241e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER1>;
242e85f28e0SJagan Teki
243e85f28e0SJagan Teki				ports {
244e85f28e0SJagan Teki					#address-cells = <1>;
245e85f28e0SJagan Teki					#size-cells = <0>;
246e85f28e0SJagan Teki
247e85f28e0SJagan Teki					mixer1_out: port@1 {
248d41a43a0SMaxime Ripard						#address-cells = <1>;
249d41a43a0SMaxime Ripard						#size-cells = <0>;
250e85f28e0SJagan Teki						reg = <1>;
251e85f28e0SJagan Teki
252a7f7047fSMaxime Ripard						mixer1_out_tcon0: endpoint@0 {
253a7f7047fSMaxime Ripard							reg = <0>;
254a7f7047fSMaxime Ripard							remote-endpoint = <&tcon0_in_mixer1>;
255a7f7047fSMaxime Ripard						};
256a7f7047fSMaxime Ripard
257a7f7047fSMaxime Ripard						mixer1_out_tcon1: endpoint@1 {
258a7f7047fSMaxime Ripard							reg = <1>;
259e85f28e0SJagan Teki							remote-endpoint = <&tcon1_in_mixer1>;
260e85f28e0SJagan Teki						};
261e85f28e0SJagan Teki					};
262e85f28e0SJagan Teki				};
263e85f28e0SJagan Teki			};
2642c796fc8SIcenowy Zheng		};
2652c796fc8SIcenowy Zheng
26679b95360SCorentin Labbe		syscon: syscon@1c00000 {
2671f1f5183SIcenowy Zheng			compatible = "allwinner,sun50i-a64-system-control";
26879b95360SCorentin Labbe			reg = <0x01c00000 0x1000>;
2691f1f5183SIcenowy Zheng			#address-cells = <1>;
2701f1f5183SIcenowy Zheng			#size-cells = <1>;
2711f1f5183SIcenowy Zheng			ranges;
2721f1f5183SIcenowy Zheng
2731f1f5183SIcenowy Zheng			sram_c: sram@18000 {
2741f1f5183SIcenowy Zheng				compatible = "mmio-sram";
2751f1f5183SIcenowy Zheng				reg = <0x00018000 0x28000>;
2761f1f5183SIcenowy Zheng				#address-cells = <1>;
2771f1f5183SIcenowy Zheng				#size-cells = <1>;
2781f1f5183SIcenowy Zheng				ranges = <0 0x00018000 0x28000>;
2791f1f5183SIcenowy Zheng
2801f1f5183SIcenowy Zheng				de2_sram: sram-section@0 {
2811f1f5183SIcenowy Zheng					compatible = "allwinner,sun50i-a64-sram-c";
2821f1f5183SIcenowy Zheng					reg = <0x0000 0x28000>;
2831f1f5183SIcenowy Zheng				};
2841f1f5183SIcenowy Zheng			};
285106deea8SPaul Kocialkowski
286106deea8SPaul Kocialkowski			sram_c1: sram@1d00000 {
287106deea8SPaul Kocialkowski				compatible = "mmio-sram";
288106deea8SPaul Kocialkowski				reg = <0x01d00000 0x40000>;
289106deea8SPaul Kocialkowski				#address-cells = <1>;
290106deea8SPaul Kocialkowski				#size-cells = <1>;
291106deea8SPaul Kocialkowski				ranges = <0 0x01d00000 0x40000>;
292106deea8SPaul Kocialkowski
293106deea8SPaul Kocialkowski				ve_sram: sram-section@0 {
294106deea8SPaul Kocialkowski					compatible = "allwinner,sun50i-a64-sram-c1",
295106deea8SPaul Kocialkowski						     "allwinner,sun4i-a10-sram-c1";
296106deea8SPaul Kocialkowski					reg = <0x000000 0x40000>;
297106deea8SPaul Kocialkowski				};
298106deea8SPaul Kocialkowski			};
29979b95360SCorentin Labbe		};
30079b95360SCorentin Labbe
301c32637e0SStefan Brüns		dma: dma-controller@1c02000 {
302c32637e0SStefan Brüns			compatible = "allwinner,sun50i-a64-dma";
303c32637e0SStefan Brüns			reg = <0x01c02000 0x1000>;
304c32637e0SStefan Brüns			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
305c32637e0SStefan Brüns			clocks = <&ccu CLK_BUS_DMA>;
306c32637e0SStefan Brüns			dma-channels = <8>;
307c32637e0SStefan Brüns			dma-requests = <27>;
308c32637e0SStefan Brüns			resets = <&ccu RST_BUS_DMA>;
309c32637e0SStefan Brüns			#dma-cells = <1>;
310c32637e0SStefan Brüns		};
311c32637e0SStefan Brüns
312e85f28e0SJagan Teki		tcon0: lcd-controller@1c0c000 {
313e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-lcd",
314e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-lcd";
315e85f28e0SJagan Teki			reg = <0x01c0c000 0x1000>;
316e85f28e0SJagan Teki			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
317e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON0>, <&ccu CLK_TCON0>;
318e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch0";
319e85f28e0SJagan Teki			clock-output-names = "tcon-pixel-clock";
32026c609d5SMaxime Ripard			#clock-cells = <0>;
321e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON0>, <&ccu RST_BUS_LVDS>;
322e85f28e0SJagan Teki			reset-names = "lcd", "lvds";
323e85f28e0SJagan Teki
324e85f28e0SJagan Teki			ports {
325e85f28e0SJagan Teki				#address-cells = <1>;
326e85f28e0SJagan Teki				#size-cells = <0>;
327e85f28e0SJagan Teki
328e85f28e0SJagan Teki				tcon0_in: port@0 {
329e85f28e0SJagan Teki					#address-cells = <1>;
330e85f28e0SJagan Teki					#size-cells = <0>;
331e85f28e0SJagan Teki					reg = <0>;
332e85f28e0SJagan Teki
333e85f28e0SJagan Teki					tcon0_in_mixer0: endpoint@0 {
334e85f28e0SJagan Teki						reg = <0>;
335e85f28e0SJagan Teki						remote-endpoint = <&mixer0_out_tcon0>;
336e85f28e0SJagan Teki					};
337a7f7047fSMaxime Ripard
338a7f7047fSMaxime Ripard					tcon0_in_mixer1: endpoint@1 {
339a7f7047fSMaxime Ripard						reg = <1>;
340d41a43a0SMaxime Ripard						remote-endpoint = <&mixer1_out_tcon0>;
341a7f7047fSMaxime Ripard					};
342e85f28e0SJagan Teki				};
343e85f28e0SJagan Teki
344e85f28e0SJagan Teki				tcon0_out: port@1 {
345e85f28e0SJagan Teki					#address-cells = <1>;
346e85f28e0SJagan Teki					#size-cells = <0>;
347e85f28e0SJagan Teki					reg = <1>;
348e85f28e0SJagan Teki				};
349e85f28e0SJagan Teki			};
350e85f28e0SJagan Teki		};
351e85f28e0SJagan Teki
352e85f28e0SJagan Teki		tcon1: lcd-controller@1c0d000 {
353e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-tv",
354e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-tv";
355e85f28e0SJagan Teki			reg = <0x01c0d000 0x1000>;
356e85f28e0SJagan Teki			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
357e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON1>, <&ccu CLK_TCON1>;
358e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch1";
359e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON1>;
360e85f28e0SJagan Teki			reset-names = "lcd";
361e85f28e0SJagan Teki
362e85f28e0SJagan Teki			ports {
363e85f28e0SJagan Teki				#address-cells = <1>;
364e85f28e0SJagan Teki				#size-cells = <0>;
365e85f28e0SJagan Teki
366e85f28e0SJagan Teki				tcon1_in: port@0 {
367a7f7047fSMaxime Ripard					#address-cells = <1>;
368a7f7047fSMaxime Ripard					#size-cells = <0>;
369e85f28e0SJagan Teki					reg = <0>;
370e85f28e0SJagan Teki
371a7f7047fSMaxime Ripard					tcon1_in_mixer0: endpoint@0 {
372a7f7047fSMaxime Ripard						reg = <0>;
373a7f7047fSMaxime Ripard						remote-endpoint = <&mixer0_out_tcon1>;
374a7f7047fSMaxime Ripard					};
375a7f7047fSMaxime Ripard
376a7f7047fSMaxime Ripard					tcon1_in_mixer1: endpoint@1 {
377a7f7047fSMaxime Ripard						reg = <1>;
378e85f28e0SJagan Teki						remote-endpoint = <&mixer1_out_tcon1>;
379e85f28e0SJagan Teki					};
380e85f28e0SJagan Teki				};
381e85f28e0SJagan Teki
382e85f28e0SJagan Teki				tcon1_out: port@1 {
383e85f28e0SJagan Teki					#address-cells = <1>;
384e85f28e0SJagan Teki					#size-cells = <0>;
385e85f28e0SJagan Teki					reg = <1>;
386e85f28e0SJagan Teki
387e85f28e0SJagan Teki					tcon1_out_hdmi: endpoint@1 {
388e85f28e0SJagan Teki						reg = <1>;
389e85f28e0SJagan Teki						remote-endpoint = <&hdmi_in_tcon1>;
390e85f28e0SJagan Teki					};
391e85f28e0SJagan Teki				};
392e85f28e0SJagan Teki			};
393e85f28e0SJagan Teki		};
394e85f28e0SJagan Teki
395d60ce247SPaul Kocialkowski		video-codec@1c0e000 {
3964ab88516SPaul Kocialkowski			compatible = "allwinner,sun50i-a64-video-engine";
397d60ce247SPaul Kocialkowski			reg = <0x01c0e000 0x1000>;
398d60ce247SPaul Kocialkowski			clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
399d60ce247SPaul Kocialkowski				 <&ccu CLK_DRAM_VE>;
400d60ce247SPaul Kocialkowski			clock-names = "ahb", "mod", "ram";
401d60ce247SPaul Kocialkowski			resets = <&ccu RST_BUS_VE>;
402d60ce247SPaul Kocialkowski			interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
403d60ce247SPaul Kocialkowski			allwinner,sram = <&ve_sram 1>;
404d60ce247SPaul Kocialkowski		};
405d60ce247SPaul Kocialkowski
406f3dff347SAndre Przywara		mmc0: mmc@1c0f000 {
407f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
408f3dff347SAndre Przywara			reg = <0x01c0f000 0x1000>;
409f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
410f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
411f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC0>;
412f3dff347SAndre Przywara			reset-names = "ahb";
413f3dff347SAndre Przywara			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
41422be992fSMaxime Ripard			max-frequency = <150000000>;
415f3dff347SAndre Przywara			status = "disabled";
416f3dff347SAndre Przywara			#address-cells = <1>;
417f3dff347SAndre Przywara			#size-cells = <0>;
418f3dff347SAndre Przywara		};
419f3dff347SAndre Przywara
420f3dff347SAndre Przywara		mmc1: mmc@1c10000 {
421f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
422f3dff347SAndre Przywara			reg = <0x01c10000 0x1000>;
423f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>;
424f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
425f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC1>;
426f3dff347SAndre Przywara			reset-names = "ahb";
427f3dff347SAndre Przywara			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
42822be992fSMaxime Ripard			max-frequency = <150000000>;
429f3dff347SAndre Przywara			status = "disabled";
430f3dff347SAndre Przywara			#address-cells = <1>;
431f3dff347SAndre Przywara			#size-cells = <0>;
432f3dff347SAndre Przywara		};
433f3dff347SAndre Przywara
434f3dff347SAndre Przywara		mmc2: mmc@1c11000 {
435f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-emmc";
436f3dff347SAndre Przywara			reg = <0x01c11000 0x1000>;
437f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>;
438f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
439f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC2>;
440f3dff347SAndre Przywara			reset-names = "ahb";
441f3dff347SAndre Przywara			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
44222be992fSMaxime Ripard			max-frequency = <200000000>;
443f3dff347SAndre Przywara			status = "disabled";
444f3dff347SAndre Przywara			#address-cells = <1>;
445f3dff347SAndre Przywara			#size-cells = <0>;
446f3dff347SAndre Przywara		};
447f3dff347SAndre Przywara
448ac947b17SEmmanuel Vadot		sid: eeprom@1c14000 {
449ac947b17SEmmanuel Vadot			compatible = "allwinner,sun50i-a64-sid";
450ac947b17SEmmanuel Vadot			reg = <0x1c14000 0x400>;
451ac947b17SEmmanuel Vadot		};
452ac947b17SEmmanuel Vadot
4530f5fc158SCorentin Labbe		crypto: crypto@1c15000 {
4540f5fc158SCorentin Labbe			compatible = "allwinner,sun50i-a64-crypto";
4550f5fc158SCorentin Labbe			reg = <0x01c15000 0x1000>;
4560f5fc158SCorentin Labbe			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
4570f5fc158SCorentin Labbe			clocks = <&ccu CLK_BUS_CE>, <&ccu CLK_CE>;
4580f5fc158SCorentin Labbe			clock-names = "bus", "mod";
4590f5fc158SCorentin Labbe			resets = <&ccu RST_BUS_CE>;
4600f5fc158SCorentin Labbe		};
4610f5fc158SCorentin Labbe
462d6c9da12SCorentin LABBE		usb_otg: usb@1c19000 {
463972a3ecdSIcenowy Zheng			compatible = "allwinner,sun8i-a33-musb";
464972a3ecdSIcenowy Zheng			reg = <0x01c19000 0x0400>;
465972a3ecdSIcenowy Zheng			clocks = <&ccu CLK_BUS_OTG>;
466972a3ecdSIcenowy Zheng			resets = <&ccu RST_BUS_OTG>;
467972a3ecdSIcenowy Zheng			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
468972a3ecdSIcenowy Zheng			interrupt-names = "mc";
469972a3ecdSIcenowy Zheng			phys = <&usbphy 0>;
470972a3ecdSIcenowy Zheng			phy-names = "usb";
471972a3ecdSIcenowy Zheng			extcon = <&usbphy 0>;
4720973c06bSMaxime Ripard			dr_mode = "otg";
473972a3ecdSIcenowy Zheng			status = "disabled";
474972a3ecdSIcenowy Zheng		};
475972a3ecdSIcenowy Zheng
476d6c9da12SCorentin LABBE		usbphy: phy@1c19400 {
477a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-usb-phy";
478a004ee35SIcenowy Zheng			reg = <0x01c19400 0x14>,
4790d984797SIcenowy Zheng			      <0x01c1a800 0x4>,
480a004ee35SIcenowy Zheng			      <0x01c1b800 0x4>;
481a004ee35SIcenowy Zheng			reg-names = "phy_ctrl",
4820d984797SIcenowy Zheng				    "pmu0",
483a004ee35SIcenowy Zheng				    "pmu1";
484a004ee35SIcenowy Zheng			clocks = <&ccu CLK_USB_PHY0>,
485a004ee35SIcenowy Zheng				 <&ccu CLK_USB_PHY1>;
486a004ee35SIcenowy Zheng			clock-names = "usb0_phy",
487a004ee35SIcenowy Zheng				      "usb1_phy";
488a004ee35SIcenowy Zheng			resets = <&ccu RST_USB_PHY0>,
489a004ee35SIcenowy Zheng				 <&ccu RST_USB_PHY1>;
490a004ee35SIcenowy Zheng			reset-names = "usb0_reset",
491a004ee35SIcenowy Zheng				      "usb1_reset";
492a004ee35SIcenowy Zheng			status = "disabled";
493a004ee35SIcenowy Zheng			#phy-cells = <1>;
494a004ee35SIcenowy Zheng		};
495a004ee35SIcenowy Zheng
496d6c9da12SCorentin LABBE		ehci0: usb@1c1a000 {
497dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
498dc03a047SIcenowy Zheng			reg = <0x01c1a000 0x100>;
499dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
500dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
501dc03a047SIcenowy Zheng				 <&ccu CLK_BUS_EHCI0>,
502dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
503dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>,
504dc03a047SIcenowy Zheng				 <&ccu RST_BUS_EHCI0>;
505dc03a047SIcenowy Zheng			status = "disabled";
506dc03a047SIcenowy Zheng		};
507dc03a047SIcenowy Zheng
508d6c9da12SCorentin LABBE		ohci0: usb@1c1a400 {
509dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
510dc03a047SIcenowy Zheng			reg = <0x01c1a400 0x100>;
511dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
512dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
513dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
514dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>;
515dc03a047SIcenowy Zheng			status = "disabled";
516dc03a047SIcenowy Zheng		};
517dc03a047SIcenowy Zheng
518d6c9da12SCorentin LABBE		ehci1: usb@1c1b000 {
519a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
520a004ee35SIcenowy Zheng			reg = <0x01c1b000 0x100>;
521a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
522a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
523a004ee35SIcenowy Zheng				 <&ccu CLK_BUS_EHCI1>,
524a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
525a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>,
526a004ee35SIcenowy Zheng				 <&ccu RST_BUS_EHCI1>;
527a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
528e6064cf4SMaxime Ripard			phy-names = "usb";
529a004ee35SIcenowy Zheng			status = "disabled";
530a004ee35SIcenowy Zheng		};
531a004ee35SIcenowy Zheng
532d6c9da12SCorentin LABBE		ohci1: usb@1c1b400 {
533a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
534a004ee35SIcenowy Zheng			reg = <0x01c1b400 0x100>;
535a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
536a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
537a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
538a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>;
539a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
540e6064cf4SMaxime Ripard			phy-names = "usb";
541a004ee35SIcenowy Zheng			status = "disabled";
542a004ee35SIcenowy Zheng		};
543a004ee35SIcenowy Zheng
544d6c9da12SCorentin LABBE		ccu: clock@1c20000 {
5456bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-ccu";
5466bc37facSAndre Przywara			reg = <0x01c20000 0x400>;
54744ff3cafSChen-Yu Tsai			clocks = <&osc24M>, <&rtc 0>;
5486bc37facSAndre Przywara			clock-names = "hosc", "losc";
5496bc37facSAndre Przywara			#clock-cells = <1>;
5506bc37facSAndre Przywara			#reset-cells = <1>;
5516bc37facSAndre Przywara		};
5526bc37facSAndre Przywara
5536bc37facSAndre Przywara		pio: pinctrl@1c20800 {
5546bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-pinctrl";
5556bc37facSAndre Przywara			reg = <0x01c20800 0x400>;
5566bc37facSAndre Przywara			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
5576bc37facSAndre Przywara				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
5586bc37facSAndre Przywara				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
559562bf196SMaxime Ripard			clocks = <&ccu 58>, <&osc24M>, <&rtc 0>;
560562bf196SMaxime Ripard			clock-names = "apb", "hosc", "losc";
5616bc37facSAndre Przywara			gpio-controller;
5626bc37facSAndre Przywara			#gpio-cells = <3>;
5636bc37facSAndre Przywara			interrupt-controller;
5646bc37facSAndre Przywara			#interrupt-cells = <3>;
5656bc37facSAndre Przywara
566ff29f13eSJagan Teki			csi_pins: csi-pins {
567ff29f13eSJagan Teki				pins = "PE0", "PE2", "PE3", "PE4", "PE5", "PE6",
568ff29f13eSJagan Teki				       "PE7", "PE8", "PE9", "PE10", "PE11";
569ff29f13eSJagan Teki				function = "csi";
570ff29f13eSJagan Teki			};
571ff29f13eSJagan Teki
572f7056b28SJagan Teki			/omit-if-no-ref/
573f7056b28SJagan Teki			csi_mclk_pin: csi-mclk-pin {
574f7056b28SJagan Teki				pins = "PE1";
575f7056b28SJagan Teki				function = "csi";
576f7056b28SJagan Teki			};
577f7056b28SJagan Teki
57854eac67bSMaxime Ripard			i2c0_pins: i2c0-pins {
57911239fe6SHarald Geyer				pins = "PH0", "PH1";
58011239fe6SHarald Geyer				function = "i2c0";
58111239fe6SHarald Geyer			};
58211239fe6SHarald Geyer
58354eac67bSMaxime Ripard			i2c1_pins: i2c1-pins {
5846bc37facSAndre Przywara				pins = "PH2", "PH3";
5856bc37facSAndre Przywara				function = "i2c1";
5866bc37facSAndre Przywara			};
5876bc37facSAndre Przywara
588c478a12eSIcenowy Zheng			/omit-if-no-ref/
589c478a12eSIcenowy Zheng			lcd_rgb666_pins: lcd-rgb666-pins {
590c478a12eSIcenowy Zheng				pins = "PD0", "PD1", "PD2", "PD3", "PD4",
591c478a12eSIcenowy Zheng				       "PD5", "PD6", "PD7", "PD8", "PD9",
592c478a12eSIcenowy Zheng				       "PD10", "PD11", "PD12", "PD13",
593c478a12eSIcenowy Zheng				       "PD14", "PD15", "PD16", "PD17",
594c478a12eSIcenowy Zheng				       "PD18", "PD19", "PD20", "PD21";
595c478a12eSIcenowy Zheng				function = "lcd0";
596c478a12eSIcenowy Zheng			};
597c478a12eSIcenowy Zheng
598a3e8f492SMaxime Ripard			mmc0_pins: mmc0-pins {
599a3e8f492SMaxime Ripard				pins = "PF0", "PF1", "PF2", "PF3",
600a3e8f492SMaxime Ripard				       "PF4", "PF5";
601a3e8f492SMaxime Ripard				function = "mmc0";
602a3e8f492SMaxime Ripard				drive-strength = <30>;
603a3e8f492SMaxime Ripard				bias-pull-up;
604a3e8f492SMaxime Ripard			};
605a3e8f492SMaxime Ripard
606a3e8f492SMaxime Ripard			mmc1_pins: mmc1-pins {
607a3e8f492SMaxime Ripard				pins = "PG0", "PG1", "PG2", "PG3",
608a3e8f492SMaxime Ripard				       "PG4", "PG5";
609a3e8f492SMaxime Ripard				function = "mmc1";
610a3e8f492SMaxime Ripard				drive-strength = <30>;
611a3e8f492SMaxime Ripard				bias-pull-up;
612a3e8f492SMaxime Ripard			};
613a3e8f492SMaxime Ripard
614a3e8f492SMaxime Ripard			mmc2_pins: mmc2-pins {
615fa59dd2eSChen-Yu Tsai				pins = "PC5", "PC6", "PC8", "PC9",
616a3e8f492SMaxime Ripard				       "PC10","PC11", "PC12", "PC13",
617a3e8f492SMaxime Ripard				       "PC14", "PC15", "PC16";
618a3e8f492SMaxime Ripard				function = "mmc2";
619a3e8f492SMaxime Ripard				drive-strength = <30>;
620a3e8f492SMaxime Ripard				bias-pull-up;
621a3e8f492SMaxime Ripard			};
622a3e8f492SMaxime Ripard
623fa59dd2eSChen-Yu Tsai			mmc2_ds_pin: mmc2-ds-pin {
624fa59dd2eSChen-Yu Tsai				pins = "PC1";
625fa59dd2eSChen-Yu Tsai				function = "mmc2";
626fa59dd2eSChen-Yu Tsai				drive-strength = <30>;
627fa59dd2eSChen-Yu Tsai				bias-pull-up;
628fa59dd2eSChen-Yu Tsai			};
629fa59dd2eSChen-Yu Tsai
63054eac67bSMaxime Ripard			pwm_pin: pwm-pin {
631b5df280bSAndre Przywara				pins = "PD22";
632b5df280bSAndre Przywara				function = "pwm";
633b5df280bSAndre Przywara			};
634b5df280bSAndre Przywara
63554eac67bSMaxime Ripard			rmii_pins: rmii-pins {
636e53f67e9SCorentin Labbe				pins = "PD10", "PD11", "PD13", "PD14", "PD17",
637e53f67e9SCorentin Labbe				       "PD18", "PD19", "PD20", "PD22", "PD23";
638e53f67e9SCorentin Labbe				function = "emac";
639e53f67e9SCorentin Labbe				drive-strength = <40>;
640e53f67e9SCorentin Labbe			};
641e53f67e9SCorentin Labbe
64254eac67bSMaxime Ripard			rgmii_pins: rgmii-pins {
643e53f67e9SCorentin Labbe				pins = "PD8", "PD9", "PD10", "PD11", "PD12",
644e53f67e9SCorentin Labbe				       "PD13", "PD15", "PD16", "PD17", "PD18",
645e53f67e9SCorentin Labbe				       "PD19", "PD20", "PD21", "PD22", "PD23";
646e53f67e9SCorentin Labbe				function = "emac";
647e53f67e9SCorentin Labbe				drive-strength = <40>;
648e53f67e9SCorentin Labbe			};
649e53f67e9SCorentin Labbe
65054eac67bSMaxime Ripard			spdif_tx_pin: spdif-tx-pin {
651b399d2acSMarcus Cooper				pins = "PH8";
652b399d2acSMarcus Cooper				function = "spdif";
653b399d2acSMarcus Cooper			};
654b399d2acSMarcus Cooper
65554eac67bSMaxime Ripard			spi0_pins: spi0-pins {
656b518bb15SStefan Brüns				pins = "PC0", "PC1", "PC2", "PC3";
657b518bb15SStefan Brüns				function = "spi0";
658b518bb15SStefan Brüns			};
659b518bb15SStefan Brüns
66054eac67bSMaxime Ripard			spi1_pins: spi1-pins {
661b518bb15SStefan Brüns				pins = "PD0", "PD1", "PD2", "PD3";
662b518bb15SStefan Brüns				function = "spi1";
663b518bb15SStefan Brüns			};
664b518bb15SStefan Brüns
665d91ebb95SChen-Yu Tsai			uart0_pb_pins: uart0-pb-pins {
6666bc37facSAndre Przywara				pins = "PB8", "PB9";
6676bc37facSAndre Przywara				function = "uart0";
6686bc37facSAndre Przywara			};
669e7ba733dSAndre Przywara
67054eac67bSMaxime Ripard			uart1_pins: uart1-pins {
671e7ba733dSAndre Przywara				pins = "PG6", "PG7";
672e7ba733dSAndre Przywara				function = "uart1";
673e7ba733dSAndre Przywara			};
674e7ba733dSAndre Przywara
67554eac67bSMaxime Ripard			uart1_rts_cts_pins: uart1-rts-cts-pins {
676e7ba733dSAndre Przywara				pins = "PG8", "PG9";
677e7ba733dSAndre Przywara				function = "uart1";
678e7ba733dSAndre Przywara			};
67979825719SAndreas Färber
68079825719SAndreas Färber			uart2_pins: uart2-pins {
68179825719SAndreas Färber				pins = "PB0", "PB1";
68279825719SAndreas Färber				function = "uart2";
68379825719SAndreas Färber			};
6842273aa16SAndreas Färber
6852273aa16SAndreas Färber			uart3_pins: uart3-pins {
6862273aa16SAndreas Färber				pins = "PD0", "PD1";
6872273aa16SAndreas Färber				function = "uart3";
6882273aa16SAndreas Färber			};
6892273aa16SAndreas Färber
6902273aa16SAndreas Färber			uart4_pins: uart4-pins {
6912273aa16SAndreas Färber				pins = "PD2", "PD3";
6922273aa16SAndreas Färber				function = "uart4";
6932273aa16SAndreas Färber			};
6942273aa16SAndreas Färber
6952273aa16SAndreas Färber			uart4_rts_cts_pins: uart4-rts-cts-pins {
6962273aa16SAndreas Färber				pins = "PD4", "PD5";
6972273aa16SAndreas Färber				function = "uart4";
6982273aa16SAndreas Färber			};
6996bc37facSAndre Przywara		};
7006bc37facSAndre Przywara
701b399d2acSMarcus Cooper		spdif: spdif@1c21000 {
702b399d2acSMarcus Cooper			#sound-dai-cells = <0>;
703b399d2acSMarcus Cooper			compatible = "allwinner,sun50i-a64-spdif",
704b399d2acSMarcus Cooper				     "allwinner,sun8i-h3-spdif";
705b399d2acSMarcus Cooper			reg = <0x01c21000 0x400>;
706b399d2acSMarcus Cooper			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
707b399d2acSMarcus Cooper			clocks = <&ccu CLK_BUS_SPDIF>, <&ccu CLK_SPDIF>;
708b399d2acSMarcus Cooper			resets = <&ccu RST_BUS_SPDIF>;
709b399d2acSMarcus Cooper			clock-names = "apb", "spdif";
710b399d2acSMarcus Cooper			dmas = <&dma 2>;
711b399d2acSMarcus Cooper			dma-names = "tx";
712b399d2acSMarcus Cooper			pinctrl-names = "default";
713b399d2acSMarcus Cooper			pinctrl-0 = <&spdif_tx_pin>;
714b399d2acSMarcus Cooper			status = "disabled";
715b399d2acSMarcus Cooper		};
716b399d2acSMarcus Cooper
71784204fb6SLuca Weiss		lradc: lradc@1c21800 {
71884204fb6SLuca Weiss			compatible = "allwinner,sun50i-a64-lradc",
71984204fb6SLuca Weiss				     "allwinner,sun8i-a83t-r-lradc";
72084204fb6SLuca Weiss			reg = <0x01c21800 0x400>;
72184204fb6SLuca Weiss			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
72284204fb6SLuca Weiss			status = "disabled";
72384204fb6SLuca Weiss		};
72484204fb6SLuca Weiss
7251c92c009SMarcus Cooper		i2s0: i2s@1c22000 {
7261c92c009SMarcus Cooper			#sound-dai-cells = <0>;
7271c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
7281c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
7291c92c009SMarcus Cooper			reg = <0x01c22000 0x400>;
7301c92c009SMarcus Cooper			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
7311c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S0>, <&ccu CLK_I2S0>;
7321c92c009SMarcus Cooper			clock-names = "apb", "mod";
7331c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S0>;
7341c92c009SMarcus Cooper			dma-names = "rx", "tx";
7351c92c009SMarcus Cooper			dmas = <&dma 3>, <&dma 3>;
7361c92c009SMarcus Cooper			status = "disabled";
7371c92c009SMarcus Cooper		};
7381c92c009SMarcus Cooper
7391c92c009SMarcus Cooper		i2s1: i2s@1c22400 {
7401c92c009SMarcus Cooper			#sound-dai-cells = <0>;
7411c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
7421c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
7431c92c009SMarcus Cooper			reg = <0x01c22400 0x400>;
7441c92c009SMarcus Cooper			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
7451c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S1>, <&ccu CLK_I2S1>;
7461c92c009SMarcus Cooper			clock-names = "apb", "mod";
7471c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S1>;
7481c92c009SMarcus Cooper			dma-names = "rx", "tx";
7491c92c009SMarcus Cooper			dmas = <&dma 4>, <&dma 4>;
7501c92c009SMarcus Cooper			status = "disabled";
7511c92c009SMarcus Cooper		};
7521c92c009SMarcus Cooper
753ec4a9540SVasily Khoruzhick		dai: dai@1c22c00 {
754ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
755ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-i2s";
756ec4a9540SVasily Khoruzhick			reg = <0x01c22c00 0x200>;
757ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
758ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
759ec4a9540SVasily Khoruzhick			clock-names = "apb", "mod";
760ec4a9540SVasily Khoruzhick			resets = <&ccu RST_BUS_CODEC>;
761ec4a9540SVasily Khoruzhick			dmas = <&dma 15>, <&dma 15>;
762ec4a9540SVasily Khoruzhick			dma-names = "rx", "tx";
763ec4a9540SVasily Khoruzhick			status = "disabled";
764ec4a9540SVasily Khoruzhick		};
765ec4a9540SVasily Khoruzhick
766ec4a9540SVasily Khoruzhick		codec: codec@1c22e00 {
767ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
768ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun8i-a33-codec";
769ec4a9540SVasily Khoruzhick			reg = <0x01c22e00 0x600>;
770ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
771ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
772ec4a9540SVasily Khoruzhick			clock-names = "bus", "mod";
773ec4a9540SVasily Khoruzhick			status = "disabled";
774ec4a9540SVasily Khoruzhick		};
775ec4a9540SVasily Khoruzhick
7766bc37facSAndre Przywara		uart0: serial@1c28000 {
7776bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7786bc37facSAndre Przywara			reg = <0x01c28000 0x400>;
7796bc37facSAndre Przywara			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
7806bc37facSAndre Przywara			reg-shift = <2>;
7816bc37facSAndre Przywara			reg-io-width = <4>;
782494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART0>;
783494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART0>;
7846bc37facSAndre Przywara			status = "disabled";
7856bc37facSAndre Przywara		};
7866bc37facSAndre Przywara
7876bc37facSAndre Przywara		uart1: serial@1c28400 {
7886bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7896bc37facSAndre Przywara			reg = <0x01c28400 0x400>;
7906bc37facSAndre Przywara			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
7916bc37facSAndre Przywara			reg-shift = <2>;
7926bc37facSAndre Przywara			reg-io-width = <4>;
793494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART1>;
794494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART1>;
7956bc37facSAndre Przywara			status = "disabled";
7966bc37facSAndre Przywara		};
7976bc37facSAndre Przywara
7986bc37facSAndre Przywara		uart2: serial@1c28800 {
7996bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8006bc37facSAndre Przywara			reg = <0x01c28800 0x400>;
8016bc37facSAndre Przywara			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
8026bc37facSAndre Przywara			reg-shift = <2>;
8036bc37facSAndre Przywara			reg-io-width = <4>;
804494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART2>;
805494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART2>;
8066bc37facSAndre Przywara			status = "disabled";
8076bc37facSAndre Przywara		};
8086bc37facSAndre Przywara
8096bc37facSAndre Przywara		uart3: serial@1c28c00 {
8106bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8116bc37facSAndre Przywara			reg = <0x01c28c00 0x400>;
8126bc37facSAndre Przywara			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
8136bc37facSAndre Przywara			reg-shift = <2>;
8146bc37facSAndre Przywara			reg-io-width = <4>;
815494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART3>;
816494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART3>;
8176bc37facSAndre Przywara			status = "disabled";
8186bc37facSAndre Przywara		};
8196bc37facSAndre Przywara
8206bc37facSAndre Przywara		uart4: serial@1c29000 {
8216bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8226bc37facSAndre Przywara			reg = <0x01c29000 0x400>;
8236bc37facSAndre Przywara			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
8246bc37facSAndre Przywara			reg-shift = <2>;
8256bc37facSAndre Przywara			reg-io-width = <4>;
826494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART4>;
827494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART4>;
8286bc37facSAndre Przywara			status = "disabled";
8296bc37facSAndre Przywara		};
8306bc37facSAndre Przywara
8316bc37facSAndre Przywara		i2c0: i2c@1c2ac00 {
8326bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8336bc37facSAndre Przywara			reg = <0x01c2ac00 0x400>;
8346bc37facSAndre Przywara			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
835494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C0>;
836494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C0>;
83770f76289SJagan Teki			pinctrl-names = "default";
83870f76289SJagan Teki			pinctrl-0 = <&i2c0_pins>;
8396bc37facSAndre Przywara			status = "disabled";
8406bc37facSAndre Przywara			#address-cells = <1>;
8416bc37facSAndre Przywara			#size-cells = <0>;
8426bc37facSAndre Przywara		};
8436bc37facSAndre Przywara
8446bc37facSAndre Przywara		i2c1: i2c@1c2b000 {
8456bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8466bc37facSAndre Przywara			reg = <0x01c2b000 0x400>;
8476bc37facSAndre Przywara			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
848494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C1>;
849494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C1>;
85070f76289SJagan Teki			pinctrl-names = "default";
85170f76289SJagan Teki			pinctrl-0 = <&i2c1_pins>;
8526bc37facSAndre Przywara			status = "disabled";
8536bc37facSAndre Przywara			#address-cells = <1>;
8546bc37facSAndre Przywara			#size-cells = <0>;
8556bc37facSAndre Przywara		};
8566bc37facSAndre Przywara
8576bc37facSAndre Przywara		i2c2: i2c@1c2b400 {
8586bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8596bc37facSAndre Przywara			reg = <0x01c2b400 0x400>;
8606bc37facSAndre Przywara			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
861494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C2>;
862494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C2>;
8636bc37facSAndre Przywara			status = "disabled";
8646bc37facSAndre Przywara			#address-cells = <1>;
8656bc37facSAndre Przywara			#size-cells = <0>;
8666bc37facSAndre Przywara		};
8676bc37facSAndre Przywara
868b518bb15SStefan Brüns
869d6c9da12SCorentin LABBE		spi0: spi@1c68000 {
870b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
871b518bb15SStefan Brüns			reg = <0x01c68000 0x1000>;
872b518bb15SStefan Brüns			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
873b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>;
874b518bb15SStefan Brüns			clock-names = "ahb", "mod";
87506c1258aSStefan Brüns			dmas = <&dma 23>, <&dma 23>;
87606c1258aSStefan Brüns			dma-names = "rx", "tx";
877b518bb15SStefan Brüns			pinctrl-names = "default";
878b518bb15SStefan Brüns			pinctrl-0 = <&spi0_pins>;
879b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI0>;
880b518bb15SStefan Brüns			status = "disabled";
881b518bb15SStefan Brüns			num-cs = <1>;
882b518bb15SStefan Brüns			#address-cells = <1>;
883b518bb15SStefan Brüns			#size-cells = <0>;
884b518bb15SStefan Brüns		};
885b518bb15SStefan Brüns
886d6c9da12SCorentin LABBE		spi1: spi@1c69000 {
887b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
888b518bb15SStefan Brüns			reg = <0x01c69000 0x1000>;
889b518bb15SStefan Brüns			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
890b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>;
891b518bb15SStefan Brüns			clock-names = "ahb", "mod";
89206c1258aSStefan Brüns			dmas = <&dma 24>, <&dma 24>;
89306c1258aSStefan Brüns			dma-names = "rx", "tx";
894b518bb15SStefan Brüns			pinctrl-names = "default";
895b518bb15SStefan Brüns			pinctrl-0 = <&spi1_pins>;
896b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI1>;
897b518bb15SStefan Brüns			status = "disabled";
898b518bb15SStefan Brüns			num-cs = <1>;
899b518bb15SStefan Brüns			#address-cells = <1>;
900b518bb15SStefan Brüns			#size-cells = <0>;
901b518bb15SStefan Brüns		};
902b518bb15SStefan Brüns
90394f44288SCorentin Labbe		emac: ethernet@1c30000 {
90494f44288SCorentin Labbe			compatible = "allwinner,sun50i-a64-emac";
90594f44288SCorentin Labbe			syscon = <&syscon>;
90694f44288SCorentin Labbe			reg = <0x01c30000 0x10000>;
90794f44288SCorentin Labbe			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
90894f44288SCorentin Labbe			interrupt-names = "macirq";
90994f44288SCorentin Labbe			resets = <&ccu RST_BUS_EMAC>;
91094f44288SCorentin Labbe			reset-names = "stmmaceth";
91194f44288SCorentin Labbe			clocks = <&ccu CLK_BUS_EMAC>;
91294f44288SCorentin Labbe			clock-names = "stmmaceth";
91394f44288SCorentin Labbe			status = "disabled";
91494f44288SCorentin Labbe
91594f44288SCorentin Labbe			mdio: mdio {
91616416084SCorentin Labbe				compatible = "snps,dwmac-mdio";
91794f44288SCorentin Labbe				#address-cells = <1>;
91894f44288SCorentin Labbe				#size-cells = <0>;
91994f44288SCorentin Labbe			};
92094f44288SCorentin Labbe		};
92194f44288SCorentin Labbe
9226b683d76SJagan Teki		mali: gpu@1c40000 {
9236b683d76SJagan Teki			compatible = "allwinner,sun50i-a64-mali", "arm,mali-400";
9246b683d76SJagan Teki			reg = <0x01c40000 0x10000>;
9256b683d76SJagan Teki			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
9266b683d76SJagan Teki				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
9276b683d76SJagan Teki				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
9286b683d76SJagan Teki				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
9296b683d76SJagan Teki				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
9306b683d76SJagan Teki				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
9316b683d76SJagan Teki				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
9326b683d76SJagan Teki			interrupt-names = "gp",
9336b683d76SJagan Teki					  "gpmmu",
9346b683d76SJagan Teki					  "pp0",
9356b683d76SJagan Teki					  "ppmmu0",
9366b683d76SJagan Teki					  "pp1",
9376b683d76SJagan Teki					  "ppmmu1",
9386b683d76SJagan Teki					  "pmu";
9396b683d76SJagan Teki			clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
9406b683d76SJagan Teki			clock-names = "bus", "core";
9416b683d76SJagan Teki			resets = <&ccu RST_BUS_GPU>;
9426b683d76SJagan Teki		};
9436b683d76SJagan Teki
9446bc37facSAndre Przywara		gic: interrupt-controller@1c81000 {
9456bc37facSAndre Przywara			compatible = "arm,gic-400";
9466bc37facSAndre Przywara			reg = <0x01c81000 0x1000>,
9476bc37facSAndre Przywara			      <0x01c82000 0x2000>,
9486bc37facSAndre Przywara			      <0x01c84000 0x2000>,
9496bc37facSAndre Przywara			      <0x01c86000 0x2000>;
9506bc37facSAndre Przywara			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
9516bc37facSAndre Przywara			interrupt-controller;
9526bc37facSAndre Przywara			#interrupt-cells = <3>;
9536bc37facSAndre Przywara		};
9546bc37facSAndre Przywara
955b5df280bSAndre Przywara		pwm: pwm@1c21400 {
956b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
957b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
958b5df280bSAndre Przywara			reg = <0x01c21400 0x400>;
959b5df280bSAndre Przywara			clocks = <&osc24M>;
960b5df280bSAndre Przywara			pinctrl-names = "default";
961b5df280bSAndre Przywara			pinctrl-0 = <&pwm_pin>;
962b5df280bSAndre Przywara			#pwm-cells = <3>;
963b5df280bSAndre Przywara			status = "disabled";
964b5df280bSAndre Przywara		};
965b5df280bSAndre Przywara
966ff29f13eSJagan Teki		csi: csi@1cb0000 {
967ff29f13eSJagan Teki			compatible = "allwinner,sun50i-a64-csi";
968ff29f13eSJagan Teki			reg = <0x01cb0000 0x1000>;
969ff29f13eSJagan Teki			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
970ff29f13eSJagan Teki			clocks = <&ccu CLK_BUS_CSI>,
971ff29f13eSJagan Teki				 <&ccu CLK_CSI_SCLK>,
972ff29f13eSJagan Teki				 <&ccu CLK_DRAM_CSI>;
973ff29f13eSJagan Teki			clock-names = "bus", "mod", "ram";
974ff29f13eSJagan Teki			resets = <&ccu RST_BUS_CSI>;
975ff29f13eSJagan Teki			pinctrl-names = "default";
976ff29f13eSJagan Teki			pinctrl-0 = <&csi_pins>;
977ff29f13eSJagan Teki			status = "disabled";
978ff29f13eSJagan Teki		};
979ff29f13eSJagan Teki
980e85f28e0SJagan Teki		hdmi: hdmi@1ee0000 {
981e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-dw-hdmi",
982e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-dw-hdmi";
983e85f28e0SJagan Teki			reg = <0x01ee0000 0x10000>;
984e85f28e0SJagan Teki			reg-io-width = <1>;
985e85f28e0SJagan Teki			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
986e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
987e85f28e0SJagan Teki				 <&ccu CLK_HDMI>;
988e85f28e0SJagan Teki			clock-names = "iahb", "isfr", "tmds";
989e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI1>;
990e85f28e0SJagan Teki			reset-names = "ctrl";
991e85f28e0SJagan Teki			phys = <&hdmi_phy>;
992d40113fbSMaxime Ripard			phy-names = "phy";
993e85f28e0SJagan Teki			status = "disabled";
994e85f28e0SJagan Teki
995e85f28e0SJagan Teki			ports {
996e85f28e0SJagan Teki				#address-cells = <1>;
997e85f28e0SJagan Teki				#size-cells = <0>;
998e85f28e0SJagan Teki
999e85f28e0SJagan Teki				hdmi_in: port@0 {
1000e85f28e0SJagan Teki					reg = <0>;
1001e85f28e0SJagan Teki
1002e85f28e0SJagan Teki					hdmi_in_tcon1: endpoint {
1003e85f28e0SJagan Teki						remote-endpoint = <&tcon1_out_hdmi>;
1004e85f28e0SJagan Teki					};
1005e85f28e0SJagan Teki				};
1006e85f28e0SJagan Teki
1007e85f28e0SJagan Teki				hdmi_out: port@1 {
1008e85f28e0SJagan Teki					reg = <1>;
1009e85f28e0SJagan Teki				};
1010e85f28e0SJagan Teki			};
1011e85f28e0SJagan Teki		};
1012e85f28e0SJagan Teki
1013e85f28e0SJagan Teki		hdmi_phy: hdmi-phy@1ef0000 {
1014e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-hdmi-phy";
1015e85f28e0SJagan Teki			reg = <0x01ef0000 0x10000>;
1016e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
1017e85f28e0SJagan Teki				 <&ccu 7>;
1018e85f28e0SJagan Teki			clock-names = "bus", "mod", "pll-0";
1019e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI0>;
1020e85f28e0SJagan Teki			reset-names = "phy";
1021e85f28e0SJagan Teki			#phy-cells = <0>;
1022e85f28e0SJagan Teki		};
1023e85f28e0SJagan Teki
10246bc37facSAndre Przywara		rtc: rtc@1f00000 {
102544ff3cafSChen-Yu Tsai			compatible = "allwinner,sun50i-a64-rtc",
102644ff3cafSChen-Yu Tsai				     "allwinner,sun8i-h3-rtc";
102744ff3cafSChen-Yu Tsai			reg = <0x01f00000 0x400>;
10286bc37facSAndre Przywara			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
10296bc37facSAndre Przywara				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
103044ff3cafSChen-Yu Tsai			clock-output-names = "osc32k", "osc32k-out", "iosc";
1031e1a9a474SJagan Teki			clocks = <&osc32k>;
1032e1a9a474SJagan Teki			#clock-cells = <1>;
10336bc37facSAndre Przywara		};
1034791a9e00SIcenowy Zheng
1035535ca508SIcenowy Zheng		r_intc: interrupt-controller@1f00c00 {
1036535ca508SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-intc",
1037535ca508SIcenowy Zheng				     "allwinner,sun6i-a31-r-intc";
1038535ca508SIcenowy Zheng			interrupt-controller;
1039535ca508SIcenowy Zheng			#interrupt-cells = <2>;
1040535ca508SIcenowy Zheng			reg = <0x01f00c00 0x400>;
1041535ca508SIcenowy Zheng			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1042535ca508SIcenowy Zheng		};
1043535ca508SIcenowy Zheng
1044791a9e00SIcenowy Zheng		r_ccu: clock@1f01400 {
1045791a9e00SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-ccu";
1046791a9e00SIcenowy Zheng			reg = <0x01f01400 0x100>;
104744ff3cafSChen-Yu Tsai			clocks = <&osc24M>, <&rtc 0>, <&rtc 2>, <&ccu 11>;
1048f74994a9SChen-Yu Tsai			clock-names = "hosc", "losc", "iosc", "pll-periph";
1049791a9e00SIcenowy Zheng			#clock-cells = <1>;
1050791a9e00SIcenowy Zheng			#reset-cells = <1>;
1051791a9e00SIcenowy Zheng		};
1052ec427905SIcenowy Zheng
1053ec4a9540SVasily Khoruzhick		codec_analog: codec-analog@1f015c0 {
1054ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-analog";
1055ec4a9540SVasily Khoruzhick			reg = <0x01f015c0 0x4>;
1056ec4a9540SVasily Khoruzhick			status = "disabled";
1057ec4a9540SVasily Khoruzhick		};
1058ec4a9540SVasily Khoruzhick
1059871b5352SIcenowy Zheng		r_i2c: i2c@1f02400 {
1060871b5352SIcenowy Zheng			compatible = "allwinner,sun50i-a64-i2c",
1061871b5352SIcenowy Zheng				     "allwinner,sun6i-a31-i2c";
1062871b5352SIcenowy Zheng			reg = <0x01f02400 0x400>;
1063871b5352SIcenowy Zheng			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1064871b5352SIcenowy Zheng			clocks = <&r_ccu CLK_APB0_I2C>;
1065871b5352SIcenowy Zheng			resets = <&r_ccu RST_APB0_I2C>;
1066871b5352SIcenowy Zheng			status = "disabled";
1067871b5352SIcenowy Zheng			#address-cells = <1>;
1068871b5352SIcenowy Zheng			#size-cells = <0>;
1069871b5352SIcenowy Zheng		};
1070871b5352SIcenowy Zheng
107144a4f416SIgors Makejevs		r_ir: ir@1f02000 {
107244a4f416SIgors Makejevs			compatible = "allwinner,sun50i-a64-ir",
107344a4f416SIgors Makejevs				     "allwinner,sun6i-a31-ir";
107444a4f416SIgors Makejevs			reg = <0x01f02000 0x400>;
107544a4f416SIgors Makejevs			clocks = <&r_ccu CLK_APB0_IR>, <&r_ccu CLK_IR>;
107644a4f416SIgors Makejevs			clock-names = "apb", "ir";
107744a4f416SIgors Makejevs			resets = <&r_ccu RST_APB0_IR>;
107844a4f416SIgors Makejevs			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
107944a4f416SIgors Makejevs			pinctrl-names = "default";
108044a4f416SIgors Makejevs			pinctrl-0 = <&r_ir_rx_pin>;
108144a4f416SIgors Makejevs			status = "disabled";
108244a4f416SIgors Makejevs		};
108344a4f416SIgors Makejevs
1084b5df280bSAndre Przywara		r_pwm: pwm@1f03800 {
1085b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
1086b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
1087b5df280bSAndre Przywara			reg = <0x01f03800 0x400>;
1088b5df280bSAndre Przywara			clocks = <&osc24M>;
1089b5df280bSAndre Przywara			pinctrl-names = "default";
1090b5df280bSAndre Przywara			pinctrl-0 = <&r_pwm_pin>;
1091b5df280bSAndre Przywara			#pwm-cells = <3>;
1092b5df280bSAndre Przywara			status = "disabled";
1093b5df280bSAndre Przywara		};
1094b5df280bSAndre Przywara
1095d6c9da12SCorentin LABBE		r_pio: pinctrl@1f02c00 {
1096ec427905SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-pinctrl";
1097ec427905SIcenowy Zheng			reg = <0x01f02c00 0x400>;
1098ec427905SIcenowy Zheng			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1099494d8a2cSChen-Yu Tsai			clocks = <&r_ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
1100ec427905SIcenowy Zheng			clock-names = "apb", "hosc", "losc";
1101ec427905SIcenowy Zheng			gpio-controller;
1102ec427905SIcenowy Zheng			#gpio-cells = <3>;
1103ec427905SIcenowy Zheng			interrupt-controller;
1104ec427905SIcenowy Zheng			#interrupt-cells = <3>;
11053b38fdedSIcenowy Zheng
11061b6ff1cbSChen-Yu Tsai			r_i2c_pl89_pins: r-i2c-pl89-pins {
1107871b5352SIcenowy Zheng				pins = "PL8", "PL9";
1108871b5352SIcenowy Zheng				function = "s_i2c";
1109871b5352SIcenowy Zheng			};
1110871b5352SIcenowy Zheng
111144a4f416SIgors Makejevs			r_ir_rx_pin: r-ir-rx-pin {
111244a4f416SIgors Makejevs				pins = "PL11";
111344a4f416SIgors Makejevs				function = "s_cir_rx";
111444a4f416SIgors Makejevs			};
111544a4f416SIgors Makejevs
111654eac67bSMaxime Ripard			r_pwm_pin: r-pwm-pin {
1117b5df280bSAndre Przywara				pins = "PL10";
1118b5df280bSAndre Przywara				function = "s_pwm";
1119b5df280bSAndre Przywara			};
1120b5df280bSAndre Przywara
112154eac67bSMaxime Ripard			r_rsb_pins: r-rsb-pins {
11223b38fdedSIcenowy Zheng				pins = "PL0", "PL1";
11233b38fdedSIcenowy Zheng				function = "s_rsb";
11243b38fdedSIcenowy Zheng			};
11253b38fdedSIcenowy Zheng		};
11263b38fdedSIcenowy Zheng
11273b38fdedSIcenowy Zheng		r_rsb: rsb@1f03400 {
11283b38fdedSIcenowy Zheng			compatible = "allwinner,sun8i-a23-rsb";
11293b38fdedSIcenowy Zheng			reg = <0x01f03400 0x400>;
11303b38fdedSIcenowy Zheng			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
11313b38fdedSIcenowy Zheng			clocks = <&r_ccu 6>;
11323b38fdedSIcenowy Zheng			clock-frequency = <3000000>;
11333b38fdedSIcenowy Zheng			resets = <&r_ccu 2>;
11343b38fdedSIcenowy Zheng			pinctrl-names = "default";
11353b38fdedSIcenowy Zheng			pinctrl-0 = <&r_rsb_pins>;
11363b38fdedSIcenowy Zheng			status = "disabled";
11373b38fdedSIcenowy Zheng			#address-cells = <1>;
11383b38fdedSIcenowy Zheng			#size-cells = <0>;
1139ec427905SIcenowy Zheng		};
1140d4185043SHarald Geyer
1141d4185043SHarald Geyer		wdt0: watchdog@1c20ca0 {
1142d4185043SHarald Geyer			compatible = "allwinner,sun50i-a64-wdt",
1143d4185043SHarald Geyer				     "allwinner,sun6i-a31-wdt";
1144d4185043SHarald Geyer			reg = <0x01c20ca0 0x20>;
1145d4185043SHarald Geyer			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
11469e1975f0SMaxime Ripard			clocks = <&osc24M>;
1147d4185043SHarald Geyer		};
11486bc37facSAndre Przywara	};
11496bc37facSAndre Przywara};
1150