16bc37facSAndre Przywara/*
26bc37facSAndre Przywara * Copyright (C) 2016 ARM Ltd.
36bc37facSAndre Przywara * based on the Allwinner H3 dtsi:
46bc37facSAndre Przywara *    Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
56bc37facSAndre Przywara *
66bc37facSAndre Przywara * This file is dual-licensed: you can use it either under the terms
76bc37facSAndre Przywara * of the GPL or the X11 license, at your option. Note that this dual
86bc37facSAndre Przywara * licensing only applies to this file, and not this project as a
96bc37facSAndre Przywara * whole.
106bc37facSAndre Przywara *
116bc37facSAndre Przywara *  a) This file is free software; you can redistribute it and/or
126bc37facSAndre Przywara *     modify it under the terms of the GNU General Public License as
136bc37facSAndre Przywara *     published by the Free Software Foundation; either version 2 of the
146bc37facSAndre Przywara *     License, or (at your option) any later version.
156bc37facSAndre Przywara *
166bc37facSAndre Przywara *     This file is distributed in the hope that it will be useful,
176bc37facSAndre Przywara *     but WITHOUT ANY WARRANTY; without even the implied warranty of
186bc37facSAndre Przywara *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
196bc37facSAndre Przywara *     GNU General Public License for more details.
206bc37facSAndre Przywara *
216bc37facSAndre Przywara * Or, alternatively,
226bc37facSAndre Przywara *
236bc37facSAndre Przywara *  b) Permission is hereby granted, free of charge, to any person
246bc37facSAndre Przywara *     obtaining a copy of this software and associated documentation
256bc37facSAndre Przywara *     files (the "Software"), to deal in the Software without
266bc37facSAndre Przywara *     restriction, including without limitation the rights to use,
276bc37facSAndre Przywara *     copy, modify, merge, publish, distribute, sublicense, and/or
286bc37facSAndre Przywara *     sell copies of the Software, and to permit persons to whom the
296bc37facSAndre Przywara *     Software is furnished to do so, subject to the following
306bc37facSAndre Przywara *     conditions:
316bc37facSAndre Przywara *
326bc37facSAndre Przywara *     The above copyright notice and this permission notice shall be
336bc37facSAndre Przywara *     included in all copies or substantial portions of the Software.
346bc37facSAndre Przywara *
356bc37facSAndre Przywara *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
366bc37facSAndre Przywara *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
376bc37facSAndre Przywara *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
386bc37facSAndre Przywara *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
396bc37facSAndre Przywara *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
406bc37facSAndre Przywara *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
416bc37facSAndre Przywara *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
426bc37facSAndre Przywara *     OTHER DEALINGS IN THE SOFTWARE.
436bc37facSAndre Przywara */
446bc37facSAndre Przywara
45a004ee35SIcenowy Zheng#include <dt-bindings/clock/sun50i-a64-ccu.h>
462c796fc8SIcenowy Zheng#include <dt-bindings/clock/sun8i-de2.h>
47494d8a2cSChen-Yu Tsai#include <dt-bindings/clock/sun8i-r-ccu.h>
486bc37facSAndre Przywara#include <dt-bindings/interrupt-controller/arm-gic.h>
49a004ee35SIcenowy Zheng#include <dt-bindings/reset/sun50i-a64-ccu.h>
502c796fc8SIcenowy Zheng#include <dt-bindings/reset/sun8i-de2.h>
51871b5352SIcenowy Zheng#include <dt-bindings/reset/sun8i-r-ccu.h>
526bc37facSAndre Przywara
536bc37facSAndre Przywara/ {
546bc37facSAndre Przywara	interrupt-parent = <&gic>;
556bc37facSAndre Przywara	#address-cells = <1>;
566bc37facSAndre Przywara	#size-cells = <1>;
576bc37facSAndre Przywara
58c1cff65fSHarald Geyer	chosen {
59c1cff65fSHarald Geyer		#address-cells = <1>;
60c1cff65fSHarald Geyer		#size-cells = <1>;
61c1cff65fSHarald Geyer		ranges;
62c1cff65fSHarald Geyer
63c1cff65fSHarald Geyer		simplefb_lcd: framebuffer-lcd {
64c1cff65fSHarald Geyer			compatible = "allwinner,simple-framebuffer",
65c1cff65fSHarald Geyer				     "simple-framebuffer";
66c1cff65fSHarald Geyer			allwinner,pipeline = "mixer0-lcd0";
67c1cff65fSHarald Geyer			clocks = <&ccu CLK_TCON0>,
682c796fc8SIcenowy Zheng				 <&display_clocks CLK_MIXER0>;
69c1cff65fSHarald Geyer			status = "disabled";
70c1cff65fSHarald Geyer		};
71fca63f58SIcenowy Zheng
72fca63f58SIcenowy Zheng		simplefb_hdmi: framebuffer-hdmi {
73fca63f58SIcenowy Zheng			compatible = "allwinner,simple-framebuffer",
74fca63f58SIcenowy Zheng				     "simple-framebuffer";
75fca63f58SIcenowy Zheng			allwinner,pipeline = "mixer1-lcd1-hdmi";
76fca63f58SIcenowy Zheng			clocks = <&display_clocks CLK_MIXER1>,
77fca63f58SIcenowy Zheng				 <&ccu CLK_TCON1>, <&ccu CLK_HDMI>;
78fca63f58SIcenowy Zheng			status = "disabled";
79fca63f58SIcenowy Zheng		};
80c1cff65fSHarald Geyer	};
81c1cff65fSHarald Geyer
826bc37facSAndre Przywara	cpus {
836bc37facSAndre Przywara		#address-cells = <1>;
846bc37facSAndre Przywara		#size-cells = <0>;
856bc37facSAndre Przywara
866bc37facSAndre Przywara		cpu0: cpu@0 {
8731af04cdSRob Herring			compatible = "arm,cortex-a53";
886bc37facSAndre Przywara			device_type = "cpu";
896bc37facSAndre Przywara			reg = <0>;
906bc37facSAndre Przywara			enable-method = "psci";
9139defc81SAndre Przywara			next-level-cache = <&L2>;
926bc37facSAndre Przywara		};
936bc37facSAndre Przywara
946bc37facSAndre Przywara		cpu1: cpu@1 {
9531af04cdSRob Herring			compatible = "arm,cortex-a53";
966bc37facSAndre Przywara			device_type = "cpu";
976bc37facSAndre Przywara			reg = <1>;
986bc37facSAndre Przywara			enable-method = "psci";
9939defc81SAndre Przywara			next-level-cache = <&L2>;
1006bc37facSAndre Przywara		};
1016bc37facSAndre Przywara
1026bc37facSAndre Przywara		cpu2: cpu@2 {
10331af04cdSRob Herring			compatible = "arm,cortex-a53";
1046bc37facSAndre Przywara			device_type = "cpu";
1056bc37facSAndre Przywara			reg = <2>;
1066bc37facSAndre Przywara			enable-method = "psci";
10739defc81SAndre Przywara			next-level-cache = <&L2>;
1086bc37facSAndre Przywara		};
1096bc37facSAndre Przywara
1106bc37facSAndre Przywara		cpu3: cpu@3 {
11131af04cdSRob Herring			compatible = "arm,cortex-a53";
1126bc37facSAndre Przywara			device_type = "cpu";
1136bc37facSAndre Przywara			reg = <3>;
1146bc37facSAndre Przywara			enable-method = "psci";
11539defc81SAndre Przywara			next-level-cache = <&L2>;
11639defc81SAndre Przywara		};
11739defc81SAndre Przywara
11839defc81SAndre Przywara		L2: l2-cache {
11939defc81SAndre Przywara			compatible = "cache";
12039defc81SAndre Przywara			cache-level = <2>;
1216bc37facSAndre Przywara		};
1226bc37facSAndre Przywara	};
1236bc37facSAndre Przywara
124e85f28e0SJagan Teki	de: display-engine {
125e85f28e0SJagan Teki		compatible = "allwinner,sun50i-a64-display-engine";
126e85f28e0SJagan Teki		allwinner,pipelines = <&mixer0>,
127e85f28e0SJagan Teki				      <&mixer1>;
128e85f28e0SJagan Teki		status = "disabled";
129e85f28e0SJagan Teki	};
130e85f28e0SJagan Teki
1316bc37facSAndre Przywara	osc24M: osc24M_clk {
1326bc37facSAndre Przywara		#clock-cells = <0>;
1336bc37facSAndre Przywara		compatible = "fixed-clock";
1346bc37facSAndre Przywara		clock-frequency = <24000000>;
1356bc37facSAndre Przywara		clock-output-names = "osc24M";
1366bc37facSAndre Przywara	};
1376bc37facSAndre Przywara
1386bc37facSAndre Przywara	osc32k: osc32k_clk {
1396bc37facSAndre Przywara		#clock-cells = <0>;
1406bc37facSAndre Przywara		compatible = "fixed-clock";
1416bc37facSAndre Przywara		clock-frequency = <32768>;
14244ff3cafSChen-Yu Tsai		clock-output-names = "ext-osc32k";
143791a9e00SIcenowy Zheng	};
144791a9e00SIcenowy Zheng
14534a97fccSHarald Geyer	pmu {
14634a97fccSHarald Geyer		compatible = "arm,cortex-a53-pmu";
14734a97fccSHarald Geyer		interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
14834a97fccSHarald Geyer			     <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
14934a97fccSHarald Geyer			     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
15034a97fccSHarald Geyer			     <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
15134a97fccSHarald Geyer		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
15234a97fccSHarald Geyer	};
15334a97fccSHarald Geyer
1546bc37facSAndre Przywara	psci {
1556bc37facSAndre Przywara		compatible = "arm,psci-0.2";
1566bc37facSAndre Przywara		method = "smc";
1576bc37facSAndre Przywara	};
1586bc37facSAndre Przywara
159ec4a9540SVasily Khoruzhick	sound: sound {
160ec4a9540SVasily Khoruzhick		compatible = "simple-audio-card";
161ec4a9540SVasily Khoruzhick		simple-audio-card,name = "sun50i-a64-audio";
162ec4a9540SVasily Khoruzhick		simple-audio-card,format = "i2s";
163ec4a9540SVasily Khoruzhick		simple-audio-card,frame-master = <&cpudai>;
164ec4a9540SVasily Khoruzhick		simple-audio-card,bitclock-master = <&cpudai>;
165ec4a9540SVasily Khoruzhick		simple-audio-card,mclk-fs = <128>;
166ec4a9540SVasily Khoruzhick		simple-audio-card,aux-devs = <&codec_analog>;
167ec4a9540SVasily Khoruzhick		simple-audio-card,routing =
168ec4a9540SVasily Khoruzhick				"Left DAC", "AIF1 Slot 0 Left",
169ec4a9540SVasily Khoruzhick				"Right DAC", "AIF1 Slot 0 Right",
170ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Left ADC", "Left ADC",
171ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Right ADC", "Right ADC";
172ec4a9540SVasily Khoruzhick		status = "disabled";
173ec4a9540SVasily Khoruzhick
174ec4a9540SVasily Khoruzhick		cpudai: simple-audio-card,cpu {
175ec4a9540SVasily Khoruzhick			sound-dai = <&dai>;
176ec4a9540SVasily Khoruzhick		};
177ec4a9540SVasily Khoruzhick
178ec4a9540SVasily Khoruzhick		link_codec: simple-audio-card,codec {
179ec4a9540SVasily Khoruzhick			sound-dai = <&codec>;
180ec4a9540SVasily Khoruzhick		};
181ec4a9540SVasily Khoruzhick	};
182ec4a9540SVasily Khoruzhick
18378e07137SMarcus Cooper	sound_spdif {
18478e07137SMarcus Cooper		compatible = "simple-audio-card";
18578e07137SMarcus Cooper		simple-audio-card,name = "On-board SPDIF";
18678e07137SMarcus Cooper
18778e07137SMarcus Cooper		simple-audio-card,cpu {
18878e07137SMarcus Cooper			sound-dai = <&spdif>;
18978e07137SMarcus Cooper		};
19078e07137SMarcus Cooper
19178e07137SMarcus Cooper		simple-audio-card,codec {
19278e07137SMarcus Cooper			sound-dai = <&spdif_out>;
19378e07137SMarcus Cooper		};
19478e07137SMarcus Cooper	};
19578e07137SMarcus Cooper
19678e07137SMarcus Cooper	spdif_out: spdif-out {
19778e07137SMarcus Cooper		#sound-dai-cells = <0>;
19878e07137SMarcus Cooper		compatible = "linux,spdif-dit";
19978e07137SMarcus Cooper	};
20078e07137SMarcus Cooper
2016bc37facSAndre Przywara	timer {
2026bc37facSAndre Przywara		compatible = "arm,armv8-timer";
20355ec26d6SSamuel Holland		allwinner,erratum-unknown1;
2046bc37facSAndre Przywara		interrupts = <GIC_PPI 13
2056bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2066bc37facSAndre Przywara			     <GIC_PPI 14
2076bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2086bc37facSAndre Przywara			     <GIC_PPI 11
2096bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2106bc37facSAndre Przywara			     <GIC_PPI 10
2116bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
2126bc37facSAndre Przywara	};
2136bc37facSAndre Przywara
2146bc37facSAndre Przywara	soc {
2156bc37facSAndre Przywara		compatible = "simple-bus";
2166bc37facSAndre Przywara		#address-cells = <1>;
2176bc37facSAndre Przywara		#size-cells = <1>;
2186bc37facSAndre Przywara		ranges;
2196bc37facSAndre Przywara
2202c796fc8SIcenowy Zheng		de2@1000000 {
2212c796fc8SIcenowy Zheng			compatible = "allwinner,sun50i-a64-de2";
2222c796fc8SIcenowy Zheng			reg = <0x1000000 0x400000>;
2232c796fc8SIcenowy Zheng			allwinner,sram = <&de2_sram 1>;
2242c796fc8SIcenowy Zheng			#address-cells = <1>;
2252c796fc8SIcenowy Zheng			#size-cells = <1>;
2262c796fc8SIcenowy Zheng			ranges = <0 0x1000000 0x400000>;
2272c796fc8SIcenowy Zheng
2282c796fc8SIcenowy Zheng			display_clocks: clock@0 {
2292c796fc8SIcenowy Zheng				compatible = "allwinner,sun50i-a64-de2-clk";
2302c796fc8SIcenowy Zheng				reg = <0x0 0x100000>;
2312c796fc8SIcenowy Zheng				clocks = <&ccu CLK_DE>,
2322c796fc8SIcenowy Zheng					 <&ccu CLK_BUS_DE>;
2332c796fc8SIcenowy Zheng				clock-names = "mod",
2342c796fc8SIcenowy Zheng					      "bus";
2352c796fc8SIcenowy Zheng				resets = <&ccu RST_BUS_DE>;
2362c796fc8SIcenowy Zheng				#clock-cells = <1>;
2372c796fc8SIcenowy Zheng				#reset-cells = <1>;
2382c796fc8SIcenowy Zheng			};
239e85f28e0SJagan Teki
240e85f28e0SJagan Teki			mixer0: mixer@100000 {
241e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-0";
242e85f28e0SJagan Teki				reg = <0x100000 0x100000>;
243e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER0>,
244e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER0>;
245e85f28e0SJagan Teki				clock-names = "bus",
246e85f28e0SJagan Teki					      "mod";
247e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER0>;
248e85f28e0SJagan Teki
249e85f28e0SJagan Teki				ports {
250e85f28e0SJagan Teki					#address-cells = <1>;
251e85f28e0SJagan Teki					#size-cells = <0>;
252e85f28e0SJagan Teki
253e85f28e0SJagan Teki					mixer0_out: port@1 {
254a7f7047fSMaxime Ripard						#address-cells = <1>;
255a7f7047fSMaxime Ripard						#size-cells = <0>;
256e85f28e0SJagan Teki						reg = <1>;
257e85f28e0SJagan Teki
258a7f7047fSMaxime Ripard						mixer0_out_tcon0: endpoint@0 {
259a7f7047fSMaxime Ripard							reg = <0>;
260e85f28e0SJagan Teki							remote-endpoint = <&tcon0_in_mixer0>;
261e85f28e0SJagan Teki						};
262a7f7047fSMaxime Ripard
263a7f7047fSMaxime Ripard						mixer0_out_tcon1: endpoint@1 {
264a7f7047fSMaxime Ripard							reg = <1>;
265a7f7047fSMaxime Ripard							remote-endpoint = <&tcon1_in_mixer0>;
266a7f7047fSMaxime Ripard						};
267e85f28e0SJagan Teki					};
268e85f28e0SJagan Teki				};
269e85f28e0SJagan Teki			};
270e85f28e0SJagan Teki
271e85f28e0SJagan Teki			mixer1: mixer@200000 {
272e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-1";
273e85f28e0SJagan Teki				reg = <0x200000 0x100000>;
274e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER1>,
275e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER1>;
276e85f28e0SJagan Teki				clock-names = "bus",
277e85f28e0SJagan Teki					      "mod";
278e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER1>;
279e85f28e0SJagan Teki
280e85f28e0SJagan Teki				ports {
281e85f28e0SJagan Teki					#address-cells = <1>;
282e85f28e0SJagan Teki					#size-cells = <0>;
283e85f28e0SJagan Teki
284e85f28e0SJagan Teki					mixer1_out: port@1 {
285d41a43a0SMaxime Ripard						#address-cells = <1>;
286d41a43a0SMaxime Ripard						#size-cells = <0>;
287e85f28e0SJagan Teki						reg = <1>;
288e85f28e0SJagan Teki
289a7f7047fSMaxime Ripard						mixer1_out_tcon0: endpoint@0 {
290a7f7047fSMaxime Ripard							reg = <0>;
291a7f7047fSMaxime Ripard							remote-endpoint = <&tcon0_in_mixer1>;
292a7f7047fSMaxime Ripard						};
293a7f7047fSMaxime Ripard
294a7f7047fSMaxime Ripard						mixer1_out_tcon1: endpoint@1 {
295a7f7047fSMaxime Ripard							reg = <1>;
296e85f28e0SJagan Teki							remote-endpoint = <&tcon1_in_mixer1>;
297e85f28e0SJagan Teki						};
298e85f28e0SJagan Teki					};
299e85f28e0SJagan Teki				};
300e85f28e0SJagan Teki			};
3012c796fc8SIcenowy Zheng		};
3022c796fc8SIcenowy Zheng
30379b95360SCorentin Labbe		syscon: syscon@1c00000 {
3041f1f5183SIcenowy Zheng			compatible = "allwinner,sun50i-a64-system-control";
30579b95360SCorentin Labbe			reg = <0x01c00000 0x1000>;
3061f1f5183SIcenowy Zheng			#address-cells = <1>;
3071f1f5183SIcenowy Zheng			#size-cells = <1>;
3081f1f5183SIcenowy Zheng			ranges;
3091f1f5183SIcenowy Zheng
3101f1f5183SIcenowy Zheng			sram_c: sram@18000 {
3111f1f5183SIcenowy Zheng				compatible = "mmio-sram";
3121f1f5183SIcenowy Zheng				reg = <0x00018000 0x28000>;
3131f1f5183SIcenowy Zheng				#address-cells = <1>;
3141f1f5183SIcenowy Zheng				#size-cells = <1>;
3151f1f5183SIcenowy Zheng				ranges = <0 0x00018000 0x28000>;
3161f1f5183SIcenowy Zheng
3171f1f5183SIcenowy Zheng				de2_sram: sram-section@0 {
3181f1f5183SIcenowy Zheng					compatible = "allwinner,sun50i-a64-sram-c";
3191f1f5183SIcenowy Zheng					reg = <0x0000 0x28000>;
3201f1f5183SIcenowy Zheng				};
3211f1f5183SIcenowy Zheng			};
322106deea8SPaul Kocialkowski
323106deea8SPaul Kocialkowski			sram_c1: sram@1d00000 {
324106deea8SPaul Kocialkowski				compatible = "mmio-sram";
325106deea8SPaul Kocialkowski				reg = <0x01d00000 0x40000>;
326106deea8SPaul Kocialkowski				#address-cells = <1>;
327106deea8SPaul Kocialkowski				#size-cells = <1>;
328106deea8SPaul Kocialkowski				ranges = <0 0x01d00000 0x40000>;
329106deea8SPaul Kocialkowski
330106deea8SPaul Kocialkowski				ve_sram: sram-section@0 {
331106deea8SPaul Kocialkowski					compatible = "allwinner,sun50i-a64-sram-c1",
332106deea8SPaul Kocialkowski						     "allwinner,sun4i-a10-sram-c1";
333106deea8SPaul Kocialkowski					reg = <0x000000 0x40000>;
334106deea8SPaul Kocialkowski				};
335106deea8SPaul Kocialkowski			};
33679b95360SCorentin Labbe		};
33779b95360SCorentin Labbe
338c32637e0SStefan Brüns		dma: dma-controller@1c02000 {
339c32637e0SStefan Brüns			compatible = "allwinner,sun50i-a64-dma";
340c32637e0SStefan Brüns			reg = <0x01c02000 0x1000>;
341c32637e0SStefan Brüns			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
342c32637e0SStefan Brüns			clocks = <&ccu CLK_BUS_DMA>;
343c32637e0SStefan Brüns			dma-channels = <8>;
344c32637e0SStefan Brüns			dma-requests = <27>;
345c32637e0SStefan Brüns			resets = <&ccu RST_BUS_DMA>;
346c32637e0SStefan Brüns			#dma-cells = <1>;
347c32637e0SStefan Brüns		};
348c32637e0SStefan Brüns
349e85f28e0SJagan Teki		tcon0: lcd-controller@1c0c000 {
350e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-lcd",
351e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-lcd";
352e85f28e0SJagan Teki			reg = <0x01c0c000 0x1000>;
353e85f28e0SJagan Teki			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
354e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON0>, <&ccu CLK_TCON0>;
355e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch0";
356e85f28e0SJagan Teki			clock-output-names = "tcon-pixel-clock";
35726c609d5SMaxime Ripard			#clock-cells = <0>;
358e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON0>, <&ccu RST_BUS_LVDS>;
359e85f28e0SJagan Teki			reset-names = "lcd", "lvds";
360e85f28e0SJagan Teki
361e85f28e0SJagan Teki			ports {
362e85f28e0SJagan Teki				#address-cells = <1>;
363e85f28e0SJagan Teki				#size-cells = <0>;
364e85f28e0SJagan Teki
365e85f28e0SJagan Teki				tcon0_in: port@0 {
366e85f28e0SJagan Teki					#address-cells = <1>;
367e85f28e0SJagan Teki					#size-cells = <0>;
368e85f28e0SJagan Teki					reg = <0>;
369e85f28e0SJagan Teki
370e85f28e0SJagan Teki					tcon0_in_mixer0: endpoint@0 {
371e85f28e0SJagan Teki						reg = <0>;
372e85f28e0SJagan Teki						remote-endpoint = <&mixer0_out_tcon0>;
373e85f28e0SJagan Teki					};
374a7f7047fSMaxime Ripard
375a7f7047fSMaxime Ripard					tcon0_in_mixer1: endpoint@1 {
376a7f7047fSMaxime Ripard						reg = <1>;
377d41a43a0SMaxime Ripard						remote-endpoint = <&mixer1_out_tcon0>;
378a7f7047fSMaxime Ripard					};
379e85f28e0SJagan Teki				};
380e85f28e0SJagan Teki
381e85f28e0SJagan Teki				tcon0_out: port@1 {
382e85f28e0SJagan Teki					#address-cells = <1>;
383e85f28e0SJagan Teki					#size-cells = <0>;
384e85f28e0SJagan Teki					reg = <1>;
385e85f28e0SJagan Teki				};
386e85f28e0SJagan Teki			};
387e85f28e0SJagan Teki		};
388e85f28e0SJagan Teki
389e85f28e0SJagan Teki		tcon1: lcd-controller@1c0d000 {
390e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-tv",
391e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-tv";
392e85f28e0SJagan Teki			reg = <0x01c0d000 0x1000>;
393e85f28e0SJagan Teki			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
394e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON1>, <&ccu CLK_TCON1>;
395e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch1";
396e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON1>;
397e85f28e0SJagan Teki			reset-names = "lcd";
398e85f28e0SJagan Teki
399e85f28e0SJagan Teki			ports {
400e85f28e0SJagan Teki				#address-cells = <1>;
401e85f28e0SJagan Teki				#size-cells = <0>;
402e85f28e0SJagan Teki
403e85f28e0SJagan Teki				tcon1_in: port@0 {
404a7f7047fSMaxime Ripard					#address-cells = <1>;
405a7f7047fSMaxime Ripard					#size-cells = <0>;
406e85f28e0SJagan Teki					reg = <0>;
407e85f28e0SJagan Teki
408a7f7047fSMaxime Ripard					tcon1_in_mixer0: endpoint@0 {
409a7f7047fSMaxime Ripard						reg = <0>;
410a7f7047fSMaxime Ripard						remote-endpoint = <&mixer0_out_tcon1>;
411a7f7047fSMaxime Ripard					};
412a7f7047fSMaxime Ripard
413a7f7047fSMaxime Ripard					tcon1_in_mixer1: endpoint@1 {
414a7f7047fSMaxime Ripard						reg = <1>;
415e85f28e0SJagan Teki						remote-endpoint = <&mixer1_out_tcon1>;
416e85f28e0SJagan Teki					};
417e85f28e0SJagan Teki				};
418e85f28e0SJagan Teki
419e85f28e0SJagan Teki				tcon1_out: port@1 {
420e85f28e0SJagan Teki					#address-cells = <1>;
421e85f28e0SJagan Teki					#size-cells = <0>;
422e85f28e0SJagan Teki					reg = <1>;
423e85f28e0SJagan Teki
424e85f28e0SJagan Teki					tcon1_out_hdmi: endpoint@1 {
425e85f28e0SJagan Teki						reg = <1>;
426e85f28e0SJagan Teki						remote-endpoint = <&hdmi_in_tcon1>;
427e85f28e0SJagan Teki					};
428e85f28e0SJagan Teki				};
429e85f28e0SJagan Teki			};
430e85f28e0SJagan Teki		};
431e85f28e0SJagan Teki
432d60ce247SPaul Kocialkowski		video-codec@1c0e000 {
4334ab88516SPaul Kocialkowski			compatible = "allwinner,sun50i-a64-video-engine";
434d60ce247SPaul Kocialkowski			reg = <0x01c0e000 0x1000>;
435d60ce247SPaul Kocialkowski			clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
436d60ce247SPaul Kocialkowski				 <&ccu CLK_DRAM_VE>;
437d60ce247SPaul Kocialkowski			clock-names = "ahb", "mod", "ram";
438d60ce247SPaul Kocialkowski			resets = <&ccu RST_BUS_VE>;
439d60ce247SPaul Kocialkowski			interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
440d60ce247SPaul Kocialkowski			allwinner,sram = <&ve_sram 1>;
441d60ce247SPaul Kocialkowski		};
442d60ce247SPaul Kocialkowski
443f3dff347SAndre Przywara		mmc0: mmc@1c0f000 {
444f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
445f3dff347SAndre Przywara			reg = <0x01c0f000 0x1000>;
446f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
447f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
448f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC0>;
449f3dff347SAndre Przywara			reset-names = "ahb";
450f3dff347SAndre Przywara			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
45122be992fSMaxime Ripard			max-frequency = <150000000>;
452f3dff347SAndre Przywara			status = "disabled";
453f3dff347SAndre Przywara			#address-cells = <1>;
454f3dff347SAndre Przywara			#size-cells = <0>;
455f3dff347SAndre Przywara		};
456f3dff347SAndre Przywara
457f3dff347SAndre Przywara		mmc1: mmc@1c10000 {
458f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
459f3dff347SAndre Przywara			reg = <0x01c10000 0x1000>;
460f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>;
461f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
462f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC1>;
463f3dff347SAndre Przywara			reset-names = "ahb";
464f3dff347SAndre Przywara			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
46522be992fSMaxime Ripard			max-frequency = <150000000>;
466f3dff347SAndre Przywara			status = "disabled";
467f3dff347SAndre Przywara			#address-cells = <1>;
468f3dff347SAndre Przywara			#size-cells = <0>;
469f3dff347SAndre Przywara		};
470f3dff347SAndre Przywara
471f3dff347SAndre Przywara		mmc2: mmc@1c11000 {
472f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-emmc";
473f3dff347SAndre Przywara			reg = <0x01c11000 0x1000>;
474f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>;
475f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
476f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC2>;
477f3dff347SAndre Przywara			reset-names = "ahb";
478f3dff347SAndre Przywara			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
47922be992fSMaxime Ripard			max-frequency = <200000000>;
480f3dff347SAndre Przywara			status = "disabled";
481f3dff347SAndre Przywara			#address-cells = <1>;
482f3dff347SAndre Przywara			#size-cells = <0>;
483f3dff347SAndre Przywara		};
484f3dff347SAndre Przywara
485ac947b17SEmmanuel Vadot		sid: eeprom@1c14000 {
486ac947b17SEmmanuel Vadot			compatible = "allwinner,sun50i-a64-sid";
487ac947b17SEmmanuel Vadot			reg = <0x1c14000 0x400>;
488ac947b17SEmmanuel Vadot		};
489ac947b17SEmmanuel Vadot
490d6c9da12SCorentin LABBE		usb_otg: usb@1c19000 {
491972a3ecdSIcenowy Zheng			compatible = "allwinner,sun8i-a33-musb";
492972a3ecdSIcenowy Zheng			reg = <0x01c19000 0x0400>;
493972a3ecdSIcenowy Zheng			clocks = <&ccu CLK_BUS_OTG>;
494972a3ecdSIcenowy Zheng			resets = <&ccu RST_BUS_OTG>;
495972a3ecdSIcenowy Zheng			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
496972a3ecdSIcenowy Zheng			interrupt-names = "mc";
497972a3ecdSIcenowy Zheng			phys = <&usbphy 0>;
498972a3ecdSIcenowy Zheng			phy-names = "usb";
499972a3ecdSIcenowy Zheng			extcon = <&usbphy 0>;
500972a3ecdSIcenowy Zheng			status = "disabled";
501972a3ecdSIcenowy Zheng		};
502972a3ecdSIcenowy Zheng
503d6c9da12SCorentin LABBE		usbphy: phy@1c19400 {
504a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-usb-phy";
505a004ee35SIcenowy Zheng			reg = <0x01c19400 0x14>,
5060d984797SIcenowy Zheng			      <0x01c1a800 0x4>,
507a004ee35SIcenowy Zheng			      <0x01c1b800 0x4>;
508a004ee35SIcenowy Zheng			reg-names = "phy_ctrl",
5090d984797SIcenowy Zheng				    "pmu0",
510a004ee35SIcenowy Zheng				    "pmu1";
511a004ee35SIcenowy Zheng			clocks = <&ccu CLK_USB_PHY0>,
512a004ee35SIcenowy Zheng				 <&ccu CLK_USB_PHY1>;
513a004ee35SIcenowy Zheng			clock-names = "usb0_phy",
514a004ee35SIcenowy Zheng				      "usb1_phy";
515a004ee35SIcenowy Zheng			resets = <&ccu RST_USB_PHY0>,
516a004ee35SIcenowy Zheng				 <&ccu RST_USB_PHY1>;
517a004ee35SIcenowy Zheng			reset-names = "usb0_reset",
518a004ee35SIcenowy Zheng				      "usb1_reset";
519a004ee35SIcenowy Zheng			status = "disabled";
520a004ee35SIcenowy Zheng			#phy-cells = <1>;
521a004ee35SIcenowy Zheng		};
522a004ee35SIcenowy Zheng
523d6c9da12SCorentin LABBE		ehci0: usb@1c1a000 {
524dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
525dc03a047SIcenowy Zheng			reg = <0x01c1a000 0x100>;
526dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
527dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
528dc03a047SIcenowy Zheng				 <&ccu CLK_BUS_EHCI0>,
529dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
530dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>,
531dc03a047SIcenowy Zheng				 <&ccu RST_BUS_EHCI0>;
532dc03a047SIcenowy Zheng			status = "disabled";
533dc03a047SIcenowy Zheng		};
534dc03a047SIcenowy Zheng
535d6c9da12SCorentin LABBE		ohci0: usb@1c1a400 {
536dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
537dc03a047SIcenowy Zheng			reg = <0x01c1a400 0x100>;
538dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
539dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
540dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
541dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>;
542dc03a047SIcenowy Zheng			status = "disabled";
543dc03a047SIcenowy Zheng		};
544dc03a047SIcenowy Zheng
545d6c9da12SCorentin LABBE		ehci1: usb@1c1b000 {
546a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
547a004ee35SIcenowy Zheng			reg = <0x01c1b000 0x100>;
548a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
549a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
550a004ee35SIcenowy Zheng				 <&ccu CLK_BUS_EHCI1>,
551a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
552a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>,
553a004ee35SIcenowy Zheng				 <&ccu RST_BUS_EHCI1>;
554a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
555a004ee35SIcenowy Zheng			phy-names = "usb";
556a004ee35SIcenowy Zheng			status = "disabled";
557a004ee35SIcenowy Zheng		};
558a004ee35SIcenowy Zheng
559d6c9da12SCorentin LABBE		ohci1: usb@1c1b400 {
560a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
561a004ee35SIcenowy Zheng			reg = <0x01c1b400 0x100>;
562a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
563a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
564a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
565a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>;
566a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
567a004ee35SIcenowy Zheng			phy-names = "usb";
568a004ee35SIcenowy Zheng			status = "disabled";
569a004ee35SIcenowy Zheng		};
570a004ee35SIcenowy Zheng
571d6c9da12SCorentin LABBE		ccu: clock@1c20000 {
5726bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-ccu";
5736bc37facSAndre Przywara			reg = <0x01c20000 0x400>;
57444ff3cafSChen-Yu Tsai			clocks = <&osc24M>, <&rtc 0>;
5756bc37facSAndre Przywara			clock-names = "hosc", "losc";
5766bc37facSAndre Przywara			#clock-cells = <1>;
5776bc37facSAndre Przywara			#reset-cells = <1>;
5786bc37facSAndre Przywara		};
5796bc37facSAndre Przywara
5806bc37facSAndre Przywara		pio: pinctrl@1c20800 {
5816bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-pinctrl";
5826bc37facSAndre Przywara			reg = <0x01c20800 0x400>;
5836bc37facSAndre Przywara			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
5846bc37facSAndre Przywara				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
5856bc37facSAndre Przywara				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
586562bf196SMaxime Ripard			clocks = <&ccu 58>, <&osc24M>, <&rtc 0>;
587562bf196SMaxime Ripard			clock-names = "apb", "hosc", "losc";
5886bc37facSAndre Przywara			gpio-controller;
5896bc37facSAndre Przywara			#gpio-cells = <3>;
5906bc37facSAndre Przywara			interrupt-controller;
5916bc37facSAndre Przywara			#interrupt-cells = <3>;
5926bc37facSAndre Przywara
593ff29f13eSJagan Teki			csi_pins: csi-pins {
594ff29f13eSJagan Teki				pins = "PE0", "PE2", "PE3", "PE4", "PE5", "PE6",
595ff29f13eSJagan Teki				       "PE7", "PE8", "PE9", "PE10", "PE11";
596ff29f13eSJagan Teki				function = "csi";
597ff29f13eSJagan Teki			};
598ff29f13eSJagan Teki
59911239fe6SHarald Geyer			i2c0_pins: i2c0_pins {
60011239fe6SHarald Geyer				pins = "PH0", "PH1";
60111239fe6SHarald Geyer				function = "i2c0";
60211239fe6SHarald Geyer			};
60311239fe6SHarald Geyer
6046bc37facSAndre Przywara			i2c1_pins: i2c1_pins {
6056bc37facSAndre Przywara				pins = "PH2", "PH3";
6066bc37facSAndre Przywara				function = "i2c1";
6076bc37facSAndre Przywara			};
6086bc37facSAndre Przywara
609a3e8f492SMaxime Ripard			mmc0_pins: mmc0-pins {
610a3e8f492SMaxime Ripard				pins = "PF0", "PF1", "PF2", "PF3",
611a3e8f492SMaxime Ripard				       "PF4", "PF5";
612a3e8f492SMaxime Ripard				function = "mmc0";
613a3e8f492SMaxime Ripard				drive-strength = <30>;
614a3e8f492SMaxime Ripard				bias-pull-up;
615a3e8f492SMaxime Ripard			};
616a3e8f492SMaxime Ripard
617a3e8f492SMaxime Ripard			mmc1_pins: mmc1-pins {
618a3e8f492SMaxime Ripard				pins = "PG0", "PG1", "PG2", "PG3",
619a3e8f492SMaxime Ripard				       "PG4", "PG5";
620a3e8f492SMaxime Ripard				function = "mmc1";
621a3e8f492SMaxime Ripard				drive-strength = <30>;
622a3e8f492SMaxime Ripard				bias-pull-up;
623a3e8f492SMaxime Ripard			};
624a3e8f492SMaxime Ripard
625a3e8f492SMaxime Ripard			mmc2_pins: mmc2-pins {
626fa59dd2eSChen-Yu Tsai				pins = "PC5", "PC6", "PC8", "PC9",
627a3e8f492SMaxime Ripard				       "PC10","PC11", "PC12", "PC13",
628a3e8f492SMaxime Ripard				       "PC14", "PC15", "PC16";
629a3e8f492SMaxime Ripard				function = "mmc2";
630a3e8f492SMaxime Ripard				drive-strength = <30>;
631a3e8f492SMaxime Ripard				bias-pull-up;
632a3e8f492SMaxime Ripard			};
633a3e8f492SMaxime Ripard
634fa59dd2eSChen-Yu Tsai			mmc2_ds_pin: mmc2-ds-pin {
635fa59dd2eSChen-Yu Tsai				pins = "PC1";
636fa59dd2eSChen-Yu Tsai				function = "mmc2";
637fa59dd2eSChen-Yu Tsai				drive-strength = <30>;
638fa59dd2eSChen-Yu Tsai				bias-pull-up;
639fa59dd2eSChen-Yu Tsai			};
640fa59dd2eSChen-Yu Tsai
641b5df280bSAndre Przywara			pwm_pin: pwm_pin {
642b5df280bSAndre Przywara				pins = "PD22";
643b5df280bSAndre Przywara				function = "pwm";
644b5df280bSAndre Przywara			};
645b5df280bSAndre Przywara
646e53f67e9SCorentin Labbe			rmii_pins: rmii_pins {
647e53f67e9SCorentin Labbe				pins = "PD10", "PD11", "PD13", "PD14", "PD17",
648e53f67e9SCorentin Labbe				       "PD18", "PD19", "PD20", "PD22", "PD23";
649e53f67e9SCorentin Labbe				function = "emac";
650e53f67e9SCorentin Labbe				drive-strength = <40>;
651e53f67e9SCorentin Labbe			};
652e53f67e9SCorentin Labbe
653e53f67e9SCorentin Labbe			rgmii_pins: rgmii_pins {
654e53f67e9SCorentin Labbe				pins = "PD8", "PD9", "PD10", "PD11", "PD12",
655e53f67e9SCorentin Labbe				       "PD13", "PD15", "PD16", "PD17", "PD18",
656e53f67e9SCorentin Labbe				       "PD19", "PD20", "PD21", "PD22", "PD23";
657e53f67e9SCorentin Labbe				function = "emac";
658e53f67e9SCorentin Labbe				drive-strength = <40>;
659e53f67e9SCorentin Labbe			};
660e53f67e9SCorentin Labbe
661b399d2acSMarcus Cooper			spdif_tx_pin: spdif {
662b399d2acSMarcus Cooper				pins = "PH8";
663b399d2acSMarcus Cooper				function = "spdif";
664b399d2acSMarcus Cooper			};
665b399d2acSMarcus Cooper
666b518bb15SStefan Brüns			spi0_pins: spi0 {
667b518bb15SStefan Brüns				pins = "PC0", "PC1", "PC2", "PC3";
668b518bb15SStefan Brüns				function = "spi0";
669b518bb15SStefan Brüns			};
670b518bb15SStefan Brüns
671b518bb15SStefan Brüns			spi1_pins: spi1 {
672b518bb15SStefan Brüns				pins = "PD0", "PD1", "PD2", "PD3";
673b518bb15SStefan Brüns				function = "spi1";
674b518bb15SStefan Brüns			};
675b518bb15SStefan Brüns
676d91ebb95SChen-Yu Tsai			uart0_pb_pins: uart0-pb-pins {
6776bc37facSAndre Przywara				pins = "PB8", "PB9";
6786bc37facSAndre Przywara				function = "uart0";
6796bc37facSAndre Przywara			};
680e7ba733dSAndre Przywara
681e7ba733dSAndre Przywara			uart1_pins: uart1_pins {
682e7ba733dSAndre Przywara				pins = "PG6", "PG7";
683e7ba733dSAndre Przywara				function = "uart1";
684e7ba733dSAndre Przywara			};
685e7ba733dSAndre Przywara
686e7ba733dSAndre Przywara			uart1_rts_cts_pins: uart1_rts_cts_pins {
687e7ba733dSAndre Przywara				pins = "PG8", "PG9";
688e7ba733dSAndre Przywara				function = "uart1";
689e7ba733dSAndre Przywara			};
69079825719SAndreas Färber
69179825719SAndreas Färber			uart2_pins: uart2-pins {
69279825719SAndreas Färber				pins = "PB0", "PB1";
69379825719SAndreas Färber				function = "uart2";
69479825719SAndreas Färber			};
6952273aa16SAndreas Färber
6962273aa16SAndreas Färber			uart3_pins: uart3-pins {
6972273aa16SAndreas Färber				pins = "PD0", "PD1";
6982273aa16SAndreas Färber				function = "uart3";
6992273aa16SAndreas Färber			};
7002273aa16SAndreas Färber
7012273aa16SAndreas Färber			uart4_pins: uart4-pins {
7022273aa16SAndreas Färber				pins = "PD2", "PD3";
7032273aa16SAndreas Färber				function = "uart4";
7042273aa16SAndreas Färber			};
7052273aa16SAndreas Färber
7062273aa16SAndreas Färber			uart4_rts_cts_pins: uart4-rts-cts-pins {
7072273aa16SAndreas Färber				pins = "PD4", "PD5";
7082273aa16SAndreas Färber				function = "uart4";
7092273aa16SAndreas Färber			};
7106bc37facSAndre Przywara		};
7116bc37facSAndre Przywara
712b399d2acSMarcus Cooper		spdif: spdif@1c21000 {
713b399d2acSMarcus Cooper			#sound-dai-cells = <0>;
714b399d2acSMarcus Cooper			compatible = "allwinner,sun50i-a64-spdif",
715b399d2acSMarcus Cooper				     "allwinner,sun8i-h3-spdif";
716b399d2acSMarcus Cooper			reg = <0x01c21000 0x400>;
717b399d2acSMarcus Cooper			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
718b399d2acSMarcus Cooper			clocks = <&ccu CLK_BUS_SPDIF>, <&ccu CLK_SPDIF>;
719b399d2acSMarcus Cooper			resets = <&ccu RST_BUS_SPDIF>;
720b399d2acSMarcus Cooper			clock-names = "apb", "spdif";
721b399d2acSMarcus Cooper			dmas = <&dma 2>;
722b399d2acSMarcus Cooper			dma-names = "tx";
723b399d2acSMarcus Cooper			pinctrl-names = "default";
724b399d2acSMarcus Cooper			pinctrl-0 = <&spdif_tx_pin>;
725b399d2acSMarcus Cooper			status = "disabled";
726b399d2acSMarcus Cooper		};
727b399d2acSMarcus Cooper
7281c92c009SMarcus Cooper		i2s0: i2s@1c22000 {
7291c92c009SMarcus Cooper			#sound-dai-cells = <0>;
7301c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
7311c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
7321c92c009SMarcus Cooper			reg = <0x01c22000 0x400>;
7331c92c009SMarcus Cooper			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
7341c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S0>, <&ccu CLK_I2S0>;
7351c92c009SMarcus Cooper			clock-names = "apb", "mod";
7361c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S0>;
7371c92c009SMarcus Cooper			dma-names = "rx", "tx";
7381c92c009SMarcus Cooper			dmas = <&dma 3>, <&dma 3>;
7391c92c009SMarcus Cooper			status = "disabled";
7401c92c009SMarcus Cooper		};
7411c92c009SMarcus Cooper
7421c92c009SMarcus Cooper		i2s1: i2s@1c22400 {
7431c92c009SMarcus Cooper			#sound-dai-cells = <0>;
7441c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
7451c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
7461c92c009SMarcus Cooper			reg = <0x01c22400 0x400>;
7471c92c009SMarcus Cooper			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
7481c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S1>, <&ccu CLK_I2S1>;
7491c92c009SMarcus Cooper			clock-names = "apb", "mod";
7501c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S1>;
7511c92c009SMarcus Cooper			dma-names = "rx", "tx";
7521c92c009SMarcus Cooper			dmas = <&dma 4>, <&dma 4>;
7531c92c009SMarcus Cooper			status = "disabled";
7541c92c009SMarcus Cooper		};
7551c92c009SMarcus Cooper
756ec4a9540SVasily Khoruzhick		dai: dai@1c22c00 {
757ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
758ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-i2s";
759ec4a9540SVasily Khoruzhick			reg = <0x01c22c00 0x200>;
760ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
761ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
762ec4a9540SVasily Khoruzhick			clock-names = "apb", "mod";
763ec4a9540SVasily Khoruzhick			resets = <&ccu RST_BUS_CODEC>;
764ec4a9540SVasily Khoruzhick			reset-names = "rst";
765ec4a9540SVasily Khoruzhick			dmas = <&dma 15>, <&dma 15>;
766ec4a9540SVasily Khoruzhick			dma-names = "rx", "tx";
767ec4a9540SVasily Khoruzhick			status = "disabled";
768ec4a9540SVasily Khoruzhick		};
769ec4a9540SVasily Khoruzhick
770ec4a9540SVasily Khoruzhick		codec: codec@1c22e00 {
771ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
772ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun8i-a33-codec";
773ec4a9540SVasily Khoruzhick			reg = <0x01c22e00 0x600>;
774ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
775ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
776ec4a9540SVasily Khoruzhick			clock-names = "bus", "mod";
777ec4a9540SVasily Khoruzhick			status = "disabled";
778ec4a9540SVasily Khoruzhick		};
779ec4a9540SVasily Khoruzhick
7806bc37facSAndre Przywara		uart0: serial@1c28000 {
7816bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7826bc37facSAndre Przywara			reg = <0x01c28000 0x400>;
7836bc37facSAndre Przywara			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
7846bc37facSAndre Przywara			reg-shift = <2>;
7856bc37facSAndre Przywara			reg-io-width = <4>;
786494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART0>;
787494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART0>;
7886bc37facSAndre Przywara			status = "disabled";
7896bc37facSAndre Przywara		};
7906bc37facSAndre Przywara
7916bc37facSAndre Przywara		uart1: serial@1c28400 {
7926bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7936bc37facSAndre Przywara			reg = <0x01c28400 0x400>;
7946bc37facSAndre Przywara			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
7956bc37facSAndre Przywara			reg-shift = <2>;
7966bc37facSAndre Przywara			reg-io-width = <4>;
797494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART1>;
798494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART1>;
7996bc37facSAndre Przywara			status = "disabled";
8006bc37facSAndre Przywara		};
8016bc37facSAndre Przywara
8026bc37facSAndre Przywara		uart2: serial@1c28800 {
8036bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8046bc37facSAndre Przywara			reg = <0x01c28800 0x400>;
8056bc37facSAndre Przywara			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
8066bc37facSAndre Przywara			reg-shift = <2>;
8076bc37facSAndre Przywara			reg-io-width = <4>;
808494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART2>;
809494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART2>;
8106bc37facSAndre Przywara			status = "disabled";
8116bc37facSAndre Przywara		};
8126bc37facSAndre Przywara
8136bc37facSAndre Przywara		uart3: serial@1c28c00 {
8146bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8156bc37facSAndre Przywara			reg = <0x01c28c00 0x400>;
8166bc37facSAndre Przywara			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
8176bc37facSAndre Przywara			reg-shift = <2>;
8186bc37facSAndre Przywara			reg-io-width = <4>;
819494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART3>;
820494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART3>;
8216bc37facSAndre Przywara			status = "disabled";
8226bc37facSAndre Przywara		};
8236bc37facSAndre Przywara
8246bc37facSAndre Przywara		uart4: serial@1c29000 {
8256bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8266bc37facSAndre Przywara			reg = <0x01c29000 0x400>;
8276bc37facSAndre Przywara			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
8286bc37facSAndre Przywara			reg-shift = <2>;
8296bc37facSAndre Przywara			reg-io-width = <4>;
830494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART4>;
831494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART4>;
8326bc37facSAndre Przywara			status = "disabled";
8336bc37facSAndre Przywara		};
8346bc37facSAndre Przywara
8356bc37facSAndre Przywara		i2c0: i2c@1c2ac00 {
8366bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8376bc37facSAndre Przywara			reg = <0x01c2ac00 0x400>;
8386bc37facSAndre Przywara			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
839494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C0>;
840494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C0>;
8416bc37facSAndre Przywara			status = "disabled";
8426bc37facSAndre Przywara			#address-cells = <1>;
8436bc37facSAndre Przywara			#size-cells = <0>;
8446bc37facSAndre Przywara		};
8456bc37facSAndre Przywara
8466bc37facSAndre Przywara		i2c1: i2c@1c2b000 {
8476bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8486bc37facSAndre Przywara			reg = <0x01c2b000 0x400>;
8496bc37facSAndre Przywara			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
850494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C1>;
851494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C1>;
8526bc37facSAndre Przywara			status = "disabled";
8536bc37facSAndre Przywara			#address-cells = <1>;
8546bc37facSAndre Przywara			#size-cells = <0>;
8556bc37facSAndre Przywara		};
8566bc37facSAndre Przywara
8576bc37facSAndre Przywara		i2c2: i2c@1c2b400 {
8586bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8596bc37facSAndre Przywara			reg = <0x01c2b400 0x400>;
8606bc37facSAndre Przywara			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
861494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C2>;
862494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C2>;
8636bc37facSAndre Przywara			status = "disabled";
8646bc37facSAndre Przywara			#address-cells = <1>;
8656bc37facSAndre Przywara			#size-cells = <0>;
8666bc37facSAndre Przywara		};
8676bc37facSAndre Przywara
868b518bb15SStefan Brüns
869d6c9da12SCorentin LABBE		spi0: spi@1c68000 {
870b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
871b518bb15SStefan Brüns			reg = <0x01c68000 0x1000>;
872b518bb15SStefan Brüns			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
873b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>;
874b518bb15SStefan Brüns			clock-names = "ahb", "mod";
87506c1258aSStefan Brüns			dmas = <&dma 23>, <&dma 23>;
87606c1258aSStefan Brüns			dma-names = "rx", "tx";
877b518bb15SStefan Brüns			pinctrl-names = "default";
878b518bb15SStefan Brüns			pinctrl-0 = <&spi0_pins>;
879b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI0>;
880b518bb15SStefan Brüns			status = "disabled";
881b518bb15SStefan Brüns			num-cs = <1>;
882b518bb15SStefan Brüns			#address-cells = <1>;
883b518bb15SStefan Brüns			#size-cells = <0>;
884b518bb15SStefan Brüns		};
885b518bb15SStefan Brüns
886d6c9da12SCorentin LABBE		spi1: spi@1c69000 {
887b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
888b518bb15SStefan Brüns			reg = <0x01c69000 0x1000>;
889b518bb15SStefan Brüns			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
890b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>;
891b518bb15SStefan Brüns			clock-names = "ahb", "mod";
89206c1258aSStefan Brüns			dmas = <&dma 24>, <&dma 24>;
89306c1258aSStefan Brüns			dma-names = "rx", "tx";
894b518bb15SStefan Brüns			pinctrl-names = "default";
895b518bb15SStefan Brüns			pinctrl-0 = <&spi1_pins>;
896b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI1>;
897b518bb15SStefan Brüns			status = "disabled";
898b518bb15SStefan Brüns			num-cs = <1>;
899b518bb15SStefan Brüns			#address-cells = <1>;
900b518bb15SStefan Brüns			#size-cells = <0>;
901b518bb15SStefan Brüns		};
902b518bb15SStefan Brüns
90394f44288SCorentin Labbe		emac: ethernet@1c30000 {
90494f44288SCorentin Labbe			compatible = "allwinner,sun50i-a64-emac";
90594f44288SCorentin Labbe			syscon = <&syscon>;
90694f44288SCorentin Labbe			reg = <0x01c30000 0x10000>;
90794f44288SCorentin Labbe			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
90894f44288SCorentin Labbe			interrupt-names = "macirq";
90994f44288SCorentin Labbe			resets = <&ccu RST_BUS_EMAC>;
91094f44288SCorentin Labbe			reset-names = "stmmaceth";
91194f44288SCorentin Labbe			clocks = <&ccu CLK_BUS_EMAC>;
91294f44288SCorentin Labbe			clock-names = "stmmaceth";
91394f44288SCorentin Labbe			status = "disabled";
91494f44288SCorentin Labbe
91594f44288SCorentin Labbe			mdio: mdio {
91616416084SCorentin Labbe				compatible = "snps,dwmac-mdio";
91794f44288SCorentin Labbe				#address-cells = <1>;
91894f44288SCorentin Labbe				#size-cells = <0>;
91994f44288SCorentin Labbe			};
92094f44288SCorentin Labbe		};
92194f44288SCorentin Labbe
9226b683d76SJagan Teki		mali: gpu@1c40000 {
9236b683d76SJagan Teki			compatible = "allwinner,sun50i-a64-mali", "arm,mali-400";
9246b683d76SJagan Teki			reg = <0x01c40000 0x10000>;
9256b683d76SJagan Teki			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
9266b683d76SJagan Teki				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
9276b683d76SJagan Teki				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
9286b683d76SJagan Teki				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
9296b683d76SJagan Teki				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
9306b683d76SJagan Teki				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
9316b683d76SJagan Teki				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
9326b683d76SJagan Teki			interrupt-names = "gp",
9336b683d76SJagan Teki					  "gpmmu",
9346b683d76SJagan Teki					  "pp0",
9356b683d76SJagan Teki					  "ppmmu0",
9366b683d76SJagan Teki					  "pp1",
9376b683d76SJagan Teki					  "ppmmu1",
9386b683d76SJagan Teki					  "pmu";
9396b683d76SJagan Teki			clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
9406b683d76SJagan Teki			clock-names = "bus", "core";
9416b683d76SJagan Teki			resets = <&ccu RST_BUS_GPU>;
9426b683d76SJagan Teki		};
9436b683d76SJagan Teki
9446bc37facSAndre Przywara		gic: interrupt-controller@1c81000 {
9456bc37facSAndre Przywara			compatible = "arm,gic-400";
9466bc37facSAndre Przywara			reg = <0x01c81000 0x1000>,
9476bc37facSAndre Przywara			      <0x01c82000 0x2000>,
9486bc37facSAndre Przywara			      <0x01c84000 0x2000>,
9496bc37facSAndre Przywara			      <0x01c86000 0x2000>;
9506bc37facSAndre Przywara			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
9516bc37facSAndre Przywara			interrupt-controller;
9526bc37facSAndre Przywara			#interrupt-cells = <3>;
9536bc37facSAndre Przywara		};
9546bc37facSAndre Przywara
955b5df280bSAndre Przywara		pwm: pwm@1c21400 {
956b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
957b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
958b5df280bSAndre Przywara			reg = <0x01c21400 0x400>;
959b5df280bSAndre Przywara			clocks = <&osc24M>;
960b5df280bSAndre Przywara			pinctrl-names = "default";
961b5df280bSAndre Przywara			pinctrl-0 = <&pwm_pin>;
962b5df280bSAndre Przywara			#pwm-cells = <3>;
963b5df280bSAndre Przywara			status = "disabled";
964b5df280bSAndre Przywara		};
965b5df280bSAndre Przywara
966ff29f13eSJagan Teki		csi: csi@1cb0000 {
967ff29f13eSJagan Teki			compatible = "allwinner,sun50i-a64-csi";
968ff29f13eSJagan Teki			reg = <0x01cb0000 0x1000>;
969ff29f13eSJagan Teki			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
970ff29f13eSJagan Teki			clocks = <&ccu CLK_BUS_CSI>,
971ff29f13eSJagan Teki				 <&ccu CLK_CSI_SCLK>,
972ff29f13eSJagan Teki				 <&ccu CLK_DRAM_CSI>;
973ff29f13eSJagan Teki			clock-names = "bus", "mod", "ram";
974ff29f13eSJagan Teki			resets = <&ccu RST_BUS_CSI>;
975ff29f13eSJagan Teki			pinctrl-names = "default";
976ff29f13eSJagan Teki			pinctrl-0 = <&csi_pins>;
977ff29f13eSJagan Teki			status = "disabled";
978ff29f13eSJagan Teki		};
979ff29f13eSJagan Teki
980e85f28e0SJagan Teki		hdmi: hdmi@1ee0000 {
981e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-dw-hdmi",
982e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-dw-hdmi";
983e85f28e0SJagan Teki			reg = <0x01ee0000 0x10000>;
984e85f28e0SJagan Teki			reg-io-width = <1>;
985e85f28e0SJagan Teki			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
986e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
987e85f28e0SJagan Teki				 <&ccu CLK_HDMI>;
988e85f28e0SJagan Teki			clock-names = "iahb", "isfr", "tmds";
989e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI1>;
990e85f28e0SJagan Teki			reset-names = "ctrl";
991e85f28e0SJagan Teki			phys = <&hdmi_phy>;
992e85f28e0SJagan Teki			phy-names = "hdmi-phy";
993e85f28e0SJagan Teki			status = "disabled";
994e85f28e0SJagan Teki
995e85f28e0SJagan Teki			ports {
996e85f28e0SJagan Teki				#address-cells = <1>;
997e85f28e0SJagan Teki				#size-cells = <0>;
998e85f28e0SJagan Teki
999e85f28e0SJagan Teki				hdmi_in: port@0 {
1000e85f28e0SJagan Teki					reg = <0>;
1001e85f28e0SJagan Teki
1002e85f28e0SJagan Teki					hdmi_in_tcon1: endpoint {
1003e85f28e0SJagan Teki						remote-endpoint = <&tcon1_out_hdmi>;
1004e85f28e0SJagan Teki					};
1005e85f28e0SJagan Teki				};
1006e85f28e0SJagan Teki
1007e85f28e0SJagan Teki				hdmi_out: port@1 {
1008e85f28e0SJagan Teki					reg = <1>;
1009e85f28e0SJagan Teki				};
1010e85f28e0SJagan Teki			};
1011e85f28e0SJagan Teki		};
1012e85f28e0SJagan Teki
1013e85f28e0SJagan Teki		hdmi_phy: hdmi-phy@1ef0000 {
1014e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-hdmi-phy";
1015e85f28e0SJagan Teki			reg = <0x01ef0000 0x10000>;
1016e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
1017e85f28e0SJagan Teki				 <&ccu 7>;
1018e85f28e0SJagan Teki			clock-names = "bus", "mod", "pll-0";
1019e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI0>;
1020e85f28e0SJagan Teki			reset-names = "phy";
1021e85f28e0SJagan Teki			#phy-cells = <0>;
1022e85f28e0SJagan Teki		};
1023e85f28e0SJagan Teki
10246bc37facSAndre Przywara		rtc: rtc@1f00000 {
102544ff3cafSChen-Yu Tsai			compatible = "allwinner,sun50i-a64-rtc",
102644ff3cafSChen-Yu Tsai				     "allwinner,sun8i-h3-rtc";
102744ff3cafSChen-Yu Tsai			reg = <0x01f00000 0x400>;
10286bc37facSAndre Przywara			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
10296bc37facSAndre Przywara				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
103044ff3cafSChen-Yu Tsai			clock-output-names = "osc32k", "osc32k-out", "iosc";
1031e1a9a474SJagan Teki			clocks = <&osc32k>;
1032e1a9a474SJagan Teki			#clock-cells = <1>;
10336bc37facSAndre Przywara		};
1034791a9e00SIcenowy Zheng
1035535ca508SIcenowy Zheng		r_intc: interrupt-controller@1f00c00 {
1036535ca508SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-intc",
1037535ca508SIcenowy Zheng				     "allwinner,sun6i-a31-r-intc";
1038535ca508SIcenowy Zheng			interrupt-controller;
1039535ca508SIcenowy Zheng			#interrupt-cells = <2>;
1040535ca508SIcenowy Zheng			reg = <0x01f00c00 0x400>;
1041535ca508SIcenowy Zheng			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1042535ca508SIcenowy Zheng		};
1043535ca508SIcenowy Zheng
1044791a9e00SIcenowy Zheng		r_ccu: clock@1f01400 {
1045791a9e00SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-ccu";
1046791a9e00SIcenowy Zheng			reg = <0x01f01400 0x100>;
104744ff3cafSChen-Yu Tsai			clocks = <&osc24M>, <&rtc 0>, <&rtc 2>, <&ccu 11>;
1048f74994a9SChen-Yu Tsai			clock-names = "hosc", "losc", "iosc", "pll-periph";
1049791a9e00SIcenowy Zheng			#clock-cells = <1>;
1050791a9e00SIcenowy Zheng			#reset-cells = <1>;
1051791a9e00SIcenowy Zheng		};
1052ec427905SIcenowy Zheng
1053ec4a9540SVasily Khoruzhick		codec_analog: codec-analog@1f015c0 {
1054ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-analog";
1055ec4a9540SVasily Khoruzhick			reg = <0x01f015c0 0x4>;
1056ec4a9540SVasily Khoruzhick			status = "disabled";
1057ec4a9540SVasily Khoruzhick		};
1058ec4a9540SVasily Khoruzhick
1059871b5352SIcenowy Zheng		r_i2c: i2c@1f02400 {
1060871b5352SIcenowy Zheng			compatible = "allwinner,sun50i-a64-i2c",
1061871b5352SIcenowy Zheng				     "allwinner,sun6i-a31-i2c";
1062871b5352SIcenowy Zheng			reg = <0x01f02400 0x400>;
1063871b5352SIcenowy Zheng			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1064871b5352SIcenowy Zheng			clocks = <&r_ccu CLK_APB0_I2C>;
1065871b5352SIcenowy Zheng			resets = <&r_ccu RST_APB0_I2C>;
1066871b5352SIcenowy Zheng			status = "disabled";
1067871b5352SIcenowy Zheng			#address-cells = <1>;
1068871b5352SIcenowy Zheng			#size-cells = <0>;
1069871b5352SIcenowy Zheng		};
1070871b5352SIcenowy Zheng
1071b5df280bSAndre Przywara		r_pwm: pwm@1f03800 {
1072b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
1073b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
1074b5df280bSAndre Przywara			reg = <0x01f03800 0x400>;
1075b5df280bSAndre Przywara			clocks = <&osc24M>;
1076b5df280bSAndre Przywara			pinctrl-names = "default";
1077b5df280bSAndre Przywara			pinctrl-0 = <&r_pwm_pin>;
1078b5df280bSAndre Przywara			#pwm-cells = <3>;
1079b5df280bSAndre Przywara			status = "disabled";
1080b5df280bSAndre Przywara		};
1081b5df280bSAndre Przywara
1082d6c9da12SCorentin LABBE		r_pio: pinctrl@1f02c00 {
1083ec427905SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-pinctrl";
1084ec427905SIcenowy Zheng			reg = <0x01f02c00 0x400>;
1085ec427905SIcenowy Zheng			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1086494d8a2cSChen-Yu Tsai			clocks = <&r_ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
1087ec427905SIcenowy Zheng			clock-names = "apb", "hosc", "losc";
1088ec427905SIcenowy Zheng			gpio-controller;
1089ec427905SIcenowy Zheng			#gpio-cells = <3>;
1090ec427905SIcenowy Zheng			interrupt-controller;
1091ec427905SIcenowy Zheng			#interrupt-cells = <3>;
10923b38fdedSIcenowy Zheng
10931b6ff1cbSChen-Yu Tsai			r_i2c_pl89_pins: r-i2c-pl89-pins {
1094871b5352SIcenowy Zheng				pins = "PL8", "PL9";
1095871b5352SIcenowy Zheng				function = "s_i2c";
1096871b5352SIcenowy Zheng			};
1097871b5352SIcenowy Zheng
1098b5df280bSAndre Przywara			r_pwm_pin: pwm {
1099b5df280bSAndre Przywara				pins = "PL10";
1100b5df280bSAndre Przywara				function = "s_pwm";
1101b5df280bSAndre Przywara			};
1102b5df280bSAndre Przywara
110392d378fbSCorentin LABBE			r_rsb_pins: rsb {
11043b38fdedSIcenowy Zheng				pins = "PL0", "PL1";
11053b38fdedSIcenowy Zheng				function = "s_rsb";
11063b38fdedSIcenowy Zheng			};
11073b38fdedSIcenowy Zheng		};
11083b38fdedSIcenowy Zheng
11093b38fdedSIcenowy Zheng		r_rsb: rsb@1f03400 {
11103b38fdedSIcenowy Zheng			compatible = "allwinner,sun8i-a23-rsb";
11113b38fdedSIcenowy Zheng			reg = <0x01f03400 0x400>;
11123b38fdedSIcenowy Zheng			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
11133b38fdedSIcenowy Zheng			clocks = <&r_ccu 6>;
11143b38fdedSIcenowy Zheng			clock-frequency = <3000000>;
11153b38fdedSIcenowy Zheng			resets = <&r_ccu 2>;
11163b38fdedSIcenowy Zheng			pinctrl-names = "default";
11173b38fdedSIcenowy Zheng			pinctrl-0 = <&r_rsb_pins>;
11183b38fdedSIcenowy Zheng			status = "disabled";
11193b38fdedSIcenowy Zheng			#address-cells = <1>;
11203b38fdedSIcenowy Zheng			#size-cells = <0>;
1121ec427905SIcenowy Zheng		};
1122d4185043SHarald Geyer
1123d4185043SHarald Geyer		wdt0: watchdog@1c20ca0 {
1124d4185043SHarald Geyer			compatible = "allwinner,sun50i-a64-wdt",
1125d4185043SHarald Geyer				     "allwinner,sun6i-a31-wdt";
1126d4185043SHarald Geyer			reg = <0x01c20ca0 0x20>;
1127d4185043SHarald Geyer			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1128d4185043SHarald Geyer		};
11296bc37facSAndre Przywara	};
11306bc37facSAndre Przywara};
1131