16bc37facSAndre Przywara/*
26bc37facSAndre Przywara * Copyright (C) 2016 ARM Ltd.
36bc37facSAndre Przywara * based on the Allwinner H3 dtsi:
46bc37facSAndre Przywara *    Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
56bc37facSAndre Przywara *
66bc37facSAndre Przywara * This file is dual-licensed: you can use it either under the terms
76bc37facSAndre Przywara * of the GPL or the X11 license, at your option. Note that this dual
86bc37facSAndre Przywara * licensing only applies to this file, and not this project as a
96bc37facSAndre Przywara * whole.
106bc37facSAndre Przywara *
116bc37facSAndre Przywara *  a) This file is free software; you can redistribute it and/or
126bc37facSAndre Przywara *     modify it under the terms of the GNU General Public License as
136bc37facSAndre Przywara *     published by the Free Software Foundation; either version 2 of the
146bc37facSAndre Przywara *     License, or (at your option) any later version.
156bc37facSAndre Przywara *
166bc37facSAndre Przywara *     This file is distributed in the hope that it will be useful,
176bc37facSAndre Przywara *     but WITHOUT ANY WARRANTY; without even the implied warranty of
186bc37facSAndre Przywara *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
196bc37facSAndre Przywara *     GNU General Public License for more details.
206bc37facSAndre Przywara *
216bc37facSAndre Przywara * Or, alternatively,
226bc37facSAndre Przywara *
236bc37facSAndre Przywara *  b) Permission is hereby granted, free of charge, to any person
246bc37facSAndre Przywara *     obtaining a copy of this software and associated documentation
256bc37facSAndre Przywara *     files (the "Software"), to deal in the Software without
266bc37facSAndre Przywara *     restriction, including without limitation the rights to use,
276bc37facSAndre Przywara *     copy, modify, merge, publish, distribute, sublicense, and/or
286bc37facSAndre Przywara *     sell copies of the Software, and to permit persons to whom the
296bc37facSAndre Przywara *     Software is furnished to do so, subject to the following
306bc37facSAndre Przywara *     conditions:
316bc37facSAndre Przywara *
326bc37facSAndre Przywara *     The above copyright notice and this permission notice shall be
336bc37facSAndre Przywara *     included in all copies or substantial portions of the Software.
346bc37facSAndre Przywara *
356bc37facSAndre Przywara *     THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
366bc37facSAndre Przywara *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
376bc37facSAndre Przywara *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
386bc37facSAndre Przywara *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
396bc37facSAndre Przywara *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
406bc37facSAndre Przywara *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
416bc37facSAndre Przywara *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
426bc37facSAndre Przywara *     OTHER DEALINGS IN THE SOFTWARE.
436bc37facSAndre Przywara */
446bc37facSAndre Przywara
45a004ee35SIcenowy Zheng#include <dt-bindings/clock/sun50i-a64-ccu.h>
462c796fc8SIcenowy Zheng#include <dt-bindings/clock/sun8i-de2.h>
47494d8a2cSChen-Yu Tsai#include <dt-bindings/clock/sun8i-r-ccu.h>
486bc37facSAndre Przywara#include <dt-bindings/interrupt-controller/arm-gic.h>
49a004ee35SIcenowy Zheng#include <dt-bindings/reset/sun50i-a64-ccu.h>
502c796fc8SIcenowy Zheng#include <dt-bindings/reset/sun8i-de2.h>
51871b5352SIcenowy Zheng#include <dt-bindings/reset/sun8i-r-ccu.h>
526bc37facSAndre Przywara
536bc37facSAndre Przywara/ {
546bc37facSAndre Przywara	interrupt-parent = <&gic>;
556bc37facSAndre Przywara	#address-cells = <1>;
566bc37facSAndre Przywara	#size-cells = <1>;
576bc37facSAndre Przywara
58c1cff65fSHarald Geyer	chosen {
59c1cff65fSHarald Geyer		#address-cells = <1>;
60c1cff65fSHarald Geyer		#size-cells = <1>;
61c1cff65fSHarald Geyer		ranges;
62c1cff65fSHarald Geyer
63c1cff65fSHarald Geyer		simplefb_lcd: framebuffer-lcd {
64c1cff65fSHarald Geyer			compatible = "allwinner,simple-framebuffer",
65c1cff65fSHarald Geyer				     "simple-framebuffer";
66c1cff65fSHarald Geyer			allwinner,pipeline = "mixer0-lcd0";
67c1cff65fSHarald Geyer			clocks = <&ccu CLK_TCON0>,
682c796fc8SIcenowy Zheng				 <&display_clocks CLK_MIXER0>;
69c1cff65fSHarald Geyer			status = "disabled";
70c1cff65fSHarald Geyer		};
71fca63f58SIcenowy Zheng
72fca63f58SIcenowy Zheng		simplefb_hdmi: framebuffer-hdmi {
73fca63f58SIcenowy Zheng			compatible = "allwinner,simple-framebuffer",
74fca63f58SIcenowy Zheng				     "simple-framebuffer";
75fca63f58SIcenowy Zheng			allwinner,pipeline = "mixer1-lcd1-hdmi";
76fca63f58SIcenowy Zheng			clocks = <&display_clocks CLK_MIXER1>,
77fca63f58SIcenowy Zheng				 <&ccu CLK_TCON1>, <&ccu CLK_HDMI>;
78fca63f58SIcenowy Zheng			status = "disabled";
79fca63f58SIcenowy Zheng		};
80c1cff65fSHarald Geyer	};
81c1cff65fSHarald Geyer
826bc37facSAndre Przywara	cpus {
836bc37facSAndre Przywara		#address-cells = <1>;
846bc37facSAndre Przywara		#size-cells = <0>;
856bc37facSAndre Przywara
866bc37facSAndre Przywara		cpu0: cpu@0 {
876bc37facSAndre Przywara			compatible = "arm,cortex-a53", "arm,armv8";
886bc37facSAndre Przywara			device_type = "cpu";
896bc37facSAndre Przywara			reg = <0>;
906bc37facSAndre Przywara			enable-method = "psci";
9139defc81SAndre Przywara			next-level-cache = <&L2>;
926bc37facSAndre Przywara		};
936bc37facSAndre Przywara
946bc37facSAndre Przywara		cpu1: cpu@1 {
956bc37facSAndre Przywara			compatible = "arm,cortex-a53", "arm,armv8";
966bc37facSAndre Przywara			device_type = "cpu";
976bc37facSAndre Przywara			reg = <1>;
986bc37facSAndre Przywara			enable-method = "psci";
9939defc81SAndre Przywara			next-level-cache = <&L2>;
1006bc37facSAndre Przywara		};
1016bc37facSAndre Przywara
1026bc37facSAndre Przywara		cpu2: cpu@2 {
1036bc37facSAndre Przywara			compatible = "arm,cortex-a53", "arm,armv8";
1046bc37facSAndre Przywara			device_type = "cpu";
1056bc37facSAndre Przywara			reg = <2>;
1066bc37facSAndre Przywara			enable-method = "psci";
10739defc81SAndre Przywara			next-level-cache = <&L2>;
1086bc37facSAndre Przywara		};
1096bc37facSAndre Przywara
1106bc37facSAndre Przywara		cpu3: cpu@3 {
1116bc37facSAndre Przywara			compatible = "arm,cortex-a53", "arm,armv8";
1126bc37facSAndre Przywara			device_type = "cpu";
1136bc37facSAndre Przywara			reg = <3>;
1146bc37facSAndre Przywara			enable-method = "psci";
11539defc81SAndre Przywara			next-level-cache = <&L2>;
11639defc81SAndre Przywara		};
11739defc81SAndre Przywara
11839defc81SAndre Przywara		L2: l2-cache {
11939defc81SAndre Przywara			compatible = "cache";
12039defc81SAndre Przywara			cache-level = <2>;
1216bc37facSAndre Przywara		};
1226bc37facSAndre Przywara	};
1236bc37facSAndre Przywara
124e85f28e0SJagan Teki	de: display-engine {
125e85f28e0SJagan Teki		compatible = "allwinner,sun50i-a64-display-engine";
126e85f28e0SJagan Teki		allwinner,pipelines = <&mixer0>,
127e85f28e0SJagan Teki				      <&mixer1>;
128e85f28e0SJagan Teki		status = "disabled";
129e85f28e0SJagan Teki	};
130e85f28e0SJagan Teki
1316bc37facSAndre Przywara	osc24M: osc24M_clk {
1326bc37facSAndre Przywara		#clock-cells = <0>;
1336bc37facSAndre Przywara		compatible = "fixed-clock";
1346bc37facSAndre Przywara		clock-frequency = <24000000>;
1356bc37facSAndre Przywara		clock-output-names = "osc24M";
1366bc37facSAndre Przywara	};
1376bc37facSAndre Przywara
1386bc37facSAndre Przywara	osc32k: osc32k_clk {
1396bc37facSAndre Przywara		#clock-cells = <0>;
1406bc37facSAndre Przywara		compatible = "fixed-clock";
1416bc37facSAndre Przywara		clock-frequency = <32768>;
14244ff3cafSChen-Yu Tsai		clock-output-names = "ext-osc32k";
143791a9e00SIcenowy Zheng	};
144791a9e00SIcenowy Zheng
14534a97fccSHarald Geyer	pmu {
14634a97fccSHarald Geyer		compatible = "arm,cortex-a53-pmu";
14734a97fccSHarald Geyer		interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>,
14834a97fccSHarald Geyer			     <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>,
14934a97fccSHarald Geyer			     <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>,
15034a97fccSHarald Geyer			     <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
15134a97fccSHarald Geyer		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
15234a97fccSHarald Geyer	};
15334a97fccSHarald Geyer
1546bc37facSAndre Przywara	psci {
1556bc37facSAndre Przywara		compatible = "arm,psci-0.2";
1566bc37facSAndre Przywara		method = "smc";
1576bc37facSAndre Przywara	};
1586bc37facSAndre Przywara
159ec4a9540SVasily Khoruzhick	sound: sound {
160ec4a9540SVasily Khoruzhick		compatible = "simple-audio-card";
161ec4a9540SVasily Khoruzhick		simple-audio-card,name = "sun50i-a64-audio";
162ec4a9540SVasily Khoruzhick		simple-audio-card,format = "i2s";
163ec4a9540SVasily Khoruzhick		simple-audio-card,frame-master = <&cpudai>;
164ec4a9540SVasily Khoruzhick		simple-audio-card,bitclock-master = <&cpudai>;
165ec4a9540SVasily Khoruzhick		simple-audio-card,mclk-fs = <128>;
166ec4a9540SVasily Khoruzhick		simple-audio-card,aux-devs = <&codec_analog>;
167ec4a9540SVasily Khoruzhick		simple-audio-card,routing =
168ec4a9540SVasily Khoruzhick				"Left DAC", "AIF1 Slot 0 Left",
169ec4a9540SVasily Khoruzhick				"Right DAC", "AIF1 Slot 0 Right",
170ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Left ADC", "Left ADC",
171ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Right ADC", "Right ADC";
172ec4a9540SVasily Khoruzhick		status = "disabled";
173ec4a9540SVasily Khoruzhick
174ec4a9540SVasily Khoruzhick		cpudai: simple-audio-card,cpu {
175ec4a9540SVasily Khoruzhick			sound-dai = <&dai>;
176ec4a9540SVasily Khoruzhick		};
177ec4a9540SVasily Khoruzhick
178ec4a9540SVasily Khoruzhick		link_codec: simple-audio-card,codec {
179ec4a9540SVasily Khoruzhick			sound-dai = <&codec>;
180ec4a9540SVasily Khoruzhick		};
181ec4a9540SVasily Khoruzhick	};
182ec4a9540SVasily Khoruzhick
18378e07137SMarcus Cooper	sound_spdif {
18478e07137SMarcus Cooper		compatible = "simple-audio-card";
18578e07137SMarcus Cooper		simple-audio-card,name = "On-board SPDIF";
18678e07137SMarcus Cooper
18778e07137SMarcus Cooper		simple-audio-card,cpu {
18878e07137SMarcus Cooper			sound-dai = <&spdif>;
18978e07137SMarcus Cooper		};
19078e07137SMarcus Cooper
19178e07137SMarcus Cooper		simple-audio-card,codec {
19278e07137SMarcus Cooper			sound-dai = <&spdif_out>;
19378e07137SMarcus Cooper		};
19478e07137SMarcus Cooper	};
19578e07137SMarcus Cooper
19678e07137SMarcus Cooper	spdif_out: spdif-out {
19778e07137SMarcus Cooper		#sound-dai-cells = <0>;
19878e07137SMarcus Cooper		compatible = "linux,spdif-dit";
19978e07137SMarcus Cooper	};
20078e07137SMarcus Cooper
2016bc37facSAndre Przywara	timer {
2026bc37facSAndre Przywara		compatible = "arm,armv8-timer";
20355ec26d6SSamuel Holland		allwinner,erratum-unknown1;
2046bc37facSAndre Przywara		interrupts = <GIC_PPI 13
2056bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2066bc37facSAndre Przywara			     <GIC_PPI 14
2076bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2086bc37facSAndre Przywara			     <GIC_PPI 11
2096bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
2106bc37facSAndre Przywara			     <GIC_PPI 10
2116bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
2126bc37facSAndre Przywara	};
2136bc37facSAndre Przywara
2146bc37facSAndre Przywara	soc {
2156bc37facSAndre Przywara		compatible = "simple-bus";
2166bc37facSAndre Przywara		#address-cells = <1>;
2176bc37facSAndre Przywara		#size-cells = <1>;
2186bc37facSAndre Przywara		ranges;
2196bc37facSAndre Przywara
2202c796fc8SIcenowy Zheng		de2@1000000 {
2212c796fc8SIcenowy Zheng			compatible = "allwinner,sun50i-a64-de2";
2222c796fc8SIcenowy Zheng			reg = <0x1000000 0x400000>;
2232c796fc8SIcenowy Zheng			allwinner,sram = <&de2_sram 1>;
2242c796fc8SIcenowy Zheng			#address-cells = <1>;
2252c796fc8SIcenowy Zheng			#size-cells = <1>;
2262c796fc8SIcenowy Zheng			ranges = <0 0x1000000 0x400000>;
2272c796fc8SIcenowy Zheng
2282c796fc8SIcenowy Zheng			display_clocks: clock@0 {
2292c796fc8SIcenowy Zheng				compatible = "allwinner,sun50i-a64-de2-clk";
2302c796fc8SIcenowy Zheng				reg = <0x0 0x100000>;
2312c796fc8SIcenowy Zheng				clocks = <&ccu CLK_DE>,
2322c796fc8SIcenowy Zheng					 <&ccu CLK_BUS_DE>;
2332c796fc8SIcenowy Zheng				clock-names = "mod",
2342c796fc8SIcenowy Zheng					      "bus";
2352c796fc8SIcenowy Zheng				resets = <&ccu RST_BUS_DE>;
2362c796fc8SIcenowy Zheng				#clock-cells = <1>;
2372c796fc8SIcenowy Zheng				#reset-cells = <1>;
2382c796fc8SIcenowy Zheng			};
239e85f28e0SJagan Teki
240e85f28e0SJagan Teki			mixer0: mixer@100000 {
241e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-0";
242e85f28e0SJagan Teki				reg = <0x100000 0x100000>;
243e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER0>,
244e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER0>;
245e85f28e0SJagan Teki				clock-names = "bus",
246e85f28e0SJagan Teki					      "mod";
247e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER0>;
248e85f28e0SJagan Teki
249e85f28e0SJagan Teki				ports {
250e85f28e0SJagan Teki					#address-cells = <1>;
251e85f28e0SJagan Teki					#size-cells = <0>;
252e85f28e0SJagan Teki
253e85f28e0SJagan Teki					mixer0_out: port@1 {
254e85f28e0SJagan Teki						reg = <1>;
255e85f28e0SJagan Teki
256e85f28e0SJagan Teki						mixer0_out_tcon0: endpoint {
257e85f28e0SJagan Teki							remote-endpoint = <&tcon0_in_mixer0>;
258e85f28e0SJagan Teki						};
259e85f28e0SJagan Teki					};
260e85f28e0SJagan Teki				};
261e85f28e0SJagan Teki			};
262e85f28e0SJagan Teki
263e85f28e0SJagan Teki			mixer1: mixer@200000 {
264e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-1";
265e85f28e0SJagan Teki				reg = <0x200000 0x100000>;
266e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER1>,
267e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER1>;
268e85f28e0SJagan Teki				clock-names = "bus",
269e85f28e0SJagan Teki					      "mod";
270e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER1>;
271e85f28e0SJagan Teki
272e85f28e0SJagan Teki				ports {
273e85f28e0SJagan Teki					#address-cells = <1>;
274e85f28e0SJagan Teki					#size-cells = <0>;
275e85f28e0SJagan Teki
276e85f28e0SJagan Teki					mixer1_out: port@1 {
277e85f28e0SJagan Teki						reg = <1>;
278e85f28e0SJagan Teki
279e85f28e0SJagan Teki						mixer1_out_tcon1: endpoint {
280e85f28e0SJagan Teki							remote-endpoint = <&tcon1_in_mixer1>;
281e85f28e0SJagan Teki						};
282e85f28e0SJagan Teki					};
283e85f28e0SJagan Teki				};
284e85f28e0SJagan Teki			};
2852c796fc8SIcenowy Zheng		};
2862c796fc8SIcenowy Zheng
28779b95360SCorentin Labbe		syscon: syscon@1c00000 {
2881f1f5183SIcenowy Zheng			compatible = "allwinner,sun50i-a64-system-control";
28979b95360SCorentin Labbe			reg = <0x01c00000 0x1000>;
2901f1f5183SIcenowy Zheng			#address-cells = <1>;
2911f1f5183SIcenowy Zheng			#size-cells = <1>;
2921f1f5183SIcenowy Zheng			ranges;
2931f1f5183SIcenowy Zheng
2941f1f5183SIcenowy Zheng			sram_c: sram@18000 {
2951f1f5183SIcenowy Zheng				compatible = "mmio-sram";
2961f1f5183SIcenowy Zheng				reg = <0x00018000 0x28000>;
2971f1f5183SIcenowy Zheng				#address-cells = <1>;
2981f1f5183SIcenowy Zheng				#size-cells = <1>;
2991f1f5183SIcenowy Zheng				ranges = <0 0x00018000 0x28000>;
3001f1f5183SIcenowy Zheng
3011f1f5183SIcenowy Zheng				de2_sram: sram-section@0 {
3021f1f5183SIcenowy Zheng					compatible = "allwinner,sun50i-a64-sram-c";
3031f1f5183SIcenowy Zheng					reg = <0x0000 0x28000>;
3041f1f5183SIcenowy Zheng				};
3051f1f5183SIcenowy Zheng			};
306106deea8SPaul Kocialkowski
307106deea8SPaul Kocialkowski			sram_c1: sram@1d00000 {
308106deea8SPaul Kocialkowski				compatible = "mmio-sram";
309106deea8SPaul Kocialkowski				reg = <0x01d00000 0x40000>;
310106deea8SPaul Kocialkowski				#address-cells = <1>;
311106deea8SPaul Kocialkowski				#size-cells = <1>;
312106deea8SPaul Kocialkowski				ranges = <0 0x01d00000 0x40000>;
313106deea8SPaul Kocialkowski
314106deea8SPaul Kocialkowski				ve_sram: sram-section@0 {
315106deea8SPaul Kocialkowski					compatible = "allwinner,sun50i-a64-sram-c1",
316106deea8SPaul Kocialkowski						     "allwinner,sun4i-a10-sram-c1";
317106deea8SPaul Kocialkowski					reg = <0x000000 0x40000>;
318106deea8SPaul Kocialkowski				};
319106deea8SPaul Kocialkowski			};
32079b95360SCorentin Labbe		};
32179b95360SCorentin Labbe
322c32637e0SStefan Brüns		dma: dma-controller@1c02000 {
323c32637e0SStefan Brüns			compatible = "allwinner,sun50i-a64-dma";
324c32637e0SStefan Brüns			reg = <0x01c02000 0x1000>;
325c32637e0SStefan Brüns			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
326c32637e0SStefan Brüns			clocks = <&ccu CLK_BUS_DMA>;
327c32637e0SStefan Brüns			dma-channels = <8>;
328c32637e0SStefan Brüns			dma-requests = <27>;
329c32637e0SStefan Brüns			resets = <&ccu RST_BUS_DMA>;
330c32637e0SStefan Brüns			#dma-cells = <1>;
331c32637e0SStefan Brüns		};
332c32637e0SStefan Brüns
333e85f28e0SJagan Teki		tcon0: lcd-controller@1c0c000 {
334e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-lcd",
335e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-lcd";
336e85f28e0SJagan Teki			reg = <0x01c0c000 0x1000>;
337e85f28e0SJagan Teki			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
338e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON0>, <&ccu CLK_TCON0>;
339e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch0";
340e85f28e0SJagan Teki			clock-output-names = "tcon-pixel-clock";
341e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON0>, <&ccu RST_BUS_LVDS>;
342e85f28e0SJagan Teki			reset-names = "lcd", "lvds";
343e85f28e0SJagan Teki
344e85f28e0SJagan Teki			ports {
345e85f28e0SJagan Teki				#address-cells = <1>;
346e85f28e0SJagan Teki				#size-cells = <0>;
347e85f28e0SJagan Teki
348e85f28e0SJagan Teki				tcon0_in: port@0 {
349e85f28e0SJagan Teki					#address-cells = <1>;
350e85f28e0SJagan Teki					#size-cells = <0>;
351e85f28e0SJagan Teki					reg = <0>;
352e85f28e0SJagan Teki
353e85f28e0SJagan Teki					tcon0_in_mixer0: endpoint@0 {
354e85f28e0SJagan Teki						reg = <0>;
355e85f28e0SJagan Teki						remote-endpoint = <&mixer0_out_tcon0>;
356e85f28e0SJagan Teki					};
357e85f28e0SJagan Teki				};
358e85f28e0SJagan Teki
359e85f28e0SJagan Teki				tcon0_out: port@1 {
360e85f28e0SJagan Teki					#address-cells = <1>;
361e85f28e0SJagan Teki					#size-cells = <0>;
362e85f28e0SJagan Teki					reg = <1>;
363e85f28e0SJagan Teki				};
364e85f28e0SJagan Teki			};
365e85f28e0SJagan Teki		};
366e85f28e0SJagan Teki
367e85f28e0SJagan Teki		tcon1: lcd-controller@1c0d000 {
368e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-tv",
369e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-tv";
370e85f28e0SJagan Teki			reg = <0x01c0d000 0x1000>;
371e85f28e0SJagan Teki			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
372e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON1>, <&ccu CLK_TCON1>;
373e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch1";
374e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON1>;
375e85f28e0SJagan Teki			reset-names = "lcd";
376e85f28e0SJagan Teki
377e85f28e0SJagan Teki			ports {
378e85f28e0SJagan Teki				#address-cells = <1>;
379e85f28e0SJagan Teki				#size-cells = <0>;
380e85f28e0SJagan Teki
381e85f28e0SJagan Teki				tcon1_in: port@0 {
382e85f28e0SJagan Teki					reg = <0>;
383e85f28e0SJagan Teki
384e85f28e0SJagan Teki					tcon1_in_mixer1: endpoint {
385e85f28e0SJagan Teki						remote-endpoint = <&mixer1_out_tcon1>;
386e85f28e0SJagan Teki					};
387e85f28e0SJagan Teki				};
388e85f28e0SJagan Teki
389e85f28e0SJagan Teki				tcon1_out: port@1 {
390e85f28e0SJagan Teki					#address-cells = <1>;
391e85f28e0SJagan Teki					#size-cells = <0>;
392e85f28e0SJagan Teki					reg = <1>;
393e85f28e0SJagan Teki
394e85f28e0SJagan Teki					tcon1_out_hdmi: endpoint@1 {
395e85f28e0SJagan Teki						reg = <1>;
396e85f28e0SJagan Teki						remote-endpoint = <&hdmi_in_tcon1>;
397e85f28e0SJagan Teki					};
398e85f28e0SJagan Teki				};
399e85f28e0SJagan Teki			};
400e85f28e0SJagan Teki		};
401e85f28e0SJagan Teki
402d60ce247SPaul Kocialkowski		video-codec@1c0e000 {
403d60ce247SPaul Kocialkowski			compatible = "allwinner,sun50i-h5-video-engine";
404d60ce247SPaul Kocialkowski			reg = <0x01c0e000 0x1000>;
405d60ce247SPaul Kocialkowski			clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
406d60ce247SPaul Kocialkowski				 <&ccu CLK_DRAM_VE>;
407d60ce247SPaul Kocialkowski			clock-names = "ahb", "mod", "ram";
408d60ce247SPaul Kocialkowski			resets = <&ccu RST_BUS_VE>;
409d60ce247SPaul Kocialkowski			interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
410d60ce247SPaul Kocialkowski			allwinner,sram = <&ve_sram 1>;
411d60ce247SPaul Kocialkowski		};
412d60ce247SPaul Kocialkowski
413f3dff347SAndre Przywara		mmc0: mmc@1c0f000 {
414f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
415f3dff347SAndre Przywara			reg = <0x01c0f000 0x1000>;
416f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
417f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
418f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC0>;
419f3dff347SAndre Przywara			reset-names = "ahb";
420f3dff347SAndre Przywara			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
42122be992fSMaxime Ripard			max-frequency = <150000000>;
422f3dff347SAndre Przywara			status = "disabled";
423f3dff347SAndre Przywara			#address-cells = <1>;
424f3dff347SAndre Przywara			#size-cells = <0>;
425f3dff347SAndre Przywara		};
426f3dff347SAndre Przywara
427f3dff347SAndre Przywara		mmc1: mmc@1c10000 {
428f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
429f3dff347SAndre Przywara			reg = <0x01c10000 0x1000>;
430f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>;
431f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
432f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC1>;
433f3dff347SAndre Przywara			reset-names = "ahb";
434f3dff347SAndre Przywara			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
43522be992fSMaxime Ripard			max-frequency = <150000000>;
436f3dff347SAndre Przywara			status = "disabled";
437f3dff347SAndre Przywara			#address-cells = <1>;
438f3dff347SAndre Przywara			#size-cells = <0>;
439f3dff347SAndre Przywara		};
440f3dff347SAndre Przywara
441f3dff347SAndre Przywara		mmc2: mmc@1c11000 {
442f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-emmc";
443f3dff347SAndre Przywara			reg = <0x01c11000 0x1000>;
444f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>;
445f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
446f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC2>;
447f3dff347SAndre Przywara			reset-names = "ahb";
448f3dff347SAndre Przywara			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
44922be992fSMaxime Ripard			max-frequency = <200000000>;
450f3dff347SAndre Przywara			status = "disabled";
451f3dff347SAndre Przywara			#address-cells = <1>;
452f3dff347SAndre Przywara			#size-cells = <0>;
453f3dff347SAndre Przywara		};
454f3dff347SAndre Przywara
455ac947b17SEmmanuel Vadot		sid: eeprom@1c14000 {
456ac947b17SEmmanuel Vadot			compatible = "allwinner,sun50i-a64-sid";
457ac947b17SEmmanuel Vadot			reg = <0x1c14000 0x400>;
458ac947b17SEmmanuel Vadot		};
459ac947b17SEmmanuel Vadot
460d6c9da12SCorentin LABBE		usb_otg: usb@1c19000 {
461972a3ecdSIcenowy Zheng			compatible = "allwinner,sun8i-a33-musb";
462972a3ecdSIcenowy Zheng			reg = <0x01c19000 0x0400>;
463972a3ecdSIcenowy Zheng			clocks = <&ccu CLK_BUS_OTG>;
464972a3ecdSIcenowy Zheng			resets = <&ccu RST_BUS_OTG>;
465972a3ecdSIcenowy Zheng			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
466972a3ecdSIcenowy Zheng			interrupt-names = "mc";
467972a3ecdSIcenowy Zheng			phys = <&usbphy 0>;
468972a3ecdSIcenowy Zheng			phy-names = "usb";
469972a3ecdSIcenowy Zheng			extcon = <&usbphy 0>;
470972a3ecdSIcenowy Zheng			status = "disabled";
471972a3ecdSIcenowy Zheng		};
472972a3ecdSIcenowy Zheng
473d6c9da12SCorentin LABBE		usbphy: phy@1c19400 {
474a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-usb-phy";
475a004ee35SIcenowy Zheng			reg = <0x01c19400 0x14>,
4760d984797SIcenowy Zheng			      <0x01c1a800 0x4>,
477a004ee35SIcenowy Zheng			      <0x01c1b800 0x4>;
478a004ee35SIcenowy Zheng			reg-names = "phy_ctrl",
4790d984797SIcenowy Zheng				    "pmu0",
480a004ee35SIcenowy Zheng				    "pmu1";
481a004ee35SIcenowy Zheng			clocks = <&ccu CLK_USB_PHY0>,
482a004ee35SIcenowy Zheng				 <&ccu CLK_USB_PHY1>;
483a004ee35SIcenowy Zheng			clock-names = "usb0_phy",
484a004ee35SIcenowy Zheng				      "usb1_phy";
485a004ee35SIcenowy Zheng			resets = <&ccu RST_USB_PHY0>,
486a004ee35SIcenowy Zheng				 <&ccu RST_USB_PHY1>;
487a004ee35SIcenowy Zheng			reset-names = "usb0_reset",
488a004ee35SIcenowy Zheng				      "usb1_reset";
489a004ee35SIcenowy Zheng			status = "disabled";
490a004ee35SIcenowy Zheng			#phy-cells = <1>;
491a004ee35SIcenowy Zheng		};
492a004ee35SIcenowy Zheng
493d6c9da12SCorentin LABBE		ehci0: usb@1c1a000 {
494dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
495dc03a047SIcenowy Zheng			reg = <0x01c1a000 0x100>;
496dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
497dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
498dc03a047SIcenowy Zheng				 <&ccu CLK_BUS_EHCI0>,
499dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
500dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>,
501dc03a047SIcenowy Zheng				 <&ccu RST_BUS_EHCI0>;
502dc03a047SIcenowy Zheng			status = "disabled";
503dc03a047SIcenowy Zheng		};
504dc03a047SIcenowy Zheng
505d6c9da12SCorentin LABBE		ohci0: usb@1c1a400 {
506dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
507dc03a047SIcenowy Zheng			reg = <0x01c1a400 0x100>;
508dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
509dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
510dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
511dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>;
512dc03a047SIcenowy Zheng			status = "disabled";
513dc03a047SIcenowy Zheng		};
514dc03a047SIcenowy Zheng
515d6c9da12SCorentin LABBE		ehci1: usb@1c1b000 {
516a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
517a004ee35SIcenowy Zheng			reg = <0x01c1b000 0x100>;
518a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
519a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
520a004ee35SIcenowy Zheng				 <&ccu CLK_BUS_EHCI1>,
521a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
522a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>,
523a004ee35SIcenowy Zheng				 <&ccu RST_BUS_EHCI1>;
524a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
525a004ee35SIcenowy Zheng			phy-names = "usb";
526a004ee35SIcenowy Zheng			status = "disabled";
527a004ee35SIcenowy Zheng		};
528a004ee35SIcenowy Zheng
529d6c9da12SCorentin LABBE		ohci1: usb@1c1b400 {
530a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
531a004ee35SIcenowy Zheng			reg = <0x01c1b400 0x100>;
532a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
533a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
534a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
535a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>;
536a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
537a004ee35SIcenowy Zheng			phy-names = "usb";
538a004ee35SIcenowy Zheng			status = "disabled";
539a004ee35SIcenowy Zheng		};
540a004ee35SIcenowy Zheng
541d6c9da12SCorentin LABBE		ccu: clock@1c20000 {
5426bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-ccu";
5436bc37facSAndre Przywara			reg = <0x01c20000 0x400>;
54444ff3cafSChen-Yu Tsai			clocks = <&osc24M>, <&rtc 0>;
5456bc37facSAndre Przywara			clock-names = "hosc", "losc";
5466bc37facSAndre Przywara			#clock-cells = <1>;
5476bc37facSAndre Przywara			#reset-cells = <1>;
5486bc37facSAndre Przywara		};
5496bc37facSAndre Przywara
5506bc37facSAndre Przywara		pio: pinctrl@1c20800 {
5516bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-pinctrl";
5526bc37facSAndre Przywara			reg = <0x01c20800 0x400>;
5536bc37facSAndre Przywara			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
5546bc37facSAndre Przywara				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
5556bc37facSAndre Przywara				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
556f98121f3SArnd Bergmann			clocks = <&ccu 58>;
5576bc37facSAndre Przywara			gpio-controller;
5586bc37facSAndre Przywara			#gpio-cells = <3>;
5596bc37facSAndre Przywara			interrupt-controller;
5606bc37facSAndre Przywara			#interrupt-cells = <3>;
5616bc37facSAndre Przywara
56211239fe6SHarald Geyer			i2c0_pins: i2c0_pins {
56311239fe6SHarald Geyer				pins = "PH0", "PH1";
56411239fe6SHarald Geyer				function = "i2c0";
56511239fe6SHarald Geyer			};
56611239fe6SHarald Geyer
5676bc37facSAndre Przywara			i2c1_pins: i2c1_pins {
5686bc37facSAndre Przywara				pins = "PH2", "PH3";
5696bc37facSAndre Przywara				function = "i2c1";
5706bc37facSAndre Przywara			};
5716bc37facSAndre Przywara
572a3e8f492SMaxime Ripard			mmc0_pins: mmc0-pins {
573a3e8f492SMaxime Ripard				pins = "PF0", "PF1", "PF2", "PF3",
574a3e8f492SMaxime Ripard				       "PF4", "PF5";
575a3e8f492SMaxime Ripard				function = "mmc0";
576a3e8f492SMaxime Ripard				drive-strength = <30>;
577a3e8f492SMaxime Ripard				bias-pull-up;
578a3e8f492SMaxime Ripard			};
579a3e8f492SMaxime Ripard
580a3e8f492SMaxime Ripard			mmc1_pins: mmc1-pins {
581a3e8f492SMaxime Ripard				pins = "PG0", "PG1", "PG2", "PG3",
582a3e8f492SMaxime Ripard				       "PG4", "PG5";
583a3e8f492SMaxime Ripard				function = "mmc1";
584a3e8f492SMaxime Ripard				drive-strength = <30>;
585a3e8f492SMaxime Ripard				bias-pull-up;
586a3e8f492SMaxime Ripard			};
587a3e8f492SMaxime Ripard
588a3e8f492SMaxime Ripard			mmc2_pins: mmc2-pins {
589fa59dd2eSChen-Yu Tsai				pins = "PC5", "PC6", "PC8", "PC9",
590a3e8f492SMaxime Ripard				       "PC10","PC11", "PC12", "PC13",
591a3e8f492SMaxime Ripard				       "PC14", "PC15", "PC16";
592a3e8f492SMaxime Ripard				function = "mmc2";
593a3e8f492SMaxime Ripard				drive-strength = <30>;
594a3e8f492SMaxime Ripard				bias-pull-up;
595a3e8f492SMaxime Ripard			};
596a3e8f492SMaxime Ripard
597fa59dd2eSChen-Yu Tsai			mmc2_ds_pin: mmc2-ds-pin {
598fa59dd2eSChen-Yu Tsai				pins = "PC1";
599fa59dd2eSChen-Yu Tsai				function = "mmc2";
600fa59dd2eSChen-Yu Tsai				drive-strength = <30>;
601fa59dd2eSChen-Yu Tsai				bias-pull-up;
602fa59dd2eSChen-Yu Tsai			};
603fa59dd2eSChen-Yu Tsai
604b5df280bSAndre Przywara			pwm_pin: pwm_pin {
605b5df280bSAndre Przywara				pins = "PD22";
606b5df280bSAndre Przywara				function = "pwm";
607b5df280bSAndre Przywara			};
608b5df280bSAndre Przywara
609e53f67e9SCorentin Labbe			rmii_pins: rmii_pins {
610e53f67e9SCorentin Labbe				pins = "PD10", "PD11", "PD13", "PD14", "PD17",
611e53f67e9SCorentin Labbe				       "PD18", "PD19", "PD20", "PD22", "PD23";
612e53f67e9SCorentin Labbe				function = "emac";
613e53f67e9SCorentin Labbe				drive-strength = <40>;
614e53f67e9SCorentin Labbe			};
615e53f67e9SCorentin Labbe
616e53f67e9SCorentin Labbe			rgmii_pins: rgmii_pins {
617e53f67e9SCorentin Labbe				pins = "PD8", "PD9", "PD10", "PD11", "PD12",
618e53f67e9SCorentin Labbe				       "PD13", "PD15", "PD16", "PD17", "PD18",
619e53f67e9SCorentin Labbe				       "PD19", "PD20", "PD21", "PD22", "PD23";
620e53f67e9SCorentin Labbe				function = "emac";
621e53f67e9SCorentin Labbe				drive-strength = <40>;
622e53f67e9SCorentin Labbe			};
623e53f67e9SCorentin Labbe
624b399d2acSMarcus Cooper			spdif_tx_pin: spdif {
625b399d2acSMarcus Cooper				pins = "PH8";
626b399d2acSMarcus Cooper				function = "spdif";
627b399d2acSMarcus Cooper			};
628b399d2acSMarcus Cooper
629b518bb15SStefan Brüns			spi0_pins: spi0 {
630b518bb15SStefan Brüns				pins = "PC0", "PC1", "PC2", "PC3";
631b518bb15SStefan Brüns				function = "spi0";
632b518bb15SStefan Brüns			};
633b518bb15SStefan Brüns
634b518bb15SStefan Brüns			spi1_pins: spi1 {
635b518bb15SStefan Brüns				pins = "PD0", "PD1", "PD2", "PD3";
636b518bb15SStefan Brüns				function = "spi1";
637b518bb15SStefan Brüns			};
638b518bb15SStefan Brüns
639d91ebb95SChen-Yu Tsai			uart0_pb_pins: uart0-pb-pins {
6406bc37facSAndre Przywara				pins = "PB8", "PB9";
6416bc37facSAndre Przywara				function = "uart0";
6426bc37facSAndre Przywara			};
643e7ba733dSAndre Przywara
644e7ba733dSAndre Przywara			uart1_pins: uart1_pins {
645e7ba733dSAndre Przywara				pins = "PG6", "PG7";
646e7ba733dSAndre Przywara				function = "uart1";
647e7ba733dSAndre Przywara			};
648e7ba733dSAndre Przywara
649e7ba733dSAndre Przywara			uart1_rts_cts_pins: uart1_rts_cts_pins {
650e7ba733dSAndre Przywara				pins = "PG8", "PG9";
651e7ba733dSAndre Przywara				function = "uart1";
652e7ba733dSAndre Przywara			};
65379825719SAndreas Färber
65479825719SAndreas Färber			uart2_pins: uart2-pins {
65579825719SAndreas Färber				pins = "PB0", "PB1";
65679825719SAndreas Färber				function = "uart2";
65779825719SAndreas Färber			};
6582273aa16SAndreas Färber
6592273aa16SAndreas Färber			uart3_pins: uart3-pins {
6602273aa16SAndreas Färber				pins = "PD0", "PD1";
6612273aa16SAndreas Färber				function = "uart3";
6622273aa16SAndreas Färber			};
6632273aa16SAndreas Färber
6642273aa16SAndreas Färber			uart4_pins: uart4-pins {
6652273aa16SAndreas Färber				pins = "PD2", "PD3";
6662273aa16SAndreas Färber				function = "uart4";
6672273aa16SAndreas Färber			};
6682273aa16SAndreas Färber
6692273aa16SAndreas Färber			uart4_rts_cts_pins: uart4-rts-cts-pins {
6702273aa16SAndreas Färber				pins = "PD4", "PD5";
6712273aa16SAndreas Färber				function = "uart4";
6722273aa16SAndreas Färber			};
6736bc37facSAndre Przywara		};
6746bc37facSAndre Przywara
675b399d2acSMarcus Cooper		spdif: spdif@1c21000 {
676b399d2acSMarcus Cooper			#sound-dai-cells = <0>;
677b399d2acSMarcus Cooper			compatible = "allwinner,sun50i-a64-spdif",
678b399d2acSMarcus Cooper				     "allwinner,sun8i-h3-spdif";
679b399d2acSMarcus Cooper			reg = <0x01c21000 0x400>;
680b399d2acSMarcus Cooper			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
681b399d2acSMarcus Cooper			clocks = <&ccu CLK_BUS_SPDIF>, <&ccu CLK_SPDIF>;
682b399d2acSMarcus Cooper			resets = <&ccu RST_BUS_SPDIF>;
683b399d2acSMarcus Cooper			clock-names = "apb", "spdif";
684b399d2acSMarcus Cooper			dmas = <&dma 2>;
685b399d2acSMarcus Cooper			dma-names = "tx";
686b399d2acSMarcus Cooper			pinctrl-names = "default";
687b399d2acSMarcus Cooper			pinctrl-0 = <&spdif_tx_pin>;
688b399d2acSMarcus Cooper			status = "disabled";
689b399d2acSMarcus Cooper		};
690b399d2acSMarcus Cooper
6911c92c009SMarcus Cooper		i2s0: i2s@1c22000 {
6921c92c009SMarcus Cooper			#sound-dai-cells = <0>;
6931c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
6941c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
6951c92c009SMarcus Cooper			reg = <0x01c22000 0x400>;
6961c92c009SMarcus Cooper			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
6971c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S0>, <&ccu CLK_I2S0>;
6981c92c009SMarcus Cooper			clock-names = "apb", "mod";
6991c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S0>;
7001c92c009SMarcus Cooper			dma-names = "rx", "tx";
7011c92c009SMarcus Cooper			dmas = <&dma 3>, <&dma 3>;
7021c92c009SMarcus Cooper			status = "disabled";
7031c92c009SMarcus Cooper		};
7041c92c009SMarcus Cooper
7051c92c009SMarcus Cooper		i2s1: i2s@1c22400 {
7061c92c009SMarcus Cooper			#sound-dai-cells = <0>;
7071c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
7081c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
7091c92c009SMarcus Cooper			reg = <0x01c22400 0x400>;
7101c92c009SMarcus Cooper			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
7111c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S1>, <&ccu CLK_I2S1>;
7121c92c009SMarcus Cooper			clock-names = "apb", "mod";
7131c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S1>;
7141c92c009SMarcus Cooper			dma-names = "rx", "tx";
7151c92c009SMarcus Cooper			dmas = <&dma 4>, <&dma 4>;
7161c92c009SMarcus Cooper			status = "disabled";
7171c92c009SMarcus Cooper		};
7181c92c009SMarcus Cooper
719ec4a9540SVasily Khoruzhick		dai: dai@1c22c00 {
720ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
721ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-i2s";
722ec4a9540SVasily Khoruzhick			reg = <0x01c22c00 0x200>;
723ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
724ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
725ec4a9540SVasily Khoruzhick			clock-names = "apb", "mod";
726ec4a9540SVasily Khoruzhick			resets = <&ccu RST_BUS_CODEC>;
727ec4a9540SVasily Khoruzhick			reset-names = "rst";
728ec4a9540SVasily Khoruzhick			dmas = <&dma 15>, <&dma 15>;
729ec4a9540SVasily Khoruzhick			dma-names = "rx", "tx";
730ec4a9540SVasily Khoruzhick			status = "disabled";
731ec4a9540SVasily Khoruzhick		};
732ec4a9540SVasily Khoruzhick
733ec4a9540SVasily Khoruzhick		codec: codec@1c22e00 {
734ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
735ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun8i-a33-codec";
736ec4a9540SVasily Khoruzhick			reg = <0x01c22e00 0x600>;
737ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
738ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
739ec4a9540SVasily Khoruzhick			clock-names = "bus", "mod";
740ec4a9540SVasily Khoruzhick			status = "disabled";
741ec4a9540SVasily Khoruzhick		};
742ec4a9540SVasily Khoruzhick
7436bc37facSAndre Przywara		uart0: serial@1c28000 {
7446bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7456bc37facSAndre Przywara			reg = <0x01c28000 0x400>;
7466bc37facSAndre Przywara			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
7476bc37facSAndre Przywara			reg-shift = <2>;
7486bc37facSAndre Przywara			reg-io-width = <4>;
749494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART0>;
750494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART0>;
7516bc37facSAndre Przywara			status = "disabled";
7526bc37facSAndre Przywara		};
7536bc37facSAndre Przywara
7546bc37facSAndre Przywara		uart1: serial@1c28400 {
7556bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7566bc37facSAndre Przywara			reg = <0x01c28400 0x400>;
7576bc37facSAndre Przywara			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
7586bc37facSAndre Przywara			reg-shift = <2>;
7596bc37facSAndre Przywara			reg-io-width = <4>;
760494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART1>;
761494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART1>;
7626bc37facSAndre Przywara			status = "disabled";
7636bc37facSAndre Przywara		};
7646bc37facSAndre Przywara
7656bc37facSAndre Przywara		uart2: serial@1c28800 {
7666bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7676bc37facSAndre Przywara			reg = <0x01c28800 0x400>;
7686bc37facSAndre Przywara			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
7696bc37facSAndre Przywara			reg-shift = <2>;
7706bc37facSAndre Przywara			reg-io-width = <4>;
771494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART2>;
772494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART2>;
7736bc37facSAndre Przywara			status = "disabled";
7746bc37facSAndre Przywara		};
7756bc37facSAndre Przywara
7766bc37facSAndre Przywara		uart3: serial@1c28c00 {
7776bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7786bc37facSAndre Przywara			reg = <0x01c28c00 0x400>;
7796bc37facSAndre Przywara			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
7806bc37facSAndre Przywara			reg-shift = <2>;
7816bc37facSAndre Przywara			reg-io-width = <4>;
782494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART3>;
783494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART3>;
7846bc37facSAndre Przywara			status = "disabled";
7856bc37facSAndre Przywara		};
7866bc37facSAndre Przywara
7876bc37facSAndre Przywara		uart4: serial@1c29000 {
7886bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
7896bc37facSAndre Przywara			reg = <0x01c29000 0x400>;
7906bc37facSAndre Przywara			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
7916bc37facSAndre Przywara			reg-shift = <2>;
7926bc37facSAndre Przywara			reg-io-width = <4>;
793494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART4>;
794494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART4>;
7956bc37facSAndre Przywara			status = "disabled";
7966bc37facSAndre Przywara		};
7976bc37facSAndre Przywara
7986bc37facSAndre Przywara		i2c0: i2c@1c2ac00 {
7996bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8006bc37facSAndre Przywara			reg = <0x01c2ac00 0x400>;
8016bc37facSAndre Przywara			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
802494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C0>;
803494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C0>;
8046bc37facSAndre Przywara			status = "disabled";
8056bc37facSAndre Przywara			#address-cells = <1>;
8066bc37facSAndre Przywara			#size-cells = <0>;
8076bc37facSAndre Przywara		};
8086bc37facSAndre Przywara
8096bc37facSAndre Przywara		i2c1: i2c@1c2b000 {
8106bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8116bc37facSAndre Przywara			reg = <0x01c2b000 0x400>;
8126bc37facSAndre Przywara			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
813494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C1>;
814494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C1>;
8156bc37facSAndre Przywara			status = "disabled";
8166bc37facSAndre Przywara			#address-cells = <1>;
8176bc37facSAndre Przywara			#size-cells = <0>;
8186bc37facSAndre Przywara		};
8196bc37facSAndre Przywara
8206bc37facSAndre Przywara		i2c2: i2c@1c2b400 {
8216bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8226bc37facSAndre Przywara			reg = <0x01c2b400 0x400>;
8236bc37facSAndre Przywara			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
824494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C2>;
825494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C2>;
8266bc37facSAndre Przywara			status = "disabled";
8276bc37facSAndre Przywara			#address-cells = <1>;
8286bc37facSAndre Przywara			#size-cells = <0>;
8296bc37facSAndre Przywara		};
8306bc37facSAndre Przywara
831b518bb15SStefan Brüns
832d6c9da12SCorentin LABBE		spi0: spi@1c68000 {
833b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
834b518bb15SStefan Brüns			reg = <0x01c68000 0x1000>;
835b518bb15SStefan Brüns			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
836b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>;
837b518bb15SStefan Brüns			clock-names = "ahb", "mod";
83806c1258aSStefan Brüns			dmas = <&dma 23>, <&dma 23>;
83906c1258aSStefan Brüns			dma-names = "rx", "tx";
840b518bb15SStefan Brüns			pinctrl-names = "default";
841b518bb15SStefan Brüns			pinctrl-0 = <&spi0_pins>;
842b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI0>;
843b518bb15SStefan Brüns			status = "disabled";
844b518bb15SStefan Brüns			num-cs = <1>;
845b518bb15SStefan Brüns			#address-cells = <1>;
846b518bb15SStefan Brüns			#size-cells = <0>;
847b518bb15SStefan Brüns		};
848b518bb15SStefan Brüns
849d6c9da12SCorentin LABBE		spi1: spi@1c69000 {
850b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
851b518bb15SStefan Brüns			reg = <0x01c69000 0x1000>;
852b518bb15SStefan Brüns			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
853b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>;
854b518bb15SStefan Brüns			clock-names = "ahb", "mod";
85506c1258aSStefan Brüns			dmas = <&dma 24>, <&dma 24>;
85606c1258aSStefan Brüns			dma-names = "rx", "tx";
857b518bb15SStefan Brüns			pinctrl-names = "default";
858b518bb15SStefan Brüns			pinctrl-0 = <&spi1_pins>;
859b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI1>;
860b518bb15SStefan Brüns			status = "disabled";
861b518bb15SStefan Brüns			num-cs = <1>;
862b518bb15SStefan Brüns			#address-cells = <1>;
863b518bb15SStefan Brüns			#size-cells = <0>;
864b518bb15SStefan Brüns		};
865b518bb15SStefan Brüns
86694f44288SCorentin Labbe		emac: ethernet@1c30000 {
86794f44288SCorentin Labbe			compatible = "allwinner,sun50i-a64-emac";
86894f44288SCorentin Labbe			syscon = <&syscon>;
86994f44288SCorentin Labbe			reg = <0x01c30000 0x10000>;
87094f44288SCorentin Labbe			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
87194f44288SCorentin Labbe			interrupt-names = "macirq";
87294f44288SCorentin Labbe			resets = <&ccu RST_BUS_EMAC>;
87394f44288SCorentin Labbe			reset-names = "stmmaceth";
87494f44288SCorentin Labbe			clocks = <&ccu CLK_BUS_EMAC>;
87594f44288SCorentin Labbe			clock-names = "stmmaceth";
87694f44288SCorentin Labbe			status = "disabled";
87794f44288SCorentin Labbe
87894f44288SCorentin Labbe			mdio: mdio {
87916416084SCorentin Labbe				compatible = "snps,dwmac-mdio";
88094f44288SCorentin Labbe				#address-cells = <1>;
88194f44288SCorentin Labbe				#size-cells = <0>;
88294f44288SCorentin Labbe			};
88394f44288SCorentin Labbe		};
88494f44288SCorentin Labbe
8856b683d76SJagan Teki		mali: gpu@1c40000 {
8866b683d76SJagan Teki			compatible = "allwinner,sun50i-a64-mali", "arm,mali-400";
8876b683d76SJagan Teki			reg = <0x01c40000 0x10000>;
8886b683d76SJagan Teki			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
8896b683d76SJagan Teki				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
8906b683d76SJagan Teki				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
8916b683d76SJagan Teki				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
8926b683d76SJagan Teki				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
8936b683d76SJagan Teki				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
8946b683d76SJagan Teki				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
8956b683d76SJagan Teki			interrupt-names = "gp",
8966b683d76SJagan Teki					  "gpmmu",
8976b683d76SJagan Teki					  "pp0",
8986b683d76SJagan Teki					  "ppmmu0",
8996b683d76SJagan Teki					  "pp1",
9006b683d76SJagan Teki					  "ppmmu1",
9016b683d76SJagan Teki					  "pmu";
9026b683d76SJagan Teki			clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
9036b683d76SJagan Teki			clock-names = "bus", "core";
9046b683d76SJagan Teki			resets = <&ccu RST_BUS_GPU>;
9056b683d76SJagan Teki		};
9066b683d76SJagan Teki
9076bc37facSAndre Przywara		gic: interrupt-controller@1c81000 {
9086bc37facSAndre Przywara			compatible = "arm,gic-400";
9096bc37facSAndre Przywara			reg = <0x01c81000 0x1000>,
9106bc37facSAndre Przywara			      <0x01c82000 0x2000>,
9116bc37facSAndre Przywara			      <0x01c84000 0x2000>,
9126bc37facSAndre Przywara			      <0x01c86000 0x2000>;
9136bc37facSAndre Przywara			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
9146bc37facSAndre Przywara			interrupt-controller;
9156bc37facSAndre Przywara			#interrupt-cells = <3>;
9166bc37facSAndre Przywara		};
9176bc37facSAndre Przywara
918b5df280bSAndre Przywara		pwm: pwm@1c21400 {
919b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
920b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
921b5df280bSAndre Przywara			reg = <0x01c21400 0x400>;
922b5df280bSAndre Przywara			clocks = <&osc24M>;
923b5df280bSAndre Przywara			pinctrl-names = "default";
924b5df280bSAndre Przywara			pinctrl-0 = <&pwm_pin>;
925b5df280bSAndre Przywara			#pwm-cells = <3>;
926b5df280bSAndre Przywara			status = "disabled";
927b5df280bSAndre Przywara		};
928b5df280bSAndre Przywara
929e85f28e0SJagan Teki		hdmi: hdmi@1ee0000 {
930e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-dw-hdmi",
931e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-dw-hdmi";
932e85f28e0SJagan Teki			reg = <0x01ee0000 0x10000>;
933e85f28e0SJagan Teki			reg-io-width = <1>;
934e85f28e0SJagan Teki			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
935e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
936e85f28e0SJagan Teki				 <&ccu CLK_HDMI>;
937e85f28e0SJagan Teki			clock-names = "iahb", "isfr", "tmds";
938e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI1>;
939e85f28e0SJagan Teki			reset-names = "ctrl";
940e85f28e0SJagan Teki			phys = <&hdmi_phy>;
941e85f28e0SJagan Teki			phy-names = "hdmi-phy";
942e85f28e0SJagan Teki			status = "disabled";
943e85f28e0SJagan Teki
944e85f28e0SJagan Teki			ports {
945e85f28e0SJagan Teki				#address-cells = <1>;
946e85f28e0SJagan Teki				#size-cells = <0>;
947e85f28e0SJagan Teki
948e85f28e0SJagan Teki				hdmi_in: port@0 {
949e85f28e0SJagan Teki					reg = <0>;
950e85f28e0SJagan Teki
951e85f28e0SJagan Teki					hdmi_in_tcon1: endpoint {
952e85f28e0SJagan Teki						remote-endpoint = <&tcon1_out_hdmi>;
953e85f28e0SJagan Teki					};
954e85f28e0SJagan Teki				};
955e85f28e0SJagan Teki
956e85f28e0SJagan Teki				hdmi_out: port@1 {
957e85f28e0SJagan Teki					reg = <1>;
958e85f28e0SJagan Teki				};
959e85f28e0SJagan Teki			};
960e85f28e0SJagan Teki		};
961e85f28e0SJagan Teki
962e85f28e0SJagan Teki		hdmi_phy: hdmi-phy@1ef0000 {
963e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-hdmi-phy";
964e85f28e0SJagan Teki			reg = <0x01ef0000 0x10000>;
965e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
966e85f28e0SJagan Teki				 <&ccu 7>;
967e85f28e0SJagan Teki			clock-names = "bus", "mod", "pll-0";
968e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI0>;
969e85f28e0SJagan Teki			reset-names = "phy";
970e85f28e0SJagan Teki			#phy-cells = <0>;
971e85f28e0SJagan Teki		};
972e85f28e0SJagan Teki
9736bc37facSAndre Przywara		rtc: rtc@1f00000 {
97444ff3cafSChen-Yu Tsai			compatible = "allwinner,sun50i-a64-rtc",
97544ff3cafSChen-Yu Tsai				     "allwinner,sun8i-h3-rtc";
97644ff3cafSChen-Yu Tsai			reg = <0x01f00000 0x400>;
9776bc37facSAndre Przywara			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
9786bc37facSAndre Przywara				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
97944ff3cafSChen-Yu Tsai			clock-output-names = "osc32k", "osc32k-out", "iosc";
980e1a9a474SJagan Teki			clocks = <&osc32k>;
981e1a9a474SJagan Teki			#clock-cells = <1>;
9826bc37facSAndre Przywara		};
983791a9e00SIcenowy Zheng
984535ca508SIcenowy Zheng		r_intc: interrupt-controller@1f00c00 {
985535ca508SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-intc",
986535ca508SIcenowy Zheng				     "allwinner,sun6i-a31-r-intc";
987535ca508SIcenowy Zheng			interrupt-controller;
988535ca508SIcenowy Zheng			#interrupt-cells = <2>;
989535ca508SIcenowy Zheng			reg = <0x01f00c00 0x400>;
990535ca508SIcenowy Zheng			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
991535ca508SIcenowy Zheng		};
992535ca508SIcenowy Zheng
993791a9e00SIcenowy Zheng		r_ccu: clock@1f01400 {
994791a9e00SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-ccu";
995791a9e00SIcenowy Zheng			reg = <0x01f01400 0x100>;
99644ff3cafSChen-Yu Tsai			clocks = <&osc24M>, <&rtc 0>, <&rtc 2>, <&ccu 11>;
997f74994a9SChen-Yu Tsai			clock-names = "hosc", "losc", "iosc", "pll-periph";
998791a9e00SIcenowy Zheng			#clock-cells = <1>;
999791a9e00SIcenowy Zheng			#reset-cells = <1>;
1000791a9e00SIcenowy Zheng		};
1001ec427905SIcenowy Zheng
1002ec4a9540SVasily Khoruzhick		codec_analog: codec-analog@1f015c0 {
1003ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-analog";
1004ec4a9540SVasily Khoruzhick			reg = <0x01f015c0 0x4>;
1005ec4a9540SVasily Khoruzhick			status = "disabled";
1006ec4a9540SVasily Khoruzhick		};
1007ec4a9540SVasily Khoruzhick
1008871b5352SIcenowy Zheng		r_i2c: i2c@1f02400 {
1009871b5352SIcenowy Zheng			compatible = "allwinner,sun50i-a64-i2c",
1010871b5352SIcenowy Zheng				     "allwinner,sun6i-a31-i2c";
1011871b5352SIcenowy Zheng			reg = <0x01f02400 0x400>;
1012871b5352SIcenowy Zheng			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1013871b5352SIcenowy Zheng			clocks = <&r_ccu CLK_APB0_I2C>;
1014871b5352SIcenowy Zheng			resets = <&r_ccu RST_APB0_I2C>;
1015871b5352SIcenowy Zheng			status = "disabled";
1016871b5352SIcenowy Zheng			#address-cells = <1>;
1017871b5352SIcenowy Zheng			#size-cells = <0>;
1018871b5352SIcenowy Zheng		};
1019871b5352SIcenowy Zheng
1020b5df280bSAndre Przywara		r_pwm: pwm@1f03800 {
1021b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
1022b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
1023b5df280bSAndre Przywara			reg = <0x01f03800 0x400>;
1024b5df280bSAndre Przywara			clocks = <&osc24M>;
1025b5df280bSAndre Przywara			pinctrl-names = "default";
1026b5df280bSAndre Przywara			pinctrl-0 = <&r_pwm_pin>;
1027b5df280bSAndre Przywara			#pwm-cells = <3>;
1028b5df280bSAndre Przywara			status = "disabled";
1029b5df280bSAndre Przywara		};
1030b5df280bSAndre Przywara
1031d6c9da12SCorentin LABBE		r_pio: pinctrl@1f02c00 {
1032ec427905SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-pinctrl";
1033ec427905SIcenowy Zheng			reg = <0x01f02c00 0x400>;
1034ec427905SIcenowy Zheng			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1035494d8a2cSChen-Yu Tsai			clocks = <&r_ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
1036ec427905SIcenowy Zheng			clock-names = "apb", "hosc", "losc";
1037ec427905SIcenowy Zheng			gpio-controller;
1038ec427905SIcenowy Zheng			#gpio-cells = <3>;
1039ec427905SIcenowy Zheng			interrupt-controller;
1040ec427905SIcenowy Zheng			#interrupt-cells = <3>;
10413b38fdedSIcenowy Zheng
10421b6ff1cbSChen-Yu Tsai			r_i2c_pl89_pins: r-i2c-pl89-pins {
1043871b5352SIcenowy Zheng				pins = "PL8", "PL9";
1044871b5352SIcenowy Zheng				function = "s_i2c";
1045871b5352SIcenowy Zheng			};
1046871b5352SIcenowy Zheng
1047b5df280bSAndre Przywara			r_pwm_pin: pwm {
1048b5df280bSAndre Przywara				pins = "PL10";
1049b5df280bSAndre Przywara				function = "s_pwm";
1050b5df280bSAndre Przywara			};
1051b5df280bSAndre Przywara
105292d378fbSCorentin LABBE			r_rsb_pins: rsb {
10533b38fdedSIcenowy Zheng				pins = "PL0", "PL1";
10543b38fdedSIcenowy Zheng				function = "s_rsb";
10553b38fdedSIcenowy Zheng			};
10563b38fdedSIcenowy Zheng		};
10573b38fdedSIcenowy Zheng
10583b38fdedSIcenowy Zheng		r_rsb: rsb@1f03400 {
10593b38fdedSIcenowy Zheng			compatible = "allwinner,sun8i-a23-rsb";
10603b38fdedSIcenowy Zheng			reg = <0x01f03400 0x400>;
10613b38fdedSIcenowy Zheng			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
10623b38fdedSIcenowy Zheng			clocks = <&r_ccu 6>;
10633b38fdedSIcenowy Zheng			clock-frequency = <3000000>;
10643b38fdedSIcenowy Zheng			resets = <&r_ccu 2>;
10653b38fdedSIcenowy Zheng			pinctrl-names = "default";
10663b38fdedSIcenowy Zheng			pinctrl-0 = <&r_rsb_pins>;
10673b38fdedSIcenowy Zheng			status = "disabled";
10683b38fdedSIcenowy Zheng			#address-cells = <1>;
10693b38fdedSIcenowy Zheng			#size-cells = <0>;
1070ec427905SIcenowy Zheng		};
1071d4185043SHarald Geyer
1072d4185043SHarald Geyer		wdt0: watchdog@1c20ca0 {
1073d4185043SHarald Geyer			compatible = "allwinner,sun50i-a64-wdt",
1074d4185043SHarald Geyer				     "allwinner,sun6i-a31-wdt";
1075d4185043SHarald Geyer			reg = <0x01c20ca0 0x20>;
1076d4185043SHarald Geyer			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1077d4185043SHarald Geyer		};
10786bc37facSAndre Przywara	};
10796bc37facSAndre Przywara};
1080