1b4b8f2c9SClément Péron// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2cabbaed7SClément Péron// Copyright (C) 2016 ARM Ltd.
3cabbaed7SClément Péron// based on the Allwinner H3 dtsi:
4cabbaed7SClément Péron//    Copyright (C) 2015 Jens Kuske <jenskuske@gmail.com>
56bc37facSAndre Przywara
6a004ee35SIcenowy Zheng#include <dt-bindings/clock/sun50i-a64-ccu.h>
72c796fc8SIcenowy Zheng#include <dt-bindings/clock/sun8i-de2.h>
8494d8a2cSChen-Yu Tsai#include <dt-bindings/clock/sun8i-r-ccu.h>
96bc37facSAndre Przywara#include <dt-bindings/interrupt-controller/arm-gic.h>
10a004ee35SIcenowy Zheng#include <dt-bindings/reset/sun50i-a64-ccu.h>
112c796fc8SIcenowy Zheng#include <dt-bindings/reset/sun8i-de2.h>
12871b5352SIcenowy Zheng#include <dt-bindings/reset/sun8i-r-ccu.h>
1359f5e9b9SVasily Khoruzhick#include <dt-bindings/thermal/thermal.h>
146bc37facSAndre Przywara
156bc37facSAndre Przywara/ {
166bc37facSAndre Przywara	interrupt-parent = <&gic>;
176bc37facSAndre Przywara	#address-cells = <1>;
186bc37facSAndre Przywara	#size-cells = <1>;
196bc37facSAndre Przywara
20c1cff65fSHarald Geyer	chosen {
21c1cff65fSHarald Geyer		#address-cells = <1>;
22c1cff65fSHarald Geyer		#size-cells = <1>;
23c1cff65fSHarald Geyer		ranges;
24c1cff65fSHarald Geyer
25c1cff65fSHarald Geyer		simplefb_lcd: framebuffer-lcd {
26c1cff65fSHarald Geyer			compatible = "allwinner,simple-framebuffer",
27c1cff65fSHarald Geyer				     "simple-framebuffer";
28c1cff65fSHarald Geyer			allwinner,pipeline = "mixer0-lcd0";
29c1cff65fSHarald Geyer			clocks = <&ccu CLK_TCON0>,
302c796fc8SIcenowy Zheng				 <&display_clocks CLK_MIXER0>;
31c1cff65fSHarald Geyer			status = "disabled";
32c1cff65fSHarald Geyer		};
33fca63f58SIcenowy Zheng
34fca63f58SIcenowy Zheng		simplefb_hdmi: framebuffer-hdmi {
35fca63f58SIcenowy Zheng			compatible = "allwinner,simple-framebuffer",
36fca63f58SIcenowy Zheng				     "simple-framebuffer";
37fca63f58SIcenowy Zheng			allwinner,pipeline = "mixer1-lcd1-hdmi";
38fca63f58SIcenowy Zheng			clocks = <&display_clocks CLK_MIXER1>,
39fca63f58SIcenowy Zheng				 <&ccu CLK_TCON1>, <&ccu CLK_HDMI>;
40fca63f58SIcenowy Zheng			status = "disabled";
41fca63f58SIcenowy Zheng		};
42c1cff65fSHarald Geyer	};
43c1cff65fSHarald Geyer
446bc37facSAndre Przywara	cpus {
456bc37facSAndre Przywara		#address-cells = <1>;
466bc37facSAndre Przywara		#size-cells = <0>;
476bc37facSAndre Przywara
486bc37facSAndre Przywara		cpu0: cpu@0 {
4931af04cdSRob Herring			compatible = "arm,cortex-a53";
506bc37facSAndre Przywara			device_type = "cpu";
516bc37facSAndre Przywara			reg = <0>;
526bc37facSAndre Przywara			enable-method = "psci";
5339defc81SAndre Przywara			next-level-cache = <&L2>;
546bc37facSAndre Przywara		};
556bc37facSAndre Przywara
566bc37facSAndre Przywara		cpu1: cpu@1 {
5731af04cdSRob Herring			compatible = "arm,cortex-a53";
586bc37facSAndre Przywara			device_type = "cpu";
596bc37facSAndre Przywara			reg = <1>;
606bc37facSAndre Przywara			enable-method = "psci";
6139defc81SAndre Przywara			next-level-cache = <&L2>;
626bc37facSAndre Przywara		};
636bc37facSAndre Przywara
646bc37facSAndre Przywara		cpu2: cpu@2 {
6531af04cdSRob Herring			compatible = "arm,cortex-a53";
666bc37facSAndre Przywara			device_type = "cpu";
676bc37facSAndre Przywara			reg = <2>;
686bc37facSAndre Przywara			enable-method = "psci";
6939defc81SAndre Przywara			next-level-cache = <&L2>;
706bc37facSAndre Przywara		};
716bc37facSAndre Przywara
726bc37facSAndre Przywara		cpu3: cpu@3 {
7331af04cdSRob Herring			compatible = "arm,cortex-a53";
746bc37facSAndre Przywara			device_type = "cpu";
756bc37facSAndre Przywara			reg = <3>;
766bc37facSAndre Przywara			enable-method = "psci";
7739defc81SAndre Przywara			next-level-cache = <&L2>;
7839defc81SAndre Przywara		};
7939defc81SAndre Przywara
8039defc81SAndre Przywara		L2: l2-cache {
8139defc81SAndre Przywara			compatible = "cache";
8239defc81SAndre Przywara			cache-level = <2>;
836bc37facSAndre Przywara		};
846bc37facSAndre Przywara	};
856bc37facSAndre Przywara
86e85f28e0SJagan Teki	de: display-engine {
87e85f28e0SJagan Teki		compatible = "allwinner,sun50i-a64-display-engine";
88e85f28e0SJagan Teki		allwinner,pipelines = <&mixer0>,
89e85f28e0SJagan Teki				      <&mixer1>;
90e85f28e0SJagan Teki		status = "disabled";
91e85f28e0SJagan Teki	};
92e85f28e0SJagan Teki
936bc37facSAndre Przywara	osc24M: osc24M_clk {
946bc37facSAndre Przywara		#clock-cells = <0>;
956bc37facSAndre Przywara		compatible = "fixed-clock";
966bc37facSAndre Przywara		clock-frequency = <24000000>;
976bc37facSAndre Przywara		clock-output-names = "osc24M";
986bc37facSAndre Przywara	};
996bc37facSAndre Przywara
1006bc37facSAndre Przywara	osc32k: osc32k_clk {
1016bc37facSAndre Przywara		#clock-cells = <0>;
1026bc37facSAndre Przywara		compatible = "fixed-clock";
1036bc37facSAndre Przywara		clock-frequency = <32768>;
10444ff3cafSChen-Yu Tsai		clock-output-names = "ext-osc32k";
105791a9e00SIcenowy Zheng	};
106791a9e00SIcenowy Zheng
10734a97fccSHarald Geyer	pmu {
10834a97fccSHarald Geyer		compatible = "arm,cortex-a53-pmu";
1096b832a14SAndre Przywara		interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1106b832a14SAndre Przywara			     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1116b832a14SAndre Przywara			     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
1126b832a14SAndre Przywara			     <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>;
11334a97fccSHarald Geyer		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
11434a97fccSHarald Geyer	};
11534a97fccSHarald Geyer
1166bc37facSAndre Przywara	psci {
1176bc37facSAndre Przywara		compatible = "arm,psci-0.2";
1186bc37facSAndre Przywara		method = "smc";
1196bc37facSAndre Przywara	};
1206bc37facSAndre Przywara
121ec4a9540SVasily Khoruzhick	sound: sound {
122ec4a9540SVasily Khoruzhick		compatible = "simple-audio-card";
123ec4a9540SVasily Khoruzhick		simple-audio-card,name = "sun50i-a64-audio";
124ec4a9540SVasily Khoruzhick		simple-audio-card,format = "i2s";
125ec4a9540SVasily Khoruzhick		simple-audio-card,frame-master = <&cpudai>;
126ec4a9540SVasily Khoruzhick		simple-audio-card,bitclock-master = <&cpudai>;
127ec4a9540SVasily Khoruzhick		simple-audio-card,mclk-fs = <128>;
128ec4a9540SVasily Khoruzhick		simple-audio-card,aux-devs = <&codec_analog>;
129ec4a9540SVasily Khoruzhick		simple-audio-card,routing =
130ec4a9540SVasily Khoruzhick				"Left DAC", "AIF1 Slot 0 Left",
131ec4a9540SVasily Khoruzhick				"Right DAC", "AIF1 Slot 0 Right",
132ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Left ADC", "Left ADC",
133ec4a9540SVasily Khoruzhick				"AIF1 Slot 0 Right ADC", "Right ADC";
134ec4a9540SVasily Khoruzhick		status = "disabled";
135ec4a9540SVasily Khoruzhick
136ec4a9540SVasily Khoruzhick		cpudai: simple-audio-card,cpu {
137ec4a9540SVasily Khoruzhick			sound-dai = <&dai>;
138ec4a9540SVasily Khoruzhick		};
139ec4a9540SVasily Khoruzhick
140ec4a9540SVasily Khoruzhick		link_codec: simple-audio-card,codec {
141ec4a9540SVasily Khoruzhick			sound-dai = <&codec>;
142ec4a9540SVasily Khoruzhick		};
143ec4a9540SVasily Khoruzhick	};
144ec4a9540SVasily Khoruzhick
14578e07137SMarcus Cooper	sound_spdif {
14678e07137SMarcus Cooper		compatible = "simple-audio-card";
14778e07137SMarcus Cooper		simple-audio-card,name = "On-board SPDIF";
14878e07137SMarcus Cooper
14978e07137SMarcus Cooper		simple-audio-card,cpu {
15078e07137SMarcus Cooper			sound-dai = <&spdif>;
15178e07137SMarcus Cooper		};
15278e07137SMarcus Cooper
15378e07137SMarcus Cooper		simple-audio-card,codec {
15478e07137SMarcus Cooper			sound-dai = <&spdif_out>;
15578e07137SMarcus Cooper		};
15678e07137SMarcus Cooper	};
15778e07137SMarcus Cooper
15878e07137SMarcus Cooper	spdif_out: spdif-out {
15978e07137SMarcus Cooper		#sound-dai-cells = <0>;
16078e07137SMarcus Cooper		compatible = "linux,spdif-dit";
16178e07137SMarcus Cooper	};
16278e07137SMarcus Cooper
1636bc37facSAndre Przywara	timer {
1646bc37facSAndre Przywara		compatible = "arm,armv8-timer";
16555ec26d6SSamuel Holland		allwinner,erratum-unknown1;
1666bc37facSAndre Przywara		interrupts = <GIC_PPI 13
1676bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1686bc37facSAndre Przywara			     <GIC_PPI 14
1696bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1706bc37facSAndre Przywara			     <GIC_PPI 11
1716bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>,
1726bc37facSAndre Przywara			     <GIC_PPI 10
1736bc37facSAndre Przywara			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
1746bc37facSAndre Przywara	};
1756bc37facSAndre Przywara
17659f5e9b9SVasily Khoruzhick	thermal-zones {
17759f5e9b9SVasily Khoruzhick		cpu_thermal: cpu0-thermal {
17859f5e9b9SVasily Khoruzhick			/* milliseconds */
17959f5e9b9SVasily Khoruzhick			polling-delay-passive = <0>;
18059f5e9b9SVasily Khoruzhick			polling-delay = <0>;
18159f5e9b9SVasily Khoruzhick			thermal-sensors = <&ths 0>;
18259f5e9b9SVasily Khoruzhick		};
18359f5e9b9SVasily Khoruzhick
18459f5e9b9SVasily Khoruzhick		gpu0_thermal: gpu0-thermal {
18559f5e9b9SVasily Khoruzhick			/* milliseconds */
18659f5e9b9SVasily Khoruzhick			polling-delay-passive = <0>;
18759f5e9b9SVasily Khoruzhick			polling-delay = <0>;
18859f5e9b9SVasily Khoruzhick			thermal-sensors = <&ths 1>;
18959f5e9b9SVasily Khoruzhick		};
19059f5e9b9SVasily Khoruzhick
19159f5e9b9SVasily Khoruzhick		gpu1_thermal: gpu1-thermal {
19259f5e9b9SVasily Khoruzhick			/* milliseconds */
19359f5e9b9SVasily Khoruzhick			polling-delay-passive = <0>;
19459f5e9b9SVasily Khoruzhick			polling-delay = <0>;
19559f5e9b9SVasily Khoruzhick			thermal-sensors = <&ths 2>;
19659f5e9b9SVasily Khoruzhick		};
19759f5e9b9SVasily Khoruzhick	};
19859f5e9b9SVasily Khoruzhick
1996bc37facSAndre Przywara	soc {
2006bc37facSAndre Przywara		compatible = "simple-bus";
2016bc37facSAndre Przywara		#address-cells = <1>;
2026bc37facSAndre Przywara		#size-cells = <1>;
2036bc37facSAndre Przywara		ranges;
2046bc37facSAndre Przywara
205275b6317SMaxime Ripard		bus@1000000 {
2062c796fc8SIcenowy Zheng			compatible = "allwinner,sun50i-a64-de2";
2072c796fc8SIcenowy Zheng			reg = <0x1000000 0x400000>;
2082c796fc8SIcenowy Zheng			allwinner,sram = <&de2_sram 1>;
2092c796fc8SIcenowy Zheng			#address-cells = <1>;
2102c796fc8SIcenowy Zheng			#size-cells = <1>;
2112c796fc8SIcenowy Zheng			ranges = <0 0x1000000 0x400000>;
2122c796fc8SIcenowy Zheng
2132c796fc8SIcenowy Zheng			display_clocks: clock@0 {
2142c796fc8SIcenowy Zheng				compatible = "allwinner,sun50i-a64-de2-clk";
2152c796fc8SIcenowy Zheng				reg = <0x0 0x100000>;
2165ea40f71SMaxime Ripard				clocks = <&ccu CLK_BUS_DE>,
2175ea40f71SMaxime Ripard					 <&ccu CLK_DE>;
2185ea40f71SMaxime Ripard				clock-names = "bus",
2195ea40f71SMaxime Ripard					      "mod";
2202c796fc8SIcenowy Zheng				resets = <&ccu RST_BUS_DE>;
2212c796fc8SIcenowy Zheng				#clock-cells = <1>;
2222c796fc8SIcenowy Zheng				#reset-cells = <1>;
2232c796fc8SIcenowy Zheng			};
224e85f28e0SJagan Teki
225e85f28e0SJagan Teki			mixer0: mixer@100000 {
226e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-0";
227e85f28e0SJagan Teki				reg = <0x100000 0x100000>;
228e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER0>,
229e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER0>;
230e85f28e0SJagan Teki				clock-names = "bus",
231e85f28e0SJagan Teki					      "mod";
232e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER0>;
233e85f28e0SJagan Teki
234e85f28e0SJagan Teki				ports {
235e85f28e0SJagan Teki					#address-cells = <1>;
236e85f28e0SJagan Teki					#size-cells = <0>;
237e85f28e0SJagan Teki
238e85f28e0SJagan Teki					mixer0_out: port@1 {
239a7f7047fSMaxime Ripard						#address-cells = <1>;
240a7f7047fSMaxime Ripard						#size-cells = <0>;
241e85f28e0SJagan Teki						reg = <1>;
242e85f28e0SJagan Teki
243a7f7047fSMaxime Ripard						mixer0_out_tcon0: endpoint@0 {
244a7f7047fSMaxime Ripard							reg = <0>;
245e85f28e0SJagan Teki							remote-endpoint = <&tcon0_in_mixer0>;
246e85f28e0SJagan Teki						};
247a7f7047fSMaxime Ripard
248a7f7047fSMaxime Ripard						mixer0_out_tcon1: endpoint@1 {
249a7f7047fSMaxime Ripard							reg = <1>;
250a7f7047fSMaxime Ripard							remote-endpoint = <&tcon1_in_mixer0>;
251a7f7047fSMaxime Ripard						};
252e85f28e0SJagan Teki					};
253e85f28e0SJagan Teki				};
254e85f28e0SJagan Teki			};
255e85f28e0SJagan Teki
256e85f28e0SJagan Teki			mixer1: mixer@200000 {
257e85f28e0SJagan Teki				compatible = "allwinner,sun50i-a64-de2-mixer-1";
258e85f28e0SJagan Teki				reg = <0x200000 0x100000>;
259e85f28e0SJagan Teki				clocks = <&display_clocks CLK_BUS_MIXER1>,
260e85f28e0SJagan Teki					 <&display_clocks CLK_MIXER1>;
261e85f28e0SJagan Teki				clock-names = "bus",
262e85f28e0SJagan Teki					      "mod";
263e85f28e0SJagan Teki				resets = <&display_clocks RST_MIXER1>;
264e85f28e0SJagan Teki
265e85f28e0SJagan Teki				ports {
266e85f28e0SJagan Teki					#address-cells = <1>;
267e85f28e0SJagan Teki					#size-cells = <0>;
268e85f28e0SJagan Teki
269e85f28e0SJagan Teki					mixer1_out: port@1 {
270d41a43a0SMaxime Ripard						#address-cells = <1>;
271d41a43a0SMaxime Ripard						#size-cells = <0>;
272e85f28e0SJagan Teki						reg = <1>;
273e85f28e0SJagan Teki
274a7f7047fSMaxime Ripard						mixer1_out_tcon0: endpoint@0 {
275a7f7047fSMaxime Ripard							reg = <0>;
276a7f7047fSMaxime Ripard							remote-endpoint = <&tcon0_in_mixer1>;
277a7f7047fSMaxime Ripard						};
278a7f7047fSMaxime Ripard
279a7f7047fSMaxime Ripard						mixer1_out_tcon1: endpoint@1 {
280a7f7047fSMaxime Ripard							reg = <1>;
281e85f28e0SJagan Teki							remote-endpoint = <&tcon1_in_mixer1>;
282e85f28e0SJagan Teki						};
283e85f28e0SJagan Teki					};
284e85f28e0SJagan Teki				};
285e85f28e0SJagan Teki			};
2862c796fc8SIcenowy Zheng		};
2872c796fc8SIcenowy Zheng
28879b95360SCorentin Labbe		syscon: syscon@1c00000 {
2891f1f5183SIcenowy Zheng			compatible = "allwinner,sun50i-a64-system-control";
29079b95360SCorentin Labbe			reg = <0x01c00000 0x1000>;
2911f1f5183SIcenowy Zheng			#address-cells = <1>;
2921f1f5183SIcenowy Zheng			#size-cells = <1>;
2931f1f5183SIcenowy Zheng			ranges;
2941f1f5183SIcenowy Zheng
2951f1f5183SIcenowy Zheng			sram_c: sram@18000 {
2961f1f5183SIcenowy Zheng				compatible = "mmio-sram";
2971f1f5183SIcenowy Zheng				reg = <0x00018000 0x28000>;
2981f1f5183SIcenowy Zheng				#address-cells = <1>;
2991f1f5183SIcenowy Zheng				#size-cells = <1>;
3001f1f5183SIcenowy Zheng				ranges = <0 0x00018000 0x28000>;
3011f1f5183SIcenowy Zheng
3021f1f5183SIcenowy Zheng				de2_sram: sram-section@0 {
3031f1f5183SIcenowy Zheng					compatible = "allwinner,sun50i-a64-sram-c";
3041f1f5183SIcenowy Zheng					reg = <0x0000 0x28000>;
3051f1f5183SIcenowy Zheng				};
3061f1f5183SIcenowy Zheng			};
307106deea8SPaul Kocialkowski
308106deea8SPaul Kocialkowski			sram_c1: sram@1d00000 {
309106deea8SPaul Kocialkowski				compatible = "mmio-sram";
310106deea8SPaul Kocialkowski				reg = <0x01d00000 0x40000>;
311106deea8SPaul Kocialkowski				#address-cells = <1>;
312106deea8SPaul Kocialkowski				#size-cells = <1>;
313106deea8SPaul Kocialkowski				ranges = <0 0x01d00000 0x40000>;
314106deea8SPaul Kocialkowski
315106deea8SPaul Kocialkowski				ve_sram: sram-section@0 {
316106deea8SPaul Kocialkowski					compatible = "allwinner,sun50i-a64-sram-c1",
317106deea8SPaul Kocialkowski						     "allwinner,sun4i-a10-sram-c1";
318106deea8SPaul Kocialkowski					reg = <0x000000 0x40000>;
319106deea8SPaul Kocialkowski				};
320106deea8SPaul Kocialkowski			};
32179b95360SCorentin Labbe		};
32279b95360SCorentin Labbe
323c32637e0SStefan Brüns		dma: dma-controller@1c02000 {
324c32637e0SStefan Brüns			compatible = "allwinner,sun50i-a64-dma";
325c32637e0SStefan Brüns			reg = <0x01c02000 0x1000>;
326c32637e0SStefan Brüns			interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
327c32637e0SStefan Brüns			clocks = <&ccu CLK_BUS_DMA>;
328c32637e0SStefan Brüns			dma-channels = <8>;
329c32637e0SStefan Brüns			dma-requests = <27>;
330c32637e0SStefan Brüns			resets = <&ccu RST_BUS_DMA>;
331c32637e0SStefan Brüns			#dma-cells = <1>;
332c32637e0SStefan Brüns		};
333c32637e0SStefan Brüns
334e85f28e0SJagan Teki		tcon0: lcd-controller@1c0c000 {
335e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-lcd",
336e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-lcd";
337e85f28e0SJagan Teki			reg = <0x01c0c000 0x1000>;
338e85f28e0SJagan Teki			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
339e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON0>, <&ccu CLK_TCON0>;
340e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch0";
341e85f28e0SJagan Teki			clock-output-names = "tcon-pixel-clock";
34226c609d5SMaxime Ripard			#clock-cells = <0>;
343e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON0>, <&ccu RST_BUS_LVDS>;
344e85f28e0SJagan Teki			reset-names = "lcd", "lvds";
345e85f28e0SJagan Teki
346e85f28e0SJagan Teki			ports {
347e85f28e0SJagan Teki				#address-cells = <1>;
348e85f28e0SJagan Teki				#size-cells = <0>;
349e85f28e0SJagan Teki
350e85f28e0SJagan Teki				tcon0_in: port@0 {
351e85f28e0SJagan Teki					#address-cells = <1>;
352e85f28e0SJagan Teki					#size-cells = <0>;
353e85f28e0SJagan Teki					reg = <0>;
354e85f28e0SJagan Teki
355e85f28e0SJagan Teki					tcon0_in_mixer0: endpoint@0 {
356e85f28e0SJagan Teki						reg = <0>;
357e85f28e0SJagan Teki						remote-endpoint = <&mixer0_out_tcon0>;
358e85f28e0SJagan Teki					};
359a7f7047fSMaxime Ripard
360a7f7047fSMaxime Ripard					tcon0_in_mixer1: endpoint@1 {
361a7f7047fSMaxime Ripard						reg = <1>;
362d41a43a0SMaxime Ripard						remote-endpoint = <&mixer1_out_tcon0>;
363a7f7047fSMaxime Ripard					};
364e85f28e0SJagan Teki				};
365e85f28e0SJagan Teki
366e85f28e0SJagan Teki				tcon0_out: port@1 {
367e85f28e0SJagan Teki					#address-cells = <1>;
368e85f28e0SJagan Teki					#size-cells = <0>;
369e85f28e0SJagan Teki					reg = <1>;
37016c8ff57SJagan Teki
37116c8ff57SJagan Teki					tcon0_out_dsi: endpoint@1 {
37216c8ff57SJagan Teki						reg = <1>;
37316c8ff57SJagan Teki						remote-endpoint = <&dsi_in_tcon0>;
37416c8ff57SJagan Teki						allwinner,tcon-channel = <1>;
37516c8ff57SJagan Teki					};
376e85f28e0SJagan Teki				};
377e85f28e0SJagan Teki			};
378e85f28e0SJagan Teki		};
379e85f28e0SJagan Teki
380e85f28e0SJagan Teki		tcon1: lcd-controller@1c0d000 {
381e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-tcon-tv",
382e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-tcon-tv";
383e85f28e0SJagan Teki			reg = <0x01c0d000 0x1000>;
384e85f28e0SJagan Teki			interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>;
385e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_TCON1>, <&ccu CLK_TCON1>;
386e85f28e0SJagan Teki			clock-names = "ahb", "tcon-ch1";
387e85f28e0SJagan Teki			resets = <&ccu RST_BUS_TCON1>;
388e85f28e0SJagan Teki			reset-names = "lcd";
389e85f28e0SJagan Teki
390e85f28e0SJagan Teki			ports {
391e85f28e0SJagan Teki				#address-cells = <1>;
392e85f28e0SJagan Teki				#size-cells = <0>;
393e85f28e0SJagan Teki
394e85f28e0SJagan Teki				tcon1_in: port@0 {
395a7f7047fSMaxime Ripard					#address-cells = <1>;
396a7f7047fSMaxime Ripard					#size-cells = <0>;
397e85f28e0SJagan Teki					reg = <0>;
398e85f28e0SJagan Teki
399a7f7047fSMaxime Ripard					tcon1_in_mixer0: endpoint@0 {
400a7f7047fSMaxime Ripard						reg = <0>;
401a7f7047fSMaxime Ripard						remote-endpoint = <&mixer0_out_tcon1>;
402a7f7047fSMaxime Ripard					};
403a7f7047fSMaxime Ripard
404a7f7047fSMaxime Ripard					tcon1_in_mixer1: endpoint@1 {
405a7f7047fSMaxime Ripard						reg = <1>;
406e85f28e0SJagan Teki						remote-endpoint = <&mixer1_out_tcon1>;
407e85f28e0SJagan Teki					};
408e85f28e0SJagan Teki				};
409e85f28e0SJagan Teki
410e85f28e0SJagan Teki				tcon1_out: port@1 {
411e85f28e0SJagan Teki					#address-cells = <1>;
412e85f28e0SJagan Teki					#size-cells = <0>;
413e85f28e0SJagan Teki					reg = <1>;
414e85f28e0SJagan Teki
415e85f28e0SJagan Teki					tcon1_out_hdmi: endpoint@1 {
416e85f28e0SJagan Teki						reg = <1>;
417e85f28e0SJagan Teki						remote-endpoint = <&hdmi_in_tcon1>;
418e85f28e0SJagan Teki					};
419e85f28e0SJagan Teki				};
420e85f28e0SJagan Teki			};
421e85f28e0SJagan Teki		};
422e85f28e0SJagan Teki
423d60ce247SPaul Kocialkowski		video-codec@1c0e000 {
4244ab88516SPaul Kocialkowski			compatible = "allwinner,sun50i-a64-video-engine";
425d60ce247SPaul Kocialkowski			reg = <0x01c0e000 0x1000>;
426d60ce247SPaul Kocialkowski			clocks = <&ccu CLK_BUS_VE>, <&ccu CLK_VE>,
427d60ce247SPaul Kocialkowski				 <&ccu CLK_DRAM_VE>;
428d60ce247SPaul Kocialkowski			clock-names = "ahb", "mod", "ram";
429d60ce247SPaul Kocialkowski			resets = <&ccu RST_BUS_VE>;
430d60ce247SPaul Kocialkowski			interrupts = <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>;
431d60ce247SPaul Kocialkowski			allwinner,sram = <&ve_sram 1>;
432d60ce247SPaul Kocialkowski		};
433d60ce247SPaul Kocialkowski
434f3dff347SAndre Przywara		mmc0: mmc@1c0f000 {
435f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
436f3dff347SAndre Przywara			reg = <0x01c0f000 0x1000>;
437f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC0>, <&ccu CLK_MMC0>;
438f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
439f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC0>;
440f3dff347SAndre Przywara			reset-names = "ahb";
441f3dff347SAndre Przywara			interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
44222be992fSMaxime Ripard			max-frequency = <150000000>;
443f3dff347SAndre Przywara			status = "disabled";
444f3dff347SAndre Przywara			#address-cells = <1>;
445f3dff347SAndre Przywara			#size-cells = <0>;
446f3dff347SAndre Przywara		};
447f3dff347SAndre Przywara
448f3dff347SAndre Przywara		mmc1: mmc@1c10000 {
449f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-mmc";
450f3dff347SAndre Przywara			reg = <0x01c10000 0x1000>;
451f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC1>, <&ccu CLK_MMC1>;
452f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
453f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC1>;
454f3dff347SAndre Przywara			reset-names = "ahb";
455f3dff347SAndre Przywara			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
45622be992fSMaxime Ripard			max-frequency = <150000000>;
457f3dff347SAndre Przywara			status = "disabled";
458f3dff347SAndre Przywara			#address-cells = <1>;
459f3dff347SAndre Przywara			#size-cells = <0>;
460f3dff347SAndre Przywara		};
461f3dff347SAndre Przywara
462f3dff347SAndre Przywara		mmc2: mmc@1c11000 {
463f3dff347SAndre Przywara			compatible = "allwinner,sun50i-a64-emmc";
464f3dff347SAndre Przywara			reg = <0x01c11000 0x1000>;
465f3dff347SAndre Przywara			clocks = <&ccu CLK_BUS_MMC2>, <&ccu CLK_MMC2>;
466f3dff347SAndre Przywara			clock-names = "ahb", "mmc";
467f3dff347SAndre Przywara			resets = <&ccu RST_BUS_MMC2>;
468f3dff347SAndre Przywara			reset-names = "ahb";
469f3dff347SAndre Przywara			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
47022be992fSMaxime Ripard			max-frequency = <200000000>;
471f3dff347SAndre Przywara			status = "disabled";
472f3dff347SAndre Przywara			#address-cells = <1>;
473f3dff347SAndre Przywara			#size-cells = <0>;
474f3dff347SAndre Przywara		};
475f3dff347SAndre Przywara
476ac947b17SEmmanuel Vadot		sid: eeprom@1c14000 {
477ac947b17SEmmanuel Vadot			compatible = "allwinner,sun50i-a64-sid";
478ac947b17SEmmanuel Vadot			reg = <0x1c14000 0x400>;
47959f5e9b9SVasily Khoruzhick			#address-cells = <1>;
48059f5e9b9SVasily Khoruzhick			#size-cells = <1>;
48159f5e9b9SVasily Khoruzhick
48259f5e9b9SVasily Khoruzhick			ths_calibration: thermal-sensor-calibration@34 {
48359f5e9b9SVasily Khoruzhick				reg = <0x34 0x8>;
48459f5e9b9SVasily Khoruzhick			};
485ac947b17SEmmanuel Vadot		};
486ac947b17SEmmanuel Vadot
4870f5fc158SCorentin Labbe		crypto: crypto@1c15000 {
4880f5fc158SCorentin Labbe			compatible = "allwinner,sun50i-a64-crypto";
4890f5fc158SCorentin Labbe			reg = <0x01c15000 0x1000>;
4900f5fc158SCorentin Labbe			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
4910f5fc158SCorentin Labbe			clocks = <&ccu CLK_BUS_CE>, <&ccu CLK_CE>;
4920f5fc158SCorentin Labbe			clock-names = "bus", "mod";
4930f5fc158SCorentin Labbe			resets = <&ccu RST_BUS_CE>;
4940f5fc158SCorentin Labbe		};
4950f5fc158SCorentin Labbe
496d6c9da12SCorentin LABBE		usb_otg: usb@1c19000 {
497972a3ecdSIcenowy Zheng			compatible = "allwinner,sun8i-a33-musb";
498972a3ecdSIcenowy Zheng			reg = <0x01c19000 0x0400>;
499972a3ecdSIcenowy Zheng			clocks = <&ccu CLK_BUS_OTG>;
500972a3ecdSIcenowy Zheng			resets = <&ccu RST_BUS_OTG>;
501972a3ecdSIcenowy Zheng			interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
502972a3ecdSIcenowy Zheng			interrupt-names = "mc";
503972a3ecdSIcenowy Zheng			phys = <&usbphy 0>;
504972a3ecdSIcenowy Zheng			phy-names = "usb";
505972a3ecdSIcenowy Zheng			extcon = <&usbphy 0>;
5060973c06bSMaxime Ripard			dr_mode = "otg";
507972a3ecdSIcenowy Zheng			status = "disabled";
508972a3ecdSIcenowy Zheng		};
509972a3ecdSIcenowy Zheng
510d6c9da12SCorentin LABBE		usbphy: phy@1c19400 {
511a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-usb-phy";
512a004ee35SIcenowy Zheng			reg = <0x01c19400 0x14>,
5130d984797SIcenowy Zheng			      <0x01c1a800 0x4>,
514a004ee35SIcenowy Zheng			      <0x01c1b800 0x4>;
515a004ee35SIcenowy Zheng			reg-names = "phy_ctrl",
5160d984797SIcenowy Zheng				    "pmu0",
517a004ee35SIcenowy Zheng				    "pmu1";
518a004ee35SIcenowy Zheng			clocks = <&ccu CLK_USB_PHY0>,
519a004ee35SIcenowy Zheng				 <&ccu CLK_USB_PHY1>;
520a004ee35SIcenowy Zheng			clock-names = "usb0_phy",
521a004ee35SIcenowy Zheng				      "usb1_phy";
522a004ee35SIcenowy Zheng			resets = <&ccu RST_USB_PHY0>,
523a004ee35SIcenowy Zheng				 <&ccu RST_USB_PHY1>;
524a004ee35SIcenowy Zheng			reset-names = "usb0_reset",
525a004ee35SIcenowy Zheng				      "usb1_reset";
526a004ee35SIcenowy Zheng			status = "disabled";
527a004ee35SIcenowy Zheng			#phy-cells = <1>;
528a004ee35SIcenowy Zheng		};
529a004ee35SIcenowy Zheng
530d6c9da12SCorentin LABBE		ehci0: usb@1c1a000 {
531dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
532dc03a047SIcenowy Zheng			reg = <0x01c1a000 0x100>;
533dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
534dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
535dc03a047SIcenowy Zheng				 <&ccu CLK_BUS_EHCI0>,
536dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
537dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>,
538dc03a047SIcenowy Zheng				 <&ccu RST_BUS_EHCI0>;
539dc03a047SIcenowy Zheng			status = "disabled";
540dc03a047SIcenowy Zheng		};
541dc03a047SIcenowy Zheng
542d6c9da12SCorentin LABBE		ohci0: usb@1c1a400 {
543dc03a047SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
544dc03a047SIcenowy Zheng			reg = <0x01c1a400 0x100>;
545dc03a047SIcenowy Zheng			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
546dc03a047SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI0>,
547dc03a047SIcenowy Zheng				 <&ccu CLK_USB_OHCI0>;
548dc03a047SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI0>;
549dc03a047SIcenowy Zheng			status = "disabled";
550dc03a047SIcenowy Zheng		};
551dc03a047SIcenowy Zheng
552d6c9da12SCorentin LABBE		ehci1: usb@1c1b000 {
553a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ehci", "generic-ehci";
554a004ee35SIcenowy Zheng			reg = <0x01c1b000 0x100>;
555a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
556a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
557a004ee35SIcenowy Zheng				 <&ccu CLK_BUS_EHCI1>,
558a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
559a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>,
560a004ee35SIcenowy Zheng				 <&ccu RST_BUS_EHCI1>;
561a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
562e6064cf4SMaxime Ripard			phy-names = "usb";
563a004ee35SIcenowy Zheng			status = "disabled";
564a004ee35SIcenowy Zheng		};
565a004ee35SIcenowy Zheng
566d6c9da12SCorentin LABBE		ohci1: usb@1c1b400 {
567a004ee35SIcenowy Zheng			compatible = "allwinner,sun50i-a64-ohci", "generic-ohci";
568a004ee35SIcenowy Zheng			reg = <0x01c1b400 0x100>;
569a004ee35SIcenowy Zheng			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
570a004ee35SIcenowy Zheng			clocks = <&ccu CLK_BUS_OHCI1>,
571a004ee35SIcenowy Zheng				 <&ccu CLK_USB_OHCI1>;
572a004ee35SIcenowy Zheng			resets = <&ccu RST_BUS_OHCI1>;
573a004ee35SIcenowy Zheng			phys = <&usbphy 1>;
574e6064cf4SMaxime Ripard			phy-names = "usb";
575a004ee35SIcenowy Zheng			status = "disabled";
576a004ee35SIcenowy Zheng		};
577a004ee35SIcenowy Zheng
578d6c9da12SCorentin LABBE		ccu: clock@1c20000 {
5796bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-ccu";
5806bc37facSAndre Przywara			reg = <0x01c20000 0x400>;
58144ff3cafSChen-Yu Tsai			clocks = <&osc24M>, <&rtc 0>;
5826bc37facSAndre Przywara			clock-names = "hosc", "losc";
5836bc37facSAndre Przywara			#clock-cells = <1>;
5846bc37facSAndre Przywara			#reset-cells = <1>;
5856bc37facSAndre Przywara		};
5866bc37facSAndre Przywara
5876bc37facSAndre Przywara		pio: pinctrl@1c20800 {
5886bc37facSAndre Przywara			compatible = "allwinner,sun50i-a64-pinctrl";
5896bc37facSAndre Przywara			reg = <0x01c20800 0x400>;
5906bc37facSAndre Przywara			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>,
5916bc37facSAndre Przywara				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>,
5926bc37facSAndre Przywara				     <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
593562bf196SMaxime Ripard			clocks = <&ccu 58>, <&osc24M>, <&rtc 0>;
594562bf196SMaxime Ripard			clock-names = "apb", "hosc", "losc";
5956bc37facSAndre Przywara			gpio-controller;
5966bc37facSAndre Przywara			#gpio-cells = <3>;
5976bc37facSAndre Przywara			interrupt-controller;
5986bc37facSAndre Przywara			#interrupt-cells = <3>;
5996bc37facSAndre Przywara
600ff29f13eSJagan Teki			csi_pins: csi-pins {
601ff29f13eSJagan Teki				pins = "PE0", "PE2", "PE3", "PE4", "PE5", "PE6",
602ff29f13eSJagan Teki				       "PE7", "PE8", "PE9", "PE10", "PE11";
603ff29f13eSJagan Teki				function = "csi";
604ff29f13eSJagan Teki			};
605ff29f13eSJagan Teki
606f7056b28SJagan Teki			/omit-if-no-ref/
607f7056b28SJagan Teki			csi_mclk_pin: csi-mclk-pin {
608f7056b28SJagan Teki				pins = "PE1";
609f7056b28SJagan Teki				function = "csi";
610f7056b28SJagan Teki			};
611f7056b28SJagan Teki
61254eac67bSMaxime Ripard			i2c0_pins: i2c0-pins {
61311239fe6SHarald Geyer				pins = "PH0", "PH1";
61411239fe6SHarald Geyer				function = "i2c0";
61511239fe6SHarald Geyer			};
61611239fe6SHarald Geyer
61754eac67bSMaxime Ripard			i2c1_pins: i2c1-pins {
6186bc37facSAndre Przywara				pins = "PH2", "PH3";
6196bc37facSAndre Przywara				function = "i2c1";
6206bc37facSAndre Przywara			};
6216bc37facSAndre Przywara
622c478a12eSIcenowy Zheng			/omit-if-no-ref/
623c478a12eSIcenowy Zheng			lcd_rgb666_pins: lcd-rgb666-pins {
624c478a12eSIcenowy Zheng				pins = "PD0", "PD1", "PD2", "PD3", "PD4",
625c478a12eSIcenowy Zheng				       "PD5", "PD6", "PD7", "PD8", "PD9",
626c478a12eSIcenowy Zheng				       "PD10", "PD11", "PD12", "PD13",
627c478a12eSIcenowy Zheng				       "PD14", "PD15", "PD16", "PD17",
628c478a12eSIcenowy Zheng				       "PD18", "PD19", "PD20", "PD21";
629c478a12eSIcenowy Zheng				function = "lcd0";
630c478a12eSIcenowy Zheng			};
631c478a12eSIcenowy Zheng
632a3e8f492SMaxime Ripard			mmc0_pins: mmc0-pins {
633a3e8f492SMaxime Ripard				pins = "PF0", "PF1", "PF2", "PF3",
634a3e8f492SMaxime Ripard				       "PF4", "PF5";
635a3e8f492SMaxime Ripard				function = "mmc0";
636a3e8f492SMaxime Ripard				drive-strength = <30>;
637a3e8f492SMaxime Ripard				bias-pull-up;
638a3e8f492SMaxime Ripard			};
639a3e8f492SMaxime Ripard
640a3e8f492SMaxime Ripard			mmc1_pins: mmc1-pins {
641a3e8f492SMaxime Ripard				pins = "PG0", "PG1", "PG2", "PG3",
642a3e8f492SMaxime Ripard				       "PG4", "PG5";
643a3e8f492SMaxime Ripard				function = "mmc1";
644a3e8f492SMaxime Ripard				drive-strength = <30>;
645a3e8f492SMaxime Ripard				bias-pull-up;
646a3e8f492SMaxime Ripard			};
647a3e8f492SMaxime Ripard
648a3e8f492SMaxime Ripard			mmc2_pins: mmc2-pins {
649fa59dd2eSChen-Yu Tsai				pins = "PC5", "PC6", "PC8", "PC9",
650a3e8f492SMaxime Ripard				       "PC10","PC11", "PC12", "PC13",
651a3e8f492SMaxime Ripard				       "PC14", "PC15", "PC16";
652a3e8f492SMaxime Ripard				function = "mmc2";
653a3e8f492SMaxime Ripard				drive-strength = <30>;
654a3e8f492SMaxime Ripard				bias-pull-up;
655a3e8f492SMaxime Ripard			};
656a3e8f492SMaxime Ripard
657fa59dd2eSChen-Yu Tsai			mmc2_ds_pin: mmc2-ds-pin {
658fa59dd2eSChen-Yu Tsai				pins = "PC1";
659fa59dd2eSChen-Yu Tsai				function = "mmc2";
660fa59dd2eSChen-Yu Tsai				drive-strength = <30>;
661fa59dd2eSChen-Yu Tsai				bias-pull-up;
662fa59dd2eSChen-Yu Tsai			};
663fa59dd2eSChen-Yu Tsai
66454eac67bSMaxime Ripard			pwm_pin: pwm-pin {
665b5df280bSAndre Przywara				pins = "PD22";
666b5df280bSAndre Przywara				function = "pwm";
667b5df280bSAndre Przywara			};
668b5df280bSAndre Przywara
66954eac67bSMaxime Ripard			rmii_pins: rmii-pins {
670e53f67e9SCorentin Labbe				pins = "PD10", "PD11", "PD13", "PD14", "PD17",
671e53f67e9SCorentin Labbe				       "PD18", "PD19", "PD20", "PD22", "PD23";
672e53f67e9SCorentin Labbe				function = "emac";
673e53f67e9SCorentin Labbe				drive-strength = <40>;
674e53f67e9SCorentin Labbe			};
675e53f67e9SCorentin Labbe
67654eac67bSMaxime Ripard			rgmii_pins: rgmii-pins {
677e53f67e9SCorentin Labbe				pins = "PD8", "PD9", "PD10", "PD11", "PD12",
678e53f67e9SCorentin Labbe				       "PD13", "PD15", "PD16", "PD17", "PD18",
679e53f67e9SCorentin Labbe				       "PD19", "PD20", "PD21", "PD22", "PD23";
680e53f67e9SCorentin Labbe				function = "emac";
681e53f67e9SCorentin Labbe				drive-strength = <40>;
682e53f67e9SCorentin Labbe			};
683e53f67e9SCorentin Labbe
68454eac67bSMaxime Ripard			spdif_tx_pin: spdif-tx-pin {
685b399d2acSMarcus Cooper				pins = "PH8";
686b399d2acSMarcus Cooper				function = "spdif";
687b399d2acSMarcus Cooper			};
688b399d2acSMarcus Cooper
68954eac67bSMaxime Ripard			spi0_pins: spi0-pins {
690b518bb15SStefan Brüns				pins = "PC0", "PC1", "PC2", "PC3";
691b518bb15SStefan Brüns				function = "spi0";
692b518bb15SStefan Brüns			};
693b518bb15SStefan Brüns
69454eac67bSMaxime Ripard			spi1_pins: spi1-pins {
695b518bb15SStefan Brüns				pins = "PD0", "PD1", "PD2", "PD3";
696b518bb15SStefan Brüns				function = "spi1";
697b518bb15SStefan Brüns			};
698b518bb15SStefan Brüns
699d91ebb95SChen-Yu Tsai			uart0_pb_pins: uart0-pb-pins {
7006bc37facSAndre Przywara				pins = "PB8", "PB9";
7016bc37facSAndre Przywara				function = "uart0";
7026bc37facSAndre Przywara			};
703e7ba733dSAndre Przywara
70454eac67bSMaxime Ripard			uart1_pins: uart1-pins {
705e7ba733dSAndre Przywara				pins = "PG6", "PG7";
706e7ba733dSAndre Przywara				function = "uart1";
707e7ba733dSAndre Przywara			};
708e7ba733dSAndre Przywara
70954eac67bSMaxime Ripard			uart1_rts_cts_pins: uart1-rts-cts-pins {
710e7ba733dSAndre Przywara				pins = "PG8", "PG9";
711e7ba733dSAndre Przywara				function = "uart1";
712e7ba733dSAndre Przywara			};
71379825719SAndreas Färber
71479825719SAndreas Färber			uart2_pins: uart2-pins {
71579825719SAndreas Färber				pins = "PB0", "PB1";
71679825719SAndreas Färber				function = "uart2";
71779825719SAndreas Färber			};
7182273aa16SAndreas Färber
7192273aa16SAndreas Färber			uart3_pins: uart3-pins {
7202273aa16SAndreas Färber				pins = "PD0", "PD1";
7212273aa16SAndreas Färber				function = "uart3";
7222273aa16SAndreas Färber			};
7232273aa16SAndreas Färber
7242273aa16SAndreas Färber			uart4_pins: uart4-pins {
7252273aa16SAndreas Färber				pins = "PD2", "PD3";
7262273aa16SAndreas Färber				function = "uart4";
7272273aa16SAndreas Färber			};
7282273aa16SAndreas Färber
7292273aa16SAndreas Färber			uart4_rts_cts_pins: uart4-rts-cts-pins {
7302273aa16SAndreas Färber				pins = "PD4", "PD5";
7312273aa16SAndreas Färber				function = "uart4";
7322273aa16SAndreas Färber			};
7336bc37facSAndre Przywara		};
7346bc37facSAndre Przywara
735b399d2acSMarcus Cooper		spdif: spdif@1c21000 {
736b399d2acSMarcus Cooper			#sound-dai-cells = <0>;
737b399d2acSMarcus Cooper			compatible = "allwinner,sun50i-a64-spdif",
738b399d2acSMarcus Cooper				     "allwinner,sun8i-h3-spdif";
739b399d2acSMarcus Cooper			reg = <0x01c21000 0x400>;
740b399d2acSMarcus Cooper			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>;
741b399d2acSMarcus Cooper			clocks = <&ccu CLK_BUS_SPDIF>, <&ccu CLK_SPDIF>;
742b399d2acSMarcus Cooper			resets = <&ccu RST_BUS_SPDIF>;
743b399d2acSMarcus Cooper			clock-names = "apb", "spdif";
744b399d2acSMarcus Cooper			dmas = <&dma 2>;
745b399d2acSMarcus Cooper			dma-names = "tx";
746b399d2acSMarcus Cooper			pinctrl-names = "default";
747b399d2acSMarcus Cooper			pinctrl-0 = <&spdif_tx_pin>;
748b399d2acSMarcus Cooper			status = "disabled";
749b399d2acSMarcus Cooper		};
750b399d2acSMarcus Cooper
75184204fb6SLuca Weiss		lradc: lradc@1c21800 {
75284204fb6SLuca Weiss			compatible = "allwinner,sun50i-a64-lradc",
75384204fb6SLuca Weiss				     "allwinner,sun8i-a83t-r-lradc";
75484204fb6SLuca Weiss			reg = <0x01c21800 0x400>;
75584204fb6SLuca Weiss			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
75684204fb6SLuca Weiss			status = "disabled";
75784204fb6SLuca Weiss		};
75884204fb6SLuca Weiss
7591c92c009SMarcus Cooper		i2s0: i2s@1c22000 {
7601c92c009SMarcus Cooper			#sound-dai-cells = <0>;
7611c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
7621c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
7631c92c009SMarcus Cooper			reg = <0x01c22000 0x400>;
7641c92c009SMarcus Cooper			interrupts = <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>;
7651c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S0>, <&ccu CLK_I2S0>;
7661c92c009SMarcus Cooper			clock-names = "apb", "mod";
7671c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S0>;
7681c92c009SMarcus Cooper			dma-names = "rx", "tx";
7691c92c009SMarcus Cooper			dmas = <&dma 3>, <&dma 3>;
7701c92c009SMarcus Cooper			status = "disabled";
7711c92c009SMarcus Cooper		};
7721c92c009SMarcus Cooper
7731c92c009SMarcus Cooper		i2s1: i2s@1c22400 {
7741c92c009SMarcus Cooper			#sound-dai-cells = <0>;
7751c92c009SMarcus Cooper			compatible = "allwinner,sun50i-a64-i2s",
7761c92c009SMarcus Cooper				     "allwinner,sun8i-h3-i2s";
7771c92c009SMarcus Cooper			reg = <0x01c22400 0x400>;
7781c92c009SMarcus Cooper			interrupts = <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>;
7791c92c009SMarcus Cooper			clocks = <&ccu CLK_BUS_I2S1>, <&ccu CLK_I2S1>;
7801c92c009SMarcus Cooper			clock-names = "apb", "mod";
7811c92c009SMarcus Cooper			resets = <&ccu RST_BUS_I2S1>;
7821c92c009SMarcus Cooper			dma-names = "rx", "tx";
7831c92c009SMarcus Cooper			dmas = <&dma 4>, <&dma 4>;
7841c92c009SMarcus Cooper			status = "disabled";
7851c92c009SMarcus Cooper		};
7861c92c009SMarcus Cooper
787ec4a9540SVasily Khoruzhick		dai: dai@1c22c00 {
788ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
789ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-i2s";
790ec4a9540SVasily Khoruzhick			reg = <0x01c22c00 0x200>;
791ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
792ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
793ec4a9540SVasily Khoruzhick			clock-names = "apb", "mod";
794ec4a9540SVasily Khoruzhick			resets = <&ccu RST_BUS_CODEC>;
795ec4a9540SVasily Khoruzhick			dmas = <&dma 15>, <&dma 15>;
796ec4a9540SVasily Khoruzhick			dma-names = "rx", "tx";
797ec4a9540SVasily Khoruzhick			status = "disabled";
798ec4a9540SVasily Khoruzhick		};
799ec4a9540SVasily Khoruzhick
800ec4a9540SVasily Khoruzhick		codec: codec@1c22e00 {
801ec4a9540SVasily Khoruzhick			#sound-dai-cells = <0>;
802ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun8i-a33-codec";
803ec4a9540SVasily Khoruzhick			reg = <0x01c22e00 0x600>;
804ec4a9540SVasily Khoruzhick			interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
805ec4a9540SVasily Khoruzhick			clocks = <&ccu CLK_BUS_CODEC>, <&ccu CLK_AC_DIG>;
806ec4a9540SVasily Khoruzhick			clock-names = "bus", "mod";
807ec4a9540SVasily Khoruzhick			status = "disabled";
808ec4a9540SVasily Khoruzhick		};
809ec4a9540SVasily Khoruzhick
81059f5e9b9SVasily Khoruzhick		ths: thermal-sensor@1c25000 {
81159f5e9b9SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-ths";
81259f5e9b9SVasily Khoruzhick			reg = <0x01c25000 0x100>;
81359f5e9b9SVasily Khoruzhick			clocks = <&ccu CLK_BUS_THS>, <&ccu CLK_THS>;
81459f5e9b9SVasily Khoruzhick			clock-names = "bus", "mod";
81559f5e9b9SVasily Khoruzhick			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
81659f5e9b9SVasily Khoruzhick			resets = <&ccu RST_BUS_THS>;
81759f5e9b9SVasily Khoruzhick			nvmem-cells = <&ths_calibration>;
81859f5e9b9SVasily Khoruzhick			nvmem-cell-names = "calibration";
81959f5e9b9SVasily Khoruzhick			#thermal-sensor-cells = <1>;
82059f5e9b9SVasily Khoruzhick		};
82159f5e9b9SVasily Khoruzhick
8226bc37facSAndre Przywara		uart0: serial@1c28000 {
8236bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8246bc37facSAndre Przywara			reg = <0x01c28000 0x400>;
8256bc37facSAndre Przywara			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
8266bc37facSAndre Przywara			reg-shift = <2>;
8276bc37facSAndre Przywara			reg-io-width = <4>;
828494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART0>;
829494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART0>;
8306bc37facSAndre Przywara			status = "disabled";
8316bc37facSAndre Przywara		};
8326bc37facSAndre Przywara
8336bc37facSAndre Przywara		uart1: serial@1c28400 {
8346bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8356bc37facSAndre Przywara			reg = <0x01c28400 0x400>;
8366bc37facSAndre Przywara			interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
8376bc37facSAndre Przywara			reg-shift = <2>;
8386bc37facSAndre Przywara			reg-io-width = <4>;
839494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART1>;
840494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART1>;
8416bc37facSAndre Przywara			status = "disabled";
8426bc37facSAndre Przywara		};
8436bc37facSAndre Przywara
8446bc37facSAndre Przywara		uart2: serial@1c28800 {
8456bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8466bc37facSAndre Przywara			reg = <0x01c28800 0x400>;
8476bc37facSAndre Przywara			interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
8486bc37facSAndre Przywara			reg-shift = <2>;
8496bc37facSAndre Przywara			reg-io-width = <4>;
850494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART2>;
851494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART2>;
8526bc37facSAndre Przywara			status = "disabled";
8536bc37facSAndre Przywara		};
8546bc37facSAndre Przywara
8556bc37facSAndre Przywara		uart3: serial@1c28c00 {
8566bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8576bc37facSAndre Przywara			reg = <0x01c28c00 0x400>;
8586bc37facSAndre Przywara			interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
8596bc37facSAndre Przywara			reg-shift = <2>;
8606bc37facSAndre Przywara			reg-io-width = <4>;
861494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART3>;
862494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART3>;
8636bc37facSAndre Przywara			status = "disabled";
8646bc37facSAndre Przywara		};
8656bc37facSAndre Przywara
8666bc37facSAndre Przywara		uart4: serial@1c29000 {
8676bc37facSAndre Przywara			compatible = "snps,dw-apb-uart";
8686bc37facSAndre Przywara			reg = <0x01c29000 0x400>;
8696bc37facSAndre Przywara			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
8706bc37facSAndre Przywara			reg-shift = <2>;
8716bc37facSAndre Przywara			reg-io-width = <4>;
872494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_UART4>;
873494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_UART4>;
8746bc37facSAndre Przywara			status = "disabled";
8756bc37facSAndre Przywara		};
8766bc37facSAndre Przywara
8776bc37facSAndre Przywara		i2c0: i2c@1c2ac00 {
8786bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8796bc37facSAndre Przywara			reg = <0x01c2ac00 0x400>;
8806bc37facSAndre Przywara			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
881494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C0>;
882494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C0>;
88370f76289SJagan Teki			pinctrl-names = "default";
88470f76289SJagan Teki			pinctrl-0 = <&i2c0_pins>;
8856bc37facSAndre Przywara			status = "disabled";
8866bc37facSAndre Przywara			#address-cells = <1>;
8876bc37facSAndre Przywara			#size-cells = <0>;
8886bc37facSAndre Przywara		};
8896bc37facSAndre Przywara
8906bc37facSAndre Przywara		i2c1: i2c@1c2b000 {
8916bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
8926bc37facSAndre Przywara			reg = <0x01c2b000 0x400>;
8936bc37facSAndre Przywara			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
894494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C1>;
895494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C1>;
89670f76289SJagan Teki			pinctrl-names = "default";
89770f76289SJagan Teki			pinctrl-0 = <&i2c1_pins>;
8986bc37facSAndre Przywara			status = "disabled";
8996bc37facSAndre Przywara			#address-cells = <1>;
9006bc37facSAndre Przywara			#size-cells = <0>;
9016bc37facSAndre Przywara		};
9026bc37facSAndre Przywara
9036bc37facSAndre Przywara		i2c2: i2c@1c2b400 {
9046bc37facSAndre Przywara			compatible = "allwinner,sun6i-a31-i2c";
9056bc37facSAndre Przywara			reg = <0x01c2b400 0x400>;
9066bc37facSAndre Przywara			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
907494d8a2cSChen-Yu Tsai			clocks = <&ccu CLK_BUS_I2C2>;
908494d8a2cSChen-Yu Tsai			resets = <&ccu RST_BUS_I2C2>;
9096bc37facSAndre Przywara			status = "disabled";
9106bc37facSAndre Przywara			#address-cells = <1>;
9116bc37facSAndre Przywara			#size-cells = <0>;
9126bc37facSAndre Przywara		};
9136bc37facSAndre Przywara
914b518bb15SStefan Brüns
915d6c9da12SCorentin LABBE		spi0: spi@1c68000 {
916b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
917b518bb15SStefan Brüns			reg = <0x01c68000 0x1000>;
918b518bb15SStefan Brüns			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
919b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI0>, <&ccu CLK_SPI0>;
920b518bb15SStefan Brüns			clock-names = "ahb", "mod";
92106c1258aSStefan Brüns			dmas = <&dma 23>, <&dma 23>;
92206c1258aSStefan Brüns			dma-names = "rx", "tx";
923b518bb15SStefan Brüns			pinctrl-names = "default";
924b518bb15SStefan Brüns			pinctrl-0 = <&spi0_pins>;
925b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI0>;
926b518bb15SStefan Brüns			status = "disabled";
927b518bb15SStefan Brüns			num-cs = <1>;
928b518bb15SStefan Brüns			#address-cells = <1>;
929b518bb15SStefan Brüns			#size-cells = <0>;
930b518bb15SStefan Brüns		};
931b518bb15SStefan Brüns
932d6c9da12SCorentin LABBE		spi1: spi@1c69000 {
933b518bb15SStefan Brüns			compatible = "allwinner,sun8i-h3-spi";
934b518bb15SStefan Brüns			reg = <0x01c69000 0x1000>;
935b518bb15SStefan Brüns			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
936b518bb15SStefan Brüns			clocks = <&ccu CLK_BUS_SPI1>, <&ccu CLK_SPI1>;
937b518bb15SStefan Brüns			clock-names = "ahb", "mod";
93806c1258aSStefan Brüns			dmas = <&dma 24>, <&dma 24>;
93906c1258aSStefan Brüns			dma-names = "rx", "tx";
940b518bb15SStefan Brüns			pinctrl-names = "default";
941b518bb15SStefan Brüns			pinctrl-0 = <&spi1_pins>;
942b518bb15SStefan Brüns			resets = <&ccu RST_BUS_SPI1>;
943b518bb15SStefan Brüns			status = "disabled";
944b518bb15SStefan Brüns			num-cs = <1>;
945b518bb15SStefan Brüns			#address-cells = <1>;
946b518bb15SStefan Brüns			#size-cells = <0>;
947b518bb15SStefan Brüns		};
948b518bb15SStefan Brüns
94994f44288SCorentin Labbe		emac: ethernet@1c30000 {
95094f44288SCorentin Labbe			compatible = "allwinner,sun50i-a64-emac";
95194f44288SCorentin Labbe			syscon = <&syscon>;
95294f44288SCorentin Labbe			reg = <0x01c30000 0x10000>;
95394f44288SCorentin Labbe			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
95494f44288SCorentin Labbe			interrupt-names = "macirq";
95594f44288SCorentin Labbe			resets = <&ccu RST_BUS_EMAC>;
95694f44288SCorentin Labbe			reset-names = "stmmaceth";
95794f44288SCorentin Labbe			clocks = <&ccu CLK_BUS_EMAC>;
95894f44288SCorentin Labbe			clock-names = "stmmaceth";
95994f44288SCorentin Labbe			status = "disabled";
96094f44288SCorentin Labbe
96194f44288SCorentin Labbe			mdio: mdio {
96216416084SCorentin Labbe				compatible = "snps,dwmac-mdio";
96394f44288SCorentin Labbe				#address-cells = <1>;
96494f44288SCorentin Labbe				#size-cells = <0>;
96594f44288SCorentin Labbe			};
96694f44288SCorentin Labbe		};
96794f44288SCorentin Labbe
9686b683d76SJagan Teki		mali: gpu@1c40000 {
9696b683d76SJagan Teki			compatible = "allwinner,sun50i-a64-mali", "arm,mali-400";
9706b683d76SJagan Teki			reg = <0x01c40000 0x10000>;
9716b683d76SJagan Teki			interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
9726b683d76SJagan Teki				     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
9736b683d76SJagan Teki				     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
9746b683d76SJagan Teki				     <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
9756b683d76SJagan Teki				     <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
9766b683d76SJagan Teki				     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
9776b683d76SJagan Teki				     <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
9786b683d76SJagan Teki			interrupt-names = "gp",
9796b683d76SJagan Teki					  "gpmmu",
9806b683d76SJagan Teki					  "pp0",
9816b683d76SJagan Teki					  "ppmmu0",
9826b683d76SJagan Teki					  "pp1",
9836b683d76SJagan Teki					  "ppmmu1",
9846b683d76SJagan Teki					  "pmu";
9856b683d76SJagan Teki			clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
9866b683d76SJagan Teki			clock-names = "bus", "core";
9876b683d76SJagan Teki			resets = <&ccu RST_BUS_GPU>;
9886b683d76SJagan Teki		};
9896b683d76SJagan Teki
9906bc37facSAndre Przywara		gic: interrupt-controller@1c81000 {
9916bc37facSAndre Przywara			compatible = "arm,gic-400";
9926bc37facSAndre Przywara			reg = <0x01c81000 0x1000>,
9936bc37facSAndre Przywara			      <0x01c82000 0x2000>,
9946bc37facSAndre Przywara			      <0x01c84000 0x2000>,
9956bc37facSAndre Przywara			      <0x01c86000 0x2000>;
9966bc37facSAndre Przywara			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
9976bc37facSAndre Przywara			interrupt-controller;
9986bc37facSAndre Przywara			#interrupt-cells = <3>;
9996bc37facSAndre Przywara		};
10006bc37facSAndre Przywara
1001b5df280bSAndre Przywara		pwm: pwm@1c21400 {
1002b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
1003b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
1004b5df280bSAndre Przywara			reg = <0x01c21400 0x400>;
1005b5df280bSAndre Przywara			clocks = <&osc24M>;
1006b5df280bSAndre Przywara			pinctrl-names = "default";
1007b5df280bSAndre Przywara			pinctrl-0 = <&pwm_pin>;
1008b5df280bSAndre Przywara			#pwm-cells = <3>;
1009b5df280bSAndre Przywara			status = "disabled";
1010b5df280bSAndre Przywara		};
1011b5df280bSAndre Przywara
1012ff29f13eSJagan Teki		csi: csi@1cb0000 {
1013ff29f13eSJagan Teki			compatible = "allwinner,sun50i-a64-csi";
1014ff29f13eSJagan Teki			reg = <0x01cb0000 0x1000>;
1015ff29f13eSJagan Teki			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
1016ff29f13eSJagan Teki			clocks = <&ccu CLK_BUS_CSI>,
1017ff29f13eSJagan Teki				 <&ccu CLK_CSI_SCLK>,
1018ff29f13eSJagan Teki				 <&ccu CLK_DRAM_CSI>;
1019ff29f13eSJagan Teki			clock-names = "bus", "mod", "ram";
1020ff29f13eSJagan Teki			resets = <&ccu RST_BUS_CSI>;
1021ff29f13eSJagan Teki			pinctrl-names = "default";
1022ff29f13eSJagan Teki			pinctrl-0 = <&csi_pins>;
1023ff29f13eSJagan Teki			status = "disabled";
1024ff29f13eSJagan Teki		};
1025ff29f13eSJagan Teki
102616c8ff57SJagan Teki		dsi: dsi@1ca0000 {
102716c8ff57SJagan Teki			compatible = "allwinner,sun50i-a64-mipi-dsi";
102816c8ff57SJagan Teki			reg = <0x01ca0000 0x1000>;
102916c8ff57SJagan Teki			interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
103016c8ff57SJagan Teki			clocks = <&ccu CLK_BUS_MIPI_DSI>;
103116c8ff57SJagan Teki			resets = <&ccu RST_BUS_MIPI_DSI>;
103216c8ff57SJagan Teki			phys = <&dphy>;
103316c8ff57SJagan Teki			phy-names = "dphy";
103416c8ff57SJagan Teki			status = "disabled";
103516c8ff57SJagan Teki			#address-cells = <1>;
103616c8ff57SJagan Teki			#size-cells = <0>;
103716c8ff57SJagan Teki
103816c8ff57SJagan Teki			port {
103916c8ff57SJagan Teki				dsi_in_tcon0: endpoint {
104016c8ff57SJagan Teki					remote-endpoint = <&tcon0_out_dsi>;
104116c8ff57SJagan Teki				};
104216c8ff57SJagan Teki			};
104316c8ff57SJagan Teki		};
104416c8ff57SJagan Teki
104516c8ff57SJagan Teki		dphy: d-phy@1ca1000 {
104616c8ff57SJagan Teki			compatible = "allwinner,sun50i-a64-mipi-dphy",
104716c8ff57SJagan Teki				     "allwinner,sun6i-a31-mipi-dphy";
104816c8ff57SJagan Teki			reg = <0x01ca1000 0x1000>;
104916c8ff57SJagan Teki			clocks = <&ccu CLK_BUS_MIPI_DSI>,
105016c8ff57SJagan Teki				 <&ccu CLK_DSI_DPHY>;
105116c8ff57SJagan Teki			clock-names = "bus", "mod";
105216c8ff57SJagan Teki			resets = <&ccu RST_BUS_MIPI_DSI>;
105316c8ff57SJagan Teki			status = "disabled";
105416c8ff57SJagan Teki			#phy-cells = <0>;
105516c8ff57SJagan Teki		};
105616c8ff57SJagan Teki
1057e85f28e0SJagan Teki		hdmi: hdmi@1ee0000 {
1058e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-dw-hdmi",
1059e85f28e0SJagan Teki				     "allwinner,sun8i-a83t-dw-hdmi";
1060e85f28e0SJagan Teki			reg = <0x01ee0000 0x10000>;
1061e85f28e0SJagan Teki			reg-io-width = <1>;
1062e85f28e0SJagan Teki			interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
1063e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
1064e85f28e0SJagan Teki				 <&ccu CLK_HDMI>;
1065e85f28e0SJagan Teki			clock-names = "iahb", "isfr", "tmds";
1066e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI1>;
1067e85f28e0SJagan Teki			reset-names = "ctrl";
1068e85f28e0SJagan Teki			phys = <&hdmi_phy>;
1069d40113fbSMaxime Ripard			phy-names = "phy";
1070e85f28e0SJagan Teki			status = "disabled";
1071e85f28e0SJagan Teki
1072e85f28e0SJagan Teki			ports {
1073e85f28e0SJagan Teki				#address-cells = <1>;
1074e85f28e0SJagan Teki				#size-cells = <0>;
1075e85f28e0SJagan Teki
1076e85f28e0SJagan Teki				hdmi_in: port@0 {
1077e85f28e0SJagan Teki					reg = <0>;
1078e85f28e0SJagan Teki
1079e85f28e0SJagan Teki					hdmi_in_tcon1: endpoint {
1080e85f28e0SJagan Teki						remote-endpoint = <&tcon1_out_hdmi>;
1081e85f28e0SJagan Teki					};
1082e85f28e0SJagan Teki				};
1083e85f28e0SJagan Teki
1084e85f28e0SJagan Teki				hdmi_out: port@1 {
1085e85f28e0SJagan Teki					reg = <1>;
1086e85f28e0SJagan Teki				};
1087e85f28e0SJagan Teki			};
1088e85f28e0SJagan Teki		};
1089e85f28e0SJagan Teki
1090e85f28e0SJagan Teki		hdmi_phy: hdmi-phy@1ef0000 {
1091e85f28e0SJagan Teki			compatible = "allwinner,sun50i-a64-hdmi-phy";
1092e85f28e0SJagan Teki			reg = <0x01ef0000 0x10000>;
1093e85f28e0SJagan Teki			clocks = <&ccu CLK_BUS_HDMI>, <&ccu CLK_HDMI_DDC>,
1094e85f28e0SJagan Teki				 <&ccu 7>;
1095e85f28e0SJagan Teki			clock-names = "bus", "mod", "pll-0";
1096e85f28e0SJagan Teki			resets = <&ccu RST_BUS_HDMI0>;
1097e85f28e0SJagan Teki			reset-names = "phy";
1098e85f28e0SJagan Teki			#phy-cells = <0>;
1099e85f28e0SJagan Teki		};
1100e85f28e0SJagan Teki
11016bc37facSAndre Przywara		rtc: rtc@1f00000 {
110244ff3cafSChen-Yu Tsai			compatible = "allwinner,sun50i-a64-rtc",
110344ff3cafSChen-Yu Tsai				     "allwinner,sun8i-h3-rtc";
110444ff3cafSChen-Yu Tsai			reg = <0x01f00000 0x400>;
11056bc37facSAndre Przywara			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
11066bc37facSAndre Przywara				     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
110744ff3cafSChen-Yu Tsai			clock-output-names = "osc32k", "osc32k-out", "iosc";
1108e1a9a474SJagan Teki			clocks = <&osc32k>;
1109e1a9a474SJagan Teki			#clock-cells = <1>;
11106bc37facSAndre Przywara		};
1111791a9e00SIcenowy Zheng
1112535ca508SIcenowy Zheng		r_intc: interrupt-controller@1f00c00 {
1113535ca508SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-intc",
1114535ca508SIcenowy Zheng				     "allwinner,sun6i-a31-r-intc";
1115535ca508SIcenowy Zheng			interrupt-controller;
1116535ca508SIcenowy Zheng			#interrupt-cells = <2>;
1117535ca508SIcenowy Zheng			reg = <0x01f00c00 0x400>;
1118535ca508SIcenowy Zheng			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
1119535ca508SIcenowy Zheng		};
1120535ca508SIcenowy Zheng
1121791a9e00SIcenowy Zheng		r_ccu: clock@1f01400 {
1122791a9e00SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-ccu";
1123791a9e00SIcenowy Zheng			reg = <0x01f01400 0x100>;
112444ff3cafSChen-Yu Tsai			clocks = <&osc24M>, <&rtc 0>, <&rtc 2>, <&ccu 11>;
1125f74994a9SChen-Yu Tsai			clock-names = "hosc", "losc", "iosc", "pll-periph";
1126791a9e00SIcenowy Zheng			#clock-cells = <1>;
1127791a9e00SIcenowy Zheng			#reset-cells = <1>;
1128791a9e00SIcenowy Zheng		};
1129ec427905SIcenowy Zheng
1130ec4a9540SVasily Khoruzhick		codec_analog: codec-analog@1f015c0 {
1131ec4a9540SVasily Khoruzhick			compatible = "allwinner,sun50i-a64-codec-analog";
1132ec4a9540SVasily Khoruzhick			reg = <0x01f015c0 0x4>;
1133ec4a9540SVasily Khoruzhick			status = "disabled";
1134ec4a9540SVasily Khoruzhick		};
1135ec4a9540SVasily Khoruzhick
1136871b5352SIcenowy Zheng		r_i2c: i2c@1f02400 {
1137871b5352SIcenowy Zheng			compatible = "allwinner,sun50i-a64-i2c",
1138871b5352SIcenowy Zheng				     "allwinner,sun6i-a31-i2c";
1139871b5352SIcenowy Zheng			reg = <0x01f02400 0x400>;
1140871b5352SIcenowy Zheng			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
1141871b5352SIcenowy Zheng			clocks = <&r_ccu CLK_APB0_I2C>;
1142871b5352SIcenowy Zheng			resets = <&r_ccu RST_APB0_I2C>;
1143871b5352SIcenowy Zheng			status = "disabled";
1144871b5352SIcenowy Zheng			#address-cells = <1>;
1145871b5352SIcenowy Zheng			#size-cells = <0>;
1146871b5352SIcenowy Zheng		};
1147871b5352SIcenowy Zheng
114844a4f416SIgors Makejevs		r_ir: ir@1f02000 {
114944a4f416SIgors Makejevs			compatible = "allwinner,sun50i-a64-ir",
115044a4f416SIgors Makejevs				     "allwinner,sun6i-a31-ir";
115144a4f416SIgors Makejevs			reg = <0x01f02000 0x400>;
115244a4f416SIgors Makejevs			clocks = <&r_ccu CLK_APB0_IR>, <&r_ccu CLK_IR>;
115344a4f416SIgors Makejevs			clock-names = "apb", "ir";
115444a4f416SIgors Makejevs			resets = <&r_ccu RST_APB0_IR>;
115544a4f416SIgors Makejevs			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
115644a4f416SIgors Makejevs			pinctrl-names = "default";
115744a4f416SIgors Makejevs			pinctrl-0 = <&r_ir_rx_pin>;
115844a4f416SIgors Makejevs			status = "disabled";
115944a4f416SIgors Makejevs		};
116044a4f416SIgors Makejevs
1161b5df280bSAndre Przywara		r_pwm: pwm@1f03800 {
1162b5df280bSAndre Przywara			compatible = "allwinner,sun50i-a64-pwm",
1163b5df280bSAndre Przywara				     "allwinner,sun5i-a13-pwm";
1164b5df280bSAndre Przywara			reg = <0x01f03800 0x400>;
1165b5df280bSAndre Przywara			clocks = <&osc24M>;
1166b5df280bSAndre Przywara			pinctrl-names = "default";
1167b5df280bSAndre Przywara			pinctrl-0 = <&r_pwm_pin>;
1168b5df280bSAndre Przywara			#pwm-cells = <3>;
1169b5df280bSAndre Przywara			status = "disabled";
1170b5df280bSAndre Przywara		};
1171b5df280bSAndre Przywara
1172d6c9da12SCorentin LABBE		r_pio: pinctrl@1f02c00 {
1173ec427905SIcenowy Zheng			compatible = "allwinner,sun50i-a64-r-pinctrl";
1174ec427905SIcenowy Zheng			reg = <0x01f02c00 0x400>;
1175ec427905SIcenowy Zheng			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
1176494d8a2cSChen-Yu Tsai			clocks = <&r_ccu CLK_APB0_PIO>, <&osc24M>, <&osc32k>;
1177ec427905SIcenowy Zheng			clock-names = "apb", "hosc", "losc";
1178ec427905SIcenowy Zheng			gpio-controller;
1179ec427905SIcenowy Zheng			#gpio-cells = <3>;
1180ec427905SIcenowy Zheng			interrupt-controller;
1181ec427905SIcenowy Zheng			#interrupt-cells = <3>;
11823b38fdedSIcenowy Zheng
11831b6ff1cbSChen-Yu Tsai			r_i2c_pl89_pins: r-i2c-pl89-pins {
1184871b5352SIcenowy Zheng				pins = "PL8", "PL9";
1185871b5352SIcenowy Zheng				function = "s_i2c";
1186871b5352SIcenowy Zheng			};
1187871b5352SIcenowy Zheng
118844a4f416SIgors Makejevs			r_ir_rx_pin: r-ir-rx-pin {
118944a4f416SIgors Makejevs				pins = "PL11";
119044a4f416SIgors Makejevs				function = "s_cir_rx";
119144a4f416SIgors Makejevs			};
119244a4f416SIgors Makejevs
119354eac67bSMaxime Ripard			r_pwm_pin: r-pwm-pin {
1194b5df280bSAndre Przywara				pins = "PL10";
1195b5df280bSAndre Przywara				function = "s_pwm";
1196b5df280bSAndre Przywara			};
1197b5df280bSAndre Przywara
119854eac67bSMaxime Ripard			r_rsb_pins: r-rsb-pins {
11993b38fdedSIcenowy Zheng				pins = "PL0", "PL1";
12003b38fdedSIcenowy Zheng				function = "s_rsb";
12013b38fdedSIcenowy Zheng			};
12023b38fdedSIcenowy Zheng		};
12033b38fdedSIcenowy Zheng
12043b38fdedSIcenowy Zheng		r_rsb: rsb@1f03400 {
12053b38fdedSIcenowy Zheng			compatible = "allwinner,sun8i-a23-rsb";
12063b38fdedSIcenowy Zheng			reg = <0x01f03400 0x400>;
12073b38fdedSIcenowy Zheng			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
12083b38fdedSIcenowy Zheng			clocks = <&r_ccu 6>;
12093b38fdedSIcenowy Zheng			clock-frequency = <3000000>;
12103b38fdedSIcenowy Zheng			resets = <&r_ccu 2>;
12113b38fdedSIcenowy Zheng			pinctrl-names = "default";
12123b38fdedSIcenowy Zheng			pinctrl-0 = <&r_rsb_pins>;
12133b38fdedSIcenowy Zheng			status = "disabled";
12143b38fdedSIcenowy Zheng			#address-cells = <1>;
12153b38fdedSIcenowy Zheng			#size-cells = <0>;
1216ec427905SIcenowy Zheng		};
1217d4185043SHarald Geyer
1218d4185043SHarald Geyer		wdt0: watchdog@1c20ca0 {
1219d4185043SHarald Geyer			compatible = "allwinner,sun50i-a64-wdt",
1220d4185043SHarald Geyer				     "allwinner,sun6i-a31-wdt";
1221d4185043SHarald Geyer			reg = <0x01c20ca0 0x20>;
1222d4185043SHarald Geyer			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
12239e1975f0SMaxime Ripard			clocks = <&osc24M>;
1224d4185043SHarald Geyer		};
12256bc37facSAndre Przywara	};
12266bc37facSAndre Przywara};
1227