1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Samsung Exynos5250 SoC device tree source 4*724ba675SRob Herring * 5*724ba675SRob Herring * Copyright (c) 2012 Samsung Electronics Co., Ltd. 6*724ba675SRob Herring * http://www.samsung.com 7*724ba675SRob Herring * 8*724ba675SRob Herring * Samsung Exynos5250 SoC device nodes are listed in this file. 9*724ba675SRob Herring * Exynos5250 based board files can include this file and provide 10*724ba675SRob Herring * values for board specific bindings. 11*724ba675SRob Herring * 12*724ba675SRob Herring * Note: This file does not include device nodes for all the controllers in 13*724ba675SRob Herring * Exynos5250 SoC. As device tree coverage for Exynos5250 increases, 14*724ba675SRob Herring * additional nodes can be added to this file. 15*724ba675SRob Herring */ 16*724ba675SRob Herring 17*724ba675SRob Herring#include <dt-bindings/clock/exynos5250.h> 18*724ba675SRob Herring#include "exynos5.dtsi" 19*724ba675SRob Herring#include "exynos4-cpu-thermal.dtsi" 20*724ba675SRob Herring#include <dt-bindings/clock/exynos-audss-clk.h> 21*724ba675SRob Herring 22*724ba675SRob Herring/ { 23*724ba675SRob Herring compatible = "samsung,exynos5250", "samsung,exynos5"; 24*724ba675SRob Herring 25*724ba675SRob Herring aliases { 26*724ba675SRob Herring spi0 = &spi_0; 27*724ba675SRob Herring spi1 = &spi_1; 28*724ba675SRob Herring spi2 = &spi_2; 29*724ba675SRob Herring gsc0 = &gsc_0; 30*724ba675SRob Herring gsc1 = &gsc_1; 31*724ba675SRob Herring gsc2 = &gsc_2; 32*724ba675SRob Herring gsc3 = &gsc_3; 33*724ba675SRob Herring i2c4 = &i2c_4; 34*724ba675SRob Herring i2c5 = &i2c_5; 35*724ba675SRob Herring i2c6 = &i2c_6; 36*724ba675SRob Herring i2c7 = &i2c_7; 37*724ba675SRob Herring i2c8 = &i2c_8; 38*724ba675SRob Herring i2c9 = &i2c_9; 39*724ba675SRob Herring pinctrl0 = &pinctrl_0; 40*724ba675SRob Herring pinctrl1 = &pinctrl_1; 41*724ba675SRob Herring pinctrl2 = &pinctrl_2; 42*724ba675SRob Herring pinctrl3 = &pinctrl_3; 43*724ba675SRob Herring }; 44*724ba675SRob Herring 45*724ba675SRob Herring cpus { 46*724ba675SRob Herring #address-cells = <1>; 47*724ba675SRob Herring #size-cells = <0>; 48*724ba675SRob Herring 49*724ba675SRob Herring cpu-map { 50*724ba675SRob Herring cluster0 { 51*724ba675SRob Herring core0 { 52*724ba675SRob Herring cpu = <&cpu0>; 53*724ba675SRob Herring }; 54*724ba675SRob Herring core1 { 55*724ba675SRob Herring cpu = <&cpu1>; 56*724ba675SRob Herring }; 57*724ba675SRob Herring }; 58*724ba675SRob Herring }; 59*724ba675SRob Herring 60*724ba675SRob Herring cpu0: cpu@0 { 61*724ba675SRob Herring device_type = "cpu"; 62*724ba675SRob Herring compatible = "arm,cortex-a15"; 63*724ba675SRob Herring reg = <0>; 64*724ba675SRob Herring clocks = <&clock CLK_ARM_CLK>; 65*724ba675SRob Herring clock-names = "cpu"; 66*724ba675SRob Herring operating-points-v2 = <&cpu0_opp_table>; 67*724ba675SRob Herring #cooling-cells = <2>; /* min followed by max */ 68*724ba675SRob Herring }; 69*724ba675SRob Herring cpu1: cpu@1 { 70*724ba675SRob Herring device_type = "cpu"; 71*724ba675SRob Herring compatible = "arm,cortex-a15"; 72*724ba675SRob Herring reg = <1>; 73*724ba675SRob Herring clocks = <&clock CLK_ARM_CLK>; 74*724ba675SRob Herring clock-names = "cpu"; 75*724ba675SRob Herring operating-points-v2 = <&cpu0_opp_table>; 76*724ba675SRob Herring #cooling-cells = <2>; /* min followed by max */ 77*724ba675SRob Herring }; 78*724ba675SRob Herring }; 79*724ba675SRob Herring 80*724ba675SRob Herring cpu0_opp_table: opp-table-0 { 81*724ba675SRob Herring compatible = "operating-points-v2"; 82*724ba675SRob Herring opp-shared; 83*724ba675SRob Herring 84*724ba675SRob Herring opp-200000000 { 85*724ba675SRob Herring opp-hz = /bits/ 64 <200000000>; 86*724ba675SRob Herring opp-microvolt = <925000>; 87*724ba675SRob Herring clock-latency-ns = <140000>; 88*724ba675SRob Herring }; 89*724ba675SRob Herring opp-300000000 { 90*724ba675SRob Herring opp-hz = /bits/ 64 <300000000>; 91*724ba675SRob Herring opp-microvolt = <937500>; 92*724ba675SRob Herring clock-latency-ns = <140000>; 93*724ba675SRob Herring }; 94*724ba675SRob Herring opp-400000000 { 95*724ba675SRob Herring opp-hz = /bits/ 64 <400000000>; 96*724ba675SRob Herring opp-microvolt = <950000>; 97*724ba675SRob Herring clock-latency-ns = <140000>; 98*724ba675SRob Herring }; 99*724ba675SRob Herring opp-500000000 { 100*724ba675SRob Herring opp-hz = /bits/ 64 <500000000>; 101*724ba675SRob Herring opp-microvolt = <975000>; 102*724ba675SRob Herring clock-latency-ns = <140000>; 103*724ba675SRob Herring }; 104*724ba675SRob Herring opp-600000000 { 105*724ba675SRob Herring opp-hz = /bits/ 64 <600000000>; 106*724ba675SRob Herring opp-microvolt = <1000000>; 107*724ba675SRob Herring clock-latency-ns = <140000>; 108*724ba675SRob Herring }; 109*724ba675SRob Herring opp-700000000 { 110*724ba675SRob Herring opp-hz = /bits/ 64 <700000000>; 111*724ba675SRob Herring opp-microvolt = <1012500>; 112*724ba675SRob Herring clock-latency-ns = <140000>; 113*724ba675SRob Herring }; 114*724ba675SRob Herring opp-800000000 { 115*724ba675SRob Herring opp-hz = /bits/ 64 <800000000>; 116*724ba675SRob Herring opp-microvolt = <1025000>; 117*724ba675SRob Herring clock-latency-ns = <140000>; 118*724ba675SRob Herring }; 119*724ba675SRob Herring opp-900000000 { 120*724ba675SRob Herring opp-hz = /bits/ 64 <900000000>; 121*724ba675SRob Herring opp-microvolt = <1050000>; 122*724ba675SRob Herring clock-latency-ns = <140000>; 123*724ba675SRob Herring }; 124*724ba675SRob Herring opp-1000000000 { 125*724ba675SRob Herring opp-hz = /bits/ 64 <1000000000>; 126*724ba675SRob Herring opp-microvolt = <1075000>; 127*724ba675SRob Herring clock-latency-ns = <140000>; 128*724ba675SRob Herring opp-suspend; 129*724ba675SRob Herring }; 130*724ba675SRob Herring opp-1100000000 { 131*724ba675SRob Herring opp-hz = /bits/ 64 <1100000000>; 132*724ba675SRob Herring opp-microvolt = <1100000>; 133*724ba675SRob Herring clock-latency-ns = <140000>; 134*724ba675SRob Herring }; 135*724ba675SRob Herring opp-1200000000 { 136*724ba675SRob Herring opp-hz = /bits/ 64 <1200000000>; 137*724ba675SRob Herring opp-microvolt = <1125000>; 138*724ba675SRob Herring clock-latency-ns = <140000>; 139*724ba675SRob Herring }; 140*724ba675SRob Herring opp-1300000000 { 141*724ba675SRob Herring opp-hz = /bits/ 64 <1300000000>; 142*724ba675SRob Herring opp-microvolt = <1150000>; 143*724ba675SRob Herring clock-latency-ns = <140000>; 144*724ba675SRob Herring }; 145*724ba675SRob Herring opp-1400000000 { 146*724ba675SRob Herring opp-hz = /bits/ 64 <1400000000>; 147*724ba675SRob Herring opp-microvolt = <1200000>; 148*724ba675SRob Herring clock-latency-ns = <140000>; 149*724ba675SRob Herring }; 150*724ba675SRob Herring opp-1500000000 { 151*724ba675SRob Herring opp-hz = /bits/ 64 <1500000000>; 152*724ba675SRob Herring opp-microvolt = <1225000>; 153*724ba675SRob Herring clock-latency-ns = <140000>; 154*724ba675SRob Herring }; 155*724ba675SRob Herring opp-1600000000 { 156*724ba675SRob Herring opp-hz = /bits/ 64 <1600000000>; 157*724ba675SRob Herring opp-microvolt = <1250000>; 158*724ba675SRob Herring clock-latency-ns = <140000>; 159*724ba675SRob Herring }; 160*724ba675SRob Herring opp-1700000000 { 161*724ba675SRob Herring opp-hz = /bits/ 64 <1700000000>; 162*724ba675SRob Herring opp-microvolt = <1300000>; 163*724ba675SRob Herring clock-latency-ns = <140000>; 164*724ba675SRob Herring }; 165*724ba675SRob Herring }; 166*724ba675SRob Herring 167*724ba675SRob Herring pmu { 168*724ba675SRob Herring compatible = "arm,cortex-a15-pmu"; 169*724ba675SRob Herring interrupt-parent = <&combiner>; 170*724ba675SRob Herring interrupts = <1 2>, <22 4>; 171*724ba675SRob Herring }; 172*724ba675SRob Herring 173*724ba675SRob Herring soc: soc { 174*724ba675SRob Herring sram@2020000 { 175*724ba675SRob Herring compatible = "mmio-sram"; 176*724ba675SRob Herring reg = <0x02020000 0x30000>; 177*724ba675SRob Herring #address-cells = <1>; 178*724ba675SRob Herring #size-cells = <1>; 179*724ba675SRob Herring ranges = <0 0x02020000 0x30000>; 180*724ba675SRob Herring 181*724ba675SRob Herring smp-sram@0 { 182*724ba675SRob Herring compatible = "samsung,exynos4210-sysram"; 183*724ba675SRob Herring reg = <0x0 0x1000>; 184*724ba675SRob Herring }; 185*724ba675SRob Herring 186*724ba675SRob Herring smp-sram@2f000 { 187*724ba675SRob Herring compatible = "samsung,exynos4210-sysram-ns"; 188*724ba675SRob Herring reg = <0x2f000 0x1000>; 189*724ba675SRob Herring }; 190*724ba675SRob Herring }; 191*724ba675SRob Herring 192*724ba675SRob Herring pd_gsc: power-domain@10044000 { 193*724ba675SRob Herring compatible = "samsung,exynos4210-pd"; 194*724ba675SRob Herring reg = <0x10044000 0x20>; 195*724ba675SRob Herring #power-domain-cells = <0>; 196*724ba675SRob Herring label = "GSC"; 197*724ba675SRob Herring }; 198*724ba675SRob Herring 199*724ba675SRob Herring pd_mfc: power-domain@10044040 { 200*724ba675SRob Herring compatible = "samsung,exynos4210-pd"; 201*724ba675SRob Herring reg = <0x10044040 0x20>; 202*724ba675SRob Herring #power-domain-cells = <0>; 203*724ba675SRob Herring label = "MFC"; 204*724ba675SRob Herring }; 205*724ba675SRob Herring 206*724ba675SRob Herring pd_g3d: power-domain@10044060 { 207*724ba675SRob Herring compatible = "samsung,exynos4210-pd"; 208*724ba675SRob Herring reg = <0x10044060 0x20>; 209*724ba675SRob Herring #power-domain-cells = <0>; 210*724ba675SRob Herring label = "G3D"; 211*724ba675SRob Herring }; 212*724ba675SRob Herring 213*724ba675SRob Herring pd_disp1: power-domain@100440a0 { 214*724ba675SRob Herring compatible = "samsung,exynos4210-pd"; 215*724ba675SRob Herring reg = <0x100440a0 0x20>; 216*724ba675SRob Herring #power-domain-cells = <0>; 217*724ba675SRob Herring label = "DISP1"; 218*724ba675SRob Herring }; 219*724ba675SRob Herring 220*724ba675SRob Herring pd_mau: power-domain@100440c0 { 221*724ba675SRob Herring compatible = "samsung,exynos4210-pd"; 222*724ba675SRob Herring reg = <0x100440c0 0x20>; 223*724ba675SRob Herring #power-domain-cells = <0>; 224*724ba675SRob Herring label = "MAU"; 225*724ba675SRob Herring }; 226*724ba675SRob Herring 227*724ba675SRob Herring clock: clock-controller@10010000 { 228*724ba675SRob Herring compatible = "samsung,exynos5250-clock"; 229*724ba675SRob Herring reg = <0x10010000 0x30000>; 230*724ba675SRob Herring #clock-cells = <1>; 231*724ba675SRob Herring }; 232*724ba675SRob Herring 233*724ba675SRob Herring clock_audss: audss-clock-controller@3810000 { 234*724ba675SRob Herring compatible = "samsung,exynos5250-audss-clock"; 235*724ba675SRob Herring reg = <0x03810000 0x0c>; 236*724ba675SRob Herring #clock-cells = <1>; 237*724ba675SRob Herring clocks = <&clock CLK_FIN_PLL>, <&clock CLK_FOUT_EPLL>, 238*724ba675SRob Herring <&clock CLK_SCLK_AUDIO0>, <&clock CLK_DIV_PCM0>; 239*724ba675SRob Herring clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in"; 240*724ba675SRob Herring power-domains = <&pd_mau>; 241*724ba675SRob Herring }; 242*724ba675SRob Herring 243*724ba675SRob Herring timer@101c0000 { 244*724ba675SRob Herring compatible = "samsung,exynos5250-mct", 245*724ba675SRob Herring "samsung,exynos4210-mct"; 246*724ba675SRob Herring reg = <0x101c0000 0x800>; 247*724ba675SRob Herring clocks = <&clock CLK_FIN_PLL>, <&clock CLK_MCT>; 248*724ba675SRob Herring clock-names = "fin_pll", "mct"; 249*724ba675SRob Herring interrupts-extended = <&combiner 23 3>, 250*724ba675SRob Herring <&combiner 23 4>, 251*724ba675SRob Herring <&combiner 25 2>, 252*724ba675SRob Herring <&combiner 25 3>, 253*724ba675SRob Herring <&gic GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 254*724ba675SRob Herring <&gic GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>; 255*724ba675SRob Herring }; 256*724ba675SRob Herring 257*724ba675SRob Herring pinctrl_0: pinctrl@11400000 { 258*724ba675SRob Herring compatible = "samsung,exynos5250-pinctrl"; 259*724ba675SRob Herring reg = <0x11400000 0x1000>; 260*724ba675SRob Herring interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>; 261*724ba675SRob Herring 262*724ba675SRob Herring wakup_eint: wakeup-interrupt-controller { 263*724ba675SRob Herring compatible = "samsung,exynos4210-wakeup-eint"; 264*724ba675SRob Herring interrupt-parent = <&gic>; 265*724ba675SRob Herring interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 266*724ba675SRob Herring }; 267*724ba675SRob Herring }; 268*724ba675SRob Herring 269*724ba675SRob Herring pinctrl_1: pinctrl@13400000 { 270*724ba675SRob Herring compatible = "samsung,exynos5250-pinctrl"; 271*724ba675SRob Herring reg = <0x13400000 0x1000>; 272*724ba675SRob Herring interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>; 273*724ba675SRob Herring }; 274*724ba675SRob Herring 275*724ba675SRob Herring pinctrl_2: pinctrl@10d10000 { 276*724ba675SRob Herring compatible = "samsung,exynos5250-pinctrl"; 277*724ba675SRob Herring reg = <0x10d10000 0x1000>; 278*724ba675SRob Herring interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; 279*724ba675SRob Herring }; 280*724ba675SRob Herring 281*724ba675SRob Herring pinctrl_3: pinctrl@3860000 { 282*724ba675SRob Herring compatible = "samsung,exynos5250-pinctrl"; 283*724ba675SRob Herring reg = <0x03860000 0x1000>; 284*724ba675SRob Herring interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>; 285*724ba675SRob Herring power-domains = <&pd_mau>; 286*724ba675SRob Herring }; 287*724ba675SRob Herring 288*724ba675SRob Herring pmu_system_controller: system-controller@10040000 { 289*724ba675SRob Herring compatible = "samsung,exynos5250-pmu", "simple-mfd", "syscon"; 290*724ba675SRob Herring reg = <0x10040000 0x5000>; 291*724ba675SRob Herring clock-names = "clkout16"; 292*724ba675SRob Herring clocks = <&clock CLK_FIN_PLL>; 293*724ba675SRob Herring #clock-cells = <1>; 294*724ba675SRob Herring interrupt-controller; 295*724ba675SRob Herring #interrupt-cells = <3>; 296*724ba675SRob Herring interrupt-parent = <&gic>; 297*724ba675SRob Herring 298*724ba675SRob Herring dp_phy: dp-phy { 299*724ba675SRob Herring compatible = "samsung,exynos5250-dp-video-phy"; 300*724ba675SRob Herring #phy-cells = <0>; 301*724ba675SRob Herring }; 302*724ba675SRob Herring 303*724ba675SRob Herring mipi_phy: mipi-phy { 304*724ba675SRob Herring compatible = "samsung,s5pv210-mipi-video-phy"; 305*724ba675SRob Herring #phy-cells = <1>; 306*724ba675SRob Herring }; 307*724ba675SRob Herring }; 308*724ba675SRob Herring 309*724ba675SRob Herring watchdog@101d0000 { 310*724ba675SRob Herring compatible = "samsung,exynos5250-wdt"; 311*724ba675SRob Herring reg = <0x101d0000 0x100>; 312*724ba675SRob Herring interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>; 313*724ba675SRob Herring clocks = <&clock CLK_WDT>; 314*724ba675SRob Herring clock-names = "watchdog"; 315*724ba675SRob Herring samsung,syscon-phandle = <&pmu_system_controller>; 316*724ba675SRob Herring }; 317*724ba675SRob Herring 318*724ba675SRob Herring mfc: codec@11000000 { 319*724ba675SRob Herring compatible = "samsung,mfc-v6"; 320*724ba675SRob Herring reg = <0x11000000 0x10000>; 321*724ba675SRob Herring interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>; 322*724ba675SRob Herring power-domains = <&pd_mfc>; 323*724ba675SRob Herring clocks = <&clock CLK_MFC>; 324*724ba675SRob Herring clock-names = "mfc"; 325*724ba675SRob Herring iommus = <&sysmmu_mfc_l>, <&sysmmu_mfc_r>; 326*724ba675SRob Herring iommu-names = "left", "right"; 327*724ba675SRob Herring }; 328*724ba675SRob Herring 329*724ba675SRob Herring rotator: rotator@11c00000 { 330*724ba675SRob Herring compatible = "samsung,exynos5250-rotator"; 331*724ba675SRob Herring reg = <0x11c00000 0x64>; 332*724ba675SRob Herring interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>; 333*724ba675SRob Herring clocks = <&clock CLK_ROTATOR>; 334*724ba675SRob Herring clock-names = "rotator"; 335*724ba675SRob Herring iommus = <&sysmmu_rotator>; 336*724ba675SRob Herring }; 337*724ba675SRob Herring 338*724ba675SRob Herring mali: gpu@11800000 { 339*724ba675SRob Herring compatible = "samsung,exynos5250-mali", "arm,mali-t604"; 340*724ba675SRob Herring reg = <0x11800000 0x5000>; 341*724ba675SRob Herring interrupts = <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>, 342*724ba675SRob Herring <GIC_SPI 119 IRQ_TYPE_LEVEL_HIGH>, 343*724ba675SRob Herring <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>; 344*724ba675SRob Herring interrupt-names = "job", "mmu", "gpu"; 345*724ba675SRob Herring clocks = <&clock CLK_G3D>; 346*724ba675SRob Herring clock-names = "core"; 347*724ba675SRob Herring operating-points-v2 = <&gpu_opp_table>; 348*724ba675SRob Herring power-domains = <&pd_g3d>; 349*724ba675SRob Herring status = "disabled"; 350*724ba675SRob Herring 351*724ba675SRob Herring gpu_opp_table: opp-table { 352*724ba675SRob Herring compatible = "operating-points-v2"; 353*724ba675SRob Herring 354*724ba675SRob Herring opp-100000000 { 355*724ba675SRob Herring opp-hz = /bits/ 64 <100000000>; 356*724ba675SRob Herring opp-microvolt = <925000>; 357*724ba675SRob Herring }; 358*724ba675SRob Herring opp-160000000 { 359*724ba675SRob Herring opp-hz = /bits/ 64 <160000000>; 360*724ba675SRob Herring opp-microvolt = <925000>; 361*724ba675SRob Herring }; 362*724ba675SRob Herring opp-266000000 { 363*724ba675SRob Herring opp-hz = /bits/ 64 <266000000>; 364*724ba675SRob Herring opp-microvolt = <1025000>; 365*724ba675SRob Herring }; 366*724ba675SRob Herring opp-350000000 { 367*724ba675SRob Herring opp-hz = /bits/ 64 <350000000>; 368*724ba675SRob Herring opp-microvolt = <1075000>; 369*724ba675SRob Herring }; 370*724ba675SRob Herring opp-400000000 { 371*724ba675SRob Herring opp-hz = /bits/ 64 <400000000>; 372*724ba675SRob Herring opp-microvolt = <1125000>; 373*724ba675SRob Herring }; 374*724ba675SRob Herring opp-450000000 { 375*724ba675SRob Herring opp-hz = /bits/ 64 <450000000>; 376*724ba675SRob Herring opp-microvolt = <1150000>; 377*724ba675SRob Herring }; 378*724ba675SRob Herring opp-533000000 { 379*724ba675SRob Herring opp-hz = /bits/ 64 <533000000>; 380*724ba675SRob Herring opp-microvolt = <1250000>; 381*724ba675SRob Herring }; 382*724ba675SRob Herring }; 383*724ba675SRob Herring }; 384*724ba675SRob Herring 385*724ba675SRob Herring tmu: tmu@10060000 { 386*724ba675SRob Herring compatible = "samsung,exynos5250-tmu"; 387*724ba675SRob Herring reg = <0x10060000 0x100>; 388*724ba675SRob Herring interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>; 389*724ba675SRob Herring clocks = <&clock CLK_TMU>; 390*724ba675SRob Herring clock-names = "tmu_apbif"; 391*724ba675SRob Herring #thermal-sensor-cells = <0>; 392*724ba675SRob Herring }; 393*724ba675SRob Herring 394*724ba675SRob Herring sata: sata@122f0000 { 395*724ba675SRob Herring compatible = "snps,dwc-ahci"; 396*724ba675SRob Herring reg = <0x122f0000 0x1ff>; 397*724ba675SRob Herring interrupts = <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>; 398*724ba675SRob Herring clocks = <&clock CLK_SATA>, <&clock CLK_SCLK_SATA>; 399*724ba675SRob Herring clock-names = "sata", "pclk"; 400*724ba675SRob Herring phys = <&sata_phy>; 401*724ba675SRob Herring phy-names = "sata-phy"; 402*724ba675SRob Herring ports-implemented = <0x1>; 403*724ba675SRob Herring status = "disabled"; 404*724ba675SRob Herring }; 405*724ba675SRob Herring 406*724ba675SRob Herring sata_phy: sata-phy@12170000 { 407*724ba675SRob Herring compatible = "samsung,exynos5250-sata-phy"; 408*724ba675SRob Herring reg = <0x12170000 0x1ff>; 409*724ba675SRob Herring clocks = <&clock CLK_SATA_PHYCTRL>; 410*724ba675SRob Herring clock-names = "sata_phyctrl"; 411*724ba675SRob Herring #phy-cells = <0>; 412*724ba675SRob Herring samsung,syscon-phandle = <&pmu_system_controller>; 413*724ba675SRob Herring status = "disabled"; 414*724ba675SRob Herring }; 415*724ba675SRob Herring 416*724ba675SRob Herring /* i2c_0-3 are defined in exynos5.dtsi */ 417*724ba675SRob Herring i2c_4: i2c@12ca0000 { 418*724ba675SRob Herring compatible = "samsung,s3c2440-i2c"; 419*724ba675SRob Herring reg = <0x12ca0000 0x100>; 420*724ba675SRob Herring interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 421*724ba675SRob Herring #address-cells = <1>; 422*724ba675SRob Herring #size-cells = <0>; 423*724ba675SRob Herring clocks = <&clock CLK_I2C4>; 424*724ba675SRob Herring clock-names = "i2c"; 425*724ba675SRob Herring pinctrl-names = "default"; 426*724ba675SRob Herring pinctrl-0 = <&i2c4_bus>; 427*724ba675SRob Herring status = "disabled"; 428*724ba675SRob Herring }; 429*724ba675SRob Herring 430*724ba675SRob Herring i2c_5: i2c@12cb0000 { 431*724ba675SRob Herring compatible = "samsung,s3c2440-i2c"; 432*724ba675SRob Herring reg = <0x12cb0000 0x100>; 433*724ba675SRob Herring interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>; 434*724ba675SRob Herring #address-cells = <1>; 435*724ba675SRob Herring #size-cells = <0>; 436*724ba675SRob Herring clocks = <&clock CLK_I2C5>; 437*724ba675SRob Herring clock-names = "i2c"; 438*724ba675SRob Herring pinctrl-names = "default"; 439*724ba675SRob Herring pinctrl-0 = <&i2c5_bus>; 440*724ba675SRob Herring status = "disabled"; 441*724ba675SRob Herring }; 442*724ba675SRob Herring 443*724ba675SRob Herring i2c_6: i2c@12cc0000 { 444*724ba675SRob Herring compatible = "samsung,s3c2440-i2c"; 445*724ba675SRob Herring reg = <0x12cc0000 0x100>; 446*724ba675SRob Herring interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>; 447*724ba675SRob Herring #address-cells = <1>; 448*724ba675SRob Herring #size-cells = <0>; 449*724ba675SRob Herring clocks = <&clock CLK_I2C6>; 450*724ba675SRob Herring clock-names = "i2c"; 451*724ba675SRob Herring pinctrl-names = "default"; 452*724ba675SRob Herring pinctrl-0 = <&i2c6_bus>; 453*724ba675SRob Herring status = "disabled"; 454*724ba675SRob Herring }; 455*724ba675SRob Herring 456*724ba675SRob Herring i2c_7: i2c@12cd0000 { 457*724ba675SRob Herring compatible = "samsung,s3c2440-i2c"; 458*724ba675SRob Herring reg = <0x12cd0000 0x100>; 459*724ba675SRob Herring interrupts = <GIC_SPI 63 IRQ_TYPE_LEVEL_HIGH>; 460*724ba675SRob Herring #address-cells = <1>; 461*724ba675SRob Herring #size-cells = <0>; 462*724ba675SRob Herring clocks = <&clock CLK_I2C7>; 463*724ba675SRob Herring clock-names = "i2c"; 464*724ba675SRob Herring pinctrl-names = "default"; 465*724ba675SRob Herring pinctrl-0 = <&i2c7_bus>; 466*724ba675SRob Herring status = "disabled"; 467*724ba675SRob Herring }; 468*724ba675SRob Herring 469*724ba675SRob Herring i2c_8: i2c@12ce0000 { 470*724ba675SRob Herring compatible = "samsung,s3c2440-hdmiphy-i2c"; 471*724ba675SRob Herring reg = <0x12ce0000 0x1000>; 472*724ba675SRob Herring interrupts = <GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>; 473*724ba675SRob Herring #address-cells = <1>; 474*724ba675SRob Herring #size-cells = <0>; 475*724ba675SRob Herring clocks = <&clock CLK_I2C_HDMI>; 476*724ba675SRob Herring clock-names = "i2c"; 477*724ba675SRob Herring status = "disabled"; 478*724ba675SRob Herring 479*724ba675SRob Herring hdmiphy: hdmi-phy@38 { 480*724ba675SRob Herring compatible = "samsung,exynos4212-hdmiphy"; 481*724ba675SRob Herring reg = <0x38>; 482*724ba675SRob Herring }; 483*724ba675SRob Herring }; 484*724ba675SRob Herring 485*724ba675SRob Herring i2c_9: i2c@121d0000 { 486*724ba675SRob Herring compatible = "samsung,exynos5-sata-phy-i2c"; 487*724ba675SRob Herring reg = <0x121d0000 0x100>; 488*724ba675SRob Herring #address-cells = <1>; 489*724ba675SRob Herring #size-cells = <0>; 490*724ba675SRob Herring clocks = <&clock CLK_SATA_PHYI2C>; 491*724ba675SRob Herring clock-names = "i2c"; 492*724ba675SRob Herring status = "disabled"; 493*724ba675SRob Herring 494*724ba675SRob Herring sata_phy_i2c: sata-phy-i2c@38 { 495*724ba675SRob Herring compatible = "samsung,exynos-sataphy-i2c"; 496*724ba675SRob Herring reg = <0x38>; 497*724ba675SRob Herring status = "disabled"; 498*724ba675SRob Herring }; 499*724ba675SRob Herring }; 500*724ba675SRob Herring 501*724ba675SRob Herring spi_0: spi@12d20000 { 502*724ba675SRob Herring compatible = "samsung,exynos4210-spi"; 503*724ba675SRob Herring status = "disabled"; 504*724ba675SRob Herring reg = <0x12d20000 0x100>; 505*724ba675SRob Herring interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>; 506*724ba675SRob Herring dmas = <&pdma0 5>, <&pdma0 4>; 507*724ba675SRob Herring dma-names = "tx", "rx"; 508*724ba675SRob Herring #address-cells = <1>; 509*724ba675SRob Herring #size-cells = <0>; 510*724ba675SRob Herring clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>; 511*724ba675SRob Herring clock-names = "spi", "spi_busclk0"; 512*724ba675SRob Herring pinctrl-names = "default"; 513*724ba675SRob Herring pinctrl-0 = <&spi0_bus>; 514*724ba675SRob Herring }; 515*724ba675SRob Herring 516*724ba675SRob Herring spi_1: spi@12d30000 { 517*724ba675SRob Herring compatible = "samsung,exynos4210-spi"; 518*724ba675SRob Herring status = "disabled"; 519*724ba675SRob Herring reg = <0x12d30000 0x100>; 520*724ba675SRob Herring interrupts = <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>; 521*724ba675SRob Herring dmas = <&pdma1 5>, <&pdma1 4>; 522*724ba675SRob Herring dma-names = "tx", "rx"; 523*724ba675SRob Herring #address-cells = <1>; 524*724ba675SRob Herring #size-cells = <0>; 525*724ba675SRob Herring clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>; 526*724ba675SRob Herring clock-names = "spi", "spi_busclk0"; 527*724ba675SRob Herring pinctrl-names = "default"; 528*724ba675SRob Herring pinctrl-0 = <&spi1_bus>; 529*724ba675SRob Herring }; 530*724ba675SRob Herring 531*724ba675SRob Herring spi_2: spi@12d40000 { 532*724ba675SRob Herring compatible = "samsung,exynos4210-spi"; 533*724ba675SRob Herring status = "disabled"; 534*724ba675SRob Herring reg = <0x12d40000 0x100>; 535*724ba675SRob Herring interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>; 536*724ba675SRob Herring dmas = <&pdma0 7>, <&pdma0 6>; 537*724ba675SRob Herring dma-names = "tx", "rx"; 538*724ba675SRob Herring #address-cells = <1>; 539*724ba675SRob Herring #size-cells = <0>; 540*724ba675SRob Herring clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>; 541*724ba675SRob Herring clock-names = "spi", "spi_busclk0"; 542*724ba675SRob Herring pinctrl-names = "default"; 543*724ba675SRob Herring pinctrl-0 = <&spi2_bus>; 544*724ba675SRob Herring }; 545*724ba675SRob Herring 546*724ba675SRob Herring mmc_0: mmc@12200000 { 547*724ba675SRob Herring compatible = "samsung,exynos5250-dw-mshc"; 548*724ba675SRob Herring interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>; 549*724ba675SRob Herring #address-cells = <1>; 550*724ba675SRob Herring #size-cells = <0>; 551*724ba675SRob Herring reg = <0x12200000 0x1000>; 552*724ba675SRob Herring clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>; 553*724ba675SRob Herring clock-names = "biu", "ciu"; 554*724ba675SRob Herring fifo-depth = <0x80>; 555*724ba675SRob Herring status = "disabled"; 556*724ba675SRob Herring }; 557*724ba675SRob Herring 558*724ba675SRob Herring mmc_1: mmc@12210000 { 559*724ba675SRob Herring compatible = "samsung,exynos5250-dw-mshc"; 560*724ba675SRob Herring interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>; 561*724ba675SRob Herring #address-cells = <1>; 562*724ba675SRob Herring #size-cells = <0>; 563*724ba675SRob Herring reg = <0x12210000 0x1000>; 564*724ba675SRob Herring clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>; 565*724ba675SRob Herring clock-names = "biu", "ciu"; 566*724ba675SRob Herring fifo-depth = <0x80>; 567*724ba675SRob Herring status = "disabled"; 568*724ba675SRob Herring }; 569*724ba675SRob Herring 570*724ba675SRob Herring mmc_2: mmc@12220000 { 571*724ba675SRob Herring compatible = "samsung,exynos5250-dw-mshc"; 572*724ba675SRob Herring interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>; 573*724ba675SRob Herring #address-cells = <1>; 574*724ba675SRob Herring #size-cells = <0>; 575*724ba675SRob Herring reg = <0x12220000 0x1000>; 576*724ba675SRob Herring clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>; 577*724ba675SRob Herring clock-names = "biu", "ciu"; 578*724ba675SRob Herring fifo-depth = <0x80>; 579*724ba675SRob Herring status = "disabled"; 580*724ba675SRob Herring }; 581*724ba675SRob Herring 582*724ba675SRob Herring mmc_3: mmc@12230000 { 583*724ba675SRob Herring compatible = "samsung,exynos5250-dw-mshc"; 584*724ba675SRob Herring reg = <0x12230000 0x1000>; 585*724ba675SRob Herring interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>; 586*724ba675SRob Herring #address-cells = <1>; 587*724ba675SRob Herring #size-cells = <0>; 588*724ba675SRob Herring clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>; 589*724ba675SRob Herring clock-names = "biu", "ciu"; 590*724ba675SRob Herring fifo-depth = <0x80>; 591*724ba675SRob Herring status = "disabled"; 592*724ba675SRob Herring }; 593*724ba675SRob Herring 594*724ba675SRob Herring i2s0: i2s@3830000 { 595*724ba675SRob Herring compatible = "samsung,s5pv210-i2s"; 596*724ba675SRob Herring status = "disabled"; 597*724ba675SRob Herring reg = <0x03830000 0x100>; 598*724ba675SRob Herring dmas = <&pdma0 10>, 599*724ba675SRob Herring <&pdma0 9>, 600*724ba675SRob Herring <&pdma0 8>; 601*724ba675SRob Herring dma-names = "tx", "rx", "tx-sec"; 602*724ba675SRob Herring clocks = <&clock_audss EXYNOS_I2S_BUS>, 603*724ba675SRob Herring <&clock_audss EXYNOS_I2S_BUS>, 604*724ba675SRob Herring <&clock_audss EXYNOS_SCLK_I2S>; 605*724ba675SRob Herring clock-names = "iis", "i2s_opclk0", "i2s_opclk1"; 606*724ba675SRob Herring samsung,idma-addr = <0x03000000>; 607*724ba675SRob Herring pinctrl-names = "default"; 608*724ba675SRob Herring pinctrl-0 = <&i2s0_bus>; 609*724ba675SRob Herring power-domains = <&pd_mau>; 610*724ba675SRob Herring #clock-cells = <1>; 611*724ba675SRob Herring #sound-dai-cells = <1>; 612*724ba675SRob Herring }; 613*724ba675SRob Herring 614*724ba675SRob Herring i2s1: i2s@12d60000 { 615*724ba675SRob Herring compatible = "samsung,s3c6410-i2s"; 616*724ba675SRob Herring status = "disabled"; 617*724ba675SRob Herring reg = <0x12d60000 0x100>; 618*724ba675SRob Herring dmas = <&pdma1 12>, 619*724ba675SRob Herring <&pdma1 11>; 620*724ba675SRob Herring dma-names = "tx", "rx"; 621*724ba675SRob Herring clocks = <&clock CLK_I2S1>, <&clock CLK_DIV_I2S1>; 622*724ba675SRob Herring clock-names = "iis", "i2s_opclk0"; 623*724ba675SRob Herring pinctrl-names = "default"; 624*724ba675SRob Herring pinctrl-0 = <&i2s1_bus>; 625*724ba675SRob Herring power-domains = <&pd_mau>; 626*724ba675SRob Herring #sound-dai-cells = <1>; 627*724ba675SRob Herring }; 628*724ba675SRob Herring 629*724ba675SRob Herring i2s2: i2s@12d70000 { 630*724ba675SRob Herring compatible = "samsung,s3c6410-i2s"; 631*724ba675SRob Herring status = "disabled"; 632*724ba675SRob Herring reg = <0x12d70000 0x100>; 633*724ba675SRob Herring dmas = <&pdma0 12>, 634*724ba675SRob Herring <&pdma0 11>; 635*724ba675SRob Herring dma-names = "tx", "rx"; 636*724ba675SRob Herring clocks = <&clock CLK_I2S2>, <&clock CLK_DIV_I2S2>; 637*724ba675SRob Herring clock-names = "iis", "i2s_opclk0"; 638*724ba675SRob Herring pinctrl-names = "default"; 639*724ba675SRob Herring pinctrl-0 = <&i2s2_bus>; 640*724ba675SRob Herring power-domains = <&pd_mau>; 641*724ba675SRob Herring #sound-dai-cells = <1>; 642*724ba675SRob Herring }; 643*724ba675SRob Herring 644*724ba675SRob Herring usbdrd: usb@12000000 { 645*724ba675SRob Herring compatible = "samsung,exynos5250-dwusb3"; 646*724ba675SRob Herring clocks = <&clock CLK_USB3>; 647*724ba675SRob Herring clock-names = "usbdrd30"; 648*724ba675SRob Herring #address-cells = <1>; 649*724ba675SRob Herring #size-cells = <1>; 650*724ba675SRob Herring ranges = <0x0 0x12000000 0x10000>; 651*724ba675SRob Herring 652*724ba675SRob Herring usbdrd_dwc3: usb@0 { 653*724ba675SRob Herring compatible = "snps,dwc3"; 654*724ba675SRob Herring reg = <0x0 0x10000>; 655*724ba675SRob Herring interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>; 656*724ba675SRob Herring phys = <&usbdrd_phy 0>, <&usbdrd_phy 1>; 657*724ba675SRob Herring phy-names = "usb2-phy", "usb3-phy"; 658*724ba675SRob Herring }; 659*724ba675SRob Herring }; 660*724ba675SRob Herring 661*724ba675SRob Herring usbdrd_phy: phy@12100000 { 662*724ba675SRob Herring compatible = "samsung,exynos5250-usbdrd-phy"; 663*724ba675SRob Herring reg = <0x12100000 0x100>; 664*724ba675SRob Herring clocks = <&clock CLK_USB3>, <&clock CLK_FIN_PLL>; 665*724ba675SRob Herring clock-names = "phy", "ref"; 666*724ba675SRob Herring samsung,pmu-syscon = <&pmu_system_controller>; 667*724ba675SRob Herring #phy-cells = <1>; 668*724ba675SRob Herring }; 669*724ba675SRob Herring 670*724ba675SRob Herring ehci: usb@12110000 { 671*724ba675SRob Herring compatible = "samsung,exynos4210-ehci"; 672*724ba675SRob Herring reg = <0x12110000 0x100>; 673*724ba675SRob Herring interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 674*724ba675SRob Herring 675*724ba675SRob Herring clocks = <&clock CLK_USB2>; 676*724ba675SRob Herring clock-names = "usbhost"; 677*724ba675SRob Herring phys = <&usb2_phy_gen 1>; 678*724ba675SRob Herring phy-names = "host"; 679*724ba675SRob Herring }; 680*724ba675SRob Herring 681*724ba675SRob Herring ohci: usb@12120000 { 682*724ba675SRob Herring compatible = "samsung,exynos4210-ohci"; 683*724ba675SRob Herring reg = <0x12120000 0x100>; 684*724ba675SRob Herring interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>; 685*724ba675SRob Herring 686*724ba675SRob Herring clocks = <&clock CLK_USB2>; 687*724ba675SRob Herring clock-names = "usbhost"; 688*724ba675SRob Herring phys = <&usb2_phy_gen 1>; 689*724ba675SRob Herring phy-names = "host"; 690*724ba675SRob Herring }; 691*724ba675SRob Herring 692*724ba675SRob Herring usb2_phy_gen: phy@12130000 { 693*724ba675SRob Herring compatible = "samsung,exynos5250-usb2-phy"; 694*724ba675SRob Herring reg = <0x12130000 0x100>; 695*724ba675SRob Herring clocks = <&clock CLK_USB2>, <&clock CLK_FIN_PLL>; 696*724ba675SRob Herring clock-names = "phy", "ref"; 697*724ba675SRob Herring #phy-cells = <1>; 698*724ba675SRob Herring samsung,sysreg-phandle = <&sysreg_system_controller>; 699*724ba675SRob Herring samsung,pmureg-phandle = <&pmu_system_controller>; 700*724ba675SRob Herring }; 701*724ba675SRob Herring 702*724ba675SRob Herring pdma0: dma-controller@121a0000 { 703*724ba675SRob Herring compatible = "arm,pl330", "arm,primecell"; 704*724ba675SRob Herring reg = <0x121a0000 0x1000>; 705*724ba675SRob Herring interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 706*724ba675SRob Herring clocks = <&clock CLK_PDMA0>; 707*724ba675SRob Herring clock-names = "apb_pclk"; 708*724ba675SRob Herring #dma-cells = <1>; 709*724ba675SRob Herring }; 710*724ba675SRob Herring 711*724ba675SRob Herring pdma1: dma-controller@121b0000 { 712*724ba675SRob Herring compatible = "arm,pl330", "arm,primecell"; 713*724ba675SRob Herring reg = <0x121b0000 0x1000>; 714*724ba675SRob Herring interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 715*724ba675SRob Herring clocks = <&clock CLK_PDMA1>; 716*724ba675SRob Herring clock-names = "apb_pclk"; 717*724ba675SRob Herring #dma-cells = <1>; 718*724ba675SRob Herring }; 719*724ba675SRob Herring 720*724ba675SRob Herring mdma0: dma-controller@10800000 { 721*724ba675SRob Herring compatible = "arm,pl330", "arm,primecell"; 722*724ba675SRob Herring reg = <0x10800000 0x1000>; 723*724ba675SRob Herring interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 724*724ba675SRob Herring clocks = <&clock CLK_MDMA0>; 725*724ba675SRob Herring clock-names = "apb_pclk"; 726*724ba675SRob Herring #dma-cells = <1>; 727*724ba675SRob Herring }; 728*724ba675SRob Herring 729*724ba675SRob Herring mdma1: dma-controller@11c10000 { 730*724ba675SRob Herring compatible = "arm,pl330", "arm,primecell"; 731*724ba675SRob Herring reg = <0x11c10000 0x1000>; 732*724ba675SRob Herring interrupts = <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>; 733*724ba675SRob Herring clocks = <&clock CLK_MDMA1>; 734*724ba675SRob Herring clock-names = "apb_pclk"; 735*724ba675SRob Herring #dma-cells = <1>; 736*724ba675SRob Herring }; 737*724ba675SRob Herring 738*724ba675SRob Herring gsc_0: gsc@13e00000 { 739*724ba675SRob Herring compatible = "samsung,exynos5250-gsc", "samsung,exynos5-gsc"; 740*724ba675SRob Herring reg = <0x13e00000 0x1000>; 741*724ba675SRob Herring interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>; 742*724ba675SRob Herring power-domains = <&pd_gsc>; 743*724ba675SRob Herring clocks = <&clock CLK_GSCL0>; 744*724ba675SRob Herring clock-names = "gscl"; 745*724ba675SRob Herring iommus = <&sysmmu_gsc0>; 746*724ba675SRob Herring }; 747*724ba675SRob Herring 748*724ba675SRob Herring gsc_1: gsc@13e10000 { 749*724ba675SRob Herring compatible = "samsung,exynos5250-gsc", "samsung,exynos5-gsc"; 750*724ba675SRob Herring reg = <0x13e10000 0x1000>; 751*724ba675SRob Herring interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>; 752*724ba675SRob Herring power-domains = <&pd_gsc>; 753*724ba675SRob Herring clocks = <&clock CLK_GSCL1>; 754*724ba675SRob Herring clock-names = "gscl"; 755*724ba675SRob Herring iommus = <&sysmmu_gsc1>; 756*724ba675SRob Herring }; 757*724ba675SRob Herring 758*724ba675SRob Herring gsc_2: gsc@13e20000 { 759*724ba675SRob Herring compatible = "samsung,exynos5250-gsc", "samsung,exynos5-gsc"; 760*724ba675SRob Herring reg = <0x13e20000 0x1000>; 761*724ba675SRob Herring interrupts = <GIC_SPI 87 IRQ_TYPE_LEVEL_HIGH>; 762*724ba675SRob Herring power-domains = <&pd_gsc>; 763*724ba675SRob Herring clocks = <&clock CLK_GSCL2>; 764*724ba675SRob Herring clock-names = "gscl"; 765*724ba675SRob Herring iommus = <&sysmmu_gsc2>; 766*724ba675SRob Herring }; 767*724ba675SRob Herring 768*724ba675SRob Herring gsc_3: gsc@13e30000 { 769*724ba675SRob Herring compatible = "samsung,exynos5250-gsc", "samsung,exynos5-gsc"; 770*724ba675SRob Herring reg = <0x13e30000 0x1000>; 771*724ba675SRob Herring interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>; 772*724ba675SRob Herring power-domains = <&pd_gsc>; 773*724ba675SRob Herring clocks = <&clock CLK_GSCL3>; 774*724ba675SRob Herring clock-names = "gscl"; 775*724ba675SRob Herring iommus = <&sysmmu_gsc3>; 776*724ba675SRob Herring }; 777*724ba675SRob Herring 778*724ba675SRob Herring hdmi: hdmi@14530000 { 779*724ba675SRob Herring compatible = "samsung,exynos4212-hdmi"; 780*724ba675SRob Herring reg = <0x14530000 0x70000>; 781*724ba675SRob Herring power-domains = <&pd_disp1>; 782*724ba675SRob Herring interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>; 783*724ba675SRob Herring clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>, 784*724ba675SRob Herring <&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>, 785*724ba675SRob Herring <&clock CLK_MOUT_HDMI>; 786*724ba675SRob Herring clock-names = "hdmi", "sclk_hdmi", "sclk_pixel", 787*724ba675SRob Herring "sclk_hdmiphy", "mout_hdmi"; 788*724ba675SRob Herring samsung,syscon-phandle = <&pmu_system_controller>; 789*724ba675SRob Herring phy = <&hdmiphy>; 790*724ba675SRob Herring #sound-dai-cells = <0>; 791*724ba675SRob Herring status = "disabled"; 792*724ba675SRob Herring }; 793*724ba675SRob Herring 794*724ba675SRob Herring hdmicec: cec@101b0000 { 795*724ba675SRob Herring compatible = "samsung,s5p-cec"; 796*724ba675SRob Herring reg = <0x101b0000 0x200>; 797*724ba675SRob Herring interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>; 798*724ba675SRob Herring clocks = <&clock CLK_HDMI_CEC>; 799*724ba675SRob Herring clock-names = "hdmicec"; 800*724ba675SRob Herring samsung,syscon-phandle = <&pmu_system_controller>; 801*724ba675SRob Herring hdmi-phandle = <&hdmi>; 802*724ba675SRob Herring pinctrl-names = "default"; 803*724ba675SRob Herring pinctrl-0 = <&hdmi_cec>; 804*724ba675SRob Herring status = "disabled"; 805*724ba675SRob Herring }; 806*724ba675SRob Herring 807*724ba675SRob Herring mixer: mixer@14450000 { 808*724ba675SRob Herring compatible = "samsung,exynos5250-mixer"; 809*724ba675SRob Herring reg = <0x14450000 0x10000>; 810*724ba675SRob Herring power-domains = <&pd_disp1>; 811*724ba675SRob Herring interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>; 812*724ba675SRob Herring clocks = <&clock CLK_MIXER>, <&clock CLK_HDMI>, 813*724ba675SRob Herring <&clock CLK_SCLK_HDMI>; 814*724ba675SRob Herring clock-names = "mixer", "hdmi", "sclk_hdmi"; 815*724ba675SRob Herring iommus = <&sysmmu_tv>; 816*724ba675SRob Herring status = "disabled"; 817*724ba675SRob Herring }; 818*724ba675SRob Herring 819*724ba675SRob Herring dsi_0: dsi@14500000 { 820*724ba675SRob Herring compatible = "samsung,exynos4210-mipi-dsi"; 821*724ba675SRob Herring reg = <0x14500000 0x10000>; 822*724ba675SRob Herring interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>; 823*724ba675SRob Herring samsung,power-domain = <&pd_disp1>; 824*724ba675SRob Herring phys = <&mipi_phy 3>; 825*724ba675SRob Herring phy-names = "dsim"; 826*724ba675SRob Herring clocks = <&clock CLK_DSIM0>, <&clock CLK_SCLK_MIPI1>; 827*724ba675SRob Herring clock-names = "bus_clk", "sclk_mipi"; 828*724ba675SRob Herring status = "disabled"; 829*724ba675SRob Herring #address-cells = <1>; 830*724ba675SRob Herring #size-cells = <0>; 831*724ba675SRob Herring }; 832*724ba675SRob Herring 833*724ba675SRob Herring adc: adc@12d10000 { 834*724ba675SRob Herring compatible = "samsung,exynos-adc-v1"; 835*724ba675SRob Herring reg = <0x12d10000 0x100>; 836*724ba675SRob Herring interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 837*724ba675SRob Herring clocks = <&clock CLK_ADC>; 838*724ba675SRob Herring clock-names = "adc"; 839*724ba675SRob Herring #io-channel-cells = <1>; 840*724ba675SRob Herring samsung,syscon-phandle = <&pmu_system_controller>; 841*724ba675SRob Herring status = "disabled"; 842*724ba675SRob Herring }; 843*724ba675SRob Herring 844*724ba675SRob Herring sysmmu_g2d: sysmmu@10a60000 { 845*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 846*724ba675SRob Herring reg = <0x10a60000 0x1000>; 847*724ba675SRob Herring interrupt-parent = <&combiner>; 848*724ba675SRob Herring interrupts = <24 5>; 849*724ba675SRob Herring clock-names = "sysmmu", "master"; 850*724ba675SRob Herring clocks = <&clock CLK_SMMU_2D>, <&clock CLK_G2D>; 851*724ba675SRob Herring #iommu-cells = <0>; 852*724ba675SRob Herring }; 853*724ba675SRob Herring 854*724ba675SRob Herring sysmmu_mfc_r: sysmmu@11200000 { 855*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 856*724ba675SRob Herring reg = <0x11200000 0x1000>; 857*724ba675SRob Herring interrupt-parent = <&combiner>; 858*724ba675SRob Herring interrupts = <6 2>; 859*724ba675SRob Herring power-domains = <&pd_mfc>; 860*724ba675SRob Herring clock-names = "sysmmu", "master"; 861*724ba675SRob Herring clocks = <&clock CLK_SMMU_MFCR>, <&clock CLK_MFC>; 862*724ba675SRob Herring #iommu-cells = <0>; 863*724ba675SRob Herring }; 864*724ba675SRob Herring 865*724ba675SRob Herring sysmmu_mfc_l: sysmmu@11210000 { 866*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 867*724ba675SRob Herring reg = <0x11210000 0x1000>; 868*724ba675SRob Herring interrupt-parent = <&combiner>; 869*724ba675SRob Herring interrupts = <8 5>; 870*724ba675SRob Herring power-domains = <&pd_mfc>; 871*724ba675SRob Herring clock-names = "sysmmu", "master"; 872*724ba675SRob Herring clocks = <&clock CLK_SMMU_MFCL>, <&clock CLK_MFC>; 873*724ba675SRob Herring #iommu-cells = <0>; 874*724ba675SRob Herring }; 875*724ba675SRob Herring 876*724ba675SRob Herring sysmmu_rotator: sysmmu@11d40000 { 877*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 878*724ba675SRob Herring reg = <0x11d40000 0x1000>; 879*724ba675SRob Herring interrupt-parent = <&combiner>; 880*724ba675SRob Herring interrupts = <4 0>; 881*724ba675SRob Herring clock-names = "sysmmu", "master"; 882*724ba675SRob Herring clocks = <&clock CLK_SMMU_ROTATOR>, <&clock CLK_ROTATOR>; 883*724ba675SRob Herring #iommu-cells = <0>; 884*724ba675SRob Herring }; 885*724ba675SRob Herring 886*724ba675SRob Herring sysmmu_jpeg: sysmmu@11f20000 { 887*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 888*724ba675SRob Herring reg = <0x11f20000 0x1000>; 889*724ba675SRob Herring interrupt-parent = <&combiner>; 890*724ba675SRob Herring interrupts = <4 2>; 891*724ba675SRob Herring power-domains = <&pd_gsc>; 892*724ba675SRob Herring clock-names = "sysmmu", "master"; 893*724ba675SRob Herring clocks = <&clock CLK_SMMU_JPEG>, <&clock CLK_JPEG>; 894*724ba675SRob Herring #iommu-cells = <0>; 895*724ba675SRob Herring }; 896*724ba675SRob Herring 897*724ba675SRob Herring sysmmu_fimc_isp: sysmmu@13260000 { 898*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 899*724ba675SRob Herring reg = <0x13260000 0x1000>; 900*724ba675SRob Herring interrupt-parent = <&combiner>; 901*724ba675SRob Herring interrupts = <10 6>; 902*724ba675SRob Herring clock-names = "sysmmu"; 903*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_ISP>; 904*724ba675SRob Herring #iommu-cells = <0>; 905*724ba675SRob Herring }; 906*724ba675SRob Herring 907*724ba675SRob Herring sysmmu_fimc_drc: sysmmu@13270000 { 908*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 909*724ba675SRob Herring reg = <0x13270000 0x1000>; 910*724ba675SRob Herring interrupt-parent = <&combiner>; 911*724ba675SRob Herring interrupts = <11 6>; 912*724ba675SRob Herring clock-names = "sysmmu"; 913*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_DRC>; 914*724ba675SRob Herring #iommu-cells = <0>; 915*724ba675SRob Herring }; 916*724ba675SRob Herring 917*724ba675SRob Herring sysmmu_fimc_fd: sysmmu@132a0000 { 918*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 919*724ba675SRob Herring reg = <0x132a0000 0x1000>; 920*724ba675SRob Herring interrupt-parent = <&combiner>; 921*724ba675SRob Herring interrupts = <5 0>; 922*724ba675SRob Herring clock-names = "sysmmu"; 923*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_FD>; 924*724ba675SRob Herring #iommu-cells = <0>; 925*724ba675SRob Herring }; 926*724ba675SRob Herring 927*724ba675SRob Herring sysmmu_fimc_scc: sysmmu@13280000 { 928*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 929*724ba675SRob Herring reg = <0x13280000 0x1000>; 930*724ba675SRob Herring interrupt-parent = <&combiner>; 931*724ba675SRob Herring interrupts = <5 2>; 932*724ba675SRob Herring clock-names = "sysmmu"; 933*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_SCC>; 934*724ba675SRob Herring #iommu-cells = <0>; 935*724ba675SRob Herring }; 936*724ba675SRob Herring 937*724ba675SRob Herring sysmmu_fimc_scp: sysmmu@13290000 { 938*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 939*724ba675SRob Herring reg = <0x13290000 0x1000>; 940*724ba675SRob Herring interrupt-parent = <&combiner>; 941*724ba675SRob Herring interrupts = <3 6>; 942*724ba675SRob Herring clock-names = "sysmmu"; 943*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_SCP>; 944*724ba675SRob Herring #iommu-cells = <0>; 945*724ba675SRob Herring }; 946*724ba675SRob Herring 947*724ba675SRob Herring sysmmu_fimc_mcuctl: sysmmu@132b0000 { 948*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 949*724ba675SRob Herring reg = <0x132b0000 0x1000>; 950*724ba675SRob Herring interrupt-parent = <&combiner>; 951*724ba675SRob Herring interrupts = <5 4>; 952*724ba675SRob Herring clock-names = "sysmmu"; 953*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_MCU>; 954*724ba675SRob Herring #iommu-cells = <0>; 955*724ba675SRob Herring }; 956*724ba675SRob Herring 957*724ba675SRob Herring sysmmu_fimc_odc: sysmmu@132c0000 { 958*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 959*724ba675SRob Herring reg = <0x132c0000 0x1000>; 960*724ba675SRob Herring interrupt-parent = <&combiner>; 961*724ba675SRob Herring interrupts = <11 0>; 962*724ba675SRob Herring clock-names = "sysmmu"; 963*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_ODC>; 964*724ba675SRob Herring #iommu-cells = <0>; 965*724ba675SRob Herring }; 966*724ba675SRob Herring 967*724ba675SRob Herring sysmmu_fimc_dis0: sysmmu@132d0000 { 968*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 969*724ba675SRob Herring reg = <0x132d0000 0x1000>; 970*724ba675SRob Herring interrupt-parent = <&combiner>; 971*724ba675SRob Herring interrupts = <10 4>; 972*724ba675SRob Herring clock-names = "sysmmu"; 973*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_DIS0>; 974*724ba675SRob Herring #iommu-cells = <0>; 975*724ba675SRob Herring }; 976*724ba675SRob Herring 977*724ba675SRob Herring sysmmu_fimc_dis1: sysmmu@132e0000 { 978*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 979*724ba675SRob Herring reg = <0x132e0000 0x1000>; 980*724ba675SRob Herring interrupt-parent = <&combiner>; 981*724ba675SRob Herring interrupts = <9 4>; 982*724ba675SRob Herring clock-names = "sysmmu"; 983*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_DIS1>; 984*724ba675SRob Herring #iommu-cells = <0>; 985*724ba675SRob Herring }; 986*724ba675SRob Herring 987*724ba675SRob Herring sysmmu_fimc_3dnr: sysmmu@132f0000 { 988*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 989*724ba675SRob Herring reg = <0x132f0000 0x1000>; 990*724ba675SRob Herring interrupt-parent = <&combiner>; 991*724ba675SRob Herring interrupts = <5 6>; 992*724ba675SRob Herring clock-names = "sysmmu"; 993*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_3DNR>; 994*724ba675SRob Herring #iommu-cells = <0>; 995*724ba675SRob Herring }; 996*724ba675SRob Herring 997*724ba675SRob Herring sysmmu_fimc_lite0: sysmmu@13c40000 { 998*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 999*724ba675SRob Herring reg = <0x13c40000 0x1000>; 1000*724ba675SRob Herring interrupt-parent = <&combiner>; 1001*724ba675SRob Herring interrupts = <3 4>; 1002*724ba675SRob Herring power-domains = <&pd_gsc>; 1003*724ba675SRob Herring clock-names = "sysmmu", "master"; 1004*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_LITE0>, <&clock CLK_CAMIF_TOP>; 1005*724ba675SRob Herring #iommu-cells = <0>; 1006*724ba675SRob Herring }; 1007*724ba675SRob Herring 1008*724ba675SRob Herring sysmmu_fimc_lite1: sysmmu@13c50000 { 1009*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 1010*724ba675SRob Herring reg = <0x13c50000 0x1000>; 1011*724ba675SRob Herring interrupt-parent = <&combiner>; 1012*724ba675SRob Herring interrupts = <24 1>; 1013*724ba675SRob Herring power-domains = <&pd_gsc>; 1014*724ba675SRob Herring clock-names = "sysmmu", "master"; 1015*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMC_LITE1>, <&clock CLK_CAMIF_TOP>; 1016*724ba675SRob Herring #iommu-cells = <0>; 1017*724ba675SRob Herring }; 1018*724ba675SRob Herring 1019*724ba675SRob Herring sysmmu_gsc0: sysmmu@13e80000 { 1020*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 1021*724ba675SRob Herring reg = <0x13e80000 0x1000>; 1022*724ba675SRob Herring interrupt-parent = <&combiner>; 1023*724ba675SRob Herring interrupts = <2 0>; 1024*724ba675SRob Herring power-domains = <&pd_gsc>; 1025*724ba675SRob Herring clock-names = "sysmmu", "master"; 1026*724ba675SRob Herring clocks = <&clock CLK_SMMU_GSCL0>, <&clock CLK_GSCL0>; 1027*724ba675SRob Herring #iommu-cells = <0>; 1028*724ba675SRob Herring }; 1029*724ba675SRob Herring 1030*724ba675SRob Herring sysmmu_gsc1: sysmmu@13e90000 { 1031*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 1032*724ba675SRob Herring reg = <0x13e90000 0x1000>; 1033*724ba675SRob Herring interrupt-parent = <&combiner>; 1034*724ba675SRob Herring interrupts = <2 2>; 1035*724ba675SRob Herring power-domains = <&pd_gsc>; 1036*724ba675SRob Herring clock-names = "sysmmu", "master"; 1037*724ba675SRob Herring clocks = <&clock CLK_SMMU_GSCL1>, <&clock CLK_GSCL1>; 1038*724ba675SRob Herring #iommu-cells = <0>; 1039*724ba675SRob Herring }; 1040*724ba675SRob Herring 1041*724ba675SRob Herring sysmmu_gsc2: sysmmu@13ea0000 { 1042*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 1043*724ba675SRob Herring reg = <0x13ea0000 0x1000>; 1044*724ba675SRob Herring interrupt-parent = <&combiner>; 1045*724ba675SRob Herring interrupts = <2 4>; 1046*724ba675SRob Herring power-domains = <&pd_gsc>; 1047*724ba675SRob Herring clock-names = "sysmmu", "master"; 1048*724ba675SRob Herring clocks = <&clock CLK_SMMU_GSCL2>, <&clock CLK_GSCL2>; 1049*724ba675SRob Herring #iommu-cells = <0>; 1050*724ba675SRob Herring }; 1051*724ba675SRob Herring 1052*724ba675SRob Herring sysmmu_gsc3: sysmmu@13eb0000 { 1053*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 1054*724ba675SRob Herring reg = <0x13eb0000 0x1000>; 1055*724ba675SRob Herring interrupt-parent = <&combiner>; 1056*724ba675SRob Herring interrupts = <2 6>; 1057*724ba675SRob Herring power-domains = <&pd_gsc>; 1058*724ba675SRob Herring clock-names = "sysmmu", "master"; 1059*724ba675SRob Herring clocks = <&clock CLK_SMMU_GSCL3>, <&clock CLK_GSCL3>; 1060*724ba675SRob Herring #iommu-cells = <0>; 1061*724ba675SRob Herring }; 1062*724ba675SRob Herring 1063*724ba675SRob Herring sysmmu_fimd1: sysmmu@14640000 { 1064*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 1065*724ba675SRob Herring reg = <0x14640000 0x1000>; 1066*724ba675SRob Herring interrupt-parent = <&combiner>; 1067*724ba675SRob Herring interrupts = <3 2>; 1068*724ba675SRob Herring power-domains = <&pd_disp1>; 1069*724ba675SRob Herring clock-names = "sysmmu", "master"; 1070*724ba675SRob Herring clocks = <&clock CLK_SMMU_FIMD1>, <&clock CLK_FIMD1>; 1071*724ba675SRob Herring #iommu-cells = <0>; 1072*724ba675SRob Herring }; 1073*724ba675SRob Herring 1074*724ba675SRob Herring sysmmu_tv: sysmmu@14650000 { 1075*724ba675SRob Herring compatible = "samsung,exynos-sysmmu"; 1076*724ba675SRob Herring reg = <0x14650000 0x1000>; 1077*724ba675SRob Herring interrupt-parent = <&combiner>; 1078*724ba675SRob Herring interrupts = <7 4>; 1079*724ba675SRob Herring power-domains = <&pd_disp1>; 1080*724ba675SRob Herring clock-names = "sysmmu", "master"; 1081*724ba675SRob Herring clocks = <&clock CLK_SMMU_TV>, <&clock CLK_MIXER>; 1082*724ba675SRob Herring #iommu-cells = <0>; 1083*724ba675SRob Herring }; 1084*724ba675SRob Herring }; 1085*724ba675SRob Herring 1086*724ba675SRob Herring timer { 1087*724ba675SRob Herring compatible = "arm,armv7-timer"; 1088*724ba675SRob Herring interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1089*724ba675SRob Herring <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1090*724ba675SRob Herring <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 1091*724ba675SRob Herring <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 1092*724ba675SRob Herring /* 1093*724ba675SRob Herring * Unfortunately we need this since some versions 1094*724ba675SRob Herring * of U-Boot on Exynos don't set the CNTFRQ register, 1095*724ba675SRob Herring * so we need the value from DT. 1096*724ba675SRob Herring */ 1097*724ba675SRob Herring clock-frequency = <24000000>; 1098*724ba675SRob Herring }; 1099*724ba675SRob Herring}; 1100*724ba675SRob Herring 1101*724ba675SRob Herring&cpu_thermal { 1102*724ba675SRob Herring polling-delay-passive = <0>; 1103*724ba675SRob Herring polling-delay = <0>; 1104*724ba675SRob Herring thermal-sensors = <&tmu>; 1105*724ba675SRob Herring 1106*724ba675SRob Herring cooling-maps { 1107*724ba675SRob Herring map0 { 1108*724ba675SRob Herring /* Corresponds to 800MHz at freq_table */ 1109*724ba675SRob Herring cooling-device = <&cpu0 9 9>, <&cpu1 9 9>; 1110*724ba675SRob Herring }; 1111*724ba675SRob Herring map1 { 1112*724ba675SRob Herring /* Corresponds to 200MHz at freq_table */ 1113*724ba675SRob Herring cooling-device = <&cpu0 15 15>, 1114*724ba675SRob Herring <&cpu1 15 15>; 1115*724ba675SRob Herring }; 1116*724ba675SRob Herring }; 1117*724ba675SRob Herring}; 1118*724ba675SRob Herring 1119*724ba675SRob Herring&dp { 1120*724ba675SRob Herring power-domains = <&pd_disp1>; 1121*724ba675SRob Herring clocks = <&clock CLK_DP>; 1122*724ba675SRob Herring clock-names = "dp"; 1123*724ba675SRob Herring phys = <&dp_phy>; 1124*724ba675SRob Herring phy-names = "dp"; 1125*724ba675SRob Herring}; 1126*724ba675SRob Herring 1127*724ba675SRob Herring&fimd { 1128*724ba675SRob Herring power-domains = <&pd_disp1>; 1129*724ba675SRob Herring clocks = <&clock CLK_SCLK_FIMD1>, <&clock CLK_FIMD1>; 1130*724ba675SRob Herring clock-names = "sclk_fimd", "fimd"; 1131*724ba675SRob Herring iommus = <&sysmmu_fimd1>; 1132*724ba675SRob Herring}; 1133*724ba675SRob Herring 1134*724ba675SRob Herring&g2d { 1135*724ba675SRob Herring iommus = <&sysmmu_g2d>; 1136*724ba675SRob Herring clocks = <&clock CLK_G2D>; 1137*724ba675SRob Herring clock-names = "fimg2d"; 1138*724ba675SRob Herring status = "okay"; 1139*724ba675SRob Herring}; 1140*724ba675SRob Herring 1141*724ba675SRob Herring&i2c_0 { 1142*724ba675SRob Herring clocks = <&clock CLK_I2C0>; 1143*724ba675SRob Herring clock-names = "i2c"; 1144*724ba675SRob Herring pinctrl-names = "default"; 1145*724ba675SRob Herring pinctrl-0 = <&i2c0_bus>; 1146*724ba675SRob Herring}; 1147*724ba675SRob Herring 1148*724ba675SRob Herring&i2c_1 { 1149*724ba675SRob Herring clocks = <&clock CLK_I2C1>; 1150*724ba675SRob Herring clock-names = "i2c"; 1151*724ba675SRob Herring pinctrl-names = "default"; 1152*724ba675SRob Herring pinctrl-0 = <&i2c1_bus>; 1153*724ba675SRob Herring}; 1154*724ba675SRob Herring 1155*724ba675SRob Herring&i2c_2 { 1156*724ba675SRob Herring clocks = <&clock CLK_I2C2>; 1157*724ba675SRob Herring clock-names = "i2c"; 1158*724ba675SRob Herring pinctrl-names = "default"; 1159*724ba675SRob Herring pinctrl-0 = <&i2c2_bus>; 1160*724ba675SRob Herring}; 1161*724ba675SRob Herring 1162*724ba675SRob Herring&i2c_3 { 1163*724ba675SRob Herring clocks = <&clock CLK_I2C3>; 1164*724ba675SRob Herring clock-names = "i2c"; 1165*724ba675SRob Herring pinctrl-names = "default"; 1166*724ba675SRob Herring pinctrl-0 = <&i2c3_bus>; 1167*724ba675SRob Herring}; 1168*724ba675SRob Herring 1169*724ba675SRob Herring&prng { 1170*724ba675SRob Herring clocks = <&clock CLK_SSS>; 1171*724ba675SRob Herring clock-names = "secss"; 1172*724ba675SRob Herring}; 1173*724ba675SRob Herring 1174*724ba675SRob Herring&pwm { 1175*724ba675SRob Herring clocks = <&clock CLK_PWM>; 1176*724ba675SRob Herring clock-names = "timers"; 1177*724ba675SRob Herring}; 1178*724ba675SRob Herring 1179*724ba675SRob Herring&rtc { 1180*724ba675SRob Herring clocks = <&clock CLK_RTC>; 1181*724ba675SRob Herring clock-names = "rtc"; 1182*724ba675SRob Herring interrupt-parent = <&pmu_system_controller>; 1183*724ba675SRob Herring status = "disabled"; 1184*724ba675SRob Herring}; 1185*724ba675SRob Herring 1186*724ba675SRob Herring&serial_0 { 1187*724ba675SRob Herring clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>; 1188*724ba675SRob Herring clock-names = "uart", "clk_uart_baud0"; 1189*724ba675SRob Herring dmas = <&pdma0 13>, <&pdma0 14>; 1190*724ba675SRob Herring dma-names = "rx", "tx"; 1191*724ba675SRob Herring}; 1192*724ba675SRob Herring 1193*724ba675SRob Herring&serial_1 { 1194*724ba675SRob Herring clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>; 1195*724ba675SRob Herring clock-names = "uart", "clk_uart_baud0"; 1196*724ba675SRob Herring dmas = <&pdma1 15>, <&pdma1 16>; 1197*724ba675SRob Herring dma-names = "rx", "tx"; 1198*724ba675SRob Herring}; 1199*724ba675SRob Herring 1200*724ba675SRob Herring&serial_2 { 1201*724ba675SRob Herring clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>; 1202*724ba675SRob Herring clock-names = "uart", "clk_uart_baud0"; 1203*724ba675SRob Herring dmas = <&pdma0 15>, <&pdma0 16>; 1204*724ba675SRob Herring dma-names = "rx", "tx"; 1205*724ba675SRob Herring}; 1206*724ba675SRob Herring 1207*724ba675SRob Herring&serial_3 { 1208*724ba675SRob Herring clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>; 1209*724ba675SRob Herring clock-names = "uart", "clk_uart_baud0"; 1210*724ba675SRob Herring dmas = <&pdma1 17>, <&pdma1 18>; 1211*724ba675SRob Herring dma-names = "rx", "tx"; 1212*724ba675SRob Herring}; 1213*724ba675SRob Herring 1214*724ba675SRob Herring&sss { 1215*724ba675SRob Herring clocks = <&clock CLK_SSS>; 1216*724ba675SRob Herring clock-names = "secss"; 1217*724ba675SRob Herring}; 1218*724ba675SRob Herring 1219*724ba675SRob Herring&trng { 1220*724ba675SRob Herring clocks = <&clock CLK_SSS>; 1221*724ba675SRob Herring clock-names = "secss"; 1222*724ba675SRob Herring}; 1223*724ba675SRob Herring 1224*724ba675SRob Herring#include "exynos5250-pinctrl.dtsi" 1225*724ba675SRob Herring#include "exynos-syscon-restart.dtsi" 1226