1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 2*724ba675SRob Herring/* 3*724ba675SRob Herring * Device Tree Source for the R-Car M2-W (R8A77910) SoC 4*724ba675SRob Herring * 5*724ba675SRob Herring * Copyright (C) 2013-2015 Renesas Electronics Corporation 6*724ba675SRob Herring * Copyright (C) 2013-2014 Renesas Solutions Corp. 7*724ba675SRob Herring * Copyright (C) 2014 Cogent Embedded Inc. 8*724ba675SRob Herring */ 9*724ba675SRob Herring 10*724ba675SRob Herring#include <dt-bindings/clock/r8a7791-cpg-mssr.h> 11*724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h> 12*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h> 13*724ba675SRob Herring#include <dt-bindings/power/r8a7791-sysc.h> 14*724ba675SRob Herring 15*724ba675SRob Herring/ { 16*724ba675SRob Herring compatible = "renesas,r8a7791"; 17*724ba675SRob Herring #address-cells = <2>; 18*724ba675SRob Herring #size-cells = <2>; 19*724ba675SRob Herring 20*724ba675SRob Herring aliases { 21*724ba675SRob Herring i2c0 = &i2c0; 22*724ba675SRob Herring i2c1 = &i2c1; 23*724ba675SRob Herring i2c2 = &i2c2; 24*724ba675SRob Herring i2c3 = &i2c3; 25*724ba675SRob Herring i2c4 = &i2c4; 26*724ba675SRob Herring i2c5 = &i2c5; 27*724ba675SRob Herring i2c6 = &i2c6; 28*724ba675SRob Herring i2c7 = &i2c7; 29*724ba675SRob Herring i2c8 = &i2c8; 30*724ba675SRob Herring spi0 = &qspi; 31*724ba675SRob Herring spi1 = &msiof0; 32*724ba675SRob Herring spi2 = &msiof1; 33*724ba675SRob Herring spi3 = &msiof2; 34*724ba675SRob Herring vin0 = &vin0; 35*724ba675SRob Herring vin1 = &vin1; 36*724ba675SRob Herring vin2 = &vin2; 37*724ba675SRob Herring }; 38*724ba675SRob Herring 39*724ba675SRob Herring /* 40*724ba675SRob Herring * The external audio clocks are configured as 0 Hz fixed frequency 41*724ba675SRob Herring * clocks by default. 42*724ba675SRob Herring * Boards that provide audio clocks should override them. 43*724ba675SRob Herring */ 44*724ba675SRob Herring audio_clk_a: audio_clk_a { 45*724ba675SRob Herring compatible = "fixed-clock"; 46*724ba675SRob Herring #clock-cells = <0>; 47*724ba675SRob Herring clock-frequency = <0>; 48*724ba675SRob Herring }; 49*724ba675SRob Herring audio_clk_b: audio_clk_b { 50*724ba675SRob Herring compatible = "fixed-clock"; 51*724ba675SRob Herring #clock-cells = <0>; 52*724ba675SRob Herring clock-frequency = <0>; 53*724ba675SRob Herring }; 54*724ba675SRob Herring audio_clk_c: audio_clk_c { 55*724ba675SRob Herring compatible = "fixed-clock"; 56*724ba675SRob Herring #clock-cells = <0>; 57*724ba675SRob Herring clock-frequency = <0>; 58*724ba675SRob Herring }; 59*724ba675SRob Herring 60*724ba675SRob Herring /* External CAN clock */ 61*724ba675SRob Herring can_clk: can { 62*724ba675SRob Herring compatible = "fixed-clock"; 63*724ba675SRob Herring #clock-cells = <0>; 64*724ba675SRob Herring /* This value must be overridden by the board. */ 65*724ba675SRob Herring clock-frequency = <0>; 66*724ba675SRob Herring }; 67*724ba675SRob Herring 68*724ba675SRob Herring cpus { 69*724ba675SRob Herring #address-cells = <1>; 70*724ba675SRob Herring #size-cells = <0>; 71*724ba675SRob Herring 72*724ba675SRob Herring cpu0: cpu@0 { 73*724ba675SRob Herring device_type = "cpu"; 74*724ba675SRob Herring compatible = "arm,cortex-a15"; 75*724ba675SRob Herring reg = <0>; 76*724ba675SRob Herring clock-frequency = <1500000000>; 77*724ba675SRob Herring clocks = <&cpg CPG_CORE R8A7791_CLK_Z>; 78*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_CA15_CPU0>; 79*724ba675SRob Herring enable-method = "renesas,apmu"; 80*724ba675SRob Herring next-level-cache = <&L2_CA15>; 81*724ba675SRob Herring voltage-tolerance = <1>; /* 1% */ 82*724ba675SRob Herring clock-latency = <300000>; /* 300 us */ 83*724ba675SRob Herring 84*724ba675SRob Herring /* kHz - uV - OPPs unknown yet */ 85*724ba675SRob Herring operating-points = <1500000 1000000>, 86*724ba675SRob Herring <1312500 1000000>, 87*724ba675SRob Herring <1125000 1000000>, 88*724ba675SRob Herring < 937500 1000000>, 89*724ba675SRob Herring < 750000 1000000>, 90*724ba675SRob Herring < 375000 1000000>; 91*724ba675SRob Herring }; 92*724ba675SRob Herring 93*724ba675SRob Herring cpu1: cpu@1 { 94*724ba675SRob Herring device_type = "cpu"; 95*724ba675SRob Herring compatible = "arm,cortex-a15"; 96*724ba675SRob Herring reg = <1>; 97*724ba675SRob Herring clock-frequency = <1500000000>; 98*724ba675SRob Herring clocks = <&cpg CPG_CORE R8A7791_CLK_Z>; 99*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_CA15_CPU1>; 100*724ba675SRob Herring enable-method = "renesas,apmu"; 101*724ba675SRob Herring next-level-cache = <&L2_CA15>; 102*724ba675SRob Herring voltage-tolerance = <1>; /* 1% */ 103*724ba675SRob Herring clock-latency = <300000>; /* 300 us */ 104*724ba675SRob Herring 105*724ba675SRob Herring /* kHz - uV - OPPs unknown yet */ 106*724ba675SRob Herring operating-points = <1500000 1000000>, 107*724ba675SRob Herring <1312500 1000000>, 108*724ba675SRob Herring <1125000 1000000>, 109*724ba675SRob Herring < 937500 1000000>, 110*724ba675SRob Herring < 750000 1000000>, 111*724ba675SRob Herring < 375000 1000000>; 112*724ba675SRob Herring }; 113*724ba675SRob Herring 114*724ba675SRob Herring L2_CA15: cache-controller-0 { 115*724ba675SRob Herring compatible = "cache"; 116*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_CA15_SCU>; 117*724ba675SRob Herring cache-unified; 118*724ba675SRob Herring cache-level = <2>; 119*724ba675SRob Herring }; 120*724ba675SRob Herring }; 121*724ba675SRob Herring 122*724ba675SRob Herring /* External root clock */ 123*724ba675SRob Herring extal_clk: extal { 124*724ba675SRob Herring compatible = "fixed-clock"; 125*724ba675SRob Herring #clock-cells = <0>; 126*724ba675SRob Herring /* This value must be overridden by the board. */ 127*724ba675SRob Herring clock-frequency = <0>; 128*724ba675SRob Herring }; 129*724ba675SRob Herring 130*724ba675SRob Herring /* External PCIe clock - can be overridden by the board */ 131*724ba675SRob Herring pcie_bus_clk: pcie_bus { 132*724ba675SRob Herring compatible = "fixed-clock"; 133*724ba675SRob Herring #clock-cells = <0>; 134*724ba675SRob Herring clock-frequency = <0>; 135*724ba675SRob Herring }; 136*724ba675SRob Herring 137*724ba675SRob Herring pmu { 138*724ba675SRob Herring compatible = "arm,cortex-a15-pmu"; 139*724ba675SRob Herring interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 140*724ba675SRob Herring <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>; 141*724ba675SRob Herring interrupt-affinity = <&cpu0>, <&cpu1>; 142*724ba675SRob Herring }; 143*724ba675SRob Herring 144*724ba675SRob Herring /* External SCIF clock */ 145*724ba675SRob Herring scif_clk: scif { 146*724ba675SRob Herring compatible = "fixed-clock"; 147*724ba675SRob Herring #clock-cells = <0>; 148*724ba675SRob Herring /* This value must be overridden by the board. */ 149*724ba675SRob Herring clock-frequency = <0>; 150*724ba675SRob Herring }; 151*724ba675SRob Herring 152*724ba675SRob Herring soc { 153*724ba675SRob Herring compatible = "simple-bus"; 154*724ba675SRob Herring interrupt-parent = <&gic>; 155*724ba675SRob Herring 156*724ba675SRob Herring #address-cells = <2>; 157*724ba675SRob Herring #size-cells = <2>; 158*724ba675SRob Herring ranges; 159*724ba675SRob Herring 160*724ba675SRob Herring rwdt: watchdog@e6020000 { 161*724ba675SRob Herring compatible = "renesas,r8a7791-wdt", 162*724ba675SRob Herring "renesas,rcar-gen2-wdt"; 163*724ba675SRob Herring reg = <0 0xe6020000 0 0x0c>; 164*724ba675SRob Herring interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>; 165*724ba675SRob Herring clocks = <&cpg CPG_MOD 402>; 166*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 167*724ba675SRob Herring resets = <&cpg 402>; 168*724ba675SRob Herring status = "disabled"; 169*724ba675SRob Herring }; 170*724ba675SRob Herring 171*724ba675SRob Herring gpio0: gpio@e6050000 { 172*724ba675SRob Herring compatible = "renesas,gpio-r8a7791", 173*724ba675SRob Herring "renesas,rcar-gen2-gpio"; 174*724ba675SRob Herring reg = <0 0xe6050000 0 0x50>; 175*724ba675SRob Herring interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>; 176*724ba675SRob Herring #gpio-cells = <2>; 177*724ba675SRob Herring gpio-controller; 178*724ba675SRob Herring gpio-ranges = <&pfc 0 0 32>; 179*724ba675SRob Herring #interrupt-cells = <2>; 180*724ba675SRob Herring interrupt-controller; 181*724ba675SRob Herring clocks = <&cpg CPG_MOD 912>; 182*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 183*724ba675SRob Herring resets = <&cpg 912>; 184*724ba675SRob Herring }; 185*724ba675SRob Herring 186*724ba675SRob Herring gpio1: gpio@e6051000 { 187*724ba675SRob Herring compatible = "renesas,gpio-r8a7791", 188*724ba675SRob Herring "renesas,rcar-gen2-gpio"; 189*724ba675SRob Herring reg = <0 0xe6051000 0 0x50>; 190*724ba675SRob Herring interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>; 191*724ba675SRob Herring #gpio-cells = <2>; 192*724ba675SRob Herring gpio-controller; 193*724ba675SRob Herring gpio-ranges = <&pfc 0 32 26>; 194*724ba675SRob Herring #interrupt-cells = <2>; 195*724ba675SRob Herring interrupt-controller; 196*724ba675SRob Herring clocks = <&cpg CPG_MOD 911>; 197*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 198*724ba675SRob Herring resets = <&cpg 911>; 199*724ba675SRob Herring }; 200*724ba675SRob Herring 201*724ba675SRob Herring gpio2: gpio@e6052000 { 202*724ba675SRob Herring compatible = "renesas,gpio-r8a7791", 203*724ba675SRob Herring "renesas,rcar-gen2-gpio"; 204*724ba675SRob Herring reg = <0 0xe6052000 0 0x50>; 205*724ba675SRob Herring interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>; 206*724ba675SRob Herring #gpio-cells = <2>; 207*724ba675SRob Herring gpio-controller; 208*724ba675SRob Herring gpio-ranges = <&pfc 0 64 32>; 209*724ba675SRob Herring #interrupt-cells = <2>; 210*724ba675SRob Herring interrupt-controller; 211*724ba675SRob Herring clocks = <&cpg CPG_MOD 910>; 212*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 213*724ba675SRob Herring resets = <&cpg 910>; 214*724ba675SRob Herring }; 215*724ba675SRob Herring 216*724ba675SRob Herring gpio3: gpio@e6053000 { 217*724ba675SRob Herring compatible = "renesas,gpio-r8a7791", 218*724ba675SRob Herring "renesas,rcar-gen2-gpio"; 219*724ba675SRob Herring reg = <0 0xe6053000 0 0x50>; 220*724ba675SRob Herring interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 221*724ba675SRob Herring #gpio-cells = <2>; 222*724ba675SRob Herring gpio-controller; 223*724ba675SRob Herring gpio-ranges = <&pfc 0 96 32>; 224*724ba675SRob Herring #interrupt-cells = <2>; 225*724ba675SRob Herring interrupt-controller; 226*724ba675SRob Herring clocks = <&cpg CPG_MOD 909>; 227*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 228*724ba675SRob Herring resets = <&cpg 909>; 229*724ba675SRob Herring }; 230*724ba675SRob Herring 231*724ba675SRob Herring gpio4: gpio@e6054000 { 232*724ba675SRob Herring compatible = "renesas,gpio-r8a7791", 233*724ba675SRob Herring "renesas,rcar-gen2-gpio"; 234*724ba675SRob Herring reg = <0 0xe6054000 0 0x50>; 235*724ba675SRob Herring interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>; 236*724ba675SRob Herring #gpio-cells = <2>; 237*724ba675SRob Herring gpio-controller; 238*724ba675SRob Herring gpio-ranges = <&pfc 0 128 32>; 239*724ba675SRob Herring #interrupt-cells = <2>; 240*724ba675SRob Herring interrupt-controller; 241*724ba675SRob Herring clocks = <&cpg CPG_MOD 908>; 242*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 243*724ba675SRob Herring resets = <&cpg 908>; 244*724ba675SRob Herring }; 245*724ba675SRob Herring 246*724ba675SRob Herring gpio5: gpio@e6055000 { 247*724ba675SRob Herring compatible = "renesas,gpio-r8a7791", 248*724ba675SRob Herring "renesas,rcar-gen2-gpio"; 249*724ba675SRob Herring reg = <0 0xe6055000 0 0x50>; 250*724ba675SRob Herring interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>; 251*724ba675SRob Herring #gpio-cells = <2>; 252*724ba675SRob Herring gpio-controller; 253*724ba675SRob Herring gpio-ranges = <&pfc 0 160 32>; 254*724ba675SRob Herring #interrupt-cells = <2>; 255*724ba675SRob Herring interrupt-controller; 256*724ba675SRob Herring clocks = <&cpg CPG_MOD 907>; 257*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 258*724ba675SRob Herring resets = <&cpg 907>; 259*724ba675SRob Herring }; 260*724ba675SRob Herring 261*724ba675SRob Herring gpio6: gpio@e6055400 { 262*724ba675SRob Herring compatible = "renesas,gpio-r8a7791", 263*724ba675SRob Herring "renesas,rcar-gen2-gpio"; 264*724ba675SRob Herring reg = <0 0xe6055400 0 0x50>; 265*724ba675SRob Herring interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>; 266*724ba675SRob Herring #gpio-cells = <2>; 267*724ba675SRob Herring gpio-controller; 268*724ba675SRob Herring gpio-ranges = <&pfc 0 192 32>; 269*724ba675SRob Herring #interrupt-cells = <2>; 270*724ba675SRob Herring interrupt-controller; 271*724ba675SRob Herring clocks = <&cpg CPG_MOD 905>; 272*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 273*724ba675SRob Herring resets = <&cpg 905>; 274*724ba675SRob Herring }; 275*724ba675SRob Herring 276*724ba675SRob Herring gpio7: gpio@e6055800 { 277*724ba675SRob Herring compatible = "renesas,gpio-r8a7791", 278*724ba675SRob Herring "renesas,rcar-gen2-gpio"; 279*724ba675SRob Herring reg = <0 0xe6055800 0 0x50>; 280*724ba675SRob Herring interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 281*724ba675SRob Herring #gpio-cells = <2>; 282*724ba675SRob Herring gpio-controller; 283*724ba675SRob Herring gpio-ranges = <&pfc 0 224 26>; 284*724ba675SRob Herring #interrupt-cells = <2>; 285*724ba675SRob Herring interrupt-controller; 286*724ba675SRob Herring clocks = <&cpg CPG_MOD 904>; 287*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 288*724ba675SRob Herring resets = <&cpg 904>; 289*724ba675SRob Herring }; 290*724ba675SRob Herring 291*724ba675SRob Herring pfc: pinctrl@e6060000 { 292*724ba675SRob Herring compatible = "renesas,pfc-r8a7791"; 293*724ba675SRob Herring reg = <0 0xe6060000 0 0x250>; 294*724ba675SRob Herring }; 295*724ba675SRob Herring 296*724ba675SRob Herring tpu: pwm@e60f0000 { 297*724ba675SRob Herring compatible = "renesas,tpu-r8a7791", "renesas,tpu"; 298*724ba675SRob Herring reg = <0 0xe60f0000 0 0x148>; 299*724ba675SRob Herring interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 300*724ba675SRob Herring clocks = <&cpg CPG_MOD 304>; 301*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 302*724ba675SRob Herring resets = <&cpg 304>; 303*724ba675SRob Herring #pwm-cells = <3>; 304*724ba675SRob Herring status = "disabled"; 305*724ba675SRob Herring }; 306*724ba675SRob Herring 307*724ba675SRob Herring cpg: clock-controller@e6150000 { 308*724ba675SRob Herring compatible = "renesas,r8a7791-cpg-mssr"; 309*724ba675SRob Herring reg = <0 0xe6150000 0 0x1000>; 310*724ba675SRob Herring clocks = <&extal_clk>, <&usb_extal_clk>; 311*724ba675SRob Herring clock-names = "extal", "usb_extal"; 312*724ba675SRob Herring #clock-cells = <2>; 313*724ba675SRob Herring #power-domain-cells = <0>; 314*724ba675SRob Herring #reset-cells = <1>; 315*724ba675SRob Herring }; 316*724ba675SRob Herring 317*724ba675SRob Herring apmu@e6152000 { 318*724ba675SRob Herring compatible = "renesas,r8a7791-apmu", "renesas,apmu"; 319*724ba675SRob Herring reg = <0 0xe6152000 0 0x188>; 320*724ba675SRob Herring cpus = <&cpu0>, <&cpu1>; 321*724ba675SRob Herring }; 322*724ba675SRob Herring 323*724ba675SRob Herring rst: reset-controller@e6160000 { 324*724ba675SRob Herring compatible = "renesas,r8a7791-rst"; 325*724ba675SRob Herring reg = <0 0xe6160000 0 0x0100>; 326*724ba675SRob Herring }; 327*724ba675SRob Herring 328*724ba675SRob Herring sysc: system-controller@e6180000 { 329*724ba675SRob Herring compatible = "renesas,r8a7791-sysc"; 330*724ba675SRob Herring reg = <0 0xe6180000 0 0x0200>; 331*724ba675SRob Herring #power-domain-cells = <1>; 332*724ba675SRob Herring }; 333*724ba675SRob Herring 334*724ba675SRob Herring irqc0: interrupt-controller@e61c0000 { 335*724ba675SRob Herring compatible = "renesas,irqc-r8a7791", "renesas,irqc"; 336*724ba675SRob Herring #interrupt-cells = <2>; 337*724ba675SRob Herring interrupt-controller; 338*724ba675SRob Herring reg = <0 0xe61c0000 0 0x200>; 339*724ba675SRob Herring interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>, 340*724ba675SRob Herring <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>, 341*724ba675SRob Herring <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>, 342*724ba675SRob Herring <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>, 343*724ba675SRob Herring <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>, 344*724ba675SRob Herring <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>, 345*724ba675SRob Herring <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>, 346*724ba675SRob Herring <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>, 347*724ba675SRob Herring <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 348*724ba675SRob Herring <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 349*724ba675SRob Herring clocks = <&cpg CPG_MOD 407>; 350*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 351*724ba675SRob Herring resets = <&cpg 407>; 352*724ba675SRob Herring }; 353*724ba675SRob Herring 354*724ba675SRob Herring thermal: thermal@e61f0000 { 355*724ba675SRob Herring compatible = "renesas,thermal-r8a7791", 356*724ba675SRob Herring "renesas,rcar-gen2-thermal", 357*724ba675SRob Herring "renesas,rcar-thermal"; 358*724ba675SRob Herring reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>; 359*724ba675SRob Herring interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>; 360*724ba675SRob Herring clocks = <&cpg CPG_MOD 522>; 361*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 362*724ba675SRob Herring resets = <&cpg 522>; 363*724ba675SRob Herring #thermal-sensor-cells = <0>; 364*724ba675SRob Herring }; 365*724ba675SRob Herring 366*724ba675SRob Herring ipmmu_sy0: iommu@e6280000 { 367*724ba675SRob Herring compatible = "renesas,ipmmu-r8a7791", 368*724ba675SRob Herring "renesas,ipmmu-vmsa"; 369*724ba675SRob Herring reg = <0 0xe6280000 0 0x1000>; 370*724ba675SRob Herring interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>, 371*724ba675SRob Herring <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>; 372*724ba675SRob Herring #iommu-cells = <1>; 373*724ba675SRob Herring status = "disabled"; 374*724ba675SRob Herring }; 375*724ba675SRob Herring 376*724ba675SRob Herring ipmmu_sy1: iommu@e6290000 { 377*724ba675SRob Herring compatible = "renesas,ipmmu-r8a7791", 378*724ba675SRob Herring "renesas,ipmmu-vmsa"; 379*724ba675SRob Herring reg = <0 0xe6290000 0 0x1000>; 380*724ba675SRob Herring interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>; 381*724ba675SRob Herring #iommu-cells = <1>; 382*724ba675SRob Herring status = "disabled"; 383*724ba675SRob Herring }; 384*724ba675SRob Herring 385*724ba675SRob Herring ipmmu_ds: iommu@e6740000 { 386*724ba675SRob Herring compatible = "renesas,ipmmu-r8a7791", 387*724ba675SRob Herring "renesas,ipmmu-vmsa"; 388*724ba675SRob Herring reg = <0 0xe6740000 0 0x1000>; 389*724ba675SRob Herring interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>, 390*724ba675SRob Herring <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>; 391*724ba675SRob Herring #iommu-cells = <1>; 392*724ba675SRob Herring status = "disabled"; 393*724ba675SRob Herring }; 394*724ba675SRob Herring 395*724ba675SRob Herring ipmmu_mp: iommu@ec680000 { 396*724ba675SRob Herring compatible = "renesas,ipmmu-r8a7791", 397*724ba675SRob Herring "renesas,ipmmu-vmsa"; 398*724ba675SRob Herring reg = <0 0xec680000 0 0x1000>; 399*724ba675SRob Herring interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>; 400*724ba675SRob Herring #iommu-cells = <1>; 401*724ba675SRob Herring status = "disabled"; 402*724ba675SRob Herring }; 403*724ba675SRob Herring 404*724ba675SRob Herring ipmmu_mx: iommu@fe951000 { 405*724ba675SRob Herring compatible = "renesas,ipmmu-r8a7791", 406*724ba675SRob Herring "renesas,ipmmu-vmsa"; 407*724ba675SRob Herring reg = <0 0xfe951000 0 0x1000>; 408*724ba675SRob Herring interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>, 409*724ba675SRob Herring <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>; 410*724ba675SRob Herring #iommu-cells = <1>; 411*724ba675SRob Herring status = "disabled"; 412*724ba675SRob Herring }; 413*724ba675SRob Herring 414*724ba675SRob Herring ipmmu_rt: iommu@ffc80000 { 415*724ba675SRob Herring compatible = "renesas,ipmmu-r8a7791", 416*724ba675SRob Herring "renesas,ipmmu-vmsa"; 417*724ba675SRob Herring reg = <0 0xffc80000 0 0x1000>; 418*724ba675SRob Herring interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>; 419*724ba675SRob Herring #iommu-cells = <1>; 420*724ba675SRob Herring status = "disabled"; 421*724ba675SRob Herring }; 422*724ba675SRob Herring 423*724ba675SRob Herring ipmmu_gp: iommu@e62a0000 { 424*724ba675SRob Herring compatible = "renesas,ipmmu-r8a7791", 425*724ba675SRob Herring "renesas,ipmmu-vmsa"; 426*724ba675SRob Herring reg = <0 0xe62a0000 0 0x1000>; 427*724ba675SRob Herring interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>, 428*724ba675SRob Herring <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>; 429*724ba675SRob Herring #iommu-cells = <1>; 430*724ba675SRob Herring status = "disabled"; 431*724ba675SRob Herring }; 432*724ba675SRob Herring 433*724ba675SRob Herring icram0: sram@e63a0000 { 434*724ba675SRob Herring compatible = "mmio-sram"; 435*724ba675SRob Herring reg = <0 0xe63a0000 0 0x12000>; 436*724ba675SRob Herring #address-cells = <1>; 437*724ba675SRob Herring #size-cells = <1>; 438*724ba675SRob Herring ranges = <0 0 0xe63a0000 0x12000>; 439*724ba675SRob Herring }; 440*724ba675SRob Herring 441*724ba675SRob Herring icram1: sram@e63c0000 { 442*724ba675SRob Herring compatible = "mmio-sram"; 443*724ba675SRob Herring reg = <0 0xe63c0000 0 0x1000>; 444*724ba675SRob Herring #address-cells = <1>; 445*724ba675SRob Herring #size-cells = <1>; 446*724ba675SRob Herring ranges = <0 0 0xe63c0000 0x1000>; 447*724ba675SRob Herring 448*724ba675SRob Herring smp-sram@0 { 449*724ba675SRob Herring compatible = "renesas,smp-sram"; 450*724ba675SRob Herring reg = <0 0x100>; 451*724ba675SRob Herring }; 452*724ba675SRob Herring }; 453*724ba675SRob Herring 454*724ba675SRob Herring /* The memory map in the User's Manual maps the cores to 455*724ba675SRob Herring * bus numbers 456*724ba675SRob Herring */ 457*724ba675SRob Herring i2c0: i2c@e6508000 { 458*724ba675SRob Herring #address-cells = <1>; 459*724ba675SRob Herring #size-cells = <0>; 460*724ba675SRob Herring compatible = "renesas,i2c-r8a7791", 461*724ba675SRob Herring "renesas,rcar-gen2-i2c"; 462*724ba675SRob Herring reg = <0 0xe6508000 0 0x40>; 463*724ba675SRob Herring interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>; 464*724ba675SRob Herring clocks = <&cpg CPG_MOD 931>; 465*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 466*724ba675SRob Herring resets = <&cpg 931>; 467*724ba675SRob Herring i2c-scl-internal-delay-ns = <6>; 468*724ba675SRob Herring status = "disabled"; 469*724ba675SRob Herring }; 470*724ba675SRob Herring 471*724ba675SRob Herring i2c1: i2c@e6518000 { 472*724ba675SRob Herring #address-cells = <1>; 473*724ba675SRob Herring #size-cells = <0>; 474*724ba675SRob Herring compatible = "renesas,i2c-r8a7791", 475*724ba675SRob Herring "renesas,rcar-gen2-i2c"; 476*724ba675SRob Herring reg = <0 0xe6518000 0 0x40>; 477*724ba675SRob Herring interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>; 478*724ba675SRob Herring clocks = <&cpg CPG_MOD 930>; 479*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 480*724ba675SRob Herring resets = <&cpg 930>; 481*724ba675SRob Herring i2c-scl-internal-delay-ns = <6>; 482*724ba675SRob Herring status = "disabled"; 483*724ba675SRob Herring }; 484*724ba675SRob Herring 485*724ba675SRob Herring i2c2: i2c@e6530000 { 486*724ba675SRob Herring #address-cells = <1>; 487*724ba675SRob Herring #size-cells = <0>; 488*724ba675SRob Herring compatible = "renesas,i2c-r8a7791", 489*724ba675SRob Herring "renesas,rcar-gen2-i2c"; 490*724ba675SRob Herring reg = <0 0xe6530000 0 0x40>; 491*724ba675SRob Herring interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>; 492*724ba675SRob Herring clocks = <&cpg CPG_MOD 929>; 493*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 494*724ba675SRob Herring resets = <&cpg 929>; 495*724ba675SRob Herring i2c-scl-internal-delay-ns = <6>; 496*724ba675SRob Herring status = "disabled"; 497*724ba675SRob Herring }; 498*724ba675SRob Herring 499*724ba675SRob Herring i2c3: i2c@e6540000 { 500*724ba675SRob Herring #address-cells = <1>; 501*724ba675SRob Herring #size-cells = <0>; 502*724ba675SRob Herring compatible = "renesas,i2c-r8a7791", 503*724ba675SRob Herring "renesas,rcar-gen2-i2c"; 504*724ba675SRob Herring reg = <0 0xe6540000 0 0x40>; 505*724ba675SRob Herring interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>; 506*724ba675SRob Herring clocks = <&cpg CPG_MOD 928>; 507*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 508*724ba675SRob Herring resets = <&cpg 928>; 509*724ba675SRob Herring i2c-scl-internal-delay-ns = <6>; 510*724ba675SRob Herring status = "disabled"; 511*724ba675SRob Herring }; 512*724ba675SRob Herring 513*724ba675SRob Herring i2c4: i2c@e6520000 { 514*724ba675SRob Herring #address-cells = <1>; 515*724ba675SRob Herring #size-cells = <0>; 516*724ba675SRob Herring compatible = "renesas,i2c-r8a7791", 517*724ba675SRob Herring "renesas,rcar-gen2-i2c"; 518*724ba675SRob Herring reg = <0 0xe6520000 0 0x40>; 519*724ba675SRob Herring interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>; 520*724ba675SRob Herring clocks = <&cpg CPG_MOD 927>; 521*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 522*724ba675SRob Herring resets = <&cpg 927>; 523*724ba675SRob Herring i2c-scl-internal-delay-ns = <6>; 524*724ba675SRob Herring status = "disabled"; 525*724ba675SRob Herring }; 526*724ba675SRob Herring 527*724ba675SRob Herring i2c5: i2c@e6528000 { 528*724ba675SRob Herring /* doesn't need pinmux */ 529*724ba675SRob Herring #address-cells = <1>; 530*724ba675SRob Herring #size-cells = <0>; 531*724ba675SRob Herring compatible = "renesas,i2c-r8a7791", 532*724ba675SRob Herring "renesas,rcar-gen2-i2c"; 533*724ba675SRob Herring reg = <0 0xe6528000 0 0x40>; 534*724ba675SRob Herring interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>; 535*724ba675SRob Herring clocks = <&cpg CPG_MOD 925>; 536*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 537*724ba675SRob Herring resets = <&cpg 925>; 538*724ba675SRob Herring i2c-scl-internal-delay-ns = <110>; 539*724ba675SRob Herring status = "disabled"; 540*724ba675SRob Herring }; 541*724ba675SRob Herring 542*724ba675SRob Herring i2c6: i2c@e60b0000 { 543*724ba675SRob Herring /* doesn't need pinmux */ 544*724ba675SRob Herring #address-cells = <1>; 545*724ba675SRob Herring #size-cells = <0>; 546*724ba675SRob Herring compatible = "renesas,iic-r8a7791", 547*724ba675SRob Herring "renesas,rcar-gen2-iic", 548*724ba675SRob Herring "renesas,rmobile-iic"; 549*724ba675SRob Herring reg = <0 0xe60b0000 0 0x425>; 550*724ba675SRob Herring interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>; 551*724ba675SRob Herring clocks = <&cpg CPG_MOD 926>; 552*724ba675SRob Herring dmas = <&dmac0 0x77>, <&dmac0 0x78>, 553*724ba675SRob Herring <&dmac1 0x77>, <&dmac1 0x78>; 554*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 555*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 556*724ba675SRob Herring resets = <&cpg 926>; 557*724ba675SRob Herring status = "disabled"; 558*724ba675SRob Herring }; 559*724ba675SRob Herring 560*724ba675SRob Herring i2c7: i2c@e6500000 { 561*724ba675SRob Herring #address-cells = <1>; 562*724ba675SRob Herring #size-cells = <0>; 563*724ba675SRob Herring compatible = "renesas,iic-r8a7791", 564*724ba675SRob Herring "renesas,rcar-gen2-iic", 565*724ba675SRob Herring "renesas,rmobile-iic"; 566*724ba675SRob Herring reg = <0 0xe6500000 0 0x425>; 567*724ba675SRob Herring interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>; 568*724ba675SRob Herring clocks = <&cpg CPG_MOD 318>; 569*724ba675SRob Herring dmas = <&dmac0 0x61>, <&dmac0 0x62>, 570*724ba675SRob Herring <&dmac1 0x61>, <&dmac1 0x62>; 571*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 572*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 573*724ba675SRob Herring resets = <&cpg 318>; 574*724ba675SRob Herring status = "disabled"; 575*724ba675SRob Herring }; 576*724ba675SRob Herring 577*724ba675SRob Herring i2c8: i2c@e6510000 { 578*724ba675SRob Herring #address-cells = <1>; 579*724ba675SRob Herring #size-cells = <0>; 580*724ba675SRob Herring compatible = "renesas,iic-r8a7791", 581*724ba675SRob Herring "renesas,rcar-gen2-iic", 582*724ba675SRob Herring "renesas,rmobile-iic"; 583*724ba675SRob Herring reg = <0 0xe6510000 0 0x425>; 584*724ba675SRob Herring interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>; 585*724ba675SRob Herring clocks = <&cpg CPG_MOD 323>; 586*724ba675SRob Herring dmas = <&dmac0 0x65>, <&dmac0 0x66>, 587*724ba675SRob Herring <&dmac1 0x65>, <&dmac1 0x66>; 588*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 589*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 590*724ba675SRob Herring resets = <&cpg 323>; 591*724ba675SRob Herring status = "disabled"; 592*724ba675SRob Herring }; 593*724ba675SRob Herring 594*724ba675SRob Herring hsusb: usb@e6590000 { 595*724ba675SRob Herring compatible = "renesas,usbhs-r8a7791", 596*724ba675SRob Herring "renesas,rcar-gen2-usbhs"; 597*724ba675SRob Herring reg = <0 0xe6590000 0 0x100>; 598*724ba675SRob Herring interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>; 599*724ba675SRob Herring clocks = <&cpg CPG_MOD 704>; 600*724ba675SRob Herring dmas = <&usb_dmac0 0>, <&usb_dmac0 1>, 601*724ba675SRob Herring <&usb_dmac1 0>, <&usb_dmac1 1>; 602*724ba675SRob Herring dma-names = "ch0", "ch1", "ch2", "ch3"; 603*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 604*724ba675SRob Herring resets = <&cpg 704>; 605*724ba675SRob Herring renesas,buswait = <4>; 606*724ba675SRob Herring phys = <&usb0 1>; 607*724ba675SRob Herring phy-names = "usb"; 608*724ba675SRob Herring status = "disabled"; 609*724ba675SRob Herring }; 610*724ba675SRob Herring 611*724ba675SRob Herring usbphy: usb-phy-controller@e6590100 { 612*724ba675SRob Herring compatible = "renesas,usb-phy-r8a7791", 613*724ba675SRob Herring "renesas,rcar-gen2-usb-phy"; 614*724ba675SRob Herring reg = <0 0xe6590100 0 0x100>; 615*724ba675SRob Herring #address-cells = <1>; 616*724ba675SRob Herring #size-cells = <0>; 617*724ba675SRob Herring clocks = <&cpg CPG_MOD 704>; 618*724ba675SRob Herring clock-names = "usbhs"; 619*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 620*724ba675SRob Herring resets = <&cpg 704>; 621*724ba675SRob Herring status = "disabled"; 622*724ba675SRob Herring 623*724ba675SRob Herring usb0: usb-phy@0 { 624*724ba675SRob Herring reg = <0>; 625*724ba675SRob Herring #phy-cells = <1>; 626*724ba675SRob Herring }; 627*724ba675SRob Herring usb2: usb-phy@2 { 628*724ba675SRob Herring reg = <2>; 629*724ba675SRob Herring #phy-cells = <1>; 630*724ba675SRob Herring }; 631*724ba675SRob Herring }; 632*724ba675SRob Herring 633*724ba675SRob Herring usb_dmac0: dma-controller@e65a0000 { 634*724ba675SRob Herring compatible = "renesas,r8a7791-usb-dmac", 635*724ba675SRob Herring "renesas,usb-dmac"; 636*724ba675SRob Herring reg = <0 0xe65a0000 0 0x100>; 637*724ba675SRob Herring interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 638*724ba675SRob Herring <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>; 639*724ba675SRob Herring interrupt-names = "ch0", "ch1"; 640*724ba675SRob Herring clocks = <&cpg CPG_MOD 330>; 641*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 642*724ba675SRob Herring resets = <&cpg 330>; 643*724ba675SRob Herring #dma-cells = <1>; 644*724ba675SRob Herring dma-channels = <2>; 645*724ba675SRob Herring }; 646*724ba675SRob Herring 647*724ba675SRob Herring usb_dmac1: dma-controller@e65b0000 { 648*724ba675SRob Herring compatible = "renesas,r8a7791-usb-dmac", 649*724ba675SRob Herring "renesas,usb-dmac"; 650*724ba675SRob Herring reg = <0 0xe65b0000 0 0x100>; 651*724ba675SRob Herring interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 652*724ba675SRob Herring <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>; 653*724ba675SRob Herring interrupt-names = "ch0", "ch1"; 654*724ba675SRob Herring clocks = <&cpg CPG_MOD 331>; 655*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 656*724ba675SRob Herring resets = <&cpg 331>; 657*724ba675SRob Herring #dma-cells = <1>; 658*724ba675SRob Herring dma-channels = <2>; 659*724ba675SRob Herring }; 660*724ba675SRob Herring 661*724ba675SRob Herring dmac0: dma-controller@e6700000 { 662*724ba675SRob Herring compatible = "renesas,dmac-r8a7791", 663*724ba675SRob Herring "renesas,rcar-dmac"; 664*724ba675SRob Herring reg = <0 0xe6700000 0 0x20000>; 665*724ba675SRob Herring interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>, 666*724ba675SRob Herring <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>, 667*724ba675SRob Herring <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>, 668*724ba675SRob Herring <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>, 669*724ba675SRob Herring <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>, 670*724ba675SRob Herring <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 671*724ba675SRob Herring <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>, 672*724ba675SRob Herring <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>, 673*724ba675SRob Herring <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>, 674*724ba675SRob Herring <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>, 675*724ba675SRob Herring <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>, 676*724ba675SRob Herring <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 677*724ba675SRob Herring <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>, 678*724ba675SRob Herring <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>, 679*724ba675SRob Herring <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>, 680*724ba675SRob Herring <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>; 681*724ba675SRob Herring interrupt-names = "error", 682*724ba675SRob Herring "ch0", "ch1", "ch2", "ch3", 683*724ba675SRob Herring "ch4", "ch5", "ch6", "ch7", 684*724ba675SRob Herring "ch8", "ch9", "ch10", "ch11", 685*724ba675SRob Herring "ch12", "ch13", "ch14"; 686*724ba675SRob Herring clocks = <&cpg CPG_MOD 219>; 687*724ba675SRob Herring clock-names = "fck"; 688*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 689*724ba675SRob Herring resets = <&cpg 219>; 690*724ba675SRob Herring #dma-cells = <1>; 691*724ba675SRob Herring dma-channels = <15>; 692*724ba675SRob Herring }; 693*724ba675SRob Herring 694*724ba675SRob Herring dmac1: dma-controller@e6720000 { 695*724ba675SRob Herring compatible = "renesas,dmac-r8a7791", 696*724ba675SRob Herring "renesas,rcar-dmac"; 697*724ba675SRob Herring reg = <0 0xe6720000 0 0x20000>; 698*724ba675SRob Herring interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>, 699*724ba675SRob Herring <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>, 700*724ba675SRob Herring <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>, 701*724ba675SRob Herring <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>, 702*724ba675SRob Herring <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>, 703*724ba675SRob Herring <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>, 704*724ba675SRob Herring <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>, 705*724ba675SRob Herring <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>, 706*724ba675SRob Herring <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>, 707*724ba675SRob Herring <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>, 708*724ba675SRob Herring <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>, 709*724ba675SRob Herring <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>, 710*724ba675SRob Herring <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>, 711*724ba675SRob Herring <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>, 712*724ba675SRob Herring <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>, 713*724ba675SRob Herring <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>; 714*724ba675SRob Herring interrupt-names = "error", 715*724ba675SRob Herring "ch0", "ch1", "ch2", "ch3", 716*724ba675SRob Herring "ch4", "ch5", "ch6", "ch7", 717*724ba675SRob Herring "ch8", "ch9", "ch10", "ch11", 718*724ba675SRob Herring "ch12", "ch13", "ch14"; 719*724ba675SRob Herring clocks = <&cpg CPG_MOD 218>; 720*724ba675SRob Herring clock-names = "fck"; 721*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 722*724ba675SRob Herring resets = <&cpg 218>; 723*724ba675SRob Herring #dma-cells = <1>; 724*724ba675SRob Herring dma-channels = <15>; 725*724ba675SRob Herring }; 726*724ba675SRob Herring 727*724ba675SRob Herring avb: ethernet@e6800000 { 728*724ba675SRob Herring compatible = "renesas,etheravb-r8a7791", 729*724ba675SRob Herring "renesas,etheravb-rcar-gen2"; 730*724ba675SRob Herring reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>; 731*724ba675SRob Herring interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>; 732*724ba675SRob Herring clocks = <&cpg CPG_MOD 812>; 733*724ba675SRob Herring clock-names = "fck"; 734*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 735*724ba675SRob Herring resets = <&cpg 812>; 736*724ba675SRob Herring #address-cells = <1>; 737*724ba675SRob Herring #size-cells = <0>; 738*724ba675SRob Herring status = "disabled"; 739*724ba675SRob Herring }; 740*724ba675SRob Herring 741*724ba675SRob Herring qspi: spi@e6b10000 { 742*724ba675SRob Herring compatible = "renesas,qspi-r8a7791", "renesas,qspi"; 743*724ba675SRob Herring reg = <0 0xe6b10000 0 0x2c>; 744*724ba675SRob Herring interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>; 745*724ba675SRob Herring clocks = <&cpg CPG_MOD 917>; 746*724ba675SRob Herring dmas = <&dmac0 0x17>, <&dmac0 0x18>, 747*724ba675SRob Herring <&dmac1 0x17>, <&dmac1 0x18>; 748*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 749*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 750*724ba675SRob Herring resets = <&cpg 917>; 751*724ba675SRob Herring num-cs = <1>; 752*724ba675SRob Herring #address-cells = <1>; 753*724ba675SRob Herring #size-cells = <0>; 754*724ba675SRob Herring status = "disabled"; 755*724ba675SRob Herring }; 756*724ba675SRob Herring 757*724ba675SRob Herring scifa0: serial@e6c40000 { 758*724ba675SRob Herring compatible = "renesas,scifa-r8a7791", 759*724ba675SRob Herring "renesas,rcar-gen2-scifa", "renesas,scifa"; 760*724ba675SRob Herring reg = <0 0xe6c40000 0 64>; 761*724ba675SRob Herring interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>; 762*724ba675SRob Herring clocks = <&cpg CPG_MOD 204>; 763*724ba675SRob Herring clock-names = "fck"; 764*724ba675SRob Herring dmas = <&dmac0 0x21>, <&dmac0 0x22>, 765*724ba675SRob Herring <&dmac1 0x21>, <&dmac1 0x22>; 766*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 767*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 768*724ba675SRob Herring resets = <&cpg 204>; 769*724ba675SRob Herring status = "disabled"; 770*724ba675SRob Herring }; 771*724ba675SRob Herring 772*724ba675SRob Herring scifa1: serial@e6c50000 { 773*724ba675SRob Herring compatible = "renesas,scifa-r8a7791", 774*724ba675SRob Herring "renesas,rcar-gen2-scifa", "renesas,scifa"; 775*724ba675SRob Herring reg = <0 0xe6c50000 0 64>; 776*724ba675SRob Herring interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 777*724ba675SRob Herring clocks = <&cpg CPG_MOD 203>; 778*724ba675SRob Herring clock-names = "fck"; 779*724ba675SRob Herring dmas = <&dmac0 0x25>, <&dmac0 0x26>, 780*724ba675SRob Herring <&dmac1 0x25>, <&dmac1 0x26>; 781*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 782*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 783*724ba675SRob Herring resets = <&cpg 203>; 784*724ba675SRob Herring status = "disabled"; 785*724ba675SRob Herring }; 786*724ba675SRob Herring 787*724ba675SRob Herring scifa2: serial@e6c60000 { 788*724ba675SRob Herring compatible = "renesas,scifa-r8a7791", 789*724ba675SRob Herring "renesas,rcar-gen2-scifa", "renesas,scifa"; 790*724ba675SRob Herring reg = <0 0xe6c60000 0 64>; 791*724ba675SRob Herring interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>; 792*724ba675SRob Herring clocks = <&cpg CPG_MOD 202>; 793*724ba675SRob Herring clock-names = "fck"; 794*724ba675SRob Herring dmas = <&dmac0 0x27>, <&dmac0 0x28>, 795*724ba675SRob Herring <&dmac1 0x27>, <&dmac1 0x28>; 796*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 797*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 798*724ba675SRob Herring resets = <&cpg 202>; 799*724ba675SRob Herring status = "disabled"; 800*724ba675SRob Herring }; 801*724ba675SRob Herring 802*724ba675SRob Herring scifa3: serial@e6c70000 { 803*724ba675SRob Herring compatible = "renesas,scifa-r8a7791", 804*724ba675SRob Herring "renesas,rcar-gen2-scifa", "renesas,scifa"; 805*724ba675SRob Herring reg = <0 0xe6c70000 0 64>; 806*724ba675SRob Herring interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 807*724ba675SRob Herring clocks = <&cpg CPG_MOD 1106>; 808*724ba675SRob Herring clock-names = "fck"; 809*724ba675SRob Herring dmas = <&dmac0 0x1b>, <&dmac0 0x1c>, 810*724ba675SRob Herring <&dmac1 0x1b>, <&dmac1 0x1c>; 811*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 812*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 813*724ba675SRob Herring resets = <&cpg 1106>; 814*724ba675SRob Herring status = "disabled"; 815*724ba675SRob Herring }; 816*724ba675SRob Herring 817*724ba675SRob Herring scifa4: serial@e6c78000 { 818*724ba675SRob Herring compatible = "renesas,scifa-r8a7791", 819*724ba675SRob Herring "renesas,rcar-gen2-scifa", "renesas,scifa"; 820*724ba675SRob Herring reg = <0 0xe6c78000 0 64>; 821*724ba675SRob Herring interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 822*724ba675SRob Herring clocks = <&cpg CPG_MOD 1107>; 823*724ba675SRob Herring clock-names = "fck"; 824*724ba675SRob Herring dmas = <&dmac0 0x1f>, <&dmac0 0x20>, 825*724ba675SRob Herring <&dmac1 0x1f>, <&dmac1 0x20>; 826*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 827*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 828*724ba675SRob Herring resets = <&cpg 1107>; 829*724ba675SRob Herring status = "disabled"; 830*724ba675SRob Herring }; 831*724ba675SRob Herring 832*724ba675SRob Herring scifa5: serial@e6c80000 { 833*724ba675SRob Herring compatible = "renesas,scifa-r8a7791", 834*724ba675SRob Herring "renesas,rcar-gen2-scifa", "renesas,scifa"; 835*724ba675SRob Herring reg = <0 0xe6c80000 0 64>; 836*724ba675SRob Herring interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 837*724ba675SRob Herring clocks = <&cpg CPG_MOD 1108>; 838*724ba675SRob Herring clock-names = "fck"; 839*724ba675SRob Herring dmas = <&dmac0 0x23>, <&dmac0 0x24>, 840*724ba675SRob Herring <&dmac1 0x23>, <&dmac1 0x24>; 841*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 842*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 843*724ba675SRob Herring resets = <&cpg 1108>; 844*724ba675SRob Herring status = "disabled"; 845*724ba675SRob Herring }; 846*724ba675SRob Herring 847*724ba675SRob Herring scifb0: serial@e6c20000 { 848*724ba675SRob Herring compatible = "renesas,scifb-r8a7791", 849*724ba675SRob Herring "renesas,rcar-gen2-scifb", "renesas,scifb"; 850*724ba675SRob Herring reg = <0 0xe6c20000 0 0x100>; 851*724ba675SRob Herring interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>; 852*724ba675SRob Herring clocks = <&cpg CPG_MOD 206>; 853*724ba675SRob Herring clock-names = "fck"; 854*724ba675SRob Herring dmas = <&dmac0 0x3d>, <&dmac0 0x3e>, 855*724ba675SRob Herring <&dmac1 0x3d>, <&dmac1 0x3e>; 856*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 857*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 858*724ba675SRob Herring resets = <&cpg 206>; 859*724ba675SRob Herring status = "disabled"; 860*724ba675SRob Herring }; 861*724ba675SRob Herring 862*724ba675SRob Herring scifb1: serial@e6c30000 { 863*724ba675SRob Herring compatible = "renesas,scifb-r8a7791", 864*724ba675SRob Herring "renesas,rcar-gen2-scifb", "renesas,scifb"; 865*724ba675SRob Herring reg = <0 0xe6c30000 0 0x100>; 866*724ba675SRob Herring interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>; 867*724ba675SRob Herring clocks = <&cpg CPG_MOD 207>; 868*724ba675SRob Herring clock-names = "fck"; 869*724ba675SRob Herring dmas = <&dmac0 0x19>, <&dmac0 0x1a>, 870*724ba675SRob Herring <&dmac1 0x19>, <&dmac1 0x1a>; 871*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 872*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 873*724ba675SRob Herring resets = <&cpg 207>; 874*724ba675SRob Herring status = "disabled"; 875*724ba675SRob Herring }; 876*724ba675SRob Herring 877*724ba675SRob Herring scifb2: serial@e6ce0000 { 878*724ba675SRob Herring compatible = "renesas,scifb-r8a7791", 879*724ba675SRob Herring "renesas,rcar-gen2-scifb", "renesas,scifb"; 880*724ba675SRob Herring reg = <0 0xe6ce0000 0 0x100>; 881*724ba675SRob Herring interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>; 882*724ba675SRob Herring clocks = <&cpg CPG_MOD 216>; 883*724ba675SRob Herring clock-names = "fck"; 884*724ba675SRob Herring dmas = <&dmac0 0x1d>, <&dmac0 0x1e>, 885*724ba675SRob Herring <&dmac1 0x1d>, <&dmac1 0x1e>; 886*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 887*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 888*724ba675SRob Herring resets = <&cpg 216>; 889*724ba675SRob Herring status = "disabled"; 890*724ba675SRob Herring }; 891*724ba675SRob Herring 892*724ba675SRob Herring scif0: serial@e6e60000 { 893*724ba675SRob Herring compatible = "renesas,scif-r8a7791", 894*724ba675SRob Herring "renesas,rcar-gen2-scif", "renesas,scif"; 895*724ba675SRob Herring reg = <0 0xe6e60000 0 64>; 896*724ba675SRob Herring interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>; 897*724ba675SRob Herring clocks = <&cpg CPG_MOD 721>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 898*724ba675SRob Herring <&scif_clk>; 899*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 900*724ba675SRob Herring dmas = <&dmac0 0x29>, <&dmac0 0x2a>, 901*724ba675SRob Herring <&dmac1 0x29>, <&dmac1 0x2a>; 902*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 903*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 904*724ba675SRob Herring resets = <&cpg 721>; 905*724ba675SRob Herring status = "disabled"; 906*724ba675SRob Herring }; 907*724ba675SRob Herring 908*724ba675SRob Herring scif1: serial@e6e68000 { 909*724ba675SRob Herring compatible = "renesas,scif-r8a7791", 910*724ba675SRob Herring "renesas,rcar-gen2-scif", "renesas,scif"; 911*724ba675SRob Herring reg = <0 0xe6e68000 0 64>; 912*724ba675SRob Herring interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>; 913*724ba675SRob Herring clocks = <&cpg CPG_MOD 720>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 914*724ba675SRob Herring <&scif_clk>; 915*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 916*724ba675SRob Herring dmas = <&dmac0 0x2d>, <&dmac0 0x2e>, 917*724ba675SRob Herring <&dmac1 0x2d>, <&dmac1 0x2e>; 918*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 919*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 920*724ba675SRob Herring resets = <&cpg 720>; 921*724ba675SRob Herring status = "disabled"; 922*724ba675SRob Herring }; 923*724ba675SRob Herring 924*724ba675SRob Herring scif2: serial@e6e58000 { 925*724ba675SRob Herring compatible = "renesas,scif-r8a7791", 926*724ba675SRob Herring "renesas,rcar-gen2-scif", "renesas,scif"; 927*724ba675SRob Herring reg = <0 0xe6e58000 0 64>; 928*724ba675SRob Herring interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>; 929*724ba675SRob Herring clocks = <&cpg CPG_MOD 719>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 930*724ba675SRob Herring <&scif_clk>; 931*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 932*724ba675SRob Herring dmas = <&dmac0 0x2b>, <&dmac0 0x2c>, 933*724ba675SRob Herring <&dmac1 0x2b>, <&dmac1 0x2c>; 934*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 935*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 936*724ba675SRob Herring resets = <&cpg 719>; 937*724ba675SRob Herring status = "disabled"; 938*724ba675SRob Herring }; 939*724ba675SRob Herring 940*724ba675SRob Herring scif3: serial@e6ea8000 { 941*724ba675SRob Herring compatible = "renesas,scif-r8a7791", 942*724ba675SRob Herring "renesas,rcar-gen2-scif", "renesas,scif"; 943*724ba675SRob Herring reg = <0 0xe6ea8000 0 64>; 944*724ba675SRob Herring interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; 945*724ba675SRob Herring clocks = <&cpg CPG_MOD 718>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 946*724ba675SRob Herring <&scif_clk>; 947*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 948*724ba675SRob Herring dmas = <&dmac0 0x2f>, <&dmac0 0x30>, 949*724ba675SRob Herring <&dmac1 0x2f>, <&dmac1 0x30>; 950*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 951*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 952*724ba675SRob Herring resets = <&cpg 718>; 953*724ba675SRob Herring status = "disabled"; 954*724ba675SRob Herring }; 955*724ba675SRob Herring 956*724ba675SRob Herring scif4: serial@e6ee0000 { 957*724ba675SRob Herring compatible = "renesas,scif-r8a7791", 958*724ba675SRob Herring "renesas,rcar-gen2-scif", "renesas,scif"; 959*724ba675SRob Herring reg = <0 0xe6ee0000 0 64>; 960*724ba675SRob Herring interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>; 961*724ba675SRob Herring clocks = <&cpg CPG_MOD 715>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 962*724ba675SRob Herring <&scif_clk>; 963*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 964*724ba675SRob Herring dmas = <&dmac0 0xfb>, <&dmac0 0xfc>, 965*724ba675SRob Herring <&dmac1 0xfb>, <&dmac1 0xfc>; 966*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 967*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 968*724ba675SRob Herring resets = <&cpg 715>; 969*724ba675SRob Herring status = "disabled"; 970*724ba675SRob Herring }; 971*724ba675SRob Herring 972*724ba675SRob Herring scif5: serial@e6ee8000 { 973*724ba675SRob Herring compatible = "renesas,scif-r8a7791", 974*724ba675SRob Herring "renesas,rcar-gen2-scif", "renesas,scif"; 975*724ba675SRob Herring reg = <0 0xe6ee8000 0 64>; 976*724ba675SRob Herring interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 977*724ba675SRob Herring clocks = <&cpg CPG_MOD 714>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 978*724ba675SRob Herring <&scif_clk>; 979*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 980*724ba675SRob Herring dmas = <&dmac0 0xfd>, <&dmac0 0xfe>, 981*724ba675SRob Herring <&dmac1 0xfd>, <&dmac1 0xfe>; 982*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 983*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 984*724ba675SRob Herring resets = <&cpg 714>; 985*724ba675SRob Herring status = "disabled"; 986*724ba675SRob Herring }; 987*724ba675SRob Herring 988*724ba675SRob Herring hscif0: serial@e62c0000 { 989*724ba675SRob Herring compatible = "renesas,hscif-r8a7791", 990*724ba675SRob Herring "renesas,rcar-gen2-hscif", "renesas,hscif"; 991*724ba675SRob Herring reg = <0 0xe62c0000 0 96>; 992*724ba675SRob Herring interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>; 993*724ba675SRob Herring clocks = <&cpg CPG_MOD 717>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 994*724ba675SRob Herring <&scif_clk>; 995*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 996*724ba675SRob Herring dmas = <&dmac0 0x39>, <&dmac0 0x3a>, 997*724ba675SRob Herring <&dmac1 0x39>, <&dmac1 0x3a>; 998*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 999*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1000*724ba675SRob Herring resets = <&cpg 717>; 1001*724ba675SRob Herring status = "disabled"; 1002*724ba675SRob Herring }; 1003*724ba675SRob Herring 1004*724ba675SRob Herring hscif1: serial@e62c8000 { 1005*724ba675SRob Herring compatible = "renesas,hscif-r8a7791", 1006*724ba675SRob Herring "renesas,rcar-gen2-hscif", "renesas,hscif"; 1007*724ba675SRob Herring reg = <0 0xe62c8000 0 96>; 1008*724ba675SRob Herring interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>; 1009*724ba675SRob Herring clocks = <&cpg CPG_MOD 716>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 1010*724ba675SRob Herring <&scif_clk>; 1011*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 1012*724ba675SRob Herring dmas = <&dmac0 0x4d>, <&dmac0 0x4e>, 1013*724ba675SRob Herring <&dmac1 0x4d>, <&dmac1 0x4e>; 1014*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1015*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1016*724ba675SRob Herring resets = <&cpg 716>; 1017*724ba675SRob Herring status = "disabled"; 1018*724ba675SRob Herring }; 1019*724ba675SRob Herring 1020*724ba675SRob Herring hscif2: serial@e62d0000 { 1021*724ba675SRob Herring compatible = "renesas,hscif-r8a7791", 1022*724ba675SRob Herring "renesas,rcar-gen2-hscif", "renesas,hscif"; 1023*724ba675SRob Herring reg = <0 0xe62d0000 0 96>; 1024*724ba675SRob Herring interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>; 1025*724ba675SRob Herring clocks = <&cpg CPG_MOD 713>, <&cpg CPG_CORE R8A7791_CLK_ZS>, 1026*724ba675SRob Herring <&scif_clk>; 1027*724ba675SRob Herring clock-names = "fck", "brg_int", "scif_clk"; 1028*724ba675SRob Herring dmas = <&dmac0 0x3b>, <&dmac0 0x3c>, 1029*724ba675SRob Herring <&dmac1 0x3b>, <&dmac1 0x3c>; 1030*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1031*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1032*724ba675SRob Herring resets = <&cpg 713>; 1033*724ba675SRob Herring status = "disabled"; 1034*724ba675SRob Herring }; 1035*724ba675SRob Herring 1036*724ba675SRob Herring msiof0: spi@e6e20000 { 1037*724ba675SRob Herring compatible = "renesas,msiof-r8a7791", 1038*724ba675SRob Herring "renesas,rcar-gen2-msiof"; 1039*724ba675SRob Herring reg = <0 0xe6e20000 0 0x0064>; 1040*724ba675SRob Herring interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>; 1041*724ba675SRob Herring clocks = <&cpg CPG_MOD 000>; 1042*724ba675SRob Herring dmas = <&dmac0 0x51>, <&dmac0 0x52>, 1043*724ba675SRob Herring <&dmac1 0x51>, <&dmac1 0x52>; 1044*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1045*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1046*724ba675SRob Herring resets = <&cpg 0>; 1047*724ba675SRob Herring #address-cells = <1>; 1048*724ba675SRob Herring #size-cells = <0>; 1049*724ba675SRob Herring status = "disabled"; 1050*724ba675SRob Herring }; 1051*724ba675SRob Herring 1052*724ba675SRob Herring msiof1: spi@e6e10000 { 1053*724ba675SRob Herring compatible = "renesas,msiof-r8a7791", 1054*724ba675SRob Herring "renesas,rcar-gen2-msiof"; 1055*724ba675SRob Herring reg = <0 0xe6e10000 0 0x0064>; 1056*724ba675SRob Herring interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>; 1057*724ba675SRob Herring clocks = <&cpg CPG_MOD 208>; 1058*724ba675SRob Herring dmas = <&dmac0 0x55>, <&dmac0 0x56>, 1059*724ba675SRob Herring <&dmac1 0x55>, <&dmac1 0x56>; 1060*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1061*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1062*724ba675SRob Herring resets = <&cpg 208>; 1063*724ba675SRob Herring #address-cells = <1>; 1064*724ba675SRob Herring #size-cells = <0>; 1065*724ba675SRob Herring status = "disabled"; 1066*724ba675SRob Herring }; 1067*724ba675SRob Herring 1068*724ba675SRob Herring msiof2: spi@e6e00000 { 1069*724ba675SRob Herring compatible = "renesas,msiof-r8a7791", 1070*724ba675SRob Herring "renesas,rcar-gen2-msiof"; 1071*724ba675SRob Herring reg = <0 0xe6e00000 0 0x0064>; 1072*724ba675SRob Herring interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>; 1073*724ba675SRob Herring clocks = <&cpg CPG_MOD 205>; 1074*724ba675SRob Herring dmas = <&dmac0 0x41>, <&dmac0 0x42>, 1075*724ba675SRob Herring <&dmac1 0x41>, <&dmac1 0x42>; 1076*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1077*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1078*724ba675SRob Herring resets = <&cpg 205>; 1079*724ba675SRob Herring #address-cells = <1>; 1080*724ba675SRob Herring #size-cells = <0>; 1081*724ba675SRob Herring status = "disabled"; 1082*724ba675SRob Herring }; 1083*724ba675SRob Herring 1084*724ba675SRob Herring pwm0: pwm@e6e30000 { 1085*724ba675SRob Herring compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1086*724ba675SRob Herring reg = <0 0xe6e30000 0 0x8>; 1087*724ba675SRob Herring clocks = <&cpg CPG_MOD 523>; 1088*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1089*724ba675SRob Herring resets = <&cpg 523>; 1090*724ba675SRob Herring #pwm-cells = <2>; 1091*724ba675SRob Herring status = "disabled"; 1092*724ba675SRob Herring }; 1093*724ba675SRob Herring 1094*724ba675SRob Herring pwm1: pwm@e6e31000 { 1095*724ba675SRob Herring compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1096*724ba675SRob Herring reg = <0 0xe6e31000 0 0x8>; 1097*724ba675SRob Herring clocks = <&cpg CPG_MOD 523>; 1098*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1099*724ba675SRob Herring resets = <&cpg 523>; 1100*724ba675SRob Herring #pwm-cells = <2>; 1101*724ba675SRob Herring status = "disabled"; 1102*724ba675SRob Herring }; 1103*724ba675SRob Herring 1104*724ba675SRob Herring pwm2: pwm@e6e32000 { 1105*724ba675SRob Herring compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1106*724ba675SRob Herring reg = <0 0xe6e32000 0 0x8>; 1107*724ba675SRob Herring clocks = <&cpg CPG_MOD 523>; 1108*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1109*724ba675SRob Herring resets = <&cpg 523>; 1110*724ba675SRob Herring #pwm-cells = <2>; 1111*724ba675SRob Herring status = "disabled"; 1112*724ba675SRob Herring }; 1113*724ba675SRob Herring 1114*724ba675SRob Herring pwm3: pwm@e6e33000 { 1115*724ba675SRob Herring compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1116*724ba675SRob Herring reg = <0 0xe6e33000 0 0x8>; 1117*724ba675SRob Herring clocks = <&cpg CPG_MOD 523>; 1118*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1119*724ba675SRob Herring resets = <&cpg 523>; 1120*724ba675SRob Herring #pwm-cells = <2>; 1121*724ba675SRob Herring status = "disabled"; 1122*724ba675SRob Herring }; 1123*724ba675SRob Herring 1124*724ba675SRob Herring pwm4: pwm@e6e34000 { 1125*724ba675SRob Herring compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1126*724ba675SRob Herring reg = <0 0xe6e34000 0 0x8>; 1127*724ba675SRob Herring clocks = <&cpg CPG_MOD 523>; 1128*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1129*724ba675SRob Herring resets = <&cpg 523>; 1130*724ba675SRob Herring #pwm-cells = <2>; 1131*724ba675SRob Herring status = "disabled"; 1132*724ba675SRob Herring }; 1133*724ba675SRob Herring 1134*724ba675SRob Herring pwm5: pwm@e6e35000 { 1135*724ba675SRob Herring compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1136*724ba675SRob Herring reg = <0 0xe6e35000 0 0x8>; 1137*724ba675SRob Herring clocks = <&cpg CPG_MOD 523>; 1138*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1139*724ba675SRob Herring resets = <&cpg 523>; 1140*724ba675SRob Herring #pwm-cells = <2>; 1141*724ba675SRob Herring status = "disabled"; 1142*724ba675SRob Herring }; 1143*724ba675SRob Herring 1144*724ba675SRob Herring pwm6: pwm@e6e36000 { 1145*724ba675SRob Herring compatible = "renesas,pwm-r8a7791", "renesas,pwm-rcar"; 1146*724ba675SRob Herring reg = <0 0xe6e36000 0 0x8>; 1147*724ba675SRob Herring clocks = <&cpg CPG_MOD 523>; 1148*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1149*724ba675SRob Herring resets = <&cpg 523>; 1150*724ba675SRob Herring #pwm-cells = <2>; 1151*724ba675SRob Herring status = "disabled"; 1152*724ba675SRob Herring }; 1153*724ba675SRob Herring 1154*724ba675SRob Herring adc: adc@e6e54000 { 1155*724ba675SRob Herring compatible = "renesas,r8a7791-gyroadc", 1156*724ba675SRob Herring "renesas,rcar-gyroadc"; 1157*724ba675SRob Herring reg = <0 0xe6e54000 0 64>; 1158*724ba675SRob Herring clocks = <&cpg CPG_MOD 901>; 1159*724ba675SRob Herring clock-names = "fck"; 1160*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1161*724ba675SRob Herring resets = <&cpg 901>; 1162*724ba675SRob Herring status = "disabled"; 1163*724ba675SRob Herring }; 1164*724ba675SRob Herring 1165*724ba675SRob Herring can0: can@e6e80000 { 1166*724ba675SRob Herring compatible = "renesas,can-r8a7791", 1167*724ba675SRob Herring "renesas,rcar-gen2-can"; 1168*724ba675SRob Herring reg = <0 0xe6e80000 0 0x1000>; 1169*724ba675SRob Herring interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>; 1170*724ba675SRob Herring clocks = <&cpg CPG_MOD 916>, 1171*724ba675SRob Herring <&cpg CPG_CORE R8A7791_CLK_RCAN>, <&can_clk>; 1172*724ba675SRob Herring clock-names = "clkp1", "clkp2", "can_clk"; 1173*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1174*724ba675SRob Herring resets = <&cpg 916>; 1175*724ba675SRob Herring status = "disabled"; 1176*724ba675SRob Herring }; 1177*724ba675SRob Herring 1178*724ba675SRob Herring can1: can@e6e88000 { 1179*724ba675SRob Herring compatible = "renesas,can-r8a7791", 1180*724ba675SRob Herring "renesas,rcar-gen2-can"; 1181*724ba675SRob Herring reg = <0 0xe6e88000 0 0x1000>; 1182*724ba675SRob Herring interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>; 1183*724ba675SRob Herring clocks = <&cpg CPG_MOD 915>, 1184*724ba675SRob Herring <&cpg CPG_CORE R8A7791_CLK_RCAN>, <&can_clk>; 1185*724ba675SRob Herring clock-names = "clkp1", "clkp2", "can_clk"; 1186*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1187*724ba675SRob Herring resets = <&cpg 915>; 1188*724ba675SRob Herring status = "disabled"; 1189*724ba675SRob Herring }; 1190*724ba675SRob Herring 1191*724ba675SRob Herring vin0: video@e6ef0000 { 1192*724ba675SRob Herring compatible = "renesas,vin-r8a7791", 1193*724ba675SRob Herring "renesas,rcar-gen2-vin"; 1194*724ba675SRob Herring reg = <0 0xe6ef0000 0 0x1000>; 1195*724ba675SRob Herring interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>; 1196*724ba675SRob Herring clocks = <&cpg CPG_MOD 811>; 1197*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1198*724ba675SRob Herring resets = <&cpg 811>; 1199*724ba675SRob Herring status = "disabled"; 1200*724ba675SRob Herring }; 1201*724ba675SRob Herring 1202*724ba675SRob Herring vin1: video@e6ef1000 { 1203*724ba675SRob Herring compatible = "renesas,vin-r8a7791", 1204*724ba675SRob Herring "renesas,rcar-gen2-vin"; 1205*724ba675SRob Herring reg = <0 0xe6ef1000 0 0x1000>; 1206*724ba675SRob Herring interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>; 1207*724ba675SRob Herring clocks = <&cpg CPG_MOD 810>; 1208*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1209*724ba675SRob Herring resets = <&cpg 810>; 1210*724ba675SRob Herring status = "disabled"; 1211*724ba675SRob Herring }; 1212*724ba675SRob Herring 1213*724ba675SRob Herring vin2: video@e6ef2000 { 1214*724ba675SRob Herring compatible = "renesas,vin-r8a7791", 1215*724ba675SRob Herring "renesas,rcar-gen2-vin"; 1216*724ba675SRob Herring reg = <0 0xe6ef2000 0 0x1000>; 1217*724ba675SRob Herring interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>; 1218*724ba675SRob Herring clocks = <&cpg CPG_MOD 809>; 1219*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1220*724ba675SRob Herring resets = <&cpg 809>; 1221*724ba675SRob Herring status = "disabled"; 1222*724ba675SRob Herring }; 1223*724ba675SRob Herring 1224*724ba675SRob Herring rcar_sound: sound@ec500000 { 1225*724ba675SRob Herring /* 1226*724ba675SRob Herring * #sound-dai-cells is required if simple-card 1227*724ba675SRob Herring * 1228*724ba675SRob Herring * Single DAI : #sound-dai-cells = <0>; <&rcar_sound>; 1229*724ba675SRob Herring * Multi DAI : #sound-dai-cells = <1>; <&rcar_sound N>; 1230*724ba675SRob Herring */ 1231*724ba675SRob Herring compatible = "renesas,rcar_sound-r8a7791", 1232*724ba675SRob Herring "renesas,rcar_sound-gen2"; 1233*724ba675SRob Herring reg = <0 0xec500000 0 0x1000>, /* SCU */ 1234*724ba675SRob Herring <0 0xec5a0000 0 0x100>, /* ADG */ 1235*724ba675SRob Herring <0 0xec540000 0 0x1000>, /* SSIU */ 1236*724ba675SRob Herring <0 0xec541000 0 0x280>, /* SSI */ 1237*724ba675SRob Herring <0 0xec740000 0 0x200>; /* Audio DMAC peri peri*/ 1238*724ba675SRob Herring reg-names = "scu", "adg", "ssiu", "ssi", "audmapp"; 1239*724ba675SRob Herring 1240*724ba675SRob Herring clocks = <&cpg CPG_MOD 1005>, 1241*724ba675SRob Herring <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>, 1242*724ba675SRob Herring <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>, 1243*724ba675SRob Herring <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>, 1244*724ba675SRob Herring <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>, 1245*724ba675SRob Herring <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>, 1246*724ba675SRob Herring <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>, 1247*724ba675SRob Herring <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>, 1248*724ba675SRob Herring <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>, 1249*724ba675SRob Herring <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>, 1250*724ba675SRob Herring <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>, 1251*724ba675SRob Herring <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>, 1252*724ba675SRob Herring <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>, 1253*724ba675SRob Herring <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>, 1254*724ba675SRob Herring <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>, 1255*724ba675SRob Herring <&cpg CPG_CORE R8A7791_CLK_M2>; 1256*724ba675SRob Herring clock-names = "ssi-all", 1257*724ba675SRob Herring "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1258*724ba675SRob Herring "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1259*724ba675SRob Herring "ssi.1", "ssi.0", "src.9", "src.8", 1260*724ba675SRob Herring "src.7", "src.6", "src.5", "src.4", 1261*724ba675SRob Herring "src.3", "src.2", "src.1", "src.0", 1262*724ba675SRob Herring "ctu.0", "ctu.1", 1263*724ba675SRob Herring "mix.0", "mix.1", 1264*724ba675SRob Herring "dvc.0", "dvc.1", 1265*724ba675SRob Herring "clk_a", "clk_b", "clk_c", "clk_i"; 1266*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1267*724ba675SRob Herring resets = <&cpg 1005>, 1268*724ba675SRob Herring <&cpg 1006>, <&cpg 1007>, 1269*724ba675SRob Herring <&cpg 1008>, <&cpg 1009>, 1270*724ba675SRob Herring <&cpg 1010>, <&cpg 1011>, 1271*724ba675SRob Herring <&cpg 1012>, <&cpg 1013>, 1272*724ba675SRob Herring <&cpg 1014>, <&cpg 1015>; 1273*724ba675SRob Herring reset-names = "ssi-all", 1274*724ba675SRob Herring "ssi.9", "ssi.8", "ssi.7", "ssi.6", 1275*724ba675SRob Herring "ssi.5", "ssi.4", "ssi.3", "ssi.2", 1276*724ba675SRob Herring "ssi.1", "ssi.0"; 1277*724ba675SRob Herring 1278*724ba675SRob Herring status = "disabled"; 1279*724ba675SRob Herring 1280*724ba675SRob Herring rcar_sound,dvc { 1281*724ba675SRob Herring dvc0: dvc-0 { 1282*724ba675SRob Herring dmas = <&audma1 0xbc>; 1283*724ba675SRob Herring dma-names = "tx"; 1284*724ba675SRob Herring }; 1285*724ba675SRob Herring dvc1: dvc-1 { 1286*724ba675SRob Herring dmas = <&audma1 0xbe>; 1287*724ba675SRob Herring dma-names = "tx"; 1288*724ba675SRob Herring }; 1289*724ba675SRob Herring }; 1290*724ba675SRob Herring 1291*724ba675SRob Herring rcar_sound,mix { 1292*724ba675SRob Herring mix0: mix-0 { }; 1293*724ba675SRob Herring mix1: mix-1 { }; 1294*724ba675SRob Herring }; 1295*724ba675SRob Herring 1296*724ba675SRob Herring rcar_sound,ctu { 1297*724ba675SRob Herring ctu00: ctu-0 { }; 1298*724ba675SRob Herring ctu01: ctu-1 { }; 1299*724ba675SRob Herring ctu02: ctu-2 { }; 1300*724ba675SRob Herring ctu03: ctu-3 { }; 1301*724ba675SRob Herring ctu10: ctu-4 { }; 1302*724ba675SRob Herring ctu11: ctu-5 { }; 1303*724ba675SRob Herring ctu12: ctu-6 { }; 1304*724ba675SRob Herring ctu13: ctu-7 { }; 1305*724ba675SRob Herring }; 1306*724ba675SRob Herring 1307*724ba675SRob Herring rcar_sound,src { 1308*724ba675SRob Herring src0: src-0 { 1309*724ba675SRob Herring interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>; 1310*724ba675SRob Herring dmas = <&audma0 0x85>, <&audma1 0x9a>; 1311*724ba675SRob Herring dma-names = "rx", "tx"; 1312*724ba675SRob Herring }; 1313*724ba675SRob Herring src1: src-1 { 1314*724ba675SRob Herring interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>; 1315*724ba675SRob Herring dmas = <&audma0 0x87>, <&audma1 0x9c>; 1316*724ba675SRob Herring dma-names = "rx", "tx"; 1317*724ba675SRob Herring }; 1318*724ba675SRob Herring src2: src-2 { 1319*724ba675SRob Herring interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>; 1320*724ba675SRob Herring dmas = <&audma0 0x89>, <&audma1 0x9e>; 1321*724ba675SRob Herring dma-names = "rx", "tx"; 1322*724ba675SRob Herring }; 1323*724ba675SRob Herring src3: src-3 { 1324*724ba675SRob Herring interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>; 1325*724ba675SRob Herring dmas = <&audma0 0x8b>, <&audma1 0xa0>; 1326*724ba675SRob Herring dma-names = "rx", "tx"; 1327*724ba675SRob Herring }; 1328*724ba675SRob Herring src4: src-4 { 1329*724ba675SRob Herring interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>; 1330*724ba675SRob Herring dmas = <&audma0 0x8d>, <&audma1 0xb0>; 1331*724ba675SRob Herring dma-names = "rx", "tx"; 1332*724ba675SRob Herring }; 1333*724ba675SRob Herring src5: src-5 { 1334*724ba675SRob Herring interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>; 1335*724ba675SRob Herring dmas = <&audma0 0x8f>, <&audma1 0xb2>; 1336*724ba675SRob Herring dma-names = "rx", "tx"; 1337*724ba675SRob Herring }; 1338*724ba675SRob Herring src6: src-6 { 1339*724ba675SRob Herring interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>; 1340*724ba675SRob Herring dmas = <&audma0 0x91>, <&audma1 0xb4>; 1341*724ba675SRob Herring dma-names = "rx", "tx"; 1342*724ba675SRob Herring }; 1343*724ba675SRob Herring src7: src-7 { 1344*724ba675SRob Herring interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>; 1345*724ba675SRob Herring dmas = <&audma0 0x93>, <&audma1 0xb6>; 1346*724ba675SRob Herring dma-names = "rx", "tx"; 1347*724ba675SRob Herring }; 1348*724ba675SRob Herring src8: src-8 { 1349*724ba675SRob Herring interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>; 1350*724ba675SRob Herring dmas = <&audma0 0x95>, <&audma1 0xb8>; 1351*724ba675SRob Herring dma-names = "rx", "tx"; 1352*724ba675SRob Herring }; 1353*724ba675SRob Herring src9: src-9 { 1354*724ba675SRob Herring interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>; 1355*724ba675SRob Herring dmas = <&audma0 0x97>, <&audma1 0xba>; 1356*724ba675SRob Herring dma-names = "rx", "tx"; 1357*724ba675SRob Herring }; 1358*724ba675SRob Herring }; 1359*724ba675SRob Herring 1360*724ba675SRob Herring rcar_sound,ssi { 1361*724ba675SRob Herring ssi0: ssi-0 { 1362*724ba675SRob Herring interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>; 1363*724ba675SRob Herring dmas = <&audma0 0x01>, <&audma1 0x02>, 1364*724ba675SRob Herring <&audma0 0x15>, <&audma1 0x16>; 1365*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1366*724ba675SRob Herring }; 1367*724ba675SRob Herring ssi1: ssi-1 { 1368*724ba675SRob Herring interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>; 1369*724ba675SRob Herring dmas = <&audma0 0x03>, <&audma1 0x04>, 1370*724ba675SRob Herring <&audma0 0x49>, <&audma1 0x4a>; 1371*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1372*724ba675SRob Herring }; 1373*724ba675SRob Herring ssi2: ssi-2 { 1374*724ba675SRob Herring interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>; 1375*724ba675SRob Herring dmas = <&audma0 0x05>, <&audma1 0x06>, 1376*724ba675SRob Herring <&audma0 0x63>, <&audma1 0x64>; 1377*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1378*724ba675SRob Herring }; 1379*724ba675SRob Herring ssi3: ssi-3 { 1380*724ba675SRob Herring interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>; 1381*724ba675SRob Herring dmas = <&audma0 0x07>, <&audma1 0x08>, 1382*724ba675SRob Herring <&audma0 0x6f>, <&audma1 0x70>; 1383*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1384*724ba675SRob Herring }; 1385*724ba675SRob Herring ssi4: ssi-4 { 1386*724ba675SRob Herring interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>; 1387*724ba675SRob Herring dmas = <&audma0 0x09>, <&audma1 0x0a>, 1388*724ba675SRob Herring <&audma0 0x71>, <&audma1 0x72>; 1389*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1390*724ba675SRob Herring }; 1391*724ba675SRob Herring ssi5: ssi-5 { 1392*724ba675SRob Herring interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>; 1393*724ba675SRob Herring dmas = <&audma0 0x0b>, <&audma1 0x0c>, 1394*724ba675SRob Herring <&audma0 0x73>, <&audma1 0x74>; 1395*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1396*724ba675SRob Herring }; 1397*724ba675SRob Herring ssi6: ssi-6 { 1398*724ba675SRob Herring interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>; 1399*724ba675SRob Herring dmas = <&audma0 0x0d>, <&audma1 0x0e>, 1400*724ba675SRob Herring <&audma0 0x75>, <&audma1 0x76>; 1401*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1402*724ba675SRob Herring }; 1403*724ba675SRob Herring ssi7: ssi-7 { 1404*724ba675SRob Herring interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>; 1405*724ba675SRob Herring dmas = <&audma0 0x0f>, <&audma1 0x10>, 1406*724ba675SRob Herring <&audma0 0x79>, <&audma1 0x7a>; 1407*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1408*724ba675SRob Herring }; 1409*724ba675SRob Herring ssi8: ssi-8 { 1410*724ba675SRob Herring interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>; 1411*724ba675SRob Herring dmas = <&audma0 0x11>, <&audma1 0x12>, 1412*724ba675SRob Herring <&audma0 0x7b>, <&audma1 0x7c>; 1413*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1414*724ba675SRob Herring }; 1415*724ba675SRob Herring ssi9: ssi-9 { 1416*724ba675SRob Herring interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>; 1417*724ba675SRob Herring dmas = <&audma0 0x13>, <&audma1 0x14>, 1418*724ba675SRob Herring <&audma0 0x7d>, <&audma1 0x7e>; 1419*724ba675SRob Herring dma-names = "rx", "tx", "rxu", "txu"; 1420*724ba675SRob Herring }; 1421*724ba675SRob Herring }; 1422*724ba675SRob Herring }; 1423*724ba675SRob Herring 1424*724ba675SRob Herring audma0: dma-controller@ec700000 { 1425*724ba675SRob Herring compatible = "renesas,dmac-r8a7791", 1426*724ba675SRob Herring "renesas,rcar-dmac"; 1427*724ba675SRob Herring reg = <0 0xec700000 0 0x10000>; 1428*724ba675SRob Herring interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>, 1429*724ba675SRob Herring <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>, 1430*724ba675SRob Herring <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>, 1431*724ba675SRob Herring <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>, 1432*724ba675SRob Herring <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>, 1433*724ba675SRob Herring <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>, 1434*724ba675SRob Herring <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>, 1435*724ba675SRob Herring <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>, 1436*724ba675SRob Herring <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>, 1437*724ba675SRob Herring <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>, 1438*724ba675SRob Herring <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>, 1439*724ba675SRob Herring <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>, 1440*724ba675SRob Herring <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>, 1441*724ba675SRob Herring <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>; 1442*724ba675SRob Herring interrupt-names = "error", 1443*724ba675SRob Herring "ch0", "ch1", "ch2", "ch3", 1444*724ba675SRob Herring "ch4", "ch5", "ch6", "ch7", 1445*724ba675SRob Herring "ch8", "ch9", "ch10", "ch11", 1446*724ba675SRob Herring "ch12"; 1447*724ba675SRob Herring clocks = <&cpg CPG_MOD 502>; 1448*724ba675SRob Herring clock-names = "fck"; 1449*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1450*724ba675SRob Herring resets = <&cpg 502>; 1451*724ba675SRob Herring #dma-cells = <1>; 1452*724ba675SRob Herring dma-channels = <13>; 1453*724ba675SRob Herring }; 1454*724ba675SRob Herring 1455*724ba675SRob Herring audma1: dma-controller@ec720000 { 1456*724ba675SRob Herring compatible = "renesas,dmac-r8a7791", 1457*724ba675SRob Herring "renesas,rcar-dmac"; 1458*724ba675SRob Herring reg = <0 0xec720000 0 0x10000>; 1459*724ba675SRob Herring interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>, 1460*724ba675SRob Herring <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>, 1461*724ba675SRob Herring <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>, 1462*724ba675SRob Herring <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>, 1463*724ba675SRob Herring <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>, 1464*724ba675SRob Herring <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>, 1465*724ba675SRob Herring <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>, 1466*724ba675SRob Herring <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>, 1467*724ba675SRob Herring <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>, 1468*724ba675SRob Herring <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>, 1469*724ba675SRob Herring <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>, 1470*724ba675SRob Herring <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>, 1471*724ba675SRob Herring <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>, 1472*724ba675SRob Herring <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>; 1473*724ba675SRob Herring interrupt-names = "error", 1474*724ba675SRob Herring "ch0", "ch1", "ch2", "ch3", 1475*724ba675SRob Herring "ch4", "ch5", "ch6", "ch7", 1476*724ba675SRob Herring "ch8", "ch9", "ch10", "ch11", 1477*724ba675SRob Herring "ch12"; 1478*724ba675SRob Herring clocks = <&cpg CPG_MOD 501>; 1479*724ba675SRob Herring clock-names = "fck"; 1480*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1481*724ba675SRob Herring resets = <&cpg 501>; 1482*724ba675SRob Herring #dma-cells = <1>; 1483*724ba675SRob Herring dma-channels = <13>; 1484*724ba675SRob Herring }; 1485*724ba675SRob Herring 1486*724ba675SRob Herring xhci: usb@ee000000 { 1487*724ba675SRob Herring compatible = "renesas,xhci-r8a7791", 1488*724ba675SRob Herring "renesas,rcar-gen2-xhci"; 1489*724ba675SRob Herring reg = <0 0xee000000 0 0xc00>; 1490*724ba675SRob Herring interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>; 1491*724ba675SRob Herring clocks = <&cpg CPG_MOD 328>; 1492*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1493*724ba675SRob Herring resets = <&cpg 328>; 1494*724ba675SRob Herring phys = <&usb2 1>; 1495*724ba675SRob Herring phy-names = "usb"; 1496*724ba675SRob Herring status = "disabled"; 1497*724ba675SRob Herring }; 1498*724ba675SRob Herring 1499*724ba675SRob Herring pci0: pci@ee090000 { 1500*724ba675SRob Herring compatible = "renesas,pci-r8a7791", 1501*724ba675SRob Herring "renesas,pci-rcar-gen2"; 1502*724ba675SRob Herring device_type = "pci"; 1503*724ba675SRob Herring reg = <0 0xee090000 0 0xc00>, 1504*724ba675SRob Herring <0 0xee080000 0 0x1100>; 1505*724ba675SRob Herring interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1506*724ba675SRob Herring clocks = <&cpg CPG_MOD 703>; 1507*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1508*724ba675SRob Herring resets = <&cpg 703>; 1509*724ba675SRob Herring status = "disabled"; 1510*724ba675SRob Herring 1511*724ba675SRob Herring bus-range = <0 0>; 1512*724ba675SRob Herring #address-cells = <3>; 1513*724ba675SRob Herring #size-cells = <2>; 1514*724ba675SRob Herring #interrupt-cells = <1>; 1515*724ba675SRob Herring ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>; 1516*724ba675SRob Herring interrupt-map-mask = <0xf800 0 0 0x7>; 1517*724ba675SRob Herring interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 1518*724ba675SRob Herring <0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 1519*724ba675SRob Herring <0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>; 1520*724ba675SRob Herring 1521*724ba675SRob Herring usb@1,0 { 1522*724ba675SRob Herring reg = <0x800 0 0 0 0>; 1523*724ba675SRob Herring phys = <&usb0 0>; 1524*724ba675SRob Herring phy-names = "usb"; 1525*724ba675SRob Herring }; 1526*724ba675SRob Herring 1527*724ba675SRob Herring usb@2,0 { 1528*724ba675SRob Herring reg = <0x1000 0 0 0 0>; 1529*724ba675SRob Herring phys = <&usb0 0>; 1530*724ba675SRob Herring phy-names = "usb"; 1531*724ba675SRob Herring }; 1532*724ba675SRob Herring }; 1533*724ba675SRob Herring 1534*724ba675SRob Herring pci1: pci@ee0d0000 { 1535*724ba675SRob Herring compatible = "renesas,pci-r8a7791", 1536*724ba675SRob Herring "renesas,pci-rcar-gen2"; 1537*724ba675SRob Herring device_type = "pci"; 1538*724ba675SRob Herring reg = <0 0xee0d0000 0 0xc00>, 1539*724ba675SRob Herring <0 0xee0c0000 0 0x1100>; 1540*724ba675SRob Herring interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1541*724ba675SRob Herring clocks = <&cpg CPG_MOD 703>; 1542*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1543*724ba675SRob Herring resets = <&cpg 703>; 1544*724ba675SRob Herring status = "disabled"; 1545*724ba675SRob Herring 1546*724ba675SRob Herring bus-range = <1 1>; 1547*724ba675SRob Herring #address-cells = <3>; 1548*724ba675SRob Herring #size-cells = <2>; 1549*724ba675SRob Herring #interrupt-cells = <1>; 1550*724ba675SRob Herring ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>; 1551*724ba675SRob Herring interrupt-map-mask = <0xf800 0 0 0x7>; 1552*724ba675SRob Herring interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1553*724ba675SRob Herring <0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>, 1554*724ba675SRob Herring <0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>; 1555*724ba675SRob Herring 1556*724ba675SRob Herring usb@1,0 { 1557*724ba675SRob Herring reg = <0x10800 0 0 0 0>; 1558*724ba675SRob Herring phys = <&usb2 0>; 1559*724ba675SRob Herring phy-names = "usb"; 1560*724ba675SRob Herring }; 1561*724ba675SRob Herring 1562*724ba675SRob Herring usb@2,0 { 1563*724ba675SRob Herring reg = <0x11000 0 0 0 0>; 1564*724ba675SRob Herring phys = <&usb2 0>; 1565*724ba675SRob Herring phy-names = "usb"; 1566*724ba675SRob Herring }; 1567*724ba675SRob Herring }; 1568*724ba675SRob Herring 1569*724ba675SRob Herring sdhi0: mmc@ee100000 { 1570*724ba675SRob Herring compatible = "renesas,sdhi-r8a7791", 1571*724ba675SRob Herring "renesas,rcar-gen2-sdhi"; 1572*724ba675SRob Herring reg = <0 0xee100000 0 0x328>; 1573*724ba675SRob Herring interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>; 1574*724ba675SRob Herring clocks = <&cpg CPG_MOD 314>; 1575*724ba675SRob Herring dmas = <&dmac0 0xcd>, <&dmac0 0xce>, 1576*724ba675SRob Herring <&dmac1 0xcd>, <&dmac1 0xce>; 1577*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1578*724ba675SRob Herring max-frequency = <195000000>; 1579*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1580*724ba675SRob Herring resets = <&cpg 314>; 1581*724ba675SRob Herring status = "disabled"; 1582*724ba675SRob Herring }; 1583*724ba675SRob Herring 1584*724ba675SRob Herring sdhi1: mmc@ee140000 { 1585*724ba675SRob Herring compatible = "renesas,sdhi-r8a7791", 1586*724ba675SRob Herring "renesas,rcar-gen2-sdhi"; 1587*724ba675SRob Herring reg = <0 0xee140000 0 0x100>; 1588*724ba675SRob Herring interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>; 1589*724ba675SRob Herring clocks = <&cpg CPG_MOD 312>; 1590*724ba675SRob Herring dmas = <&dmac0 0xc1>, <&dmac0 0xc2>, 1591*724ba675SRob Herring <&dmac1 0xc1>, <&dmac1 0xc2>; 1592*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1593*724ba675SRob Herring max-frequency = <97500000>; 1594*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1595*724ba675SRob Herring resets = <&cpg 312>; 1596*724ba675SRob Herring status = "disabled"; 1597*724ba675SRob Herring }; 1598*724ba675SRob Herring 1599*724ba675SRob Herring sdhi2: mmc@ee160000 { 1600*724ba675SRob Herring compatible = "renesas,sdhi-r8a7791", 1601*724ba675SRob Herring "renesas,rcar-gen2-sdhi"; 1602*724ba675SRob Herring reg = <0 0xee160000 0 0x100>; 1603*724ba675SRob Herring interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>; 1604*724ba675SRob Herring clocks = <&cpg CPG_MOD 311>; 1605*724ba675SRob Herring dmas = <&dmac0 0xd3>, <&dmac0 0xd4>, 1606*724ba675SRob Herring <&dmac1 0xd3>, <&dmac1 0xd4>; 1607*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1608*724ba675SRob Herring max-frequency = <97500000>; 1609*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1610*724ba675SRob Herring resets = <&cpg 311>; 1611*724ba675SRob Herring status = "disabled"; 1612*724ba675SRob Herring }; 1613*724ba675SRob Herring 1614*724ba675SRob Herring mmcif0: mmc@ee200000 { 1615*724ba675SRob Herring compatible = "renesas,mmcif-r8a7791", 1616*724ba675SRob Herring "renesas,sh-mmcif"; 1617*724ba675SRob Herring reg = <0 0xee200000 0 0x80>; 1618*724ba675SRob Herring interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>; 1619*724ba675SRob Herring clocks = <&cpg CPG_MOD 315>; 1620*724ba675SRob Herring dmas = <&dmac0 0xd1>, <&dmac0 0xd2>, 1621*724ba675SRob Herring <&dmac1 0xd1>, <&dmac1 0xd2>; 1622*724ba675SRob Herring dma-names = "tx", "rx", "tx", "rx"; 1623*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1624*724ba675SRob Herring resets = <&cpg 315>; 1625*724ba675SRob Herring reg-io-width = <4>; 1626*724ba675SRob Herring status = "disabled"; 1627*724ba675SRob Herring max-frequency = <97500000>; 1628*724ba675SRob Herring }; 1629*724ba675SRob Herring 1630*724ba675SRob Herring sata0: sata@ee300000 { 1631*724ba675SRob Herring compatible = "renesas,sata-r8a7791", 1632*724ba675SRob Herring "renesas,rcar-gen2-sata"; 1633*724ba675SRob Herring reg = <0 0xee300000 0 0x200000>; 1634*724ba675SRob Herring interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>; 1635*724ba675SRob Herring clocks = <&cpg CPG_MOD 815>; 1636*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1637*724ba675SRob Herring resets = <&cpg 815>; 1638*724ba675SRob Herring status = "disabled"; 1639*724ba675SRob Herring }; 1640*724ba675SRob Herring 1641*724ba675SRob Herring sata1: sata@ee500000 { 1642*724ba675SRob Herring compatible = "renesas,sata-r8a7791", 1643*724ba675SRob Herring "renesas,rcar-gen2-sata"; 1644*724ba675SRob Herring reg = <0 0xee500000 0 0x200000>; 1645*724ba675SRob Herring interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>; 1646*724ba675SRob Herring clocks = <&cpg CPG_MOD 814>; 1647*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1648*724ba675SRob Herring resets = <&cpg 814>; 1649*724ba675SRob Herring status = "disabled"; 1650*724ba675SRob Herring }; 1651*724ba675SRob Herring 1652*724ba675SRob Herring ether: ethernet@ee700000 { 1653*724ba675SRob Herring compatible = "renesas,ether-r8a7791", 1654*724ba675SRob Herring "renesas,rcar-gen2-ether"; 1655*724ba675SRob Herring reg = <0 0xee700000 0 0x400>; 1656*724ba675SRob Herring interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>; 1657*724ba675SRob Herring clocks = <&cpg CPG_MOD 813>; 1658*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1659*724ba675SRob Herring resets = <&cpg 813>; 1660*724ba675SRob Herring phy-mode = "rmii"; 1661*724ba675SRob Herring #address-cells = <1>; 1662*724ba675SRob Herring #size-cells = <0>; 1663*724ba675SRob Herring status = "disabled"; 1664*724ba675SRob Herring }; 1665*724ba675SRob Herring 1666*724ba675SRob Herring gic: interrupt-controller@f1001000 { 1667*724ba675SRob Herring compatible = "arm,gic-400"; 1668*724ba675SRob Herring #interrupt-cells = <3>; 1669*724ba675SRob Herring #address-cells = <0>; 1670*724ba675SRob Herring interrupt-controller; 1671*724ba675SRob Herring reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>, 1672*724ba675SRob Herring <0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>; 1673*724ba675SRob Herring interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>; 1674*724ba675SRob Herring clocks = <&cpg CPG_MOD 408>; 1675*724ba675SRob Herring clock-names = "clk"; 1676*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1677*724ba675SRob Herring resets = <&cpg 408>; 1678*724ba675SRob Herring }; 1679*724ba675SRob Herring 1680*724ba675SRob Herring pciec: pcie@fe000000 { 1681*724ba675SRob Herring compatible = "renesas,pcie-r8a7791", 1682*724ba675SRob Herring "renesas,pcie-rcar-gen2"; 1683*724ba675SRob Herring reg = <0 0xfe000000 0 0x80000>; 1684*724ba675SRob Herring #address-cells = <3>; 1685*724ba675SRob Herring #size-cells = <2>; 1686*724ba675SRob Herring bus-range = <0x00 0xff>; 1687*724ba675SRob Herring device_type = "pci"; 1688*724ba675SRob Herring ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>, 1689*724ba675SRob Herring <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>, 1690*724ba675SRob Herring <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>, 1691*724ba675SRob Herring <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>; 1692*724ba675SRob Herring /* Map all possible DDR as inbound ranges */ 1693*724ba675SRob Herring dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>, 1694*724ba675SRob Herring <0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>; 1695*724ba675SRob Herring interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>, 1696*724ba675SRob Herring <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>, 1697*724ba675SRob Herring <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>; 1698*724ba675SRob Herring #interrupt-cells = <1>; 1699*724ba675SRob Herring interrupt-map-mask = <0 0 0 0>; 1700*724ba675SRob Herring interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>; 1701*724ba675SRob Herring clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>; 1702*724ba675SRob Herring clock-names = "pcie", "pcie_bus"; 1703*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1704*724ba675SRob Herring resets = <&cpg 319>; 1705*724ba675SRob Herring status = "disabled"; 1706*724ba675SRob Herring }; 1707*724ba675SRob Herring 1708*724ba675SRob Herring vsp@fe928000 { 1709*724ba675SRob Herring compatible = "renesas,vsp1"; 1710*724ba675SRob Herring reg = <0 0xfe928000 0 0x8000>; 1711*724ba675SRob Herring interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>; 1712*724ba675SRob Herring clocks = <&cpg CPG_MOD 131>; 1713*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1714*724ba675SRob Herring resets = <&cpg 131>; 1715*724ba675SRob Herring }; 1716*724ba675SRob Herring 1717*724ba675SRob Herring vsp@fe930000 { 1718*724ba675SRob Herring compatible = "renesas,vsp1"; 1719*724ba675SRob Herring reg = <0 0xfe930000 0 0x8000>; 1720*724ba675SRob Herring interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>; 1721*724ba675SRob Herring clocks = <&cpg CPG_MOD 128>; 1722*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1723*724ba675SRob Herring resets = <&cpg 128>; 1724*724ba675SRob Herring }; 1725*724ba675SRob Herring 1726*724ba675SRob Herring vsp@fe938000 { 1727*724ba675SRob Herring compatible = "renesas,vsp1"; 1728*724ba675SRob Herring reg = <0 0xfe938000 0 0x8000>; 1729*724ba675SRob Herring interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>; 1730*724ba675SRob Herring clocks = <&cpg CPG_MOD 127>; 1731*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1732*724ba675SRob Herring resets = <&cpg 127>; 1733*724ba675SRob Herring }; 1734*724ba675SRob Herring 1735*724ba675SRob Herring fdp1@fe940000 { 1736*724ba675SRob Herring compatible = "renesas,fdp1"; 1737*724ba675SRob Herring reg = <0 0xfe940000 0 0x2400>; 1738*724ba675SRob Herring interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>; 1739*724ba675SRob Herring clocks = <&cpg CPG_MOD 119>; 1740*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1741*724ba675SRob Herring resets = <&cpg 119>; 1742*724ba675SRob Herring }; 1743*724ba675SRob Herring 1744*724ba675SRob Herring fdp1@fe944000 { 1745*724ba675SRob Herring compatible = "renesas,fdp1"; 1746*724ba675SRob Herring reg = <0 0xfe944000 0 0x2400>; 1747*724ba675SRob Herring interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>; 1748*724ba675SRob Herring clocks = <&cpg CPG_MOD 118>; 1749*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1750*724ba675SRob Herring resets = <&cpg 118>; 1751*724ba675SRob Herring }; 1752*724ba675SRob Herring 1753*724ba675SRob Herring jpu: jpeg-codec@fe980000 { 1754*724ba675SRob Herring compatible = "renesas,jpu-r8a7791", 1755*724ba675SRob Herring "renesas,rcar-gen2-jpu"; 1756*724ba675SRob Herring reg = <0 0xfe980000 0 0x10300>; 1757*724ba675SRob Herring interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>; 1758*724ba675SRob Herring clocks = <&cpg CPG_MOD 106>; 1759*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1760*724ba675SRob Herring resets = <&cpg 106>; 1761*724ba675SRob Herring }; 1762*724ba675SRob Herring 1763*724ba675SRob Herring du: display@feb00000 { 1764*724ba675SRob Herring compatible = "renesas,du-r8a7791"; 1765*724ba675SRob Herring reg = <0 0xfeb00000 0 0x40000>; 1766*724ba675SRob Herring interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>, 1767*724ba675SRob Herring <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>; 1768*724ba675SRob Herring clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>; 1769*724ba675SRob Herring clock-names = "du.0", "du.1"; 1770*724ba675SRob Herring resets = <&cpg 724>; 1771*724ba675SRob Herring reset-names = "du.0"; 1772*724ba675SRob Herring status = "disabled"; 1773*724ba675SRob Herring 1774*724ba675SRob Herring ports { 1775*724ba675SRob Herring #address-cells = <1>; 1776*724ba675SRob Herring #size-cells = <0>; 1777*724ba675SRob Herring 1778*724ba675SRob Herring port@0 { 1779*724ba675SRob Herring reg = <0>; 1780*724ba675SRob Herring du_out_rgb: endpoint { 1781*724ba675SRob Herring }; 1782*724ba675SRob Herring }; 1783*724ba675SRob Herring port@1 { 1784*724ba675SRob Herring reg = <1>; 1785*724ba675SRob Herring du_out_lvds0: endpoint { 1786*724ba675SRob Herring remote-endpoint = <&lvds0_in>; 1787*724ba675SRob Herring }; 1788*724ba675SRob Herring }; 1789*724ba675SRob Herring }; 1790*724ba675SRob Herring }; 1791*724ba675SRob Herring 1792*724ba675SRob Herring lvds0: lvds@feb90000 { 1793*724ba675SRob Herring compatible = "renesas,r8a7791-lvds"; 1794*724ba675SRob Herring reg = <0 0xfeb90000 0 0x1c>; 1795*724ba675SRob Herring clocks = <&cpg CPG_MOD 726>; 1796*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1797*724ba675SRob Herring resets = <&cpg 726>; 1798*724ba675SRob Herring status = "disabled"; 1799*724ba675SRob Herring 1800*724ba675SRob Herring ports { 1801*724ba675SRob Herring #address-cells = <1>; 1802*724ba675SRob Herring #size-cells = <0>; 1803*724ba675SRob Herring 1804*724ba675SRob Herring port@0 { 1805*724ba675SRob Herring reg = <0>; 1806*724ba675SRob Herring lvds0_in: endpoint { 1807*724ba675SRob Herring remote-endpoint = <&du_out_lvds0>; 1808*724ba675SRob Herring }; 1809*724ba675SRob Herring }; 1810*724ba675SRob Herring port@1 { 1811*724ba675SRob Herring reg = <1>; 1812*724ba675SRob Herring lvds0_out: endpoint { 1813*724ba675SRob Herring }; 1814*724ba675SRob Herring }; 1815*724ba675SRob Herring }; 1816*724ba675SRob Herring }; 1817*724ba675SRob Herring 1818*724ba675SRob Herring prr: chipid@ff000044 { 1819*724ba675SRob Herring compatible = "renesas,prr"; 1820*724ba675SRob Herring reg = <0 0xff000044 0 4>; 1821*724ba675SRob Herring }; 1822*724ba675SRob Herring 1823*724ba675SRob Herring cmt0: timer@ffca0000 { 1824*724ba675SRob Herring compatible = "renesas,r8a7791-cmt0", 1825*724ba675SRob Herring "renesas,rcar-gen2-cmt0"; 1826*724ba675SRob Herring reg = <0 0xffca0000 0 0x1004>; 1827*724ba675SRob Herring interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>, 1828*724ba675SRob Herring <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>; 1829*724ba675SRob Herring clocks = <&cpg CPG_MOD 124>; 1830*724ba675SRob Herring clock-names = "fck"; 1831*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1832*724ba675SRob Herring resets = <&cpg 124>; 1833*724ba675SRob Herring 1834*724ba675SRob Herring status = "disabled"; 1835*724ba675SRob Herring }; 1836*724ba675SRob Herring 1837*724ba675SRob Herring cmt1: timer@e6130000 { 1838*724ba675SRob Herring compatible = "renesas,r8a7791-cmt1", 1839*724ba675SRob Herring "renesas,rcar-gen2-cmt1"; 1840*724ba675SRob Herring reg = <0 0xe6130000 0 0x1004>; 1841*724ba675SRob Herring interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>, 1842*724ba675SRob Herring <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>, 1843*724ba675SRob Herring <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>, 1844*724ba675SRob Herring <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>, 1845*724ba675SRob Herring <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>, 1846*724ba675SRob Herring <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>, 1847*724ba675SRob Herring <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>, 1848*724ba675SRob Herring <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>; 1849*724ba675SRob Herring clocks = <&cpg CPG_MOD 329>; 1850*724ba675SRob Herring clock-names = "fck"; 1851*724ba675SRob Herring power-domains = <&sysc R8A7791_PD_ALWAYS_ON>; 1852*724ba675SRob Herring resets = <&cpg 329>; 1853*724ba675SRob Herring 1854*724ba675SRob Herring status = "disabled"; 1855*724ba675SRob Herring }; 1856*724ba675SRob Herring }; 1857*724ba675SRob Herring 1858*724ba675SRob Herring thermal-zones { 1859*724ba675SRob Herring cpu_thermal: cpu-thermal { 1860*724ba675SRob Herring polling-delay-passive = <0>; 1861*724ba675SRob Herring polling-delay = <0>; 1862*724ba675SRob Herring 1863*724ba675SRob Herring thermal-sensors = <&thermal>; 1864*724ba675SRob Herring 1865*724ba675SRob Herring trips { 1866*724ba675SRob Herring cpu-crit { 1867*724ba675SRob Herring temperature = <95000>; 1868*724ba675SRob Herring hysteresis = <0>; 1869*724ba675SRob Herring type = "critical"; 1870*724ba675SRob Herring }; 1871*724ba675SRob Herring }; 1872*724ba675SRob Herring cooling-maps { 1873*724ba675SRob Herring }; 1874*724ba675SRob Herring }; 1875*724ba675SRob Herring }; 1876*724ba675SRob Herring 1877*724ba675SRob Herring timer { 1878*724ba675SRob Herring compatible = "arm,armv7-timer"; 1879*724ba675SRob Herring interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1880*724ba675SRob Herring <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1881*724ba675SRob Herring <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>, 1882*724ba675SRob Herring <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>; 1883*724ba675SRob Herring }; 1884*724ba675SRob Herring 1885*724ba675SRob Herring /* External USB clock - can be overridden by the board */ 1886*724ba675SRob Herring usb_extal_clk: usb_extal { 1887*724ba675SRob Herring compatible = "fixed-clock"; 1888*724ba675SRob Herring #clock-cells = <0>; 1889*724ba675SRob Herring clock-frequency = <48000000>; 1890*724ba675SRob Herring }; 1891*724ba675SRob Herring}; 1892