1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Device Tree Source for the R-Car H2 (R8A77900) SoC
4*724ba675SRob Herring *
5*724ba675SRob Herring * Copyright (C) 2015 Renesas Electronics Corporation
6*724ba675SRob Herring * Copyright (C) 2013-2014 Renesas Solutions Corp.
7*724ba675SRob Herring * Copyright (C) 2014 Cogent Embedded Inc.
8*724ba675SRob Herring */
9*724ba675SRob Herring
10*724ba675SRob Herring#include <dt-bindings/clock/r8a7790-cpg-mssr.h>
11*724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
12*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
13*724ba675SRob Herring#include <dt-bindings/power/r8a7790-sysc.h>
14*724ba675SRob Herring
15*724ba675SRob Herring/ {
16*724ba675SRob Herring	compatible = "renesas,r8a7790";
17*724ba675SRob Herring	#address-cells = <2>;
18*724ba675SRob Herring	#size-cells = <2>;
19*724ba675SRob Herring
20*724ba675SRob Herring	aliases {
21*724ba675SRob Herring		i2c0 = &i2c0;
22*724ba675SRob Herring		i2c1 = &i2c1;
23*724ba675SRob Herring		i2c2 = &i2c2;
24*724ba675SRob Herring		i2c3 = &i2c3;
25*724ba675SRob Herring		i2c4 = &iic0;
26*724ba675SRob Herring		i2c5 = &iic1;
27*724ba675SRob Herring		i2c6 = &iic2;
28*724ba675SRob Herring		i2c7 = &iic3;
29*724ba675SRob Herring		spi0 = &qspi;
30*724ba675SRob Herring		spi1 = &msiof0;
31*724ba675SRob Herring		spi2 = &msiof1;
32*724ba675SRob Herring		spi3 = &msiof2;
33*724ba675SRob Herring		spi4 = &msiof3;
34*724ba675SRob Herring		vin0 = &vin0;
35*724ba675SRob Herring		vin1 = &vin1;
36*724ba675SRob Herring		vin2 = &vin2;
37*724ba675SRob Herring		vin3 = &vin3;
38*724ba675SRob Herring	};
39*724ba675SRob Herring
40*724ba675SRob Herring	/*
41*724ba675SRob Herring	 * The external audio clocks are configured as 0 Hz fixed frequency
42*724ba675SRob Herring	 * clocks by default.
43*724ba675SRob Herring	 * Boards that provide audio clocks should override them.
44*724ba675SRob Herring	 */
45*724ba675SRob Herring	audio_clk_a: audio_clk_a {
46*724ba675SRob Herring		compatible = "fixed-clock";
47*724ba675SRob Herring		#clock-cells = <0>;
48*724ba675SRob Herring		clock-frequency = <0>;
49*724ba675SRob Herring	};
50*724ba675SRob Herring	audio_clk_b: audio_clk_b {
51*724ba675SRob Herring		compatible = "fixed-clock";
52*724ba675SRob Herring		#clock-cells = <0>;
53*724ba675SRob Herring		clock-frequency = <0>;
54*724ba675SRob Herring	};
55*724ba675SRob Herring	audio_clk_c: audio_clk_c {
56*724ba675SRob Herring		compatible = "fixed-clock";
57*724ba675SRob Herring		#clock-cells = <0>;
58*724ba675SRob Herring		clock-frequency = <0>;
59*724ba675SRob Herring	};
60*724ba675SRob Herring
61*724ba675SRob Herring	/* External CAN clock */
62*724ba675SRob Herring	can_clk: can {
63*724ba675SRob Herring		compatible = "fixed-clock";
64*724ba675SRob Herring		#clock-cells = <0>;
65*724ba675SRob Herring		/* This value must be overridden by the board. */
66*724ba675SRob Herring		clock-frequency = <0>;
67*724ba675SRob Herring	};
68*724ba675SRob Herring
69*724ba675SRob Herring	cpus {
70*724ba675SRob Herring		#address-cells = <1>;
71*724ba675SRob Herring		#size-cells = <0>;
72*724ba675SRob Herring
73*724ba675SRob Herring		cpu0: cpu@0 {
74*724ba675SRob Herring			device_type = "cpu";
75*724ba675SRob Herring			compatible = "arm,cortex-a15";
76*724ba675SRob Herring			reg = <0>;
77*724ba675SRob Herring			clock-frequency = <1300000000>;
78*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7790_CLK_Z>;
79*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA15_CPU0>;
80*724ba675SRob Herring			enable-method = "renesas,apmu";
81*724ba675SRob Herring			next-level-cache = <&L2_CA15>;
82*724ba675SRob Herring			capacity-dmips-mhz = <1024>;
83*724ba675SRob Herring			voltage-tolerance = <1>; /* 1% */
84*724ba675SRob Herring			clock-latency = <300000>; /* 300 us */
85*724ba675SRob Herring
86*724ba675SRob Herring			/* kHz - uV - OPPs unknown yet */
87*724ba675SRob Herring			operating-points = <1400000 1000000>,
88*724ba675SRob Herring					   <1225000 1000000>,
89*724ba675SRob Herring					   <1050000 1000000>,
90*724ba675SRob Herring					   < 875000 1000000>,
91*724ba675SRob Herring					   < 700000 1000000>,
92*724ba675SRob Herring					   < 350000 1000000>;
93*724ba675SRob Herring		};
94*724ba675SRob Herring
95*724ba675SRob Herring		cpu1: cpu@1 {
96*724ba675SRob Herring			device_type = "cpu";
97*724ba675SRob Herring			compatible = "arm,cortex-a15";
98*724ba675SRob Herring			reg = <1>;
99*724ba675SRob Herring			clock-frequency = <1300000000>;
100*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7790_CLK_Z>;
101*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA15_CPU1>;
102*724ba675SRob Herring			enable-method = "renesas,apmu";
103*724ba675SRob Herring			next-level-cache = <&L2_CA15>;
104*724ba675SRob Herring			capacity-dmips-mhz = <1024>;
105*724ba675SRob Herring			voltage-tolerance = <1>; /* 1% */
106*724ba675SRob Herring			clock-latency = <300000>; /* 300 us */
107*724ba675SRob Herring
108*724ba675SRob Herring			/* kHz - uV - OPPs unknown yet */
109*724ba675SRob Herring			operating-points = <1400000 1000000>,
110*724ba675SRob Herring					   <1225000 1000000>,
111*724ba675SRob Herring					   <1050000 1000000>,
112*724ba675SRob Herring					   < 875000 1000000>,
113*724ba675SRob Herring					   < 700000 1000000>,
114*724ba675SRob Herring					   < 350000 1000000>;
115*724ba675SRob Herring		};
116*724ba675SRob Herring
117*724ba675SRob Herring		cpu2: cpu@2 {
118*724ba675SRob Herring			device_type = "cpu";
119*724ba675SRob Herring			compatible = "arm,cortex-a15";
120*724ba675SRob Herring			reg = <2>;
121*724ba675SRob Herring			clock-frequency = <1300000000>;
122*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7790_CLK_Z>;
123*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA15_CPU2>;
124*724ba675SRob Herring			enable-method = "renesas,apmu";
125*724ba675SRob Herring			next-level-cache = <&L2_CA15>;
126*724ba675SRob Herring			capacity-dmips-mhz = <1024>;
127*724ba675SRob Herring			voltage-tolerance = <1>; /* 1% */
128*724ba675SRob Herring			clock-latency = <300000>; /* 300 us */
129*724ba675SRob Herring
130*724ba675SRob Herring			/* kHz - uV - OPPs unknown yet */
131*724ba675SRob Herring			operating-points = <1400000 1000000>,
132*724ba675SRob Herring					   <1225000 1000000>,
133*724ba675SRob Herring					   <1050000 1000000>,
134*724ba675SRob Herring					   < 875000 1000000>,
135*724ba675SRob Herring					   < 700000 1000000>,
136*724ba675SRob Herring					   < 350000 1000000>;
137*724ba675SRob Herring		};
138*724ba675SRob Herring
139*724ba675SRob Herring		cpu3: cpu@3 {
140*724ba675SRob Herring			device_type = "cpu";
141*724ba675SRob Herring			compatible = "arm,cortex-a15";
142*724ba675SRob Herring			reg = <3>;
143*724ba675SRob Herring			clock-frequency = <1300000000>;
144*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7790_CLK_Z>;
145*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA15_CPU3>;
146*724ba675SRob Herring			enable-method = "renesas,apmu";
147*724ba675SRob Herring			next-level-cache = <&L2_CA15>;
148*724ba675SRob Herring			capacity-dmips-mhz = <1024>;
149*724ba675SRob Herring			voltage-tolerance = <1>; /* 1% */
150*724ba675SRob Herring			clock-latency = <300000>; /* 300 us */
151*724ba675SRob Herring
152*724ba675SRob Herring			/* kHz - uV - OPPs unknown yet */
153*724ba675SRob Herring			operating-points = <1400000 1000000>,
154*724ba675SRob Herring					   <1225000 1000000>,
155*724ba675SRob Herring					   <1050000 1000000>,
156*724ba675SRob Herring					   < 875000 1000000>,
157*724ba675SRob Herring					   < 700000 1000000>,
158*724ba675SRob Herring					   < 350000 1000000>;
159*724ba675SRob Herring		};
160*724ba675SRob Herring
161*724ba675SRob Herring		cpu4: cpu@100 {
162*724ba675SRob Herring			device_type = "cpu";
163*724ba675SRob Herring			compatible = "arm,cortex-a7";
164*724ba675SRob Herring			reg = <0x100>;
165*724ba675SRob Herring			clock-frequency = <780000000>;
166*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7790_CLK_Z2>;
167*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA7_CPU0>;
168*724ba675SRob Herring			enable-method = "renesas,apmu";
169*724ba675SRob Herring			next-level-cache = <&L2_CA7>;
170*724ba675SRob Herring			capacity-dmips-mhz = <539>;
171*724ba675SRob Herring		};
172*724ba675SRob Herring
173*724ba675SRob Herring		cpu5: cpu@101 {
174*724ba675SRob Herring			device_type = "cpu";
175*724ba675SRob Herring			compatible = "arm,cortex-a7";
176*724ba675SRob Herring			reg = <0x101>;
177*724ba675SRob Herring			clock-frequency = <780000000>;
178*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7790_CLK_Z2>;
179*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA7_CPU1>;
180*724ba675SRob Herring			enable-method = "renesas,apmu";
181*724ba675SRob Herring			next-level-cache = <&L2_CA7>;
182*724ba675SRob Herring			capacity-dmips-mhz = <539>;
183*724ba675SRob Herring		};
184*724ba675SRob Herring
185*724ba675SRob Herring		cpu6: cpu@102 {
186*724ba675SRob Herring			device_type = "cpu";
187*724ba675SRob Herring			compatible = "arm,cortex-a7";
188*724ba675SRob Herring			reg = <0x102>;
189*724ba675SRob Herring			clock-frequency = <780000000>;
190*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7790_CLK_Z2>;
191*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA7_CPU2>;
192*724ba675SRob Herring			enable-method = "renesas,apmu";
193*724ba675SRob Herring			next-level-cache = <&L2_CA7>;
194*724ba675SRob Herring			capacity-dmips-mhz = <539>;
195*724ba675SRob Herring		};
196*724ba675SRob Herring
197*724ba675SRob Herring		cpu7: cpu@103 {
198*724ba675SRob Herring			device_type = "cpu";
199*724ba675SRob Herring			compatible = "arm,cortex-a7";
200*724ba675SRob Herring			reg = <0x103>;
201*724ba675SRob Herring			clock-frequency = <780000000>;
202*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7790_CLK_Z2>;
203*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA7_CPU3>;
204*724ba675SRob Herring			enable-method = "renesas,apmu";
205*724ba675SRob Herring			next-level-cache = <&L2_CA7>;
206*724ba675SRob Herring			capacity-dmips-mhz = <539>;
207*724ba675SRob Herring		};
208*724ba675SRob Herring
209*724ba675SRob Herring		L2_CA15: cache-controller-0 {
210*724ba675SRob Herring			compatible = "cache";
211*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA15_SCU>;
212*724ba675SRob Herring			cache-unified;
213*724ba675SRob Herring			cache-level = <2>;
214*724ba675SRob Herring		};
215*724ba675SRob Herring
216*724ba675SRob Herring		L2_CA7: cache-controller-1 {
217*724ba675SRob Herring			compatible = "cache";
218*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_CA7_SCU>;
219*724ba675SRob Herring			cache-unified;
220*724ba675SRob Herring			cache-level = <2>;
221*724ba675SRob Herring		};
222*724ba675SRob Herring	};
223*724ba675SRob Herring
224*724ba675SRob Herring	/* External root clock */
225*724ba675SRob Herring	extal_clk: extal {
226*724ba675SRob Herring		compatible = "fixed-clock";
227*724ba675SRob Herring		#clock-cells = <0>;
228*724ba675SRob Herring		/* This value must be overridden by the board. */
229*724ba675SRob Herring		clock-frequency = <0>;
230*724ba675SRob Herring	};
231*724ba675SRob Herring
232*724ba675SRob Herring	/* External PCIe clock - can be overridden by the board */
233*724ba675SRob Herring	pcie_bus_clk: pcie_bus {
234*724ba675SRob Herring		compatible = "fixed-clock";
235*724ba675SRob Herring		#clock-cells = <0>;
236*724ba675SRob Herring		clock-frequency = <0>;
237*724ba675SRob Herring	};
238*724ba675SRob Herring
239*724ba675SRob Herring	pmu-0 {
240*724ba675SRob Herring		compatible = "arm,cortex-a15-pmu";
241*724ba675SRob Herring		interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
242*724ba675SRob Herring				      <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>,
243*724ba675SRob Herring				      <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>,
244*724ba675SRob Herring				      <&gic GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
245*724ba675SRob Herring		interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
246*724ba675SRob Herring	};
247*724ba675SRob Herring
248*724ba675SRob Herring	pmu-1 {
249*724ba675SRob Herring		compatible = "arm,cortex-a7-pmu";
250*724ba675SRob Herring		interrupts-extended = <&gic GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>,
251*724ba675SRob Herring				      <&gic GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>,
252*724ba675SRob Herring				      <&gic GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>,
253*724ba675SRob Herring				      <&gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
254*724ba675SRob Herring		interrupt-affinity = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
255*724ba675SRob Herring	};
256*724ba675SRob Herring
257*724ba675SRob Herring	/* External SCIF clock */
258*724ba675SRob Herring	scif_clk: scif {
259*724ba675SRob Herring		compatible = "fixed-clock";
260*724ba675SRob Herring		#clock-cells = <0>;
261*724ba675SRob Herring		/* This value must be overridden by the board. */
262*724ba675SRob Herring		clock-frequency = <0>;
263*724ba675SRob Herring	};
264*724ba675SRob Herring
265*724ba675SRob Herring	soc {
266*724ba675SRob Herring		compatible = "simple-bus";
267*724ba675SRob Herring		interrupt-parent = <&gic>;
268*724ba675SRob Herring
269*724ba675SRob Herring		#address-cells = <2>;
270*724ba675SRob Herring		#size-cells = <2>;
271*724ba675SRob Herring		ranges;
272*724ba675SRob Herring
273*724ba675SRob Herring		rwdt: watchdog@e6020000 {
274*724ba675SRob Herring			compatible = "renesas,r8a7790-wdt",
275*724ba675SRob Herring				     "renesas,rcar-gen2-wdt";
276*724ba675SRob Herring			reg = <0 0xe6020000 0 0x0c>;
277*724ba675SRob Herring			interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
278*724ba675SRob Herring			clocks = <&cpg CPG_MOD 402>;
279*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
280*724ba675SRob Herring			resets = <&cpg 402>;
281*724ba675SRob Herring			status = "disabled";
282*724ba675SRob Herring		};
283*724ba675SRob Herring
284*724ba675SRob Herring		gpio0: gpio@e6050000 {
285*724ba675SRob Herring			compatible = "renesas,gpio-r8a7790",
286*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
287*724ba675SRob Herring			reg = <0 0xe6050000 0 0x50>;
288*724ba675SRob Herring			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
289*724ba675SRob Herring			#gpio-cells = <2>;
290*724ba675SRob Herring			gpio-controller;
291*724ba675SRob Herring			gpio-ranges = <&pfc 0 0 32>;
292*724ba675SRob Herring			#interrupt-cells = <2>;
293*724ba675SRob Herring			interrupt-controller;
294*724ba675SRob Herring			clocks = <&cpg CPG_MOD 912>;
295*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
296*724ba675SRob Herring			resets = <&cpg 912>;
297*724ba675SRob Herring		};
298*724ba675SRob Herring
299*724ba675SRob Herring		gpio1: gpio@e6051000 {
300*724ba675SRob Herring			compatible = "renesas,gpio-r8a7790",
301*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
302*724ba675SRob Herring			reg = <0 0xe6051000 0 0x50>;
303*724ba675SRob Herring			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
304*724ba675SRob Herring			#gpio-cells = <2>;
305*724ba675SRob Herring			gpio-controller;
306*724ba675SRob Herring			gpio-ranges = <&pfc 0 32 30>;
307*724ba675SRob Herring			#interrupt-cells = <2>;
308*724ba675SRob Herring			interrupt-controller;
309*724ba675SRob Herring			clocks = <&cpg CPG_MOD 911>;
310*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
311*724ba675SRob Herring			resets = <&cpg 911>;
312*724ba675SRob Herring		};
313*724ba675SRob Herring
314*724ba675SRob Herring		gpio2: gpio@e6052000 {
315*724ba675SRob Herring			compatible = "renesas,gpio-r8a7790",
316*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
317*724ba675SRob Herring			reg = <0 0xe6052000 0 0x50>;
318*724ba675SRob Herring			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
319*724ba675SRob Herring			#gpio-cells = <2>;
320*724ba675SRob Herring			gpio-controller;
321*724ba675SRob Herring			gpio-ranges = <&pfc 0 64 30>;
322*724ba675SRob Herring			#interrupt-cells = <2>;
323*724ba675SRob Herring			interrupt-controller;
324*724ba675SRob Herring			clocks = <&cpg CPG_MOD 910>;
325*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
326*724ba675SRob Herring			resets = <&cpg 910>;
327*724ba675SRob Herring		};
328*724ba675SRob Herring
329*724ba675SRob Herring		gpio3: gpio@e6053000 {
330*724ba675SRob Herring			compatible = "renesas,gpio-r8a7790",
331*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
332*724ba675SRob Herring			reg = <0 0xe6053000 0 0x50>;
333*724ba675SRob Herring			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
334*724ba675SRob Herring			#gpio-cells = <2>;
335*724ba675SRob Herring			gpio-controller;
336*724ba675SRob Herring			gpio-ranges = <&pfc 0 96 32>;
337*724ba675SRob Herring			#interrupt-cells = <2>;
338*724ba675SRob Herring			interrupt-controller;
339*724ba675SRob Herring			clocks = <&cpg CPG_MOD 909>;
340*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
341*724ba675SRob Herring			resets = <&cpg 909>;
342*724ba675SRob Herring		};
343*724ba675SRob Herring
344*724ba675SRob Herring		gpio4: gpio@e6054000 {
345*724ba675SRob Herring			compatible = "renesas,gpio-r8a7790",
346*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
347*724ba675SRob Herring			reg = <0 0xe6054000 0 0x50>;
348*724ba675SRob Herring			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
349*724ba675SRob Herring			#gpio-cells = <2>;
350*724ba675SRob Herring			gpio-controller;
351*724ba675SRob Herring			gpio-ranges = <&pfc 0 128 32>;
352*724ba675SRob Herring			#interrupt-cells = <2>;
353*724ba675SRob Herring			interrupt-controller;
354*724ba675SRob Herring			clocks = <&cpg CPG_MOD 908>;
355*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
356*724ba675SRob Herring			resets = <&cpg 908>;
357*724ba675SRob Herring		};
358*724ba675SRob Herring
359*724ba675SRob Herring		gpio5: gpio@e6055000 {
360*724ba675SRob Herring			compatible = "renesas,gpio-r8a7790",
361*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
362*724ba675SRob Herring			reg = <0 0xe6055000 0 0x50>;
363*724ba675SRob Herring			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
364*724ba675SRob Herring			#gpio-cells = <2>;
365*724ba675SRob Herring			gpio-controller;
366*724ba675SRob Herring			gpio-ranges = <&pfc 0 160 32>;
367*724ba675SRob Herring			#interrupt-cells = <2>;
368*724ba675SRob Herring			interrupt-controller;
369*724ba675SRob Herring			clocks = <&cpg CPG_MOD 907>;
370*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
371*724ba675SRob Herring			resets = <&cpg 907>;
372*724ba675SRob Herring		};
373*724ba675SRob Herring
374*724ba675SRob Herring		pfc: pinctrl@e6060000 {
375*724ba675SRob Herring			compatible = "renesas,pfc-r8a7790";
376*724ba675SRob Herring			reg = <0 0xe6060000 0 0x250>;
377*724ba675SRob Herring		};
378*724ba675SRob Herring
379*724ba675SRob Herring		tpu: pwm@e60f0000 {
380*724ba675SRob Herring			compatible = "renesas,tpu-r8a7790", "renesas,tpu";
381*724ba675SRob Herring			reg = <0 0xe60f0000 0 0x148>;
382*724ba675SRob Herring			interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>;
383*724ba675SRob Herring			clocks = <&cpg CPG_MOD 304>;
384*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
385*724ba675SRob Herring			resets = <&cpg 304>;
386*724ba675SRob Herring			#pwm-cells = <3>;
387*724ba675SRob Herring			status = "disabled";
388*724ba675SRob Herring		};
389*724ba675SRob Herring
390*724ba675SRob Herring		cpg: clock-controller@e6150000 {
391*724ba675SRob Herring			compatible = "renesas,r8a7790-cpg-mssr";
392*724ba675SRob Herring			reg = <0 0xe6150000 0 0x1000>;
393*724ba675SRob Herring			clocks = <&extal_clk>, <&usb_extal_clk>;
394*724ba675SRob Herring			clock-names = "extal", "usb_extal";
395*724ba675SRob Herring			#clock-cells = <2>;
396*724ba675SRob Herring			#power-domain-cells = <0>;
397*724ba675SRob Herring			#reset-cells = <1>;
398*724ba675SRob Herring		};
399*724ba675SRob Herring
400*724ba675SRob Herring		apmu@e6151000 {
401*724ba675SRob Herring			compatible = "renesas,r8a7790-apmu", "renesas,apmu";
402*724ba675SRob Herring			reg = <0 0xe6151000 0 0x188>;
403*724ba675SRob Herring			cpus = <&cpu4>, <&cpu5>, <&cpu6>, <&cpu7>;
404*724ba675SRob Herring		};
405*724ba675SRob Herring
406*724ba675SRob Herring		apmu@e6152000 {
407*724ba675SRob Herring			compatible = "renesas,r8a7790-apmu", "renesas,apmu";
408*724ba675SRob Herring			reg = <0 0xe6152000 0 0x188>;
409*724ba675SRob Herring			cpus = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>;
410*724ba675SRob Herring		};
411*724ba675SRob Herring
412*724ba675SRob Herring		rst: reset-controller@e6160000 {
413*724ba675SRob Herring			compatible = "renesas,r8a7790-rst";
414*724ba675SRob Herring			reg = <0 0xe6160000 0 0x0100>;
415*724ba675SRob Herring		};
416*724ba675SRob Herring
417*724ba675SRob Herring		sysc: system-controller@e6180000 {
418*724ba675SRob Herring			compatible = "renesas,r8a7790-sysc";
419*724ba675SRob Herring			reg = <0 0xe6180000 0 0x0200>;
420*724ba675SRob Herring			#power-domain-cells = <1>;
421*724ba675SRob Herring		};
422*724ba675SRob Herring
423*724ba675SRob Herring		irqc0: interrupt-controller@e61c0000 {
424*724ba675SRob Herring			compatible = "renesas,irqc-r8a7790", "renesas,irqc";
425*724ba675SRob Herring			#interrupt-cells = <2>;
426*724ba675SRob Herring			interrupt-controller;
427*724ba675SRob Herring			reg = <0 0xe61c0000 0 0x200>;
428*724ba675SRob Herring			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
429*724ba675SRob Herring				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
430*724ba675SRob Herring				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
431*724ba675SRob Herring				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
432*724ba675SRob Herring			clocks = <&cpg CPG_MOD 407>;
433*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
434*724ba675SRob Herring			resets = <&cpg 407>;
435*724ba675SRob Herring		};
436*724ba675SRob Herring
437*724ba675SRob Herring		thermal: thermal@e61f0000 {
438*724ba675SRob Herring			compatible = "renesas,thermal-r8a7790",
439*724ba675SRob Herring				     "renesas,rcar-gen2-thermal",
440*724ba675SRob Herring				     "renesas,rcar-thermal";
441*724ba675SRob Herring			reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>;
442*724ba675SRob Herring			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
443*724ba675SRob Herring			clocks = <&cpg CPG_MOD 522>;
444*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
445*724ba675SRob Herring			resets = <&cpg 522>;
446*724ba675SRob Herring			#thermal-sensor-cells = <0>;
447*724ba675SRob Herring		};
448*724ba675SRob Herring
449*724ba675SRob Herring		ipmmu_sy0: iommu@e6280000 {
450*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7790",
451*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
452*724ba675SRob Herring			reg = <0 0xe6280000 0 0x1000>;
453*724ba675SRob Herring			interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
454*724ba675SRob Herring				     <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
455*724ba675SRob Herring			#iommu-cells = <1>;
456*724ba675SRob Herring			status = "disabled";
457*724ba675SRob Herring		};
458*724ba675SRob Herring
459*724ba675SRob Herring		ipmmu_sy1: iommu@e6290000 {
460*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7790",
461*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
462*724ba675SRob Herring			reg = <0 0xe6290000 0 0x1000>;
463*724ba675SRob Herring			interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
464*724ba675SRob Herring			#iommu-cells = <1>;
465*724ba675SRob Herring			status = "disabled";
466*724ba675SRob Herring		};
467*724ba675SRob Herring
468*724ba675SRob Herring		ipmmu_ds: iommu@e6740000 {
469*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7790",
470*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
471*724ba675SRob Herring			reg = <0 0xe6740000 0 0x1000>;
472*724ba675SRob Herring			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
473*724ba675SRob Herring				     <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
474*724ba675SRob Herring			#iommu-cells = <1>;
475*724ba675SRob Herring			status = "disabled";
476*724ba675SRob Herring		};
477*724ba675SRob Herring
478*724ba675SRob Herring		ipmmu_mp: iommu@ec680000 {
479*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7790",
480*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
481*724ba675SRob Herring			reg = <0 0xec680000 0 0x1000>;
482*724ba675SRob Herring			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
483*724ba675SRob Herring			#iommu-cells = <1>;
484*724ba675SRob Herring			status = "disabled";
485*724ba675SRob Herring		};
486*724ba675SRob Herring
487*724ba675SRob Herring		ipmmu_mx: iommu@fe951000 {
488*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7790",
489*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
490*724ba675SRob Herring			reg = <0 0xfe951000 0 0x1000>;
491*724ba675SRob Herring			interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
492*724ba675SRob Herring				     <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
493*724ba675SRob Herring			#iommu-cells = <1>;
494*724ba675SRob Herring			status = "disabled";
495*724ba675SRob Herring		};
496*724ba675SRob Herring
497*724ba675SRob Herring		ipmmu_rt: iommu@ffc80000 {
498*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7790",
499*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
500*724ba675SRob Herring			reg = <0 0xffc80000 0 0x1000>;
501*724ba675SRob Herring			interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>;
502*724ba675SRob Herring			#iommu-cells = <1>;
503*724ba675SRob Herring			status = "disabled";
504*724ba675SRob Herring		};
505*724ba675SRob Herring
506*724ba675SRob Herring		icram0:	sram@e63a0000 {
507*724ba675SRob Herring			compatible = "mmio-sram";
508*724ba675SRob Herring			reg = <0 0xe63a0000 0 0x12000>;
509*724ba675SRob Herring			#address-cells = <1>;
510*724ba675SRob Herring			#size-cells = <1>;
511*724ba675SRob Herring			ranges = <0 0 0xe63a0000 0x12000>;
512*724ba675SRob Herring		};
513*724ba675SRob Herring
514*724ba675SRob Herring		icram1:	sram@e63c0000 {
515*724ba675SRob Herring			compatible = "mmio-sram";
516*724ba675SRob Herring			reg = <0 0xe63c0000 0 0x1000>;
517*724ba675SRob Herring			#address-cells = <1>;
518*724ba675SRob Herring			#size-cells = <1>;
519*724ba675SRob Herring			ranges = <0 0 0xe63c0000 0x1000>;
520*724ba675SRob Herring
521*724ba675SRob Herring			smp-sram@0 {
522*724ba675SRob Herring				compatible = "renesas,smp-sram";
523*724ba675SRob Herring				reg = <0 0x100>;
524*724ba675SRob Herring			};
525*724ba675SRob Herring		};
526*724ba675SRob Herring
527*724ba675SRob Herring		i2c0: i2c@e6508000 {
528*724ba675SRob Herring			#address-cells = <1>;
529*724ba675SRob Herring			#size-cells = <0>;
530*724ba675SRob Herring			compatible = "renesas,i2c-r8a7790",
531*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
532*724ba675SRob Herring			reg = <0 0xe6508000 0 0x40>;
533*724ba675SRob Herring			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
534*724ba675SRob Herring			clocks = <&cpg CPG_MOD 931>;
535*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
536*724ba675SRob Herring			resets = <&cpg 931>;
537*724ba675SRob Herring			i2c-scl-internal-delay-ns = <110>;
538*724ba675SRob Herring			status = "disabled";
539*724ba675SRob Herring		};
540*724ba675SRob Herring
541*724ba675SRob Herring		i2c1: i2c@e6518000 {
542*724ba675SRob Herring			#address-cells = <1>;
543*724ba675SRob Herring			#size-cells = <0>;
544*724ba675SRob Herring			compatible = "renesas,i2c-r8a7790",
545*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
546*724ba675SRob Herring			reg = <0 0xe6518000 0 0x40>;
547*724ba675SRob Herring			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
548*724ba675SRob Herring			clocks = <&cpg CPG_MOD 930>;
549*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
550*724ba675SRob Herring			resets = <&cpg 930>;
551*724ba675SRob Herring			i2c-scl-internal-delay-ns = <6>;
552*724ba675SRob Herring			status = "disabled";
553*724ba675SRob Herring		};
554*724ba675SRob Herring
555*724ba675SRob Herring		i2c2: i2c@e6530000 {
556*724ba675SRob Herring			#address-cells = <1>;
557*724ba675SRob Herring			#size-cells = <0>;
558*724ba675SRob Herring			compatible = "renesas,i2c-r8a7790",
559*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
560*724ba675SRob Herring			reg = <0 0xe6530000 0 0x40>;
561*724ba675SRob Herring			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
562*724ba675SRob Herring			clocks = <&cpg CPG_MOD 929>;
563*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
564*724ba675SRob Herring			resets = <&cpg 929>;
565*724ba675SRob Herring			i2c-scl-internal-delay-ns = <6>;
566*724ba675SRob Herring			status = "disabled";
567*724ba675SRob Herring		};
568*724ba675SRob Herring
569*724ba675SRob Herring		i2c3: i2c@e6540000 {
570*724ba675SRob Herring			#address-cells = <1>;
571*724ba675SRob Herring			#size-cells = <0>;
572*724ba675SRob Herring			compatible = "renesas,i2c-r8a7790",
573*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
574*724ba675SRob Herring			reg = <0 0xe6540000 0 0x40>;
575*724ba675SRob Herring			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
576*724ba675SRob Herring			clocks = <&cpg CPG_MOD 928>;
577*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
578*724ba675SRob Herring			resets = <&cpg 928>;
579*724ba675SRob Herring			i2c-scl-internal-delay-ns = <110>;
580*724ba675SRob Herring			status = "disabled";
581*724ba675SRob Herring		};
582*724ba675SRob Herring
583*724ba675SRob Herring		iic0: i2c@e6500000 {
584*724ba675SRob Herring			#address-cells = <1>;
585*724ba675SRob Herring			#size-cells = <0>;
586*724ba675SRob Herring			compatible = "renesas,iic-r8a7790",
587*724ba675SRob Herring				     "renesas,rcar-gen2-iic",
588*724ba675SRob Herring				     "renesas,rmobile-iic";
589*724ba675SRob Herring			reg = <0 0xe6500000 0 0x425>;
590*724ba675SRob Herring			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
591*724ba675SRob Herring			clocks = <&cpg CPG_MOD 318>;
592*724ba675SRob Herring			dmas = <&dmac0 0x61>, <&dmac0 0x62>,
593*724ba675SRob Herring			       <&dmac1 0x61>, <&dmac1 0x62>;
594*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
595*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
596*724ba675SRob Herring			resets = <&cpg 318>;
597*724ba675SRob Herring			status = "disabled";
598*724ba675SRob Herring		};
599*724ba675SRob Herring
600*724ba675SRob Herring		iic1: i2c@e6510000 {
601*724ba675SRob Herring			#address-cells = <1>;
602*724ba675SRob Herring			#size-cells = <0>;
603*724ba675SRob Herring			compatible = "renesas,iic-r8a7790",
604*724ba675SRob Herring				     "renesas,rcar-gen2-iic",
605*724ba675SRob Herring				     "renesas,rmobile-iic";
606*724ba675SRob Herring			reg = <0 0xe6510000 0 0x425>;
607*724ba675SRob Herring			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
608*724ba675SRob Herring			clocks = <&cpg CPG_MOD 323>;
609*724ba675SRob Herring			dmas = <&dmac0 0x65>, <&dmac0 0x66>,
610*724ba675SRob Herring			       <&dmac1 0x65>, <&dmac1 0x66>;
611*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
612*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
613*724ba675SRob Herring			resets = <&cpg 323>;
614*724ba675SRob Herring			status = "disabled";
615*724ba675SRob Herring		};
616*724ba675SRob Herring
617*724ba675SRob Herring		iic2: i2c@e6520000 {
618*724ba675SRob Herring			#address-cells = <1>;
619*724ba675SRob Herring			#size-cells = <0>;
620*724ba675SRob Herring			compatible = "renesas,iic-r8a7790",
621*724ba675SRob Herring				     "renesas,rcar-gen2-iic",
622*724ba675SRob Herring				     "renesas,rmobile-iic";
623*724ba675SRob Herring			reg = <0 0xe6520000 0 0x425>;
624*724ba675SRob Herring			interrupts = <GIC_SPI 176 IRQ_TYPE_LEVEL_HIGH>;
625*724ba675SRob Herring			clocks = <&cpg CPG_MOD 300>;
626*724ba675SRob Herring			dmas = <&dmac0 0x69>, <&dmac0 0x6a>,
627*724ba675SRob Herring			       <&dmac1 0x69>, <&dmac1 0x6a>;
628*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
629*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
630*724ba675SRob Herring			resets = <&cpg 300>;
631*724ba675SRob Herring			status = "disabled";
632*724ba675SRob Herring		};
633*724ba675SRob Herring
634*724ba675SRob Herring		iic3: i2c@e60b0000 {
635*724ba675SRob Herring			#address-cells = <1>;
636*724ba675SRob Herring			#size-cells = <0>;
637*724ba675SRob Herring			compatible = "renesas,iic-r8a7790",
638*724ba675SRob Herring				     "renesas,rcar-gen2-iic",
639*724ba675SRob Herring				     "renesas,rmobile-iic";
640*724ba675SRob Herring			reg = <0 0xe60b0000 0 0x425>;
641*724ba675SRob Herring			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
642*724ba675SRob Herring			clocks = <&cpg CPG_MOD 926>;
643*724ba675SRob Herring			dmas = <&dmac0 0x77>, <&dmac0 0x78>,
644*724ba675SRob Herring			       <&dmac1 0x77>, <&dmac1 0x78>;
645*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
646*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
647*724ba675SRob Herring			resets = <&cpg 926>;
648*724ba675SRob Herring			status = "disabled";
649*724ba675SRob Herring		};
650*724ba675SRob Herring
651*724ba675SRob Herring		hsusb: usb@e6590000 {
652*724ba675SRob Herring			compatible = "renesas,usbhs-r8a7790",
653*724ba675SRob Herring				     "renesas,rcar-gen2-usbhs";
654*724ba675SRob Herring			reg = <0 0xe6590000 0 0x100>;
655*724ba675SRob Herring			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
656*724ba675SRob Herring			clocks = <&cpg CPG_MOD 704>;
657*724ba675SRob Herring			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
658*724ba675SRob Herring			       <&usb_dmac1 0>, <&usb_dmac1 1>;
659*724ba675SRob Herring			dma-names = "ch0", "ch1", "ch2", "ch3";
660*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
661*724ba675SRob Herring			resets = <&cpg 704>;
662*724ba675SRob Herring			renesas,buswait = <4>;
663*724ba675SRob Herring			phys = <&usb0 1>;
664*724ba675SRob Herring			phy-names = "usb";
665*724ba675SRob Herring			status = "disabled";
666*724ba675SRob Herring		};
667*724ba675SRob Herring
668*724ba675SRob Herring		usbphy: usb-phy-controller@e6590100 {
669*724ba675SRob Herring			compatible = "renesas,usb-phy-r8a7790",
670*724ba675SRob Herring				     "renesas,rcar-gen2-usb-phy";
671*724ba675SRob Herring			reg = <0 0xe6590100 0 0x100>;
672*724ba675SRob Herring			#address-cells = <1>;
673*724ba675SRob Herring			#size-cells = <0>;
674*724ba675SRob Herring			clocks = <&cpg CPG_MOD 704>;
675*724ba675SRob Herring			clock-names = "usbhs";
676*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
677*724ba675SRob Herring			resets = <&cpg 704>;
678*724ba675SRob Herring			status = "disabled";
679*724ba675SRob Herring
680*724ba675SRob Herring			usb0: usb-phy@0 {
681*724ba675SRob Herring				reg = <0>;
682*724ba675SRob Herring				#phy-cells = <1>;
683*724ba675SRob Herring			};
684*724ba675SRob Herring			usb2: usb-phy@2 {
685*724ba675SRob Herring				reg = <2>;
686*724ba675SRob Herring				#phy-cells = <1>;
687*724ba675SRob Herring			};
688*724ba675SRob Herring		};
689*724ba675SRob Herring
690*724ba675SRob Herring		usb_dmac0: dma-controller@e65a0000 {
691*724ba675SRob Herring			compatible = "renesas,r8a7790-usb-dmac",
692*724ba675SRob Herring				     "renesas,usb-dmac";
693*724ba675SRob Herring			reg = <0 0xe65a0000 0 0x100>;
694*724ba675SRob Herring			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
695*724ba675SRob Herring				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
696*724ba675SRob Herring			interrupt-names = "ch0", "ch1";
697*724ba675SRob Herring			clocks = <&cpg CPG_MOD 330>;
698*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
699*724ba675SRob Herring			resets = <&cpg 330>;
700*724ba675SRob Herring			#dma-cells = <1>;
701*724ba675SRob Herring			dma-channels = <2>;
702*724ba675SRob Herring		};
703*724ba675SRob Herring
704*724ba675SRob Herring		usb_dmac1: dma-controller@e65b0000 {
705*724ba675SRob Herring			compatible = "renesas,r8a7790-usb-dmac",
706*724ba675SRob Herring				     "renesas,usb-dmac";
707*724ba675SRob Herring			reg = <0 0xe65b0000 0 0x100>;
708*724ba675SRob Herring			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
709*724ba675SRob Herring				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
710*724ba675SRob Herring			interrupt-names = "ch0", "ch1";
711*724ba675SRob Herring			clocks = <&cpg CPG_MOD 331>;
712*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
713*724ba675SRob Herring			resets = <&cpg 331>;
714*724ba675SRob Herring			#dma-cells = <1>;
715*724ba675SRob Herring			dma-channels = <2>;
716*724ba675SRob Herring		};
717*724ba675SRob Herring
718*724ba675SRob Herring		dmac0: dma-controller@e6700000 {
719*724ba675SRob Herring			compatible = "renesas,dmac-r8a7790",
720*724ba675SRob Herring				     "renesas,rcar-dmac";
721*724ba675SRob Herring			reg = <0 0xe6700000 0 0x20000>;
722*724ba675SRob Herring			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
723*724ba675SRob Herring				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
724*724ba675SRob Herring				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
725*724ba675SRob Herring				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
726*724ba675SRob Herring				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
727*724ba675SRob Herring				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
728*724ba675SRob Herring				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
729*724ba675SRob Herring				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
730*724ba675SRob Herring				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
731*724ba675SRob Herring				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
732*724ba675SRob Herring				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
733*724ba675SRob Herring				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
734*724ba675SRob Herring				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
735*724ba675SRob Herring				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
736*724ba675SRob Herring				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
737*724ba675SRob Herring				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
738*724ba675SRob Herring			interrupt-names = "error",
739*724ba675SRob Herring					  "ch0", "ch1", "ch2", "ch3",
740*724ba675SRob Herring					  "ch4", "ch5", "ch6", "ch7",
741*724ba675SRob Herring					  "ch8", "ch9", "ch10", "ch11",
742*724ba675SRob Herring					  "ch12", "ch13", "ch14";
743*724ba675SRob Herring			clocks = <&cpg CPG_MOD 219>;
744*724ba675SRob Herring			clock-names = "fck";
745*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
746*724ba675SRob Herring			resets = <&cpg 219>;
747*724ba675SRob Herring			#dma-cells = <1>;
748*724ba675SRob Herring			dma-channels = <15>;
749*724ba675SRob Herring		};
750*724ba675SRob Herring
751*724ba675SRob Herring		dmac1: dma-controller@e6720000 {
752*724ba675SRob Herring			compatible = "renesas,dmac-r8a7790",
753*724ba675SRob Herring				     "renesas,rcar-dmac";
754*724ba675SRob Herring			reg = <0 0xe6720000 0 0x20000>;
755*724ba675SRob Herring			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
756*724ba675SRob Herring				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
757*724ba675SRob Herring				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
758*724ba675SRob Herring				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
759*724ba675SRob Herring				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
760*724ba675SRob Herring				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
761*724ba675SRob Herring				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
762*724ba675SRob Herring				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
763*724ba675SRob Herring				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
764*724ba675SRob Herring				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
765*724ba675SRob Herring				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
766*724ba675SRob Herring				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
767*724ba675SRob Herring				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
768*724ba675SRob Herring				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
769*724ba675SRob Herring				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
770*724ba675SRob Herring				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
771*724ba675SRob Herring			interrupt-names = "error",
772*724ba675SRob Herring					  "ch0", "ch1", "ch2", "ch3",
773*724ba675SRob Herring					  "ch4", "ch5", "ch6", "ch7",
774*724ba675SRob Herring					  "ch8", "ch9", "ch10", "ch11",
775*724ba675SRob Herring					  "ch12", "ch13", "ch14";
776*724ba675SRob Herring			clocks = <&cpg CPG_MOD 218>;
777*724ba675SRob Herring			clock-names = "fck";
778*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
779*724ba675SRob Herring			resets = <&cpg 218>;
780*724ba675SRob Herring			#dma-cells = <1>;
781*724ba675SRob Herring			dma-channels = <15>;
782*724ba675SRob Herring		};
783*724ba675SRob Herring
784*724ba675SRob Herring		avb: ethernet@e6800000 {
785*724ba675SRob Herring			compatible = "renesas,etheravb-r8a7790",
786*724ba675SRob Herring				     "renesas,etheravb-rcar-gen2";
787*724ba675SRob Herring			reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
788*724ba675SRob Herring			interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
789*724ba675SRob Herring			clocks = <&cpg CPG_MOD 812>;
790*724ba675SRob Herring			clock-names = "fck";
791*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
792*724ba675SRob Herring			resets = <&cpg 812>;
793*724ba675SRob Herring			#address-cells = <1>;
794*724ba675SRob Herring			#size-cells = <0>;
795*724ba675SRob Herring			status = "disabled";
796*724ba675SRob Herring		};
797*724ba675SRob Herring
798*724ba675SRob Herring		qspi: spi@e6b10000 {
799*724ba675SRob Herring			compatible = "renesas,qspi-r8a7790", "renesas,qspi";
800*724ba675SRob Herring			reg = <0 0xe6b10000 0 0x2c>;
801*724ba675SRob Herring			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
802*724ba675SRob Herring			clocks = <&cpg CPG_MOD 917>;
803*724ba675SRob Herring			dmas = <&dmac0 0x17>, <&dmac0 0x18>,
804*724ba675SRob Herring			       <&dmac1 0x17>, <&dmac1 0x18>;
805*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
806*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
807*724ba675SRob Herring			resets = <&cpg 917>;
808*724ba675SRob Herring			num-cs = <1>;
809*724ba675SRob Herring			#address-cells = <1>;
810*724ba675SRob Herring			#size-cells = <0>;
811*724ba675SRob Herring			status = "disabled";
812*724ba675SRob Herring		};
813*724ba675SRob Herring
814*724ba675SRob Herring		scifa0: serial@e6c40000 {
815*724ba675SRob Herring			compatible = "renesas,scifa-r8a7790",
816*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
817*724ba675SRob Herring			reg = <0 0xe6c40000 0 64>;
818*724ba675SRob Herring			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
819*724ba675SRob Herring			clocks = <&cpg CPG_MOD 204>;
820*724ba675SRob Herring			clock-names = "fck";
821*724ba675SRob Herring			dmas = <&dmac0 0x21>, <&dmac0 0x22>,
822*724ba675SRob Herring			       <&dmac1 0x21>, <&dmac1 0x22>;
823*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
824*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
825*724ba675SRob Herring			resets = <&cpg 204>;
826*724ba675SRob Herring			status = "disabled";
827*724ba675SRob Herring		};
828*724ba675SRob Herring
829*724ba675SRob Herring		scifa1: serial@e6c50000 {
830*724ba675SRob Herring			compatible = "renesas,scifa-r8a7790",
831*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
832*724ba675SRob Herring			reg = <0 0xe6c50000 0 64>;
833*724ba675SRob Herring			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
834*724ba675SRob Herring			clocks = <&cpg CPG_MOD 203>;
835*724ba675SRob Herring			clock-names = "fck";
836*724ba675SRob Herring			dmas = <&dmac0 0x25>, <&dmac0 0x26>,
837*724ba675SRob Herring			       <&dmac1 0x25>, <&dmac1 0x26>;
838*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
839*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
840*724ba675SRob Herring			resets = <&cpg 203>;
841*724ba675SRob Herring			status = "disabled";
842*724ba675SRob Herring		};
843*724ba675SRob Herring
844*724ba675SRob Herring		scifa2: serial@e6c60000 {
845*724ba675SRob Herring			compatible = "renesas,scifa-r8a7790",
846*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
847*724ba675SRob Herring			reg = <0 0xe6c60000 0 64>;
848*724ba675SRob Herring			interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
849*724ba675SRob Herring			clocks = <&cpg CPG_MOD 202>;
850*724ba675SRob Herring			clock-names = "fck";
851*724ba675SRob Herring			dmas = <&dmac0 0x27>, <&dmac0 0x28>,
852*724ba675SRob Herring			       <&dmac1 0x27>, <&dmac1 0x28>;
853*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
854*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
855*724ba675SRob Herring			resets = <&cpg 202>;
856*724ba675SRob Herring			status = "disabled";
857*724ba675SRob Herring		};
858*724ba675SRob Herring
859*724ba675SRob Herring		scifb0: serial@e6c20000 {
860*724ba675SRob Herring			compatible = "renesas,scifb-r8a7790",
861*724ba675SRob Herring				     "renesas,rcar-gen2-scifb", "renesas,scifb";
862*724ba675SRob Herring			reg = <0 0xe6c20000 0 0x100>;
863*724ba675SRob Herring			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
864*724ba675SRob Herring			clocks = <&cpg CPG_MOD 206>;
865*724ba675SRob Herring			clock-names = "fck";
866*724ba675SRob Herring			dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
867*724ba675SRob Herring			       <&dmac1 0x3d>, <&dmac1 0x3e>;
868*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
869*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
870*724ba675SRob Herring			resets = <&cpg 206>;
871*724ba675SRob Herring			status = "disabled";
872*724ba675SRob Herring		};
873*724ba675SRob Herring
874*724ba675SRob Herring		scifb1: serial@e6c30000 {
875*724ba675SRob Herring			compatible = "renesas,scifb-r8a7790",
876*724ba675SRob Herring				     "renesas,rcar-gen2-scifb", "renesas,scifb";
877*724ba675SRob Herring			reg = <0 0xe6c30000 0 0x100>;
878*724ba675SRob Herring			interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
879*724ba675SRob Herring			clocks = <&cpg CPG_MOD 207>;
880*724ba675SRob Herring			clock-names = "fck";
881*724ba675SRob Herring			dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
882*724ba675SRob Herring			       <&dmac1 0x19>, <&dmac1 0x1a>;
883*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
884*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
885*724ba675SRob Herring			resets = <&cpg 207>;
886*724ba675SRob Herring			status = "disabled";
887*724ba675SRob Herring		};
888*724ba675SRob Herring
889*724ba675SRob Herring		scifb2: serial@e6ce0000 {
890*724ba675SRob Herring			compatible = "renesas,scifb-r8a7790",
891*724ba675SRob Herring				     "renesas,rcar-gen2-scifb", "renesas,scifb";
892*724ba675SRob Herring			reg = <0 0xe6ce0000 0 0x100>;
893*724ba675SRob Herring			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
894*724ba675SRob Herring			clocks = <&cpg CPG_MOD 216>;
895*724ba675SRob Herring			clock-names = "fck";
896*724ba675SRob Herring			dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
897*724ba675SRob Herring			       <&dmac1 0x1d>, <&dmac1 0x1e>;
898*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
899*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
900*724ba675SRob Herring			resets = <&cpg 216>;
901*724ba675SRob Herring			status = "disabled";
902*724ba675SRob Herring		};
903*724ba675SRob Herring
904*724ba675SRob Herring		scif0: serial@e6e60000 {
905*724ba675SRob Herring			compatible = "renesas,scif-r8a7790",
906*724ba675SRob Herring				     "renesas,rcar-gen2-scif",
907*724ba675SRob Herring				     "renesas,scif";
908*724ba675SRob Herring			reg = <0 0xe6e60000 0 64>;
909*724ba675SRob Herring			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
910*724ba675SRob Herring			clocks = <&cpg CPG_MOD 721>,
911*724ba675SRob Herring				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
912*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
913*724ba675SRob Herring			dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
914*724ba675SRob Herring			       <&dmac1 0x29>, <&dmac1 0x2a>;
915*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
916*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
917*724ba675SRob Herring			resets = <&cpg 721>;
918*724ba675SRob Herring			status = "disabled";
919*724ba675SRob Herring		};
920*724ba675SRob Herring
921*724ba675SRob Herring		scif1: serial@e6e68000 {
922*724ba675SRob Herring			compatible = "renesas,scif-r8a7790",
923*724ba675SRob Herring				     "renesas,rcar-gen2-scif",
924*724ba675SRob Herring				     "renesas,scif";
925*724ba675SRob Herring			reg = <0 0xe6e68000 0 64>;
926*724ba675SRob Herring			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
927*724ba675SRob Herring			clocks = <&cpg CPG_MOD 720>,
928*724ba675SRob Herring				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
929*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
930*724ba675SRob Herring			dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
931*724ba675SRob Herring			       <&dmac1 0x2d>, <&dmac1 0x2e>;
932*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
933*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
934*724ba675SRob Herring			resets = <&cpg 720>;
935*724ba675SRob Herring			status = "disabled";
936*724ba675SRob Herring		};
937*724ba675SRob Herring
938*724ba675SRob Herring		scif2: serial@e6e56000 {
939*724ba675SRob Herring			compatible = "renesas,scif-r8a7790",
940*724ba675SRob Herring				     "renesas,rcar-gen2-scif",
941*724ba675SRob Herring				     "renesas,scif";
942*724ba675SRob Herring			reg = <0 0xe6e56000 0 64>;
943*724ba675SRob Herring			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
944*724ba675SRob Herring			clocks = <&cpg CPG_MOD 310>,
945*724ba675SRob Herring				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
946*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
947*724ba675SRob Herring			dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
948*724ba675SRob Herring			       <&dmac1 0x2b>, <&dmac1 0x2c>;
949*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
950*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
951*724ba675SRob Herring			resets = <&cpg 310>;
952*724ba675SRob Herring			status = "disabled";
953*724ba675SRob Herring		};
954*724ba675SRob Herring
955*724ba675SRob Herring		hscif0: serial@e62c0000 {
956*724ba675SRob Herring			compatible = "renesas,hscif-r8a7790",
957*724ba675SRob Herring				     "renesas,rcar-gen2-hscif", "renesas,hscif";
958*724ba675SRob Herring			reg = <0 0xe62c0000 0 96>;
959*724ba675SRob Herring			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
960*724ba675SRob Herring			clocks = <&cpg CPG_MOD 717>,
961*724ba675SRob Herring				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
962*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
963*724ba675SRob Herring			dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
964*724ba675SRob Herring			       <&dmac1 0x39>, <&dmac1 0x3a>;
965*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
966*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
967*724ba675SRob Herring			resets = <&cpg 717>;
968*724ba675SRob Herring			status = "disabled";
969*724ba675SRob Herring		};
970*724ba675SRob Herring
971*724ba675SRob Herring		hscif1: serial@e62c8000 {
972*724ba675SRob Herring			compatible = "renesas,hscif-r8a7790",
973*724ba675SRob Herring				     "renesas,rcar-gen2-hscif", "renesas,hscif";
974*724ba675SRob Herring			reg = <0 0xe62c8000 0 96>;
975*724ba675SRob Herring			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
976*724ba675SRob Herring			clocks = <&cpg CPG_MOD 716>,
977*724ba675SRob Herring				 <&cpg CPG_CORE R8A7790_CLK_ZS>, <&scif_clk>;
978*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
979*724ba675SRob Herring			dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
980*724ba675SRob Herring			       <&dmac1 0x4d>, <&dmac1 0x4e>;
981*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
982*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
983*724ba675SRob Herring			resets = <&cpg 716>;
984*724ba675SRob Herring			status = "disabled";
985*724ba675SRob Herring		};
986*724ba675SRob Herring
987*724ba675SRob Herring		msiof0: spi@e6e20000 {
988*724ba675SRob Herring			compatible = "renesas,msiof-r8a7790",
989*724ba675SRob Herring				     "renesas,rcar-gen2-msiof";
990*724ba675SRob Herring			reg = <0 0xe6e20000 0 0x0064>;
991*724ba675SRob Herring			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
992*724ba675SRob Herring			clocks = <&cpg CPG_MOD 0>;
993*724ba675SRob Herring			dmas = <&dmac0 0x51>, <&dmac0 0x52>,
994*724ba675SRob Herring			       <&dmac1 0x51>, <&dmac1 0x52>;
995*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
996*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
997*724ba675SRob Herring			resets = <&cpg 0>;
998*724ba675SRob Herring			#address-cells = <1>;
999*724ba675SRob Herring			#size-cells = <0>;
1000*724ba675SRob Herring			status = "disabled";
1001*724ba675SRob Herring		};
1002*724ba675SRob Herring
1003*724ba675SRob Herring		msiof1: spi@e6e10000 {
1004*724ba675SRob Herring			compatible = "renesas,msiof-r8a7790",
1005*724ba675SRob Herring				     "renesas,rcar-gen2-msiof";
1006*724ba675SRob Herring			reg = <0 0xe6e10000 0 0x0064>;
1007*724ba675SRob Herring			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
1008*724ba675SRob Herring			clocks = <&cpg CPG_MOD 208>;
1009*724ba675SRob Herring			dmas = <&dmac0 0x55>, <&dmac0 0x56>,
1010*724ba675SRob Herring			       <&dmac1 0x55>, <&dmac1 0x56>;
1011*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1012*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1013*724ba675SRob Herring			resets = <&cpg 208>;
1014*724ba675SRob Herring			#address-cells = <1>;
1015*724ba675SRob Herring			#size-cells = <0>;
1016*724ba675SRob Herring			status = "disabled";
1017*724ba675SRob Herring		};
1018*724ba675SRob Herring
1019*724ba675SRob Herring		msiof2: spi@e6e00000 {
1020*724ba675SRob Herring			compatible = "renesas,msiof-r8a7790",
1021*724ba675SRob Herring				     "renesas,rcar-gen2-msiof";
1022*724ba675SRob Herring			reg = <0 0xe6e00000 0 0x0064>;
1023*724ba675SRob Herring			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
1024*724ba675SRob Herring			clocks = <&cpg CPG_MOD 205>;
1025*724ba675SRob Herring			dmas = <&dmac0 0x41>, <&dmac0 0x42>,
1026*724ba675SRob Herring			       <&dmac1 0x41>, <&dmac1 0x42>;
1027*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1028*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1029*724ba675SRob Herring			resets = <&cpg 205>;
1030*724ba675SRob Herring			#address-cells = <1>;
1031*724ba675SRob Herring			#size-cells = <0>;
1032*724ba675SRob Herring			status = "disabled";
1033*724ba675SRob Herring		};
1034*724ba675SRob Herring
1035*724ba675SRob Herring		msiof3: spi@e6c90000 {
1036*724ba675SRob Herring			compatible = "renesas,msiof-r8a7790",
1037*724ba675SRob Herring				     "renesas,rcar-gen2-msiof";
1038*724ba675SRob Herring			reg = <0 0xe6c90000 0 0x0064>;
1039*724ba675SRob Herring			interrupts = <GIC_SPI 159 IRQ_TYPE_LEVEL_HIGH>;
1040*724ba675SRob Herring			clocks = <&cpg CPG_MOD 215>;
1041*724ba675SRob Herring			dmas = <&dmac0 0x45>, <&dmac0 0x46>,
1042*724ba675SRob Herring			       <&dmac1 0x45>, <&dmac1 0x46>;
1043*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1044*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1045*724ba675SRob Herring			resets = <&cpg 215>;
1046*724ba675SRob Herring			#address-cells = <1>;
1047*724ba675SRob Herring			#size-cells = <0>;
1048*724ba675SRob Herring			status = "disabled";
1049*724ba675SRob Herring		};
1050*724ba675SRob Herring
1051*724ba675SRob Herring		pwm0: pwm@e6e30000 {
1052*724ba675SRob Herring			compatible = "renesas,pwm-r8a7790", "renesas,pwm-rcar";
1053*724ba675SRob Herring			reg = <0 0xe6e30000 0 0x8>;
1054*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1055*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1056*724ba675SRob Herring			resets = <&cpg 523>;
1057*724ba675SRob Herring			#pwm-cells = <2>;
1058*724ba675SRob Herring			status = "disabled";
1059*724ba675SRob Herring		};
1060*724ba675SRob Herring
1061*724ba675SRob Herring		pwm1: pwm@e6e31000 {
1062*724ba675SRob Herring			compatible = "renesas,pwm-r8a7790", "renesas,pwm-rcar";
1063*724ba675SRob Herring			reg = <0 0xe6e31000 0 0x8>;
1064*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1065*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1066*724ba675SRob Herring			resets = <&cpg 523>;
1067*724ba675SRob Herring			#pwm-cells = <2>;
1068*724ba675SRob Herring			status = "disabled";
1069*724ba675SRob Herring		};
1070*724ba675SRob Herring
1071*724ba675SRob Herring		pwm2: pwm@e6e32000 {
1072*724ba675SRob Herring			compatible = "renesas,pwm-r8a7790", "renesas,pwm-rcar";
1073*724ba675SRob Herring			reg = <0 0xe6e32000 0 0x8>;
1074*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1075*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1076*724ba675SRob Herring			resets = <&cpg 523>;
1077*724ba675SRob Herring			#pwm-cells = <2>;
1078*724ba675SRob Herring			status = "disabled";
1079*724ba675SRob Herring		};
1080*724ba675SRob Herring
1081*724ba675SRob Herring		pwm3: pwm@e6e33000 {
1082*724ba675SRob Herring			compatible = "renesas,pwm-r8a7790", "renesas,pwm-rcar";
1083*724ba675SRob Herring			reg = <0 0xe6e33000 0 0x8>;
1084*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1085*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1086*724ba675SRob Herring			resets = <&cpg 523>;
1087*724ba675SRob Herring			#pwm-cells = <2>;
1088*724ba675SRob Herring			status = "disabled";
1089*724ba675SRob Herring		};
1090*724ba675SRob Herring
1091*724ba675SRob Herring		pwm4: pwm@e6e34000 {
1092*724ba675SRob Herring			compatible = "renesas,pwm-r8a7790", "renesas,pwm-rcar";
1093*724ba675SRob Herring			reg = <0 0xe6e34000 0 0x8>;
1094*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1095*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1096*724ba675SRob Herring			resets = <&cpg 523>;
1097*724ba675SRob Herring			#pwm-cells = <2>;
1098*724ba675SRob Herring			status = "disabled";
1099*724ba675SRob Herring		};
1100*724ba675SRob Herring
1101*724ba675SRob Herring		pwm5: pwm@e6e35000 {
1102*724ba675SRob Herring			compatible = "renesas,pwm-r8a7790", "renesas,pwm-rcar";
1103*724ba675SRob Herring			reg = <0 0xe6e35000 0 0x8>;
1104*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1105*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1106*724ba675SRob Herring			resets = <&cpg 523>;
1107*724ba675SRob Herring			#pwm-cells = <2>;
1108*724ba675SRob Herring			status = "disabled";
1109*724ba675SRob Herring		};
1110*724ba675SRob Herring
1111*724ba675SRob Herring		pwm6: pwm@e6e36000 {
1112*724ba675SRob Herring			compatible = "renesas,pwm-r8a7790", "renesas,pwm-rcar";
1113*724ba675SRob Herring			reg = <0 0xe6e36000 0 0x8>;
1114*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1115*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1116*724ba675SRob Herring			resets = <&cpg 523>;
1117*724ba675SRob Herring			#pwm-cells = <2>;
1118*724ba675SRob Herring			status = "disabled";
1119*724ba675SRob Herring		};
1120*724ba675SRob Herring
1121*724ba675SRob Herring		can0: can@e6e80000 {
1122*724ba675SRob Herring			compatible = "renesas,can-r8a7790",
1123*724ba675SRob Herring				     "renesas,rcar-gen2-can";
1124*724ba675SRob Herring			reg = <0 0xe6e80000 0 0x1000>;
1125*724ba675SRob Herring			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1126*724ba675SRob Herring			clocks = <&cpg CPG_MOD 916>,
1127*724ba675SRob Herring				 <&cpg CPG_CORE R8A7790_CLK_RCAN>, <&can_clk>;
1128*724ba675SRob Herring			clock-names = "clkp1", "clkp2", "can_clk";
1129*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1130*724ba675SRob Herring			resets = <&cpg 916>;
1131*724ba675SRob Herring			status = "disabled";
1132*724ba675SRob Herring		};
1133*724ba675SRob Herring
1134*724ba675SRob Herring		can1: can@e6e88000 {
1135*724ba675SRob Herring			compatible = "renesas,can-r8a7790",
1136*724ba675SRob Herring				     "renesas,rcar-gen2-can";
1137*724ba675SRob Herring			reg = <0 0xe6e88000 0 0x1000>;
1138*724ba675SRob Herring			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
1139*724ba675SRob Herring			clocks = <&cpg CPG_MOD 915>,
1140*724ba675SRob Herring				 <&cpg CPG_CORE R8A7790_CLK_RCAN>, <&can_clk>;
1141*724ba675SRob Herring			clock-names = "clkp1", "clkp2", "can_clk";
1142*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1143*724ba675SRob Herring			resets = <&cpg 915>;
1144*724ba675SRob Herring			status = "disabled";
1145*724ba675SRob Herring		};
1146*724ba675SRob Herring
1147*724ba675SRob Herring		vin0: video@e6ef0000 {
1148*724ba675SRob Herring			compatible = "renesas,vin-r8a7790",
1149*724ba675SRob Herring				     "renesas,rcar-gen2-vin";
1150*724ba675SRob Herring			reg = <0 0xe6ef0000 0 0x1000>;
1151*724ba675SRob Herring			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1152*724ba675SRob Herring			clocks = <&cpg CPG_MOD 811>;
1153*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1154*724ba675SRob Herring			resets = <&cpg 811>;
1155*724ba675SRob Herring			status = "disabled";
1156*724ba675SRob Herring		};
1157*724ba675SRob Herring
1158*724ba675SRob Herring		vin1: video@e6ef1000 {
1159*724ba675SRob Herring			compatible = "renesas,vin-r8a7790",
1160*724ba675SRob Herring				     "renesas,rcar-gen2-vin";
1161*724ba675SRob Herring			reg = <0 0xe6ef1000 0 0x1000>;
1162*724ba675SRob Herring			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
1163*724ba675SRob Herring			clocks = <&cpg CPG_MOD 810>;
1164*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1165*724ba675SRob Herring			resets = <&cpg 810>;
1166*724ba675SRob Herring			status = "disabled";
1167*724ba675SRob Herring		};
1168*724ba675SRob Herring
1169*724ba675SRob Herring		vin2: video@e6ef2000 {
1170*724ba675SRob Herring			compatible = "renesas,vin-r8a7790",
1171*724ba675SRob Herring				     "renesas,rcar-gen2-vin";
1172*724ba675SRob Herring			reg = <0 0xe6ef2000 0 0x1000>;
1173*724ba675SRob Herring			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1174*724ba675SRob Herring			clocks = <&cpg CPG_MOD 809>;
1175*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1176*724ba675SRob Herring			resets = <&cpg 809>;
1177*724ba675SRob Herring			status = "disabled";
1178*724ba675SRob Herring		};
1179*724ba675SRob Herring
1180*724ba675SRob Herring		vin3: video@e6ef3000 {
1181*724ba675SRob Herring			compatible = "renesas,vin-r8a7790",
1182*724ba675SRob Herring				     "renesas,rcar-gen2-vin";
1183*724ba675SRob Herring			reg = <0 0xe6ef3000 0 0x1000>;
1184*724ba675SRob Herring			interrupts = <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>;
1185*724ba675SRob Herring			clocks = <&cpg CPG_MOD 808>;
1186*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1187*724ba675SRob Herring			resets = <&cpg 808>;
1188*724ba675SRob Herring			status = "disabled";
1189*724ba675SRob Herring		};
1190*724ba675SRob Herring
1191*724ba675SRob Herring		rcar_sound: sound@ec500000 {
1192*724ba675SRob Herring			/*
1193*724ba675SRob Herring			 * #sound-dai-cells is required if simple-card
1194*724ba675SRob Herring			 *
1195*724ba675SRob Herring			 * Single DAI : #sound-dai-cells = <0>;         <&rcar_sound>;
1196*724ba675SRob Herring			 * Multi  DAI : #sound-dai-cells = <1>;         <&rcar_sound N>;
1197*724ba675SRob Herring			 */
1198*724ba675SRob Herring			compatible = "renesas,rcar_sound-r8a7790",
1199*724ba675SRob Herring				     "renesas,rcar_sound-gen2";
1200*724ba675SRob Herring			reg = <0 0xec500000 0 0x1000>, /* SCU */
1201*724ba675SRob Herring			      <0 0xec5a0000 0 0x100>,  /* ADG */
1202*724ba675SRob Herring			      <0 0xec540000 0 0x1000>, /* SSIU */
1203*724ba675SRob Herring			      <0 0xec541000 0 0x280>,  /* SSI */
1204*724ba675SRob Herring			      <0 0xec740000 0 0x200>;  /* Audio DMAC peri peri*/
1205*724ba675SRob Herring			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
1206*724ba675SRob Herring
1207*724ba675SRob Herring			clocks = <&cpg CPG_MOD 1005>,
1208*724ba675SRob Herring				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
1209*724ba675SRob Herring				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
1210*724ba675SRob Herring				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
1211*724ba675SRob Herring				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
1212*724ba675SRob Herring				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1213*724ba675SRob Herring				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
1214*724ba675SRob Herring				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
1215*724ba675SRob Herring				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
1216*724ba675SRob Herring				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
1217*724ba675SRob Herring				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1218*724ba675SRob Herring				 <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
1219*724ba675SRob Herring				 <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
1220*724ba675SRob Herring				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1221*724ba675SRob Herring				 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
1222*724ba675SRob Herring				 <&cpg CPG_CORE R8A7790_CLK_M2>;
1223*724ba675SRob Herring			clock-names = "ssi-all",
1224*724ba675SRob Herring				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1225*724ba675SRob Herring				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1226*724ba675SRob Herring				      "ssi.1", "ssi.0",
1227*724ba675SRob Herring				      "src.9", "src.8", "src.7", "src.6",
1228*724ba675SRob Herring				      "src.5", "src.4", "src.3", "src.2",
1229*724ba675SRob Herring				      "src.1", "src.0",
1230*724ba675SRob Herring				      "ctu.0", "ctu.1",
1231*724ba675SRob Herring				      "mix.0", "mix.1",
1232*724ba675SRob Herring				      "dvc.0", "dvc.1",
1233*724ba675SRob Herring				      "clk_a", "clk_b", "clk_c", "clk_i";
1234*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1235*724ba675SRob Herring			resets = <&cpg 1005>,
1236*724ba675SRob Herring				 <&cpg 1006>, <&cpg 1007>,
1237*724ba675SRob Herring				 <&cpg 1008>, <&cpg 1009>,
1238*724ba675SRob Herring				 <&cpg 1010>, <&cpg 1011>,
1239*724ba675SRob Herring				 <&cpg 1012>, <&cpg 1013>,
1240*724ba675SRob Herring				 <&cpg 1014>, <&cpg 1015>;
1241*724ba675SRob Herring			reset-names = "ssi-all",
1242*724ba675SRob Herring				      "ssi.9", "ssi.8", "ssi.7", "ssi.6",
1243*724ba675SRob Herring				      "ssi.5", "ssi.4", "ssi.3", "ssi.2",
1244*724ba675SRob Herring				      "ssi.1", "ssi.0";
1245*724ba675SRob Herring
1246*724ba675SRob Herring			status = "disabled";
1247*724ba675SRob Herring
1248*724ba675SRob Herring			rcar_sound,dvc {
1249*724ba675SRob Herring				dvc0: dvc-0 {
1250*724ba675SRob Herring					dmas = <&audma1 0xbc>;
1251*724ba675SRob Herring					dma-names = "tx";
1252*724ba675SRob Herring				};
1253*724ba675SRob Herring				dvc1: dvc-1 {
1254*724ba675SRob Herring					dmas = <&audma1 0xbe>;
1255*724ba675SRob Herring					dma-names = "tx";
1256*724ba675SRob Herring				};
1257*724ba675SRob Herring			};
1258*724ba675SRob Herring
1259*724ba675SRob Herring			rcar_sound,mix {
1260*724ba675SRob Herring				mix0: mix-0 { };
1261*724ba675SRob Herring				mix1: mix-1 { };
1262*724ba675SRob Herring			};
1263*724ba675SRob Herring
1264*724ba675SRob Herring			rcar_sound,ctu {
1265*724ba675SRob Herring				ctu00: ctu-0 { };
1266*724ba675SRob Herring				ctu01: ctu-1 { };
1267*724ba675SRob Herring				ctu02: ctu-2 { };
1268*724ba675SRob Herring				ctu03: ctu-3 { };
1269*724ba675SRob Herring				ctu10: ctu-4 { };
1270*724ba675SRob Herring				ctu11: ctu-5 { };
1271*724ba675SRob Herring				ctu12: ctu-6 { };
1272*724ba675SRob Herring				ctu13: ctu-7 { };
1273*724ba675SRob Herring			};
1274*724ba675SRob Herring
1275*724ba675SRob Herring			rcar_sound,src {
1276*724ba675SRob Herring				src0: src-0 {
1277*724ba675SRob Herring					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1278*724ba675SRob Herring					dmas = <&audma0 0x85>, <&audma1 0x9a>;
1279*724ba675SRob Herring					dma-names = "rx", "tx";
1280*724ba675SRob Herring				};
1281*724ba675SRob Herring				src1: src-1 {
1282*724ba675SRob Herring					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1283*724ba675SRob Herring					dmas = <&audma0 0x87>, <&audma1 0x9c>;
1284*724ba675SRob Herring					dma-names = "rx", "tx";
1285*724ba675SRob Herring				};
1286*724ba675SRob Herring				src2: src-2 {
1287*724ba675SRob Herring					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1288*724ba675SRob Herring					dmas = <&audma0 0x89>, <&audma1 0x9e>;
1289*724ba675SRob Herring					dma-names = "rx", "tx";
1290*724ba675SRob Herring				};
1291*724ba675SRob Herring				src3: src-3 {
1292*724ba675SRob Herring					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1293*724ba675SRob Herring					dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1294*724ba675SRob Herring					dma-names = "rx", "tx";
1295*724ba675SRob Herring				};
1296*724ba675SRob Herring				src4: src-4 {
1297*724ba675SRob Herring					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1298*724ba675SRob Herring					dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1299*724ba675SRob Herring					dma-names = "rx", "tx";
1300*724ba675SRob Herring				};
1301*724ba675SRob Herring				src5: src-5 {
1302*724ba675SRob Herring					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1303*724ba675SRob Herring					dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1304*724ba675SRob Herring					dma-names = "rx", "tx";
1305*724ba675SRob Herring				};
1306*724ba675SRob Herring				src6: src-6 {
1307*724ba675SRob Herring					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1308*724ba675SRob Herring					dmas = <&audma0 0x91>, <&audma1 0xb4>;
1309*724ba675SRob Herring					dma-names = "rx", "tx";
1310*724ba675SRob Herring				};
1311*724ba675SRob Herring				src7: src-7 {
1312*724ba675SRob Herring					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1313*724ba675SRob Herring					dmas = <&audma0 0x93>, <&audma1 0xb6>;
1314*724ba675SRob Herring					dma-names = "rx", "tx";
1315*724ba675SRob Herring				};
1316*724ba675SRob Herring				src8: src-8 {
1317*724ba675SRob Herring					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1318*724ba675SRob Herring					dmas = <&audma0 0x95>, <&audma1 0xb8>;
1319*724ba675SRob Herring					dma-names = "rx", "tx";
1320*724ba675SRob Herring				};
1321*724ba675SRob Herring				src9: src-9 {
1322*724ba675SRob Herring					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1323*724ba675SRob Herring					dmas = <&audma0 0x97>, <&audma1 0xba>;
1324*724ba675SRob Herring					dma-names = "rx", "tx";
1325*724ba675SRob Herring				};
1326*724ba675SRob Herring			};
1327*724ba675SRob Herring
1328*724ba675SRob Herring			rcar_sound,ssi {
1329*724ba675SRob Herring				ssi0: ssi-0 {
1330*724ba675SRob Herring					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1331*724ba675SRob Herring					dmas = <&audma0 0x01>, <&audma1 0x02>,
1332*724ba675SRob Herring					       <&audma0 0x15>, <&audma1 0x16>;
1333*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1334*724ba675SRob Herring				};
1335*724ba675SRob Herring				ssi1: ssi-1 {
1336*724ba675SRob Herring					interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1337*724ba675SRob Herring					dmas = <&audma0 0x03>, <&audma1 0x04>,
1338*724ba675SRob Herring					       <&audma0 0x49>, <&audma1 0x4a>;
1339*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1340*724ba675SRob Herring				};
1341*724ba675SRob Herring				ssi2: ssi-2 {
1342*724ba675SRob Herring					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1343*724ba675SRob Herring					dmas = <&audma0 0x05>, <&audma1 0x06>,
1344*724ba675SRob Herring					       <&audma0 0x63>, <&audma1 0x64>;
1345*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1346*724ba675SRob Herring				};
1347*724ba675SRob Herring				ssi3: ssi-3 {
1348*724ba675SRob Herring					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1349*724ba675SRob Herring					dmas = <&audma0 0x07>, <&audma1 0x08>,
1350*724ba675SRob Herring					       <&audma0 0x6f>, <&audma1 0x70>;
1351*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1352*724ba675SRob Herring				};
1353*724ba675SRob Herring				ssi4: ssi-4 {
1354*724ba675SRob Herring					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1355*724ba675SRob Herring					dmas = <&audma0 0x09>, <&audma1 0x0a>,
1356*724ba675SRob Herring					       <&audma0 0x71>, <&audma1 0x72>;
1357*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1358*724ba675SRob Herring				};
1359*724ba675SRob Herring				ssi5: ssi-5 {
1360*724ba675SRob Herring					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1361*724ba675SRob Herring					dmas = <&audma0 0x0b>, <&audma1 0x0c>,
1362*724ba675SRob Herring					       <&audma0 0x73>, <&audma1 0x74>;
1363*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1364*724ba675SRob Herring				};
1365*724ba675SRob Herring				ssi6: ssi-6 {
1366*724ba675SRob Herring					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1367*724ba675SRob Herring					dmas = <&audma0 0x0d>, <&audma1 0x0e>,
1368*724ba675SRob Herring					       <&audma0 0x75>, <&audma1 0x76>;
1369*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1370*724ba675SRob Herring				};
1371*724ba675SRob Herring				ssi7: ssi-7 {
1372*724ba675SRob Herring					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1373*724ba675SRob Herring					dmas = <&audma0 0x0f>, <&audma1 0x10>,
1374*724ba675SRob Herring					       <&audma0 0x79>, <&audma1 0x7a>;
1375*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1376*724ba675SRob Herring				};
1377*724ba675SRob Herring				ssi8: ssi-8 {
1378*724ba675SRob Herring					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1379*724ba675SRob Herring					dmas = <&audma0 0x11>, <&audma1 0x12>,
1380*724ba675SRob Herring					       <&audma0 0x7b>, <&audma1 0x7c>;
1381*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1382*724ba675SRob Herring				};
1383*724ba675SRob Herring				ssi9: ssi-9 {
1384*724ba675SRob Herring					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1385*724ba675SRob Herring					dmas = <&audma0 0x13>, <&audma1 0x14>,
1386*724ba675SRob Herring					       <&audma0 0x7d>, <&audma1 0x7e>;
1387*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1388*724ba675SRob Herring				};
1389*724ba675SRob Herring			};
1390*724ba675SRob Herring		};
1391*724ba675SRob Herring
1392*724ba675SRob Herring		audma0: dma-controller@ec700000 {
1393*724ba675SRob Herring			compatible = "renesas,dmac-r8a7790",
1394*724ba675SRob Herring				     "renesas,rcar-dmac";
1395*724ba675SRob Herring			reg = <0 0xec700000 0 0x10000>;
1396*724ba675SRob Herring			interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
1397*724ba675SRob Herring				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
1398*724ba675SRob Herring				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
1399*724ba675SRob Herring				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
1400*724ba675SRob Herring				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
1401*724ba675SRob Herring				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
1402*724ba675SRob Herring				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
1403*724ba675SRob Herring				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
1404*724ba675SRob Herring				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
1405*724ba675SRob Herring				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
1406*724ba675SRob Herring				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
1407*724ba675SRob Herring				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
1408*724ba675SRob Herring				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
1409*724ba675SRob Herring				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
1410*724ba675SRob Herring			interrupt-names = "error",
1411*724ba675SRob Herring					  "ch0", "ch1", "ch2", "ch3",
1412*724ba675SRob Herring					  "ch4", "ch5", "ch6", "ch7",
1413*724ba675SRob Herring					  "ch8", "ch9", "ch10", "ch11",
1414*724ba675SRob Herring					  "ch12";
1415*724ba675SRob Herring			clocks = <&cpg CPG_MOD 502>;
1416*724ba675SRob Herring			clock-names = "fck";
1417*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1418*724ba675SRob Herring			resets = <&cpg 502>;
1419*724ba675SRob Herring			#dma-cells = <1>;
1420*724ba675SRob Herring			dma-channels = <13>;
1421*724ba675SRob Herring		};
1422*724ba675SRob Herring
1423*724ba675SRob Herring		audma1: dma-controller@ec720000 {
1424*724ba675SRob Herring			compatible = "renesas,dmac-r8a7790",
1425*724ba675SRob Herring				     "renesas,rcar-dmac";
1426*724ba675SRob Herring			reg = <0 0xec720000 0 0x10000>;
1427*724ba675SRob Herring			interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
1428*724ba675SRob Herring				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
1429*724ba675SRob Herring				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
1430*724ba675SRob Herring				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
1431*724ba675SRob Herring				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
1432*724ba675SRob Herring				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
1433*724ba675SRob Herring				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
1434*724ba675SRob Herring				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
1435*724ba675SRob Herring				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
1436*724ba675SRob Herring				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
1437*724ba675SRob Herring				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
1438*724ba675SRob Herring				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
1439*724ba675SRob Herring				     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
1440*724ba675SRob Herring				     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
1441*724ba675SRob Herring			interrupt-names = "error",
1442*724ba675SRob Herring					  "ch0", "ch1", "ch2", "ch3",
1443*724ba675SRob Herring					  "ch4", "ch5", "ch6", "ch7",
1444*724ba675SRob Herring					  "ch8", "ch9", "ch10", "ch11",
1445*724ba675SRob Herring					  "ch12";
1446*724ba675SRob Herring			clocks = <&cpg CPG_MOD 501>;
1447*724ba675SRob Herring			clock-names = "fck";
1448*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1449*724ba675SRob Herring			resets = <&cpg 501>;
1450*724ba675SRob Herring			#dma-cells = <1>;
1451*724ba675SRob Herring			dma-channels = <13>;
1452*724ba675SRob Herring		};
1453*724ba675SRob Herring
1454*724ba675SRob Herring		xhci: usb@ee000000 {
1455*724ba675SRob Herring			compatible = "renesas,xhci-r8a7790",
1456*724ba675SRob Herring				     "renesas,rcar-gen2-xhci";
1457*724ba675SRob Herring			reg = <0 0xee000000 0 0xc00>;
1458*724ba675SRob Herring			interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1459*724ba675SRob Herring			clocks = <&cpg CPG_MOD 328>;
1460*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1461*724ba675SRob Herring			resets = <&cpg 328>;
1462*724ba675SRob Herring			phys = <&usb2 1>;
1463*724ba675SRob Herring			phy-names = "usb";
1464*724ba675SRob Herring			status = "disabled";
1465*724ba675SRob Herring		};
1466*724ba675SRob Herring
1467*724ba675SRob Herring		pci0: pci@ee090000 {
1468*724ba675SRob Herring			compatible = "renesas,pci-r8a7790",
1469*724ba675SRob Herring				     "renesas,pci-rcar-gen2";
1470*724ba675SRob Herring			device_type = "pci";
1471*724ba675SRob Herring			reg = <0 0xee090000 0 0xc00>,
1472*724ba675SRob Herring			      <0 0xee080000 0 0x1100>;
1473*724ba675SRob Herring			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1474*724ba675SRob Herring			clocks = <&cpg CPG_MOD 703>;
1475*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1476*724ba675SRob Herring			resets = <&cpg 703>;
1477*724ba675SRob Herring			status = "disabled";
1478*724ba675SRob Herring
1479*724ba675SRob Herring			bus-range = <0 0>;
1480*724ba675SRob Herring			#address-cells = <3>;
1481*724ba675SRob Herring			#size-cells = <2>;
1482*724ba675SRob Herring			#interrupt-cells = <1>;
1483*724ba675SRob Herring			ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1484*724ba675SRob Herring			interrupt-map-mask = <0xf800 0 0 0x7>;
1485*724ba675SRob Herring			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
1486*724ba675SRob Herring					<0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
1487*724ba675SRob Herring					<0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1488*724ba675SRob Herring
1489*724ba675SRob Herring			usb@1,0 {
1490*724ba675SRob Herring				reg = <0x800 0 0 0 0>;
1491*724ba675SRob Herring				phys = <&usb0 0>;
1492*724ba675SRob Herring				phy-names = "usb";
1493*724ba675SRob Herring			};
1494*724ba675SRob Herring
1495*724ba675SRob Herring			usb@2,0 {
1496*724ba675SRob Herring				reg = <0x1000 0 0 0 0>;
1497*724ba675SRob Herring				phys = <&usb0 0>;
1498*724ba675SRob Herring				phy-names = "usb";
1499*724ba675SRob Herring			};
1500*724ba675SRob Herring		};
1501*724ba675SRob Herring
1502*724ba675SRob Herring		pci1: pci@ee0b0000 {
1503*724ba675SRob Herring			compatible = "renesas,pci-r8a7790",
1504*724ba675SRob Herring				     "renesas,pci-rcar-gen2";
1505*724ba675SRob Herring			device_type = "pci";
1506*724ba675SRob Herring			reg = <0 0xee0b0000 0 0xc00>,
1507*724ba675SRob Herring			      <0 0xee0a0000 0 0x1100>;
1508*724ba675SRob Herring			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1509*724ba675SRob Herring			clocks = <&cpg CPG_MOD 703>;
1510*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1511*724ba675SRob Herring			resets = <&cpg 703>;
1512*724ba675SRob Herring			status = "disabled";
1513*724ba675SRob Herring
1514*724ba675SRob Herring			bus-range = <1 1>;
1515*724ba675SRob Herring			#address-cells = <3>;
1516*724ba675SRob Herring			#size-cells = <2>;
1517*724ba675SRob Herring			#interrupt-cells = <1>;
1518*724ba675SRob Herring			ranges = <0x02000000 0 0xee0a0000 0 0xee0a0000 0 0x00010000>;
1519*724ba675SRob Herring			interrupt-map-mask = <0xf800 0 0 0x7>;
1520*724ba675SRob Herring			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
1521*724ba675SRob Herring					<0x0800 0 0 1 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
1522*724ba675SRob Herring					<0x1000 0 0 2 &gic GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
1523*724ba675SRob Herring		};
1524*724ba675SRob Herring
1525*724ba675SRob Herring		pci2: pci@ee0d0000 {
1526*724ba675SRob Herring			compatible = "renesas,pci-r8a7790",
1527*724ba675SRob Herring				     "renesas,pci-rcar-gen2";
1528*724ba675SRob Herring			device_type = "pci";
1529*724ba675SRob Herring			clocks = <&cpg CPG_MOD 703>;
1530*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1531*724ba675SRob Herring			resets = <&cpg 703>;
1532*724ba675SRob Herring			reg = <0 0xee0d0000 0 0xc00>,
1533*724ba675SRob Herring			      <0 0xee0c0000 0 0x1100>;
1534*724ba675SRob Herring			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1535*724ba675SRob Herring			status = "disabled";
1536*724ba675SRob Herring
1537*724ba675SRob Herring			bus-range = <2 2>;
1538*724ba675SRob Herring			#address-cells = <3>;
1539*724ba675SRob Herring			#size-cells = <2>;
1540*724ba675SRob Herring			#interrupt-cells = <1>;
1541*724ba675SRob Herring			ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1542*724ba675SRob Herring			interrupt-map-mask = <0xf800 0 0 0x7>;
1543*724ba675SRob Herring			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
1544*724ba675SRob Herring					<0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
1545*724ba675SRob Herring					<0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1546*724ba675SRob Herring
1547*724ba675SRob Herring			usb@1,0 {
1548*724ba675SRob Herring				reg = <0x20800 0 0 0 0>;
1549*724ba675SRob Herring				phys = <&usb2 0>;
1550*724ba675SRob Herring				phy-names = "usb";
1551*724ba675SRob Herring			};
1552*724ba675SRob Herring
1553*724ba675SRob Herring			usb@2,0 {
1554*724ba675SRob Herring				reg = <0x21000 0 0 0 0>;
1555*724ba675SRob Herring				phys = <&usb2 0>;
1556*724ba675SRob Herring				phy-names = "usb";
1557*724ba675SRob Herring			};
1558*724ba675SRob Herring		};
1559*724ba675SRob Herring
1560*724ba675SRob Herring		sdhi0: mmc@ee100000 {
1561*724ba675SRob Herring			compatible = "renesas,sdhi-r8a7790",
1562*724ba675SRob Herring				     "renesas,rcar-gen2-sdhi";
1563*724ba675SRob Herring			reg = <0 0xee100000 0 0x328>;
1564*724ba675SRob Herring			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
1565*724ba675SRob Herring			clocks = <&cpg CPG_MOD 314>;
1566*724ba675SRob Herring			dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
1567*724ba675SRob Herring			       <&dmac1 0xcd>, <&dmac1 0xce>;
1568*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1569*724ba675SRob Herring			max-frequency = <195000000>;
1570*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1571*724ba675SRob Herring			resets = <&cpg 314>;
1572*724ba675SRob Herring			status = "disabled";
1573*724ba675SRob Herring		};
1574*724ba675SRob Herring
1575*724ba675SRob Herring		sdhi1: mmc@ee120000 {
1576*724ba675SRob Herring			compatible = "renesas,sdhi-r8a7790",
1577*724ba675SRob Herring				     "renesas,rcar-gen2-sdhi";
1578*724ba675SRob Herring			reg = <0 0xee120000 0 0x328>;
1579*724ba675SRob Herring			interrupts = <GIC_SPI 166 IRQ_TYPE_LEVEL_HIGH>;
1580*724ba675SRob Herring			clocks = <&cpg CPG_MOD 313>;
1581*724ba675SRob Herring			dmas = <&dmac0 0xc9>, <&dmac0 0xca>,
1582*724ba675SRob Herring			       <&dmac1 0xc9>, <&dmac1 0xca>;
1583*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1584*724ba675SRob Herring			max-frequency = <195000000>;
1585*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1586*724ba675SRob Herring			resets = <&cpg 313>;
1587*724ba675SRob Herring			status = "disabled";
1588*724ba675SRob Herring		};
1589*724ba675SRob Herring
1590*724ba675SRob Herring		sdhi2: mmc@ee140000 {
1591*724ba675SRob Herring			compatible = "renesas,sdhi-r8a7790",
1592*724ba675SRob Herring				     "renesas,rcar-gen2-sdhi";
1593*724ba675SRob Herring			reg = <0 0xee140000 0 0x100>;
1594*724ba675SRob Herring			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
1595*724ba675SRob Herring			clocks = <&cpg CPG_MOD 312>;
1596*724ba675SRob Herring			dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
1597*724ba675SRob Herring			       <&dmac1 0xc1>, <&dmac1 0xc2>;
1598*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1599*724ba675SRob Herring			max-frequency = <97500000>;
1600*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1601*724ba675SRob Herring			resets = <&cpg 312>;
1602*724ba675SRob Herring			status = "disabled";
1603*724ba675SRob Herring		};
1604*724ba675SRob Herring
1605*724ba675SRob Herring		sdhi3: mmc@ee160000 {
1606*724ba675SRob Herring			compatible = "renesas,sdhi-r8a7790",
1607*724ba675SRob Herring				     "renesas,rcar-gen2-sdhi";
1608*724ba675SRob Herring			reg = <0 0xee160000 0 0x100>;
1609*724ba675SRob Herring			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
1610*724ba675SRob Herring			clocks = <&cpg CPG_MOD 311>;
1611*724ba675SRob Herring			dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
1612*724ba675SRob Herring			       <&dmac1 0xd3>, <&dmac1 0xd4>;
1613*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1614*724ba675SRob Herring			max-frequency = <97500000>;
1615*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1616*724ba675SRob Herring			resets = <&cpg 311>;
1617*724ba675SRob Herring			status = "disabled";
1618*724ba675SRob Herring		};
1619*724ba675SRob Herring
1620*724ba675SRob Herring		mmcif0: mmc@ee200000 {
1621*724ba675SRob Herring			compatible = "renesas,mmcif-r8a7790",
1622*724ba675SRob Herring				     "renesas,sh-mmcif";
1623*724ba675SRob Herring			reg = <0 0xee200000 0 0x80>;
1624*724ba675SRob Herring			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
1625*724ba675SRob Herring			clocks = <&cpg CPG_MOD 315>;
1626*724ba675SRob Herring			dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
1627*724ba675SRob Herring			       <&dmac1 0xd1>, <&dmac1 0xd2>;
1628*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1629*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1630*724ba675SRob Herring			resets = <&cpg 315>;
1631*724ba675SRob Herring			reg-io-width = <4>;
1632*724ba675SRob Herring			status = "disabled";
1633*724ba675SRob Herring			max-frequency = <97500000>;
1634*724ba675SRob Herring		};
1635*724ba675SRob Herring
1636*724ba675SRob Herring		mmcif1: mmc@ee220000 {
1637*724ba675SRob Herring			compatible = "renesas,mmcif-r8a7790",
1638*724ba675SRob Herring				     "renesas,sh-mmcif";
1639*724ba675SRob Herring			reg = <0 0xee220000 0 0x80>;
1640*724ba675SRob Herring			interrupts = <GIC_SPI 170 IRQ_TYPE_LEVEL_HIGH>;
1641*724ba675SRob Herring			clocks = <&cpg CPG_MOD 305>;
1642*724ba675SRob Herring			dmas = <&dmac0 0xe1>, <&dmac0 0xe2>,
1643*724ba675SRob Herring			       <&dmac1 0xe1>, <&dmac1 0xe2>;
1644*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1645*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1646*724ba675SRob Herring			resets = <&cpg 305>;
1647*724ba675SRob Herring			reg-io-width = <4>;
1648*724ba675SRob Herring			status = "disabled";
1649*724ba675SRob Herring			max-frequency = <97500000>;
1650*724ba675SRob Herring		};
1651*724ba675SRob Herring
1652*724ba675SRob Herring		sata0: sata@ee300000 {
1653*724ba675SRob Herring			compatible = "renesas,sata-r8a7790",
1654*724ba675SRob Herring				     "renesas,rcar-gen2-sata";
1655*724ba675SRob Herring			reg = <0 0xee300000 0 0x200000>;
1656*724ba675SRob Herring			interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
1657*724ba675SRob Herring			clocks = <&cpg CPG_MOD 815>;
1658*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1659*724ba675SRob Herring			resets = <&cpg 815>;
1660*724ba675SRob Herring			status = "disabled";
1661*724ba675SRob Herring		};
1662*724ba675SRob Herring
1663*724ba675SRob Herring		sata1: sata@ee500000 {
1664*724ba675SRob Herring			compatible = "renesas,sata-r8a7790",
1665*724ba675SRob Herring				     "renesas,rcar-gen2-sata";
1666*724ba675SRob Herring			reg = <0 0xee500000 0 0x200000>;
1667*724ba675SRob Herring			interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
1668*724ba675SRob Herring			clocks = <&cpg CPG_MOD 814>;
1669*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1670*724ba675SRob Herring			resets = <&cpg 814>;
1671*724ba675SRob Herring			status = "disabled";
1672*724ba675SRob Herring		};
1673*724ba675SRob Herring
1674*724ba675SRob Herring		ether: ethernet@ee700000 {
1675*724ba675SRob Herring			compatible = "renesas,ether-r8a7790",
1676*724ba675SRob Herring				     "renesas,rcar-gen2-ether";
1677*724ba675SRob Herring			reg = <0 0xee700000 0 0x400>;
1678*724ba675SRob Herring			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
1679*724ba675SRob Herring			clocks = <&cpg CPG_MOD 813>;
1680*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1681*724ba675SRob Herring			resets = <&cpg 813>;
1682*724ba675SRob Herring			phy-mode = "rmii";
1683*724ba675SRob Herring			#address-cells = <1>;
1684*724ba675SRob Herring			#size-cells = <0>;
1685*724ba675SRob Herring			status = "disabled";
1686*724ba675SRob Herring		};
1687*724ba675SRob Herring
1688*724ba675SRob Herring		gic: interrupt-controller@f1001000 {
1689*724ba675SRob Herring			compatible = "arm,gic-400";
1690*724ba675SRob Herring			#interrupt-cells = <3>;
1691*724ba675SRob Herring			#address-cells = <0>;
1692*724ba675SRob Herring			interrupt-controller;
1693*724ba675SRob Herring			reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>,
1694*724ba675SRob Herring			      <0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>;
1695*724ba675SRob Herring			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_HIGH)>;
1696*724ba675SRob Herring			clocks = <&cpg CPG_MOD 408>;
1697*724ba675SRob Herring			clock-names = "clk";
1698*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1699*724ba675SRob Herring			resets = <&cpg 408>;
1700*724ba675SRob Herring		};
1701*724ba675SRob Herring
1702*724ba675SRob Herring		pciec: pcie@fe000000 {
1703*724ba675SRob Herring			compatible = "renesas,pcie-r8a7790",
1704*724ba675SRob Herring				     "renesas,pcie-rcar-gen2";
1705*724ba675SRob Herring			reg = <0 0xfe000000 0 0x80000>;
1706*724ba675SRob Herring			#address-cells = <3>;
1707*724ba675SRob Herring			#size-cells = <2>;
1708*724ba675SRob Herring			bus-range = <0x00 0xff>;
1709*724ba675SRob Herring			device_type = "pci";
1710*724ba675SRob Herring			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
1711*724ba675SRob Herring				 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
1712*724ba675SRob Herring				 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
1713*724ba675SRob Herring				 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1714*724ba675SRob Herring			/* Map all possible DDR as inbound ranges */
1715*724ba675SRob Herring			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>,
1716*724ba675SRob Herring				     <0x43000000 1 0x80000000 1 0x80000000 0 0x80000000>;
1717*724ba675SRob Herring			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1718*724ba675SRob Herring				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1719*724ba675SRob Herring				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
1720*724ba675SRob Herring			#interrupt-cells = <1>;
1721*724ba675SRob Herring			interrupt-map-mask = <0 0 0 0>;
1722*724ba675SRob Herring			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1723*724ba675SRob Herring			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
1724*724ba675SRob Herring			clock-names = "pcie", "pcie_bus";
1725*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1726*724ba675SRob Herring			resets = <&cpg 319>;
1727*724ba675SRob Herring			status = "disabled";
1728*724ba675SRob Herring		};
1729*724ba675SRob Herring
1730*724ba675SRob Herring		vsp@fe920000 {
1731*724ba675SRob Herring			compatible = "renesas,vsp1";
1732*724ba675SRob Herring			reg = <0 0xfe920000 0 0x8000>;
1733*724ba675SRob Herring			interrupts = <GIC_SPI 266 IRQ_TYPE_LEVEL_HIGH>;
1734*724ba675SRob Herring			clocks = <&cpg CPG_MOD 130>;
1735*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1736*724ba675SRob Herring			resets = <&cpg 130>;
1737*724ba675SRob Herring		};
1738*724ba675SRob Herring
1739*724ba675SRob Herring		vsp@fe928000 {
1740*724ba675SRob Herring			compatible = "renesas,vsp1";
1741*724ba675SRob Herring			reg = <0 0xfe928000 0 0x8000>;
1742*724ba675SRob Herring			interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
1743*724ba675SRob Herring			clocks = <&cpg CPG_MOD 131>;
1744*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1745*724ba675SRob Herring			resets = <&cpg 131>;
1746*724ba675SRob Herring		};
1747*724ba675SRob Herring
1748*724ba675SRob Herring		vsp@fe930000 {
1749*724ba675SRob Herring			compatible = "renesas,vsp1";
1750*724ba675SRob Herring			reg = <0 0xfe930000 0 0x8000>;
1751*724ba675SRob Herring			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
1752*724ba675SRob Herring			clocks = <&cpg CPG_MOD 128>;
1753*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1754*724ba675SRob Herring			resets = <&cpg 128>;
1755*724ba675SRob Herring		};
1756*724ba675SRob Herring
1757*724ba675SRob Herring		vsp@fe938000 {
1758*724ba675SRob Herring			compatible = "renesas,vsp1";
1759*724ba675SRob Herring			reg = <0 0xfe938000 0 0x8000>;
1760*724ba675SRob Herring			interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
1761*724ba675SRob Herring			clocks = <&cpg CPG_MOD 127>;
1762*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1763*724ba675SRob Herring			resets = <&cpg 127>;
1764*724ba675SRob Herring		};
1765*724ba675SRob Herring
1766*724ba675SRob Herring		fdp1@fe940000 {
1767*724ba675SRob Herring			compatible = "renesas,fdp1";
1768*724ba675SRob Herring			reg = <0 0xfe940000 0 0x2400>;
1769*724ba675SRob Herring			interrupts = <GIC_SPI 262 IRQ_TYPE_LEVEL_HIGH>;
1770*724ba675SRob Herring			clocks = <&cpg CPG_MOD 119>;
1771*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1772*724ba675SRob Herring			resets = <&cpg 119>;
1773*724ba675SRob Herring		};
1774*724ba675SRob Herring
1775*724ba675SRob Herring		fdp1@fe944000 {
1776*724ba675SRob Herring			compatible = "renesas,fdp1";
1777*724ba675SRob Herring			reg = <0 0xfe944000 0 0x2400>;
1778*724ba675SRob Herring			interrupts = <GIC_SPI 263 IRQ_TYPE_LEVEL_HIGH>;
1779*724ba675SRob Herring			clocks = <&cpg CPG_MOD 118>;
1780*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1781*724ba675SRob Herring			resets = <&cpg 118>;
1782*724ba675SRob Herring		};
1783*724ba675SRob Herring
1784*724ba675SRob Herring		fdp1@fe948000 {
1785*724ba675SRob Herring			compatible = "renesas,fdp1";
1786*724ba675SRob Herring			reg = <0 0xfe948000 0 0x2400>;
1787*724ba675SRob Herring			interrupts = <GIC_SPI 264 IRQ_TYPE_LEVEL_HIGH>;
1788*724ba675SRob Herring			clocks = <&cpg CPG_MOD 117>;
1789*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1790*724ba675SRob Herring			resets = <&cpg 117>;
1791*724ba675SRob Herring		};
1792*724ba675SRob Herring
1793*724ba675SRob Herring		jpu: jpeg-codec@fe980000 {
1794*724ba675SRob Herring			compatible = "renesas,jpu-r8a7790",
1795*724ba675SRob Herring				     "renesas,rcar-gen2-jpu";
1796*724ba675SRob Herring			reg = <0 0xfe980000 0 0x10300>;
1797*724ba675SRob Herring			interrupts = <GIC_SPI 272 IRQ_TYPE_LEVEL_HIGH>;
1798*724ba675SRob Herring			clocks = <&cpg CPG_MOD 106>;
1799*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1800*724ba675SRob Herring			resets = <&cpg 106>;
1801*724ba675SRob Herring		};
1802*724ba675SRob Herring
1803*724ba675SRob Herring		du: display@feb00000 {
1804*724ba675SRob Herring			compatible = "renesas,du-r8a7790";
1805*724ba675SRob Herring			reg = <0 0xfeb00000 0 0x70000>;
1806*724ba675SRob Herring			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
1807*724ba675SRob Herring				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>,
1808*724ba675SRob Herring				     <GIC_SPI 269 IRQ_TYPE_LEVEL_HIGH>;
1809*724ba675SRob Herring			clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>,
1810*724ba675SRob Herring				 <&cpg CPG_MOD 722>;
1811*724ba675SRob Herring			clock-names = "du.0", "du.1", "du.2";
1812*724ba675SRob Herring			resets = <&cpg 724>;
1813*724ba675SRob Herring			reset-names = "du.0";
1814*724ba675SRob Herring			status = "disabled";
1815*724ba675SRob Herring
1816*724ba675SRob Herring			ports {
1817*724ba675SRob Herring				#address-cells = <1>;
1818*724ba675SRob Herring				#size-cells = <0>;
1819*724ba675SRob Herring
1820*724ba675SRob Herring				port@0 {
1821*724ba675SRob Herring					reg = <0>;
1822*724ba675SRob Herring					du_out_rgb: endpoint {
1823*724ba675SRob Herring					};
1824*724ba675SRob Herring				};
1825*724ba675SRob Herring				port@1 {
1826*724ba675SRob Herring					reg = <1>;
1827*724ba675SRob Herring					du_out_lvds0: endpoint {
1828*724ba675SRob Herring						remote-endpoint = <&lvds0_in>;
1829*724ba675SRob Herring					};
1830*724ba675SRob Herring				};
1831*724ba675SRob Herring				port@2 {
1832*724ba675SRob Herring					reg = <2>;
1833*724ba675SRob Herring					du_out_lvds1: endpoint {
1834*724ba675SRob Herring						remote-endpoint = <&lvds1_in>;
1835*724ba675SRob Herring					};
1836*724ba675SRob Herring				};
1837*724ba675SRob Herring			};
1838*724ba675SRob Herring		};
1839*724ba675SRob Herring
1840*724ba675SRob Herring		lvds0: lvds@feb90000 {
1841*724ba675SRob Herring			compatible = "renesas,r8a7790-lvds";
1842*724ba675SRob Herring			reg = <0 0xfeb90000 0 0x1c>;
1843*724ba675SRob Herring			clocks = <&cpg CPG_MOD 726>;
1844*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1845*724ba675SRob Herring			resets = <&cpg 726>;
1846*724ba675SRob Herring			status = "disabled";
1847*724ba675SRob Herring
1848*724ba675SRob Herring			ports {
1849*724ba675SRob Herring				#address-cells = <1>;
1850*724ba675SRob Herring				#size-cells = <0>;
1851*724ba675SRob Herring
1852*724ba675SRob Herring				port@0 {
1853*724ba675SRob Herring					reg = <0>;
1854*724ba675SRob Herring					lvds0_in: endpoint {
1855*724ba675SRob Herring						remote-endpoint = <&du_out_lvds0>;
1856*724ba675SRob Herring					};
1857*724ba675SRob Herring				};
1858*724ba675SRob Herring				port@1 {
1859*724ba675SRob Herring					reg = <1>;
1860*724ba675SRob Herring					lvds0_out: endpoint {
1861*724ba675SRob Herring					};
1862*724ba675SRob Herring				};
1863*724ba675SRob Herring			};
1864*724ba675SRob Herring		};
1865*724ba675SRob Herring
1866*724ba675SRob Herring		lvds1: lvds@feb94000 {
1867*724ba675SRob Herring			compatible = "renesas,r8a7790-lvds";
1868*724ba675SRob Herring			reg = <0 0xfeb94000 0 0x1c>;
1869*724ba675SRob Herring			clocks = <&cpg CPG_MOD 725>;
1870*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1871*724ba675SRob Herring			resets = <&cpg 725>;
1872*724ba675SRob Herring			status = "disabled";
1873*724ba675SRob Herring
1874*724ba675SRob Herring			ports {
1875*724ba675SRob Herring				#address-cells = <1>;
1876*724ba675SRob Herring				#size-cells = <0>;
1877*724ba675SRob Herring
1878*724ba675SRob Herring				port@0 {
1879*724ba675SRob Herring					reg = <0>;
1880*724ba675SRob Herring					lvds1_in: endpoint {
1881*724ba675SRob Herring						remote-endpoint = <&du_out_lvds1>;
1882*724ba675SRob Herring					};
1883*724ba675SRob Herring				};
1884*724ba675SRob Herring				port@1 {
1885*724ba675SRob Herring					reg = <1>;
1886*724ba675SRob Herring					lvds1_out: endpoint {
1887*724ba675SRob Herring					};
1888*724ba675SRob Herring				};
1889*724ba675SRob Herring			};
1890*724ba675SRob Herring		};
1891*724ba675SRob Herring
1892*724ba675SRob Herring		prr: chipid@ff000044 {
1893*724ba675SRob Herring			compatible = "renesas,prr";
1894*724ba675SRob Herring			reg = <0 0xff000044 0 4>;
1895*724ba675SRob Herring		};
1896*724ba675SRob Herring
1897*724ba675SRob Herring		cmt0: timer@ffca0000 {
1898*724ba675SRob Herring			compatible = "renesas,r8a7790-cmt0",
1899*724ba675SRob Herring				     "renesas,rcar-gen2-cmt0";
1900*724ba675SRob Herring			reg = <0 0xffca0000 0 0x1004>;
1901*724ba675SRob Herring			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
1902*724ba675SRob Herring				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
1903*724ba675SRob Herring			clocks = <&cpg CPG_MOD 124>;
1904*724ba675SRob Herring			clock-names = "fck";
1905*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1906*724ba675SRob Herring			resets = <&cpg 124>;
1907*724ba675SRob Herring
1908*724ba675SRob Herring			status = "disabled";
1909*724ba675SRob Herring		};
1910*724ba675SRob Herring
1911*724ba675SRob Herring		cmt1: timer@e6130000 {
1912*724ba675SRob Herring			compatible = "renesas,r8a7790-cmt1",
1913*724ba675SRob Herring				     "renesas,rcar-gen2-cmt1";
1914*724ba675SRob Herring			reg = <0 0xe6130000 0 0x1004>;
1915*724ba675SRob Herring			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1916*724ba675SRob Herring				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1917*724ba675SRob Herring				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
1918*724ba675SRob Herring				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
1919*724ba675SRob Herring				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1920*724ba675SRob Herring				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1921*724ba675SRob Herring				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
1922*724ba675SRob Herring				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1923*724ba675SRob Herring			clocks = <&cpg CPG_MOD 329>;
1924*724ba675SRob Herring			clock-names = "fck";
1925*724ba675SRob Herring			power-domains = <&sysc R8A7790_PD_ALWAYS_ON>;
1926*724ba675SRob Herring			resets = <&cpg 329>;
1927*724ba675SRob Herring
1928*724ba675SRob Herring			status = "disabled";
1929*724ba675SRob Herring		};
1930*724ba675SRob Herring	};
1931*724ba675SRob Herring
1932*724ba675SRob Herring	thermal-zones {
1933*724ba675SRob Herring		cpu_thermal: cpu-thermal {
1934*724ba675SRob Herring			polling-delay-passive = <0>;
1935*724ba675SRob Herring			polling-delay = <0>;
1936*724ba675SRob Herring
1937*724ba675SRob Herring			thermal-sensors = <&thermal>;
1938*724ba675SRob Herring
1939*724ba675SRob Herring			trips {
1940*724ba675SRob Herring				cpu-crit {
1941*724ba675SRob Herring					temperature = <95000>;
1942*724ba675SRob Herring					hysteresis = <0>;
1943*724ba675SRob Herring					type = "critical";
1944*724ba675SRob Herring				};
1945*724ba675SRob Herring			};
1946*724ba675SRob Herring			cooling-maps {
1947*724ba675SRob Herring			};
1948*724ba675SRob Herring		};
1949*724ba675SRob Herring	};
1950*724ba675SRob Herring
1951*724ba675SRob Herring	timer {
1952*724ba675SRob Herring		compatible = "arm,armv7-timer";
1953*724ba675SRob Herring		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
1954*724ba675SRob Herring				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
1955*724ba675SRob Herring				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>,
1956*724ba675SRob Herring				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(8) | IRQ_TYPE_LEVEL_LOW)>;
1957*724ba675SRob Herring	};
1958*724ba675SRob Herring
1959*724ba675SRob Herring	/* External USB clock - can be overridden by the board */
1960*724ba675SRob Herring	usb_extal_clk: usb_extal {
1961*724ba675SRob Herring		compatible = "fixed-clock";
1962*724ba675SRob Herring		#clock-cells = <0>;
1963*724ba675SRob Herring		clock-frequency = <48000000>;
1964*724ba675SRob Herring	};
1965*724ba675SRob Herring};
1966