1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Device Tree Source for the R-Car H1 (R8A77790) SoC
4*724ba675SRob Herring *
5*724ba675SRob Herring * Copyright (C) 2013 Renesas Solutions Corp.
6*724ba675SRob Herring * Copyright (C) 2013 Simon Horman
7*724ba675SRob Herring */
8*724ba675SRob Herring
9*724ba675SRob Herring#include <dt-bindings/clock/r8a7779-clock.h>
10*724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
11*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
12*724ba675SRob Herring#include <dt-bindings/power/r8a7779-sysc.h>
13*724ba675SRob Herring
14*724ba675SRob Herring/ {
15*724ba675SRob Herring	compatible = "renesas,r8a7779";
16*724ba675SRob Herring	interrupt-parent = <&gic>;
17*724ba675SRob Herring	#address-cells = <1>;
18*724ba675SRob Herring	#size-cells = <1>;
19*724ba675SRob Herring
20*724ba675SRob Herring	cpus {
21*724ba675SRob Herring		#address-cells = <1>;
22*724ba675SRob Herring		#size-cells = <0>;
23*724ba675SRob Herring
24*724ba675SRob Herring		cpu@0 {
25*724ba675SRob Herring			device_type = "cpu";
26*724ba675SRob Herring			compatible = "arm,cortex-a9";
27*724ba675SRob Herring			reg = <0>;
28*724ba675SRob Herring			clock-frequency = <1000000000>;
29*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_Z>;
30*724ba675SRob Herring		};
31*724ba675SRob Herring		cpu@1 {
32*724ba675SRob Herring			device_type = "cpu";
33*724ba675SRob Herring			compatible = "arm,cortex-a9";
34*724ba675SRob Herring			reg = <1>;
35*724ba675SRob Herring			clock-frequency = <1000000000>;
36*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_Z>;
37*724ba675SRob Herring			power-domains = <&sysc R8A7779_PD_ARM1>;
38*724ba675SRob Herring		};
39*724ba675SRob Herring		cpu@2 {
40*724ba675SRob Herring			device_type = "cpu";
41*724ba675SRob Herring			compatible = "arm,cortex-a9";
42*724ba675SRob Herring			reg = <2>;
43*724ba675SRob Herring			clock-frequency = <1000000000>;
44*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_Z>;
45*724ba675SRob Herring			power-domains = <&sysc R8A7779_PD_ARM2>;
46*724ba675SRob Herring		};
47*724ba675SRob Herring		cpu@3 {
48*724ba675SRob Herring			device_type = "cpu";
49*724ba675SRob Herring			compatible = "arm,cortex-a9";
50*724ba675SRob Herring			reg = <3>;
51*724ba675SRob Herring			clock-frequency = <1000000000>;
52*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_Z>;
53*724ba675SRob Herring			power-domains = <&sysc R8A7779_PD_ARM3>;
54*724ba675SRob Herring		};
55*724ba675SRob Herring	};
56*724ba675SRob Herring
57*724ba675SRob Herring	aliases {
58*724ba675SRob Herring		spi0 = &hspi0;
59*724ba675SRob Herring		spi1 = &hspi1;
60*724ba675SRob Herring		spi2 = &hspi2;
61*724ba675SRob Herring	};
62*724ba675SRob Herring
63*724ba675SRob Herring	gic: interrupt-controller@f0001000 {
64*724ba675SRob Herring		compatible = "arm,cortex-a9-gic";
65*724ba675SRob Herring		#interrupt-cells = <3>;
66*724ba675SRob Herring		interrupt-controller;
67*724ba675SRob Herring		reg = <0xf0001000 0x1000>,
68*724ba675SRob Herring		      <0xf0000100 0x100>;
69*724ba675SRob Herring	};
70*724ba675SRob Herring
71*724ba675SRob Herring	timer@f0000200 {
72*724ba675SRob Herring		compatible = "arm,cortex-a9-global-timer";
73*724ba675SRob Herring		reg = <0xf0000200 0x100>;
74*724ba675SRob Herring		interrupts = <GIC_PPI 11
75*724ba675SRob Herring			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
76*724ba675SRob Herring		clocks = <&cpg_clocks R8A7779_CLK_ZS>;
77*724ba675SRob Herring	};
78*724ba675SRob Herring
79*724ba675SRob Herring	timer@f0000600 {
80*724ba675SRob Herring		compatible = "arm,cortex-a9-twd-timer";
81*724ba675SRob Herring		reg = <0xf0000600 0x20>;
82*724ba675SRob Herring		interrupts = <GIC_PPI 13
83*724ba675SRob Herring			(GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>;
84*724ba675SRob Herring		clocks = <&cpg_clocks R8A7779_CLK_ZS>;
85*724ba675SRob Herring	};
86*724ba675SRob Herring
87*724ba675SRob Herring	gpio0: gpio@ffc40000 {
88*724ba675SRob Herring		compatible = "renesas,gpio-r8a7779", "renesas,rcar-gen1-gpio";
89*724ba675SRob Herring		reg = <0xffc40000 0x2c>;
90*724ba675SRob Herring		interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>;
91*724ba675SRob Herring		#gpio-cells = <2>;
92*724ba675SRob Herring		gpio-controller;
93*724ba675SRob Herring		gpio-ranges = <&pfc 0 0 32>;
94*724ba675SRob Herring		#interrupt-cells = <2>;
95*724ba675SRob Herring		interrupt-controller;
96*724ba675SRob Herring	};
97*724ba675SRob Herring
98*724ba675SRob Herring	gpio1: gpio@ffc41000 {
99*724ba675SRob Herring		compatible = "renesas,gpio-r8a7779", "renesas,rcar-gen1-gpio";
100*724ba675SRob Herring		reg = <0xffc41000 0x2c>;
101*724ba675SRob Herring		interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>;
102*724ba675SRob Herring		#gpio-cells = <2>;
103*724ba675SRob Herring		gpio-controller;
104*724ba675SRob Herring		gpio-ranges = <&pfc 0 32 32>;
105*724ba675SRob Herring		#interrupt-cells = <2>;
106*724ba675SRob Herring		interrupt-controller;
107*724ba675SRob Herring	};
108*724ba675SRob Herring
109*724ba675SRob Herring	gpio2: gpio@ffc42000 {
110*724ba675SRob Herring		compatible = "renesas,gpio-r8a7779", "renesas,rcar-gen1-gpio";
111*724ba675SRob Herring		reg = <0xffc42000 0x2c>;
112*724ba675SRob Herring		interrupts = <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
113*724ba675SRob Herring		#gpio-cells = <2>;
114*724ba675SRob Herring		gpio-controller;
115*724ba675SRob Herring		gpio-ranges = <&pfc 0 64 32>;
116*724ba675SRob Herring		#interrupt-cells = <2>;
117*724ba675SRob Herring		interrupt-controller;
118*724ba675SRob Herring	};
119*724ba675SRob Herring
120*724ba675SRob Herring	gpio3: gpio@ffc43000 {
121*724ba675SRob Herring		compatible = "renesas,gpio-r8a7779", "renesas,rcar-gen1-gpio";
122*724ba675SRob Herring		reg = <0xffc43000 0x2c>;
123*724ba675SRob Herring		interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
124*724ba675SRob Herring		#gpio-cells = <2>;
125*724ba675SRob Herring		gpio-controller;
126*724ba675SRob Herring		gpio-ranges = <&pfc 0 96 32>;
127*724ba675SRob Herring		#interrupt-cells = <2>;
128*724ba675SRob Herring		interrupt-controller;
129*724ba675SRob Herring	};
130*724ba675SRob Herring
131*724ba675SRob Herring	gpio4: gpio@ffc44000 {
132*724ba675SRob Herring		compatible = "renesas,gpio-r8a7779", "renesas,rcar-gen1-gpio";
133*724ba675SRob Herring		reg = <0xffc44000 0x2c>;
134*724ba675SRob Herring		interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
135*724ba675SRob Herring		#gpio-cells = <2>;
136*724ba675SRob Herring		gpio-controller;
137*724ba675SRob Herring		gpio-ranges = <&pfc 0 128 32>;
138*724ba675SRob Herring		#interrupt-cells = <2>;
139*724ba675SRob Herring		interrupt-controller;
140*724ba675SRob Herring	};
141*724ba675SRob Herring
142*724ba675SRob Herring	gpio5: gpio@ffc45000 {
143*724ba675SRob Herring		compatible = "renesas,gpio-r8a7779", "renesas,rcar-gen1-gpio";
144*724ba675SRob Herring		reg = <0xffc45000 0x2c>;
145*724ba675SRob Herring		interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
146*724ba675SRob Herring		#gpio-cells = <2>;
147*724ba675SRob Herring		gpio-controller;
148*724ba675SRob Herring		gpio-ranges = <&pfc 0 160 32>;
149*724ba675SRob Herring		#interrupt-cells = <2>;
150*724ba675SRob Herring		interrupt-controller;
151*724ba675SRob Herring	};
152*724ba675SRob Herring
153*724ba675SRob Herring	gpio6: gpio@ffc46000 {
154*724ba675SRob Herring		compatible = "renesas,gpio-r8a7779", "renesas,rcar-gen1-gpio";
155*724ba675SRob Herring		reg = <0xffc46000 0x2c>;
156*724ba675SRob Herring		interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
157*724ba675SRob Herring		#gpio-cells = <2>;
158*724ba675SRob Herring		gpio-controller;
159*724ba675SRob Herring		gpio-ranges = <&pfc 0 192 9>;
160*724ba675SRob Herring		#interrupt-cells = <2>;
161*724ba675SRob Herring		interrupt-controller;
162*724ba675SRob Herring	};
163*724ba675SRob Herring
164*724ba675SRob Herring	irqpin0: interrupt-controller@fe78001c {
165*724ba675SRob Herring		compatible = "renesas,intc-irqpin-r8a7779", "renesas,intc-irqpin";
166*724ba675SRob Herring		#interrupt-cells = <2>;
167*724ba675SRob Herring		status = "disabled";
168*724ba675SRob Herring		interrupt-controller;
169*724ba675SRob Herring		reg = <0xfe78001c 4>,
170*724ba675SRob Herring			<0xfe780010 4>,
171*724ba675SRob Herring			<0xfe780024 4>,
172*724ba675SRob Herring			<0xfe780044 4>,
173*724ba675SRob Herring			<0xfe780064 4>,
174*724ba675SRob Herring			<0xfe780000 4>;
175*724ba675SRob Herring		interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>,
176*724ba675SRob Herring			     <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>,
177*724ba675SRob Herring			     <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>,
178*724ba675SRob Herring			     <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
179*724ba675SRob Herring		sense-bitfield-width = <2>;
180*724ba675SRob Herring	};
181*724ba675SRob Herring
182*724ba675SRob Herring	i2c0: i2c@ffc70000 {
183*724ba675SRob Herring		#address-cells = <1>;
184*724ba675SRob Herring		#size-cells = <0>;
185*724ba675SRob Herring		compatible = "renesas,i2c-r8a7779", "renesas,rcar-gen1-i2c";
186*724ba675SRob Herring		reg = <0xffc70000 0x1000>;
187*724ba675SRob Herring		interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
188*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_I2C0>;
189*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
190*724ba675SRob Herring		status = "disabled";
191*724ba675SRob Herring	};
192*724ba675SRob Herring
193*724ba675SRob Herring	i2c1: i2c@ffc71000 {
194*724ba675SRob Herring		#address-cells = <1>;
195*724ba675SRob Herring		#size-cells = <0>;
196*724ba675SRob Herring		compatible = "renesas,i2c-r8a7779", "renesas,rcar-gen1-i2c";
197*724ba675SRob Herring		reg = <0xffc71000 0x1000>;
198*724ba675SRob Herring		interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
199*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_I2C1>;
200*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
201*724ba675SRob Herring		i2c-scl-internal-delay-ns = <5>;
202*724ba675SRob Herring		status = "disabled";
203*724ba675SRob Herring	};
204*724ba675SRob Herring
205*724ba675SRob Herring	i2c2: i2c@ffc72000 {
206*724ba675SRob Herring		#address-cells = <1>;
207*724ba675SRob Herring		#size-cells = <0>;
208*724ba675SRob Herring		compatible = "renesas,i2c-r8a7779", "renesas,rcar-gen1-i2c";
209*724ba675SRob Herring		reg = <0xffc72000 0x1000>;
210*724ba675SRob Herring		interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
211*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_I2C2>;
212*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
213*724ba675SRob Herring		i2c-scl-internal-delay-ns = <5>;
214*724ba675SRob Herring		status = "disabled";
215*724ba675SRob Herring	};
216*724ba675SRob Herring
217*724ba675SRob Herring	i2c3: i2c@ffc73000 {
218*724ba675SRob Herring		#address-cells = <1>;
219*724ba675SRob Herring		#size-cells = <0>;
220*724ba675SRob Herring		compatible = "renesas,i2c-r8a7779", "renesas,rcar-gen1-i2c";
221*724ba675SRob Herring		reg = <0xffc73000 0x1000>;
222*724ba675SRob Herring		interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
223*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_I2C3>;
224*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
225*724ba675SRob Herring		i2c-scl-internal-delay-ns = <5>;
226*724ba675SRob Herring		status = "disabled";
227*724ba675SRob Herring	};
228*724ba675SRob Herring
229*724ba675SRob Herring	scif0: serial@ffe40000 {
230*724ba675SRob Herring		compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
231*724ba675SRob Herring			     "renesas,scif";
232*724ba675SRob Herring		reg = <0xffe40000 0x100>;
233*724ba675SRob Herring		interrupts = <GIC_SPI 88 IRQ_TYPE_LEVEL_HIGH>;
234*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_SCIF0>,
235*724ba675SRob Herring			 <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
236*724ba675SRob Herring		clock-names = "fck", "brg_int", "scif_clk";
237*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
238*724ba675SRob Herring		status = "disabled";
239*724ba675SRob Herring	};
240*724ba675SRob Herring
241*724ba675SRob Herring	scif1: serial@ffe41000 {
242*724ba675SRob Herring		compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
243*724ba675SRob Herring			     "renesas,scif";
244*724ba675SRob Herring		reg = <0xffe41000 0x100>;
245*724ba675SRob Herring		interrupts = <GIC_SPI 89 IRQ_TYPE_LEVEL_HIGH>;
246*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_SCIF1>,
247*724ba675SRob Herring			 <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
248*724ba675SRob Herring		clock-names = "fck", "brg_int", "scif_clk";
249*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
250*724ba675SRob Herring		status = "disabled";
251*724ba675SRob Herring	};
252*724ba675SRob Herring
253*724ba675SRob Herring	scif2: serial@ffe42000 {
254*724ba675SRob Herring		compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
255*724ba675SRob Herring			     "renesas,scif";
256*724ba675SRob Herring		reg = <0xffe42000 0x100>;
257*724ba675SRob Herring		interrupts = <GIC_SPI 90 IRQ_TYPE_LEVEL_HIGH>;
258*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_SCIF2>,
259*724ba675SRob Herring			 <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
260*724ba675SRob Herring		clock-names = "fck", "brg_int", "scif_clk";
261*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
262*724ba675SRob Herring		status = "disabled";
263*724ba675SRob Herring	};
264*724ba675SRob Herring
265*724ba675SRob Herring	scif3: serial@ffe43000 {
266*724ba675SRob Herring		compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
267*724ba675SRob Herring			     "renesas,scif";
268*724ba675SRob Herring		reg = <0xffe43000 0x100>;
269*724ba675SRob Herring		interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
270*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_SCIF3>,
271*724ba675SRob Herring			 <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
272*724ba675SRob Herring		clock-names = "fck", "brg_int", "scif_clk";
273*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
274*724ba675SRob Herring		status = "disabled";
275*724ba675SRob Herring	};
276*724ba675SRob Herring
277*724ba675SRob Herring	scif4: serial@ffe44000 {
278*724ba675SRob Herring		compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
279*724ba675SRob Herring			     "renesas,scif";
280*724ba675SRob Herring		reg = <0xffe44000 0x100>;
281*724ba675SRob Herring		interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
282*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_SCIF4>,
283*724ba675SRob Herring			 <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
284*724ba675SRob Herring		clock-names = "fck", "brg_int", "scif_clk";
285*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
286*724ba675SRob Herring		status = "disabled";
287*724ba675SRob Herring	};
288*724ba675SRob Herring
289*724ba675SRob Herring	scif5: serial@ffe45000 {
290*724ba675SRob Herring		compatible = "renesas,scif-r8a7779", "renesas,rcar-gen1-scif",
291*724ba675SRob Herring			     "renesas,scif";
292*724ba675SRob Herring		reg = <0xffe45000 0x100>;
293*724ba675SRob Herring		interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
294*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_SCIF5>,
295*724ba675SRob Herring			 <&cpg_clocks R8A7779_CLK_S1>, <&scif_clk>;
296*724ba675SRob Herring		clock-names = "fck", "brg_int", "scif_clk";
297*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
298*724ba675SRob Herring		status = "disabled";
299*724ba675SRob Herring	};
300*724ba675SRob Herring
301*724ba675SRob Herring	hscif0: serial@ffe48000 {
302*724ba675SRob Herring		compatible = "renesas,hscif-r8a7779",
303*724ba675SRob Herring			     "renesas,rcar-gen1-hscif", "renesas,hscif";
304*724ba675SRob Herring		reg = <0xffe48000 96>;
305*724ba675SRob Herring		interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
306*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_HSCIF0>,
307*724ba675SRob Herring			 <&cpg_clocks R8A7779_CLK_S>,
308*724ba675SRob Herring			 <&scif_clk>;
309*724ba675SRob Herring		clock-names = "fck", "brg_int", "scif_clk";
310*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
311*724ba675SRob Herring		status = "disabled";
312*724ba675SRob Herring	};
313*724ba675SRob Herring
314*724ba675SRob Herring	hscif1: serial@ffe49000 {
315*724ba675SRob Herring		compatible = "renesas,hscif-r8a7779",
316*724ba675SRob Herring			     "renesas,rcar-gen1-hscif", "renesas,hscif";
317*724ba675SRob Herring		reg = <0xffe49000 96>;
318*724ba675SRob Herring		interrupts = <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>;
319*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_HSCIF1>,
320*724ba675SRob Herring			 <&cpg_clocks R8A7779_CLK_S>,
321*724ba675SRob Herring			 <&scif_clk>;
322*724ba675SRob Herring		clock-names = "fck", "brg_int", "scif_clk";
323*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
324*724ba675SRob Herring		status = "disabled";
325*724ba675SRob Herring	};
326*724ba675SRob Herring
327*724ba675SRob Herring	pwm0: pwm@ffe50000 {
328*724ba675SRob Herring		compatible = "renesas,pwm-r8a7779", "renesas,pwm-rcar";
329*724ba675SRob Herring		reg = <0xffe50000 0x8>;
330*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_PWM>;
331*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
332*724ba675SRob Herring		#pwm-cells = <2>;
333*724ba675SRob Herring		status = "disabled";
334*724ba675SRob Herring	};
335*724ba675SRob Herring
336*724ba675SRob Herring	pwm1: pwm@ffe51000 {
337*724ba675SRob Herring		compatible = "renesas,pwm-r8a7779", "renesas,pwm-rcar";
338*724ba675SRob Herring		reg = <0xffe51000 0x8>;
339*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_PWM>;
340*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
341*724ba675SRob Herring		#pwm-cells = <2>;
342*724ba675SRob Herring		status = "disabled";
343*724ba675SRob Herring	};
344*724ba675SRob Herring
345*724ba675SRob Herring	pwm2: pwm@ffe52000 {
346*724ba675SRob Herring		compatible = "renesas,pwm-r8a7779", "renesas,pwm-rcar";
347*724ba675SRob Herring		reg = <0xffe52000 0x8>;
348*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_PWM>;
349*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
350*724ba675SRob Herring		#pwm-cells = <2>;
351*724ba675SRob Herring		status = "disabled";
352*724ba675SRob Herring	};
353*724ba675SRob Herring
354*724ba675SRob Herring	pwm3: pwm@ffe53000 {
355*724ba675SRob Herring		compatible = "renesas,pwm-r8a7779", "renesas,pwm-rcar";
356*724ba675SRob Herring		reg = <0xffe53000 0x8>;
357*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_PWM>;
358*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
359*724ba675SRob Herring		#pwm-cells = <2>;
360*724ba675SRob Herring		status = "disabled";
361*724ba675SRob Herring	};
362*724ba675SRob Herring
363*724ba675SRob Herring	pwm4: pwm@ffe54000 {
364*724ba675SRob Herring		compatible = "renesas,pwm-r8a7779", "renesas,pwm-rcar";
365*724ba675SRob Herring		reg = <0xffe54000 0x8>;
366*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_PWM>;
367*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
368*724ba675SRob Herring		#pwm-cells = <2>;
369*724ba675SRob Herring		status = "disabled";
370*724ba675SRob Herring	};
371*724ba675SRob Herring
372*724ba675SRob Herring	pwm5: pwm@ffe55000 {
373*724ba675SRob Herring		compatible = "renesas,pwm-r8a7779", "renesas,pwm-rcar";
374*724ba675SRob Herring		reg = <0xffe55000 0x8>;
375*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_PWM>;
376*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
377*724ba675SRob Herring		#pwm-cells = <2>;
378*724ba675SRob Herring		status = "disabled";
379*724ba675SRob Herring	};
380*724ba675SRob Herring
381*724ba675SRob Herring	pwm6: pwm@ffe56000 {
382*724ba675SRob Herring		compatible = "renesas,pwm-r8a7779", "renesas,pwm-rcar";
383*724ba675SRob Herring		reg = <0xffe56000 0x8>;
384*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_PWM>;
385*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
386*724ba675SRob Herring		#pwm-cells = <2>;
387*724ba675SRob Herring		status = "disabled";
388*724ba675SRob Herring	};
389*724ba675SRob Herring
390*724ba675SRob Herring	pfc: pinctrl@fffc0000 {
391*724ba675SRob Herring		compatible = "renesas,pfc-r8a7779";
392*724ba675SRob Herring		reg = <0xfffc0000 0x23c>;
393*724ba675SRob Herring	};
394*724ba675SRob Herring
395*724ba675SRob Herring	thermal@ffc48000 {
396*724ba675SRob Herring		compatible = "renesas,thermal-r8a7779", "renesas,rcar-thermal";
397*724ba675SRob Herring		reg = <0xffc48000 0x38>;
398*724ba675SRob Herring	};
399*724ba675SRob Herring
400*724ba675SRob Herring	tmu0: timer@ffd80000 {
401*724ba675SRob Herring		compatible = "renesas,tmu-r8a7779", "renesas,tmu";
402*724ba675SRob Herring		reg = <0xffd80000 0x30>;
403*724ba675SRob Herring		interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>,
404*724ba675SRob Herring			     <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>,
405*724ba675SRob Herring			     <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
406*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_TMU0>;
407*724ba675SRob Herring		clock-names = "fck";
408*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
409*724ba675SRob Herring
410*724ba675SRob Herring		#renesas,channels = <3>;
411*724ba675SRob Herring
412*724ba675SRob Herring		status = "disabled";
413*724ba675SRob Herring	};
414*724ba675SRob Herring
415*724ba675SRob Herring	tmu1: timer@ffd81000 {
416*724ba675SRob Herring		compatible = "renesas,tmu-r8a7779", "renesas,tmu";
417*724ba675SRob Herring		reg = <0xffd81000 0x30>;
418*724ba675SRob Herring		interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>,
419*724ba675SRob Herring			     <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>,
420*724ba675SRob Herring			     <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
421*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_TMU1>;
422*724ba675SRob Herring		clock-names = "fck";
423*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
424*724ba675SRob Herring
425*724ba675SRob Herring		#renesas,channels = <3>;
426*724ba675SRob Herring
427*724ba675SRob Herring		status = "disabled";
428*724ba675SRob Herring	};
429*724ba675SRob Herring
430*724ba675SRob Herring	tmu2: timer@ffd82000 {
431*724ba675SRob Herring		compatible = "renesas,tmu-r8a7779", "renesas,tmu";
432*724ba675SRob Herring		reg = <0xffd82000 0x30>;
433*724ba675SRob Herring		interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
434*724ba675SRob Herring			     <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>,
435*724ba675SRob Herring			     <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
436*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_TMU2>;
437*724ba675SRob Herring		clock-names = "fck";
438*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
439*724ba675SRob Herring
440*724ba675SRob Herring		#renesas,channels = <3>;
441*724ba675SRob Herring
442*724ba675SRob Herring		status = "disabled";
443*724ba675SRob Herring	};
444*724ba675SRob Herring
445*724ba675SRob Herring	sata: sata@fc600000 {
446*724ba675SRob Herring		compatible = "renesas,sata-r8a7779";
447*724ba675SRob Herring		reg = <0xfc600000 0x200000>;
448*724ba675SRob Herring		interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
449*724ba675SRob Herring		clocks = <&mstp1_clks R8A7779_CLK_SATA>;
450*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
451*724ba675SRob Herring		status = "disabled";
452*724ba675SRob Herring	};
453*724ba675SRob Herring
454*724ba675SRob Herring	sdhi0: mmc@ffe4c000 {
455*724ba675SRob Herring		compatible = "renesas,sdhi-r8a7779",
456*724ba675SRob Herring			     "renesas,rcar-gen1-sdhi";
457*724ba675SRob Herring		reg = <0xffe4c000 0x100>;
458*724ba675SRob Herring		interrupts = <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>;
459*724ba675SRob Herring		clocks = <&mstp3_clks R8A7779_CLK_SDHI0>;
460*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
461*724ba675SRob Herring		status = "disabled";
462*724ba675SRob Herring	};
463*724ba675SRob Herring
464*724ba675SRob Herring	sdhi1: mmc@ffe4d000 {
465*724ba675SRob Herring		compatible = "renesas,sdhi-r8a7779",
466*724ba675SRob Herring			     "renesas,rcar-gen1-sdhi";
467*724ba675SRob Herring		reg = <0xffe4d000 0x100>;
468*724ba675SRob Herring		interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
469*724ba675SRob Herring		clocks = <&mstp3_clks R8A7779_CLK_SDHI1>;
470*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
471*724ba675SRob Herring		status = "disabled";
472*724ba675SRob Herring	};
473*724ba675SRob Herring
474*724ba675SRob Herring	sdhi2: mmc@ffe4e000 {
475*724ba675SRob Herring		compatible = "renesas,sdhi-r8a7779",
476*724ba675SRob Herring			     "renesas,rcar-gen1-sdhi";
477*724ba675SRob Herring		reg = <0xffe4e000 0x100>;
478*724ba675SRob Herring		interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
479*724ba675SRob Herring		clocks = <&mstp3_clks R8A7779_CLK_SDHI2>;
480*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
481*724ba675SRob Herring		status = "disabled";
482*724ba675SRob Herring	};
483*724ba675SRob Herring
484*724ba675SRob Herring	sdhi3: mmc@ffe4f000 {
485*724ba675SRob Herring		compatible = "renesas,sdhi-r8a7779",
486*724ba675SRob Herring			     "renesas,rcar-gen1-sdhi";
487*724ba675SRob Herring		reg = <0xffe4f000 0x100>;
488*724ba675SRob Herring		interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
489*724ba675SRob Herring		clocks = <&mstp3_clks R8A7779_CLK_SDHI3>;
490*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
491*724ba675SRob Herring		status = "disabled";
492*724ba675SRob Herring	};
493*724ba675SRob Herring
494*724ba675SRob Herring	hspi0: spi@fffc7000 {
495*724ba675SRob Herring		compatible = "renesas,hspi-r8a7779", "renesas,hspi";
496*724ba675SRob Herring		reg = <0xfffc7000 0x18>;
497*724ba675SRob Herring		interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
498*724ba675SRob Herring		#address-cells = <1>;
499*724ba675SRob Herring		#size-cells = <0>;
500*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
501*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
502*724ba675SRob Herring		status = "disabled";
503*724ba675SRob Herring	};
504*724ba675SRob Herring
505*724ba675SRob Herring	hspi1: spi@fffc8000 {
506*724ba675SRob Herring		compatible = "renesas,hspi-r8a7779", "renesas,hspi";
507*724ba675SRob Herring		reg = <0xfffc8000 0x18>;
508*724ba675SRob Herring		interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
509*724ba675SRob Herring		#address-cells = <1>;
510*724ba675SRob Herring		#size-cells = <0>;
511*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
512*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
513*724ba675SRob Herring		status = "disabled";
514*724ba675SRob Herring	};
515*724ba675SRob Herring
516*724ba675SRob Herring	hspi2: spi@fffc6000 {
517*724ba675SRob Herring		compatible = "renesas,hspi-r8a7779", "renesas,hspi";
518*724ba675SRob Herring		reg = <0xfffc6000 0x18>;
519*724ba675SRob Herring		interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
520*724ba675SRob Herring		#address-cells = <1>;
521*724ba675SRob Herring		#size-cells = <0>;
522*724ba675SRob Herring		clocks = <&mstp0_clks R8A7779_CLK_HSPI>;
523*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
524*724ba675SRob Herring		status = "disabled";
525*724ba675SRob Herring	};
526*724ba675SRob Herring
527*724ba675SRob Herring	du: display@fff80000 {
528*724ba675SRob Herring		compatible = "renesas,du-r8a7779";
529*724ba675SRob Herring		reg = <0xfff80000 0x40000>;
530*724ba675SRob Herring		interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
531*724ba675SRob Herring		clocks = <&mstp1_clks R8A7779_CLK_DU>;
532*724ba675SRob Herring		clock-names = "du.0";
533*724ba675SRob Herring		power-domains = <&sysc R8A7779_PD_ALWAYS_ON>;
534*724ba675SRob Herring		status = "disabled";
535*724ba675SRob Herring
536*724ba675SRob Herring		ports {
537*724ba675SRob Herring			#address-cells = <1>;
538*724ba675SRob Herring			#size-cells = <0>;
539*724ba675SRob Herring
540*724ba675SRob Herring			port@0 {
541*724ba675SRob Herring				reg = <0>;
542*724ba675SRob Herring				du_out_rgb0: endpoint {
543*724ba675SRob Herring				};
544*724ba675SRob Herring			};
545*724ba675SRob Herring			port@1 {
546*724ba675SRob Herring				reg = <1>;
547*724ba675SRob Herring				du_out_rgb1: endpoint {
548*724ba675SRob Herring				};
549*724ba675SRob Herring			};
550*724ba675SRob Herring		};
551*724ba675SRob Herring	};
552*724ba675SRob Herring
553*724ba675SRob Herring	clocks {
554*724ba675SRob Herring		#address-cells = <1>;
555*724ba675SRob Herring		#size-cells = <1>;
556*724ba675SRob Herring		ranges;
557*724ba675SRob Herring
558*724ba675SRob Herring		/* External root clock */
559*724ba675SRob Herring		extal_clk: extal {
560*724ba675SRob Herring			compatible = "fixed-clock";
561*724ba675SRob Herring			#clock-cells = <0>;
562*724ba675SRob Herring			/* This value must be overriden by the board. */
563*724ba675SRob Herring			clock-frequency = <0>;
564*724ba675SRob Herring		};
565*724ba675SRob Herring
566*724ba675SRob Herring		/* External SCIF clock */
567*724ba675SRob Herring		scif_clk: scif {
568*724ba675SRob Herring			compatible = "fixed-clock";
569*724ba675SRob Herring			#clock-cells = <0>;
570*724ba675SRob Herring			/* This value must be overridden by the board. */
571*724ba675SRob Herring			clock-frequency = <0>;
572*724ba675SRob Herring		};
573*724ba675SRob Herring
574*724ba675SRob Herring		/* Special CPG clocks */
575*724ba675SRob Herring		cpg_clocks: clocks@ffc80000 {
576*724ba675SRob Herring			compatible = "renesas,r8a7779-cpg-clocks";
577*724ba675SRob Herring			reg = <0xffc80000 0x30>;
578*724ba675SRob Herring			clocks = <&extal_clk>;
579*724ba675SRob Herring			#clock-cells = <1>;
580*724ba675SRob Herring			clock-output-names = "plla", "z", "zs", "s",
581*724ba675SRob Herring					     "s1", "p", "b", "out";
582*724ba675SRob Herring			#power-domain-cells = <0>;
583*724ba675SRob Herring		};
584*724ba675SRob Herring
585*724ba675SRob Herring		/* Fixed factor clocks */
586*724ba675SRob Herring		i_clk: i {
587*724ba675SRob Herring			compatible = "fixed-factor-clock";
588*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
589*724ba675SRob Herring			#clock-cells = <0>;
590*724ba675SRob Herring			clock-div = <2>;
591*724ba675SRob Herring			clock-mult = <1>;
592*724ba675SRob Herring		};
593*724ba675SRob Herring		s3_clk: s3 {
594*724ba675SRob Herring			compatible = "fixed-factor-clock";
595*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
596*724ba675SRob Herring			#clock-cells = <0>;
597*724ba675SRob Herring			clock-div = <8>;
598*724ba675SRob Herring			clock-mult = <1>;
599*724ba675SRob Herring		};
600*724ba675SRob Herring		s4_clk: s4 {
601*724ba675SRob Herring			compatible = "fixed-factor-clock";
602*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
603*724ba675SRob Herring			#clock-cells = <0>;
604*724ba675SRob Herring			clock-div = <16>;
605*724ba675SRob Herring			clock-mult = <1>;
606*724ba675SRob Herring		};
607*724ba675SRob Herring		g_clk: g {
608*724ba675SRob Herring			compatible = "fixed-factor-clock";
609*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_PLLA>;
610*724ba675SRob Herring			#clock-cells = <0>;
611*724ba675SRob Herring			clock-div = <24>;
612*724ba675SRob Herring			clock-mult = <1>;
613*724ba675SRob Herring		};
614*724ba675SRob Herring
615*724ba675SRob Herring		/* Gate clocks */
616*724ba675SRob Herring		mstp0_clks: clocks@ffc80030 {
617*724ba675SRob Herring			compatible = "renesas,r8a7779-mstp-clocks",
618*724ba675SRob Herring				     "renesas,cpg-mstp-clocks";
619*724ba675SRob Herring			reg = <0xffc80030 4>;
620*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_P>,
621*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_S>,
622*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
623*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
624*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
625*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_S>,
626*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_S>,
627*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
628*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
629*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
630*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
631*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
632*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
633*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
634*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
635*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
636*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>;
637*724ba675SRob Herring			#clock-cells = <1>;
638*724ba675SRob Herring			clock-indices = <
639*724ba675SRob Herring				R8A7779_CLK_PWM R8A7779_CLK_HSPI
640*724ba675SRob Herring				R8A7779_CLK_TMU2 R8A7779_CLK_TMU1
641*724ba675SRob Herring				R8A7779_CLK_TMU0 R8A7779_CLK_HSCIF1
642*724ba675SRob Herring				R8A7779_CLK_HSCIF0 R8A7779_CLK_SCIF5
643*724ba675SRob Herring				R8A7779_CLK_SCIF4 R8A7779_CLK_SCIF3
644*724ba675SRob Herring				R8A7779_CLK_SCIF2 R8A7779_CLK_SCIF1
645*724ba675SRob Herring				R8A7779_CLK_SCIF0 R8A7779_CLK_I2C3
646*724ba675SRob Herring				R8A7779_CLK_I2C2 R8A7779_CLK_I2C1
647*724ba675SRob Herring				R8A7779_CLK_I2C0
648*724ba675SRob Herring			>;
649*724ba675SRob Herring			clock-output-names =
650*724ba675SRob Herring				"pwm", "hspi", "tmu2", "tmu1", "tmu0",
651*724ba675SRob Herring				"hscif1", "hscif0", "scif5", "scif4", "scif3",
652*724ba675SRob Herring				"scif2", "scif1", "scif0", "i2c3", "i2c2",
653*724ba675SRob Herring				"i2c1", "i2c0";
654*724ba675SRob Herring		};
655*724ba675SRob Herring		mstp1_clks: clocks@ffc80034 {
656*724ba675SRob Herring			compatible = "renesas,r8a7779-mstp-clocks",
657*724ba675SRob Herring				     "renesas,cpg-mstp-clocks";
658*724ba675SRob Herring			reg = <0xffc80034 4>, <0xffc80044 4>;
659*724ba675SRob Herring			clocks = <&cpg_clocks R8A7779_CLK_P>,
660*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
661*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_S>,
662*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_S>,
663*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_S>,
664*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_S>,
665*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
666*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
667*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_P>,
668*724ba675SRob Herring				 <&cpg_clocks R8A7779_CLK_S>;
669*724ba675SRob Herring			#clock-cells = <1>;
670*724ba675SRob Herring			clock-indices = <
671*724ba675SRob Herring				R8A7779_CLK_USB01 R8A7779_CLK_USB2
672*724ba675SRob Herring				R8A7779_CLK_DU R8A7779_CLK_VIN2
673*724ba675SRob Herring				R8A7779_CLK_VIN1 R8A7779_CLK_VIN0
674*724ba675SRob Herring				R8A7779_CLK_ETHER R8A7779_CLK_SATA
675*724ba675SRob Herring				R8A7779_CLK_PCIE R8A7779_CLK_VIN3
676*724ba675SRob Herring			>;
677*724ba675SRob Herring			clock-output-names =
678*724ba675SRob Herring				"usb01", "usb2",
679*724ba675SRob Herring				"du", "vin2",
680*724ba675SRob Herring				"vin1", "vin0",
681*724ba675SRob Herring				"ether", "sata",
682*724ba675SRob Herring				"pcie", "vin3";
683*724ba675SRob Herring		};
684*724ba675SRob Herring		mstp3_clks: clocks@ffc8003c {
685*724ba675SRob Herring			compatible = "renesas,r8a7779-mstp-clocks",
686*724ba675SRob Herring				     "renesas,cpg-mstp-clocks";
687*724ba675SRob Herring			reg = <0xffc8003c 4>;
688*724ba675SRob Herring			clocks = <&s4_clk>, <&s4_clk>, <&s4_clk>, <&s4_clk>,
689*724ba675SRob Herring				 <&s4_clk>, <&s4_clk>;
690*724ba675SRob Herring			#clock-cells = <1>;
691*724ba675SRob Herring			clock-indices = <
692*724ba675SRob Herring				R8A7779_CLK_SDHI3 R8A7779_CLK_SDHI2
693*724ba675SRob Herring				R8A7779_CLK_SDHI1 R8A7779_CLK_SDHI0
694*724ba675SRob Herring				R8A7779_CLK_MMC1 R8A7779_CLK_MMC0
695*724ba675SRob Herring			>;
696*724ba675SRob Herring			clock-output-names =
697*724ba675SRob Herring				"sdhi3", "sdhi2", "sdhi1", "sdhi0",
698*724ba675SRob Herring				"mmc1", "mmc0";
699*724ba675SRob Herring		};
700*724ba675SRob Herring	};
701*724ba675SRob Herring
702*724ba675SRob Herring	prr: chipid@ff000044 {
703*724ba675SRob Herring		compatible = "renesas,prr";
704*724ba675SRob Herring		reg = <0xff000044 4>;
705*724ba675SRob Herring	};
706*724ba675SRob Herring
707*724ba675SRob Herring	rst: reset-controller@ffcc0000 {
708*724ba675SRob Herring		compatible = "renesas,r8a7779-reset-wdt";
709*724ba675SRob Herring		reg = <0xffcc0000 0x48>;
710*724ba675SRob Herring	};
711*724ba675SRob Herring
712*724ba675SRob Herring	sysc: system-controller@ffd85000 {
713*724ba675SRob Herring		compatible = "renesas,r8a7779-sysc";
714*724ba675SRob Herring		reg = <0xffd85000 0x0200>;
715*724ba675SRob Herring		#power-domain-cells = <1>;
716*724ba675SRob Herring	};
717*724ba675SRob Herring};
718