1*724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2*724ba675SRob Herring/*
3*724ba675SRob Herring * Device Tree Source for the r8a7743 SoC
4*724ba675SRob Herring *
5*724ba675SRob Herring * Copyright (C) 2016-2017 Cogent Embedded Inc.
6*724ba675SRob Herring */
7*724ba675SRob Herring
8*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
9*724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
10*724ba675SRob Herring#include <dt-bindings/clock/r8a7743-cpg-mssr.h>
11*724ba675SRob Herring#include <dt-bindings/power/r8a7743-sysc.h>
12*724ba675SRob Herring
13*724ba675SRob Herring/ {
14*724ba675SRob Herring	compatible = "renesas,r8a7743";
15*724ba675SRob Herring	#address-cells = <2>;
16*724ba675SRob Herring	#size-cells = <2>;
17*724ba675SRob Herring
18*724ba675SRob Herring	/*
19*724ba675SRob Herring	 * The external audio clocks are configured as 0 Hz fixed frequency
20*724ba675SRob Herring	 * clocks by default.
21*724ba675SRob Herring	 * Boards that provide audio clocks should override them.
22*724ba675SRob Herring	 */
23*724ba675SRob Herring	audio_clk_a: audio_clk_a {
24*724ba675SRob Herring		compatible = "fixed-clock";
25*724ba675SRob Herring		#clock-cells = <0>;
26*724ba675SRob Herring		clock-frequency = <0>;
27*724ba675SRob Herring	};
28*724ba675SRob Herring
29*724ba675SRob Herring	audio_clk_b: audio_clk_b {
30*724ba675SRob Herring		compatible = "fixed-clock";
31*724ba675SRob Herring		#clock-cells = <0>;
32*724ba675SRob Herring		clock-frequency = <0>;
33*724ba675SRob Herring	};
34*724ba675SRob Herring
35*724ba675SRob Herring	audio_clk_c: audio_clk_c {
36*724ba675SRob Herring		compatible = "fixed-clock";
37*724ba675SRob Herring		#clock-cells = <0>;
38*724ba675SRob Herring		clock-frequency = <0>;
39*724ba675SRob Herring	};
40*724ba675SRob Herring
41*724ba675SRob Herring	/* External CAN clock */
42*724ba675SRob Herring	can_clk: can {
43*724ba675SRob Herring		compatible = "fixed-clock";
44*724ba675SRob Herring		#clock-cells = <0>;
45*724ba675SRob Herring		/* This value must be overridden by the board. */
46*724ba675SRob Herring		clock-frequency = <0>;
47*724ba675SRob Herring	};
48*724ba675SRob Herring
49*724ba675SRob Herring	cpus {
50*724ba675SRob Herring		#address-cells = <1>;
51*724ba675SRob Herring		#size-cells = <0>;
52*724ba675SRob Herring
53*724ba675SRob Herring		cpu0: cpu@0 {
54*724ba675SRob Herring			device_type = "cpu";
55*724ba675SRob Herring			compatible = "arm,cortex-a15";
56*724ba675SRob Herring			reg = <0>;
57*724ba675SRob Herring			clock-frequency = <1500000000>;
58*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7743_CLK_Z>;
59*724ba675SRob Herring			clock-latency = <300000>; /* 300 us */
60*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_CA15_CPU0>;
61*724ba675SRob Herring			enable-method = "renesas,apmu";
62*724ba675SRob Herring			next-level-cache = <&L2_CA15>;
63*724ba675SRob Herring
64*724ba675SRob Herring			/* kHz - uV - OPPs unknown yet */
65*724ba675SRob Herring			operating-points = <1500000 1000000>,
66*724ba675SRob Herring					   <1312500 1000000>,
67*724ba675SRob Herring					   <1125000 1000000>,
68*724ba675SRob Herring					   < 937500 1000000>,
69*724ba675SRob Herring					   < 750000 1000000>,
70*724ba675SRob Herring					   < 375000 1000000>;
71*724ba675SRob Herring		};
72*724ba675SRob Herring
73*724ba675SRob Herring		cpu1: cpu@1 {
74*724ba675SRob Herring			device_type = "cpu";
75*724ba675SRob Herring			compatible = "arm,cortex-a15";
76*724ba675SRob Herring			reg = <1>;
77*724ba675SRob Herring			clock-frequency = <1500000000>;
78*724ba675SRob Herring			clocks = <&cpg CPG_CORE R8A7743_CLK_Z>;
79*724ba675SRob Herring			clock-latency = <300000>; /* 300 us */
80*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_CA15_CPU1>;
81*724ba675SRob Herring			enable-method = "renesas,apmu";
82*724ba675SRob Herring			next-level-cache = <&L2_CA15>;
83*724ba675SRob Herring
84*724ba675SRob Herring			/* kHz - uV - OPPs unknown yet */
85*724ba675SRob Herring			operating-points = <1500000 1000000>,
86*724ba675SRob Herring					   <1312500 1000000>,
87*724ba675SRob Herring					   <1125000 1000000>,
88*724ba675SRob Herring					   < 937500 1000000>,
89*724ba675SRob Herring					   < 750000 1000000>,
90*724ba675SRob Herring					   < 375000 1000000>;
91*724ba675SRob Herring		};
92*724ba675SRob Herring
93*724ba675SRob Herring		L2_CA15: cache-controller-0 {
94*724ba675SRob Herring			compatible = "cache";
95*724ba675SRob Herring			cache-unified;
96*724ba675SRob Herring			cache-level = <2>;
97*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_CA15_SCU>;
98*724ba675SRob Herring		};
99*724ba675SRob Herring	};
100*724ba675SRob Herring
101*724ba675SRob Herring	/* External root clock */
102*724ba675SRob Herring	extal_clk: extal {
103*724ba675SRob Herring		compatible = "fixed-clock";
104*724ba675SRob Herring		#clock-cells = <0>;
105*724ba675SRob Herring		/* This value must be overridden by the board. */
106*724ba675SRob Herring		clock-frequency = <0>;
107*724ba675SRob Herring	};
108*724ba675SRob Herring
109*724ba675SRob Herring	/* External PCIe clock - can be overridden by the board */
110*724ba675SRob Herring	pcie_bus_clk: pcie_bus {
111*724ba675SRob Herring		compatible = "fixed-clock";
112*724ba675SRob Herring		#clock-cells = <0>;
113*724ba675SRob Herring		clock-frequency = <0>;
114*724ba675SRob Herring	};
115*724ba675SRob Herring
116*724ba675SRob Herring	pmu {
117*724ba675SRob Herring		compatible = "arm,cortex-a15-pmu";
118*724ba675SRob Herring		interrupts-extended = <&gic GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
119*724ba675SRob Herring				      <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
120*724ba675SRob Herring		interrupt-affinity = <&cpu0>, <&cpu1>;
121*724ba675SRob Herring	};
122*724ba675SRob Herring
123*724ba675SRob Herring	/* External SCIF clock */
124*724ba675SRob Herring	scif_clk: scif {
125*724ba675SRob Herring		compatible = "fixed-clock";
126*724ba675SRob Herring		#clock-cells = <0>;
127*724ba675SRob Herring		/* This value must be overridden by the board. */
128*724ba675SRob Herring		clock-frequency = <0>;
129*724ba675SRob Herring	};
130*724ba675SRob Herring
131*724ba675SRob Herring	soc {
132*724ba675SRob Herring		compatible = "simple-bus";
133*724ba675SRob Herring		interrupt-parent = <&gic>;
134*724ba675SRob Herring
135*724ba675SRob Herring		#address-cells = <2>;
136*724ba675SRob Herring		#size-cells = <2>;
137*724ba675SRob Herring		ranges;
138*724ba675SRob Herring
139*724ba675SRob Herring		rwdt: watchdog@e6020000 {
140*724ba675SRob Herring			compatible = "renesas,r8a7743-wdt",
141*724ba675SRob Herring				     "renesas,rcar-gen2-wdt";
142*724ba675SRob Herring			reg = <0 0xe6020000 0 0x0c>;
143*724ba675SRob Herring			interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>;
144*724ba675SRob Herring			clocks = <&cpg CPG_MOD 402>;
145*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
146*724ba675SRob Herring			resets = <&cpg 402>;
147*724ba675SRob Herring			status = "disabled";
148*724ba675SRob Herring		};
149*724ba675SRob Herring
150*724ba675SRob Herring		gpio0: gpio@e6050000 {
151*724ba675SRob Herring			compatible = "renesas,gpio-r8a7743",
152*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
153*724ba675SRob Herring			reg = <0 0xe6050000 0 0x50>;
154*724ba675SRob Herring			interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
155*724ba675SRob Herring			#gpio-cells = <2>;
156*724ba675SRob Herring			gpio-controller;
157*724ba675SRob Herring			gpio-ranges = <&pfc 0 0 32>;
158*724ba675SRob Herring			#interrupt-cells = <2>;
159*724ba675SRob Herring			interrupt-controller;
160*724ba675SRob Herring			clocks = <&cpg CPG_MOD 912>;
161*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
162*724ba675SRob Herring			resets = <&cpg 912>;
163*724ba675SRob Herring		};
164*724ba675SRob Herring
165*724ba675SRob Herring		gpio1: gpio@e6051000 {
166*724ba675SRob Herring			compatible = "renesas,gpio-r8a7743",
167*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
168*724ba675SRob Herring			reg = <0 0xe6051000 0 0x50>;
169*724ba675SRob Herring			interrupts = <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>;
170*724ba675SRob Herring			#gpio-cells = <2>;
171*724ba675SRob Herring			gpio-controller;
172*724ba675SRob Herring			gpio-ranges = <&pfc 0 32 26>;
173*724ba675SRob Herring			#interrupt-cells = <2>;
174*724ba675SRob Herring			interrupt-controller;
175*724ba675SRob Herring			clocks = <&cpg CPG_MOD 911>;
176*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
177*724ba675SRob Herring			resets = <&cpg 911>;
178*724ba675SRob Herring		};
179*724ba675SRob Herring
180*724ba675SRob Herring		gpio2: gpio@e6052000 {
181*724ba675SRob Herring			compatible = "renesas,gpio-r8a7743",
182*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
183*724ba675SRob Herring			reg = <0 0xe6052000 0 0x50>;
184*724ba675SRob Herring			interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
185*724ba675SRob Herring			#gpio-cells = <2>;
186*724ba675SRob Herring			gpio-controller;
187*724ba675SRob Herring			gpio-ranges = <&pfc 0 64 32>;
188*724ba675SRob Herring			#interrupt-cells = <2>;
189*724ba675SRob Herring			interrupt-controller;
190*724ba675SRob Herring			clocks = <&cpg CPG_MOD 910>;
191*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
192*724ba675SRob Herring			resets = <&cpg 910>;
193*724ba675SRob Herring		};
194*724ba675SRob Herring
195*724ba675SRob Herring		gpio3: gpio@e6053000 {
196*724ba675SRob Herring			compatible = "renesas,gpio-r8a7743",
197*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
198*724ba675SRob Herring			reg = <0 0xe6053000 0 0x50>;
199*724ba675SRob Herring			interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
200*724ba675SRob Herring			#gpio-cells = <2>;
201*724ba675SRob Herring			gpio-controller;
202*724ba675SRob Herring			gpio-ranges = <&pfc 0 96 32>;
203*724ba675SRob Herring			#interrupt-cells = <2>;
204*724ba675SRob Herring			interrupt-controller;
205*724ba675SRob Herring			clocks = <&cpg CPG_MOD 909>;
206*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
207*724ba675SRob Herring			resets = <&cpg 909>;
208*724ba675SRob Herring		};
209*724ba675SRob Herring
210*724ba675SRob Herring		gpio4: gpio@e6054000 {
211*724ba675SRob Herring			compatible = "renesas,gpio-r8a7743",
212*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
213*724ba675SRob Herring			reg = <0 0xe6054000 0 0x50>;
214*724ba675SRob Herring			interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
215*724ba675SRob Herring			#gpio-cells = <2>;
216*724ba675SRob Herring			gpio-controller;
217*724ba675SRob Herring			gpio-ranges = <&pfc 0 128 32>;
218*724ba675SRob Herring			#interrupt-cells = <2>;
219*724ba675SRob Herring			interrupt-controller;
220*724ba675SRob Herring			clocks = <&cpg CPG_MOD 908>;
221*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
222*724ba675SRob Herring			resets = <&cpg 908>;
223*724ba675SRob Herring		};
224*724ba675SRob Herring
225*724ba675SRob Herring		gpio5: gpio@e6055000 {
226*724ba675SRob Herring			compatible = "renesas,gpio-r8a7743",
227*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
228*724ba675SRob Herring			reg = <0 0xe6055000 0 0x50>;
229*724ba675SRob Herring			interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
230*724ba675SRob Herring			#gpio-cells = <2>;
231*724ba675SRob Herring			gpio-controller;
232*724ba675SRob Herring			gpio-ranges = <&pfc 0 160 32>;
233*724ba675SRob Herring			#interrupt-cells = <2>;
234*724ba675SRob Herring			interrupt-controller;
235*724ba675SRob Herring			clocks = <&cpg CPG_MOD 907>;
236*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
237*724ba675SRob Herring			resets = <&cpg 907>;
238*724ba675SRob Herring		};
239*724ba675SRob Herring
240*724ba675SRob Herring		gpio6: gpio@e6055400 {
241*724ba675SRob Herring			compatible = "renesas,gpio-r8a7743",
242*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
243*724ba675SRob Herring			reg = <0 0xe6055400 0 0x50>;
244*724ba675SRob Herring			interrupts = <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
245*724ba675SRob Herring			#gpio-cells = <2>;
246*724ba675SRob Herring			gpio-controller;
247*724ba675SRob Herring			gpio-ranges = <&pfc 0 192 32>;
248*724ba675SRob Herring			#interrupt-cells = <2>;
249*724ba675SRob Herring			interrupt-controller;
250*724ba675SRob Herring			clocks = <&cpg CPG_MOD 905>;
251*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
252*724ba675SRob Herring			resets = <&cpg 905>;
253*724ba675SRob Herring		};
254*724ba675SRob Herring
255*724ba675SRob Herring		gpio7: gpio@e6055800 {
256*724ba675SRob Herring			compatible = "renesas,gpio-r8a7743",
257*724ba675SRob Herring				     "renesas,rcar-gen2-gpio";
258*724ba675SRob Herring			reg = <0 0xe6055800 0 0x50>;
259*724ba675SRob Herring			interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
260*724ba675SRob Herring			#gpio-cells = <2>;
261*724ba675SRob Herring			gpio-controller;
262*724ba675SRob Herring			gpio-ranges = <&pfc 0 224 26>;
263*724ba675SRob Herring			#interrupt-cells = <2>;
264*724ba675SRob Herring			interrupt-controller;
265*724ba675SRob Herring			clocks = <&cpg CPG_MOD 904>;
266*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
267*724ba675SRob Herring			resets = <&cpg 904>;
268*724ba675SRob Herring		};
269*724ba675SRob Herring
270*724ba675SRob Herring		pfc: pinctrl@e6060000 {
271*724ba675SRob Herring			compatible = "renesas,pfc-r8a7743";
272*724ba675SRob Herring			reg = <0 0xe6060000 0 0x250>;
273*724ba675SRob Herring		};
274*724ba675SRob Herring
275*724ba675SRob Herring		tpu: pwm@e60f0000 {
276*724ba675SRob Herring			compatible = "renesas,tpu-r8a7743", "renesas,tpu";
277*724ba675SRob Herring			reg = <0 0xe60f0000 0 0x148>;
278*724ba675SRob Herring			clocks = <&cpg CPG_MOD 304>;
279*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
280*724ba675SRob Herring			resets = <&cpg 304>;
281*724ba675SRob Herring			#pwm-cells = <3>;
282*724ba675SRob Herring			status = "disabled";
283*724ba675SRob Herring		};
284*724ba675SRob Herring
285*724ba675SRob Herring		cpg: clock-controller@e6150000 {
286*724ba675SRob Herring			compatible = "renesas,r8a7743-cpg-mssr";
287*724ba675SRob Herring			reg = <0 0xe6150000 0 0x1000>;
288*724ba675SRob Herring			clocks = <&extal_clk>, <&usb_extal_clk>;
289*724ba675SRob Herring			clock-names = "extal", "usb_extal";
290*724ba675SRob Herring			#clock-cells = <2>;
291*724ba675SRob Herring			#power-domain-cells = <0>;
292*724ba675SRob Herring			#reset-cells = <1>;
293*724ba675SRob Herring		};
294*724ba675SRob Herring
295*724ba675SRob Herring		apmu@e6152000 {
296*724ba675SRob Herring			compatible = "renesas,r8a7743-apmu", "renesas,apmu";
297*724ba675SRob Herring			reg = <0 0xe6152000 0 0x188>;
298*724ba675SRob Herring			cpus = <&cpu0>, <&cpu1>;
299*724ba675SRob Herring		};
300*724ba675SRob Herring
301*724ba675SRob Herring		rst: reset-controller@e6160000 {
302*724ba675SRob Herring			compatible = "renesas,r8a7743-rst";
303*724ba675SRob Herring			reg = <0 0xe6160000 0 0x100>;
304*724ba675SRob Herring		};
305*724ba675SRob Herring
306*724ba675SRob Herring		sysc: system-controller@e6180000 {
307*724ba675SRob Herring			compatible = "renesas,r8a7743-sysc";
308*724ba675SRob Herring			reg = <0 0xe6180000 0 0x200>;
309*724ba675SRob Herring			#power-domain-cells = <1>;
310*724ba675SRob Herring		};
311*724ba675SRob Herring
312*724ba675SRob Herring		irqc: interrupt-controller@e61c0000 {
313*724ba675SRob Herring			compatible = "renesas,irqc-r8a7743", "renesas,irqc";
314*724ba675SRob Herring			#interrupt-cells = <2>;
315*724ba675SRob Herring			interrupt-controller;
316*724ba675SRob Herring			reg = <0 0xe61c0000 0 0x200>;
317*724ba675SRob Herring			interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>,
318*724ba675SRob Herring				     <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>,
319*724ba675SRob Herring				     <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>,
320*724ba675SRob Herring				     <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>,
321*724ba675SRob Herring				     <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
322*724ba675SRob Herring				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
323*724ba675SRob Herring				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
324*724ba675SRob Herring				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>,
325*724ba675SRob Herring				     <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>,
326*724ba675SRob Herring				     <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
327*724ba675SRob Herring			clocks = <&cpg CPG_MOD 407>;
328*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
329*724ba675SRob Herring			resets = <&cpg 407>;
330*724ba675SRob Herring		};
331*724ba675SRob Herring
332*724ba675SRob Herring		thermal: thermal@e61f0000 {
333*724ba675SRob Herring			compatible = "renesas,thermal-r8a7743",
334*724ba675SRob Herring				     "renesas,rcar-gen2-thermal";
335*724ba675SRob Herring			reg = <0 0xe61f0000 0 0x10>, <0 0xe61f0100 0 0x38>;
336*724ba675SRob Herring			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
337*724ba675SRob Herring			clocks = <&cpg CPG_MOD 522>;
338*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
339*724ba675SRob Herring			resets = <&cpg 522>;
340*724ba675SRob Herring			#thermal-sensor-cells = <0>;
341*724ba675SRob Herring		};
342*724ba675SRob Herring
343*724ba675SRob Herring		ipmmu_sy0: iommu@e6280000 {
344*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7743",
345*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
346*724ba675SRob Herring			reg = <0 0xe6280000 0 0x1000>;
347*724ba675SRob Herring			interrupts = <GIC_SPI 223 IRQ_TYPE_LEVEL_HIGH>,
348*724ba675SRob Herring				     <GIC_SPI 224 IRQ_TYPE_LEVEL_HIGH>;
349*724ba675SRob Herring			#iommu-cells = <1>;
350*724ba675SRob Herring			status = "disabled";
351*724ba675SRob Herring		};
352*724ba675SRob Herring
353*724ba675SRob Herring		ipmmu_sy1: iommu@e6290000 {
354*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7743",
355*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
356*724ba675SRob Herring			reg = <0 0xe6290000 0 0x1000>;
357*724ba675SRob Herring			interrupts = <GIC_SPI 225 IRQ_TYPE_LEVEL_HIGH>;
358*724ba675SRob Herring			#iommu-cells = <1>;
359*724ba675SRob Herring			status = "disabled";
360*724ba675SRob Herring		};
361*724ba675SRob Herring
362*724ba675SRob Herring		ipmmu_ds: iommu@e6740000 {
363*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7743",
364*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
365*724ba675SRob Herring			reg = <0 0xe6740000 0 0x1000>;
366*724ba675SRob Herring			interrupts = <GIC_SPI 198 IRQ_TYPE_LEVEL_HIGH>,
367*724ba675SRob Herring				     <GIC_SPI 199 IRQ_TYPE_LEVEL_HIGH>;
368*724ba675SRob Herring			#iommu-cells = <1>;
369*724ba675SRob Herring			status = "disabled";
370*724ba675SRob Herring		};
371*724ba675SRob Herring
372*724ba675SRob Herring		ipmmu_mp: iommu@ec680000 {
373*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7743",
374*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
375*724ba675SRob Herring			reg = <0 0xec680000 0 0x1000>;
376*724ba675SRob Herring			interrupts = <GIC_SPI 226 IRQ_TYPE_LEVEL_HIGH>;
377*724ba675SRob Herring			#iommu-cells = <1>;
378*724ba675SRob Herring			status = "disabled";
379*724ba675SRob Herring		};
380*724ba675SRob Herring
381*724ba675SRob Herring		ipmmu_mx: iommu@fe951000 {
382*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7743",
383*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
384*724ba675SRob Herring			reg = <0 0xfe951000 0 0x1000>;
385*724ba675SRob Herring			interrupts = <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>,
386*724ba675SRob Herring				     <GIC_SPI 221 IRQ_TYPE_LEVEL_HIGH>;
387*724ba675SRob Herring			#iommu-cells = <1>;
388*724ba675SRob Herring			status = "disabled";
389*724ba675SRob Herring		};
390*724ba675SRob Herring
391*724ba675SRob Herring		ipmmu_gp: iommu@e62a0000 {
392*724ba675SRob Herring			compatible = "renesas,ipmmu-r8a7743",
393*724ba675SRob Herring				     "renesas,ipmmu-vmsa";
394*724ba675SRob Herring			reg = <0 0xe62a0000 0 0x1000>;
395*724ba675SRob Herring			interrupts = <GIC_SPI 260 IRQ_TYPE_LEVEL_HIGH>,
396*724ba675SRob Herring				     <GIC_SPI 261 IRQ_TYPE_LEVEL_HIGH>;
397*724ba675SRob Herring			#iommu-cells = <1>;
398*724ba675SRob Herring			status = "disabled";
399*724ba675SRob Herring		};
400*724ba675SRob Herring
401*724ba675SRob Herring		icram0:	sram@e63a0000 {
402*724ba675SRob Herring			compatible = "mmio-sram";
403*724ba675SRob Herring			reg = <0 0xe63a0000 0 0x12000>;
404*724ba675SRob Herring			#address-cells = <1>;
405*724ba675SRob Herring			#size-cells = <1>;
406*724ba675SRob Herring			ranges = <0 0 0xe63a0000 0x12000>;
407*724ba675SRob Herring		};
408*724ba675SRob Herring
409*724ba675SRob Herring		icram1:	sram@e63c0000 {
410*724ba675SRob Herring			compatible = "mmio-sram";
411*724ba675SRob Herring			reg = <0 0xe63c0000 0 0x1000>;
412*724ba675SRob Herring			#address-cells = <1>;
413*724ba675SRob Herring			#size-cells = <1>;
414*724ba675SRob Herring			ranges = <0 0 0xe63c0000 0x1000>;
415*724ba675SRob Herring
416*724ba675SRob Herring			smp-sram@0 {
417*724ba675SRob Herring				compatible = "renesas,smp-sram";
418*724ba675SRob Herring				reg = <0 0x100>;
419*724ba675SRob Herring			};
420*724ba675SRob Herring		};
421*724ba675SRob Herring
422*724ba675SRob Herring		icram2:	sram@e6300000 {
423*724ba675SRob Herring			compatible = "mmio-sram";
424*724ba675SRob Herring			reg = <0 0xe6300000 0 0x40000>;
425*724ba675SRob Herring			#address-cells = <1>;
426*724ba675SRob Herring			#size-cells = <1>;
427*724ba675SRob Herring			ranges = <0 0 0xe6300000 0x40000>;
428*724ba675SRob Herring		};
429*724ba675SRob Herring
430*724ba675SRob Herring		/* The memory map in the User's Manual maps the cores to
431*724ba675SRob Herring		 * bus numbers
432*724ba675SRob Herring		 */
433*724ba675SRob Herring		i2c0: i2c@e6508000 {
434*724ba675SRob Herring			#address-cells = <1>;
435*724ba675SRob Herring			#size-cells = <0>;
436*724ba675SRob Herring			compatible = "renesas,i2c-r8a7743",
437*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
438*724ba675SRob Herring			reg = <0 0xe6508000 0 0x40>;
439*724ba675SRob Herring			interrupts = <GIC_SPI 287 IRQ_TYPE_LEVEL_HIGH>;
440*724ba675SRob Herring			clocks = <&cpg CPG_MOD 931>;
441*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
442*724ba675SRob Herring			resets = <&cpg 931>;
443*724ba675SRob Herring			i2c-scl-internal-delay-ns = <6>;
444*724ba675SRob Herring			status = "disabled";
445*724ba675SRob Herring		};
446*724ba675SRob Herring
447*724ba675SRob Herring		i2c1: i2c@e6518000 {
448*724ba675SRob Herring			#address-cells = <1>;
449*724ba675SRob Herring			#size-cells = <0>;
450*724ba675SRob Herring			compatible = "renesas,i2c-r8a7743",
451*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
452*724ba675SRob Herring			reg = <0 0xe6518000 0 0x40>;
453*724ba675SRob Herring			interrupts = <GIC_SPI 288 IRQ_TYPE_LEVEL_HIGH>;
454*724ba675SRob Herring			clocks = <&cpg CPG_MOD 930>;
455*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
456*724ba675SRob Herring			resets = <&cpg 930>;
457*724ba675SRob Herring			i2c-scl-internal-delay-ns = <6>;
458*724ba675SRob Herring			status = "disabled";
459*724ba675SRob Herring		};
460*724ba675SRob Herring
461*724ba675SRob Herring		i2c2: i2c@e6530000 {
462*724ba675SRob Herring			#address-cells = <1>;
463*724ba675SRob Herring			#size-cells = <0>;
464*724ba675SRob Herring			compatible = "renesas,i2c-r8a7743",
465*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
466*724ba675SRob Herring			reg = <0 0xe6530000 0 0x40>;
467*724ba675SRob Herring			interrupts = <GIC_SPI 286 IRQ_TYPE_LEVEL_HIGH>;
468*724ba675SRob Herring			clocks = <&cpg CPG_MOD 929>;
469*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
470*724ba675SRob Herring			resets = <&cpg 929>;
471*724ba675SRob Herring			i2c-scl-internal-delay-ns = <6>;
472*724ba675SRob Herring			status = "disabled";
473*724ba675SRob Herring		};
474*724ba675SRob Herring
475*724ba675SRob Herring		i2c3: i2c@e6540000 {
476*724ba675SRob Herring			#address-cells = <1>;
477*724ba675SRob Herring			#size-cells = <0>;
478*724ba675SRob Herring			compatible = "renesas,i2c-r8a7743",
479*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
480*724ba675SRob Herring			reg = <0 0xe6540000 0 0x40>;
481*724ba675SRob Herring			interrupts = <GIC_SPI 290 IRQ_TYPE_LEVEL_HIGH>;
482*724ba675SRob Herring			clocks = <&cpg CPG_MOD 928>;
483*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
484*724ba675SRob Herring			resets = <&cpg 928>;
485*724ba675SRob Herring			i2c-scl-internal-delay-ns = <6>;
486*724ba675SRob Herring			status = "disabled";
487*724ba675SRob Herring		};
488*724ba675SRob Herring
489*724ba675SRob Herring		i2c4: i2c@e6520000 {
490*724ba675SRob Herring			#address-cells = <1>;
491*724ba675SRob Herring			#size-cells = <0>;
492*724ba675SRob Herring			compatible = "renesas,i2c-r8a7743",
493*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
494*724ba675SRob Herring			reg = <0 0xe6520000 0 0x40>;
495*724ba675SRob Herring			interrupts = <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
496*724ba675SRob Herring			clocks = <&cpg CPG_MOD 927>;
497*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
498*724ba675SRob Herring			resets = <&cpg 927>;
499*724ba675SRob Herring			i2c-scl-internal-delay-ns = <6>;
500*724ba675SRob Herring			status = "disabled";
501*724ba675SRob Herring		};
502*724ba675SRob Herring
503*724ba675SRob Herring		i2c5: i2c@e6528000 {
504*724ba675SRob Herring			/* doesn't need pinmux */
505*724ba675SRob Herring			#address-cells = <1>;
506*724ba675SRob Herring			#size-cells = <0>;
507*724ba675SRob Herring			compatible = "renesas,i2c-r8a7743",
508*724ba675SRob Herring				     "renesas,rcar-gen2-i2c";
509*724ba675SRob Herring			reg = <0 0xe6528000 0 0x40>;
510*724ba675SRob Herring			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
511*724ba675SRob Herring			clocks = <&cpg CPG_MOD 925>;
512*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
513*724ba675SRob Herring			resets = <&cpg 925>;
514*724ba675SRob Herring			i2c-scl-internal-delay-ns = <110>;
515*724ba675SRob Herring			status = "disabled";
516*724ba675SRob Herring		};
517*724ba675SRob Herring
518*724ba675SRob Herring		iic0: i2c@e6500000 {
519*724ba675SRob Herring			#address-cells = <1>;
520*724ba675SRob Herring			#size-cells = <0>;
521*724ba675SRob Herring			compatible = "renesas,iic-r8a7743",
522*724ba675SRob Herring				     "renesas,rcar-gen2-iic",
523*724ba675SRob Herring				     "renesas,rmobile-iic";
524*724ba675SRob Herring			reg = <0 0xe6500000 0 0x425>;
525*724ba675SRob Herring			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
526*724ba675SRob Herring			clocks = <&cpg CPG_MOD 318>;
527*724ba675SRob Herring			dmas = <&dmac0 0x61>, <&dmac0 0x62>,
528*724ba675SRob Herring			       <&dmac1 0x61>, <&dmac1 0x62>;
529*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
530*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
531*724ba675SRob Herring			resets = <&cpg 318>;
532*724ba675SRob Herring			status = "disabled";
533*724ba675SRob Herring		};
534*724ba675SRob Herring
535*724ba675SRob Herring		iic1: i2c@e6510000 {
536*724ba675SRob Herring			#address-cells = <1>;
537*724ba675SRob Herring			#size-cells = <0>;
538*724ba675SRob Herring			compatible = "renesas,iic-r8a7743",
539*724ba675SRob Herring				     "renesas,rcar-gen2-iic",
540*724ba675SRob Herring				     "renesas,rmobile-iic";
541*724ba675SRob Herring			reg = <0 0xe6510000 0 0x425>;
542*724ba675SRob Herring			interrupts = <GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
543*724ba675SRob Herring			clocks = <&cpg CPG_MOD 323>;
544*724ba675SRob Herring			dmas = <&dmac0 0x65>, <&dmac0 0x66>,
545*724ba675SRob Herring			       <&dmac1 0x65>, <&dmac1 0x66>;
546*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
547*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
548*724ba675SRob Herring			resets = <&cpg 323>;
549*724ba675SRob Herring			status = "disabled";
550*724ba675SRob Herring		};
551*724ba675SRob Herring
552*724ba675SRob Herring		iic3: i2c@e60b0000 {
553*724ba675SRob Herring			/* doesn't need pinmux */
554*724ba675SRob Herring			#address-cells = <1>;
555*724ba675SRob Herring			#size-cells = <0>;
556*724ba675SRob Herring			compatible = "renesas,iic-r8a7743",
557*724ba675SRob Herring				     "renesas,rcar-gen2-iic",
558*724ba675SRob Herring				     "renesas,rmobile-iic";
559*724ba675SRob Herring			reg = <0 0xe60b0000 0 0x425>;
560*724ba675SRob Herring			interrupts = <GIC_SPI 173 IRQ_TYPE_LEVEL_HIGH>;
561*724ba675SRob Herring			clocks = <&cpg CPG_MOD 926>;
562*724ba675SRob Herring			dmas = <&dmac0 0x77>, <&dmac0 0x78>,
563*724ba675SRob Herring			       <&dmac1 0x77>, <&dmac1 0x78>;
564*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
565*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
566*724ba675SRob Herring			resets = <&cpg 926>;
567*724ba675SRob Herring			status = "disabled";
568*724ba675SRob Herring		};
569*724ba675SRob Herring
570*724ba675SRob Herring		hsusb: usb@e6590000 {
571*724ba675SRob Herring			compatible = "renesas,usbhs-r8a7743",
572*724ba675SRob Herring				     "renesas,rcar-gen2-usbhs";
573*724ba675SRob Herring			reg = <0 0xe6590000 0 0x100>;
574*724ba675SRob Herring			interrupts = <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>;
575*724ba675SRob Herring			clocks = <&cpg CPG_MOD 704>;
576*724ba675SRob Herring			dmas = <&usb_dmac0 0>, <&usb_dmac0 1>,
577*724ba675SRob Herring			       <&usb_dmac1 0>, <&usb_dmac1 1>;
578*724ba675SRob Herring			dma-names = "ch0", "ch1", "ch2", "ch3";
579*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
580*724ba675SRob Herring			resets = <&cpg 704>;
581*724ba675SRob Herring			renesas,buswait = <4>;
582*724ba675SRob Herring			phys = <&usb0 1>;
583*724ba675SRob Herring			phy-names = "usb";
584*724ba675SRob Herring			status = "disabled";
585*724ba675SRob Herring		};
586*724ba675SRob Herring
587*724ba675SRob Herring		usbphy: usb-phy-controller@e6590100 {
588*724ba675SRob Herring			compatible = "renesas,usb-phy-r8a7743",
589*724ba675SRob Herring				     "renesas,rcar-gen2-usb-phy";
590*724ba675SRob Herring			reg = <0 0xe6590100 0 0x100>;
591*724ba675SRob Herring			#address-cells = <1>;
592*724ba675SRob Herring			#size-cells = <0>;
593*724ba675SRob Herring			clocks = <&cpg CPG_MOD 704>;
594*724ba675SRob Herring			clock-names = "usbhs";
595*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
596*724ba675SRob Herring			resets = <&cpg 704>;
597*724ba675SRob Herring			status = "disabled";
598*724ba675SRob Herring
599*724ba675SRob Herring			usb0: usb-phy@0 {
600*724ba675SRob Herring				reg = <0>;
601*724ba675SRob Herring				#phy-cells = <1>;
602*724ba675SRob Herring			};
603*724ba675SRob Herring			usb2: usb-phy@2 {
604*724ba675SRob Herring				reg = <2>;
605*724ba675SRob Herring				#phy-cells = <1>;
606*724ba675SRob Herring			};
607*724ba675SRob Herring		};
608*724ba675SRob Herring
609*724ba675SRob Herring		usb_dmac0: dma-controller@e65a0000 {
610*724ba675SRob Herring			compatible = "renesas,r8a7743-usb-dmac",
611*724ba675SRob Herring				     "renesas,usb-dmac";
612*724ba675SRob Herring			reg = <0 0xe65a0000 0 0x100>;
613*724ba675SRob Herring			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
614*724ba675SRob Herring				     <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
615*724ba675SRob Herring			interrupt-names = "ch0", "ch1";
616*724ba675SRob Herring			clocks = <&cpg CPG_MOD 330>;
617*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
618*724ba675SRob Herring			resets = <&cpg 330>;
619*724ba675SRob Herring			#dma-cells = <1>;
620*724ba675SRob Herring			dma-channels = <2>;
621*724ba675SRob Herring		};
622*724ba675SRob Herring
623*724ba675SRob Herring		usb_dmac1: dma-controller@e65b0000 {
624*724ba675SRob Herring			compatible = "renesas,r8a7743-usb-dmac",
625*724ba675SRob Herring				     "renesas,usb-dmac";
626*724ba675SRob Herring			reg = <0 0xe65b0000 0 0x100>;
627*724ba675SRob Herring			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
628*724ba675SRob Herring				     <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
629*724ba675SRob Herring			interrupt-names = "ch0", "ch1";
630*724ba675SRob Herring			clocks = <&cpg CPG_MOD 331>;
631*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
632*724ba675SRob Herring			resets = <&cpg 331>;
633*724ba675SRob Herring			#dma-cells = <1>;
634*724ba675SRob Herring			dma-channels = <2>;
635*724ba675SRob Herring		};
636*724ba675SRob Herring
637*724ba675SRob Herring		dmac0: dma-controller@e6700000 {
638*724ba675SRob Herring			compatible = "renesas,dmac-r8a7743",
639*724ba675SRob Herring				     "renesas,rcar-dmac";
640*724ba675SRob Herring			reg = <0 0xe6700000 0 0x20000>;
641*724ba675SRob Herring			interrupts = <GIC_SPI 197 IRQ_TYPE_LEVEL_HIGH>,
642*724ba675SRob Herring				     <GIC_SPI 200 IRQ_TYPE_LEVEL_HIGH>,
643*724ba675SRob Herring				     <GIC_SPI 201 IRQ_TYPE_LEVEL_HIGH>,
644*724ba675SRob Herring				     <GIC_SPI 202 IRQ_TYPE_LEVEL_HIGH>,
645*724ba675SRob Herring				     <GIC_SPI 203 IRQ_TYPE_LEVEL_HIGH>,
646*724ba675SRob Herring				     <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>,
647*724ba675SRob Herring				     <GIC_SPI 205 IRQ_TYPE_LEVEL_HIGH>,
648*724ba675SRob Herring				     <GIC_SPI 206 IRQ_TYPE_LEVEL_HIGH>,
649*724ba675SRob Herring				     <GIC_SPI 207 IRQ_TYPE_LEVEL_HIGH>,
650*724ba675SRob Herring				     <GIC_SPI 208 IRQ_TYPE_LEVEL_HIGH>,
651*724ba675SRob Herring				     <GIC_SPI 209 IRQ_TYPE_LEVEL_HIGH>,
652*724ba675SRob Herring				     <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>,
653*724ba675SRob Herring				     <GIC_SPI 211 IRQ_TYPE_LEVEL_HIGH>,
654*724ba675SRob Herring				     <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>,
655*724ba675SRob Herring				     <GIC_SPI 213 IRQ_TYPE_LEVEL_HIGH>,
656*724ba675SRob Herring				     <GIC_SPI 214 IRQ_TYPE_LEVEL_HIGH>;
657*724ba675SRob Herring			interrupt-names = "error",
658*724ba675SRob Herring					  "ch0", "ch1", "ch2", "ch3",
659*724ba675SRob Herring					  "ch4", "ch5", "ch6", "ch7",
660*724ba675SRob Herring					  "ch8", "ch9", "ch10", "ch11",
661*724ba675SRob Herring					  "ch12", "ch13", "ch14";
662*724ba675SRob Herring			clocks = <&cpg CPG_MOD 219>;
663*724ba675SRob Herring			clock-names = "fck";
664*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
665*724ba675SRob Herring			resets = <&cpg 219>;
666*724ba675SRob Herring			#dma-cells = <1>;
667*724ba675SRob Herring			dma-channels = <15>;
668*724ba675SRob Herring		};
669*724ba675SRob Herring
670*724ba675SRob Herring		dmac1: dma-controller@e6720000 {
671*724ba675SRob Herring			compatible = "renesas,dmac-r8a7743",
672*724ba675SRob Herring				     "renesas,rcar-dmac";
673*724ba675SRob Herring			reg = <0 0xe6720000 0 0x20000>;
674*724ba675SRob Herring			interrupts = <GIC_SPI 220 IRQ_TYPE_LEVEL_HIGH>,
675*724ba675SRob Herring				     <GIC_SPI 216 IRQ_TYPE_LEVEL_HIGH>,
676*724ba675SRob Herring				     <GIC_SPI 217 IRQ_TYPE_LEVEL_HIGH>,
677*724ba675SRob Herring				     <GIC_SPI 218 IRQ_TYPE_LEVEL_HIGH>,
678*724ba675SRob Herring				     <GIC_SPI 219 IRQ_TYPE_LEVEL_HIGH>,
679*724ba675SRob Herring				     <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>,
680*724ba675SRob Herring				     <GIC_SPI 309 IRQ_TYPE_LEVEL_HIGH>,
681*724ba675SRob Herring				     <GIC_SPI 310 IRQ_TYPE_LEVEL_HIGH>,
682*724ba675SRob Herring				     <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH>,
683*724ba675SRob Herring				     <GIC_SPI 312 IRQ_TYPE_LEVEL_HIGH>,
684*724ba675SRob Herring				     <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH>,
685*724ba675SRob Herring				     <GIC_SPI 314 IRQ_TYPE_LEVEL_HIGH>,
686*724ba675SRob Herring				     <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
687*724ba675SRob Herring				     <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
688*724ba675SRob Herring				     <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
689*724ba675SRob Herring				     <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>;
690*724ba675SRob Herring			interrupt-names = "error",
691*724ba675SRob Herring					  "ch0", "ch1", "ch2", "ch3",
692*724ba675SRob Herring					  "ch4", "ch5", "ch6", "ch7",
693*724ba675SRob Herring					  "ch8", "ch9", "ch10", "ch11",
694*724ba675SRob Herring					  "ch12", "ch13", "ch14";
695*724ba675SRob Herring			clocks = <&cpg CPG_MOD 218>;
696*724ba675SRob Herring			clock-names = "fck";
697*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
698*724ba675SRob Herring			resets = <&cpg 218>;
699*724ba675SRob Herring			#dma-cells = <1>;
700*724ba675SRob Herring			dma-channels = <15>;
701*724ba675SRob Herring		};
702*724ba675SRob Herring
703*724ba675SRob Herring		avb: ethernet@e6800000 {
704*724ba675SRob Herring			compatible = "renesas,etheravb-r8a7743",
705*724ba675SRob Herring				     "renesas,etheravb-rcar-gen2";
706*724ba675SRob Herring			reg = <0 0xe6800000 0 0x800>, <0 0xee0e8000 0 0x4000>;
707*724ba675SRob Herring			interrupts = <GIC_SPI 163 IRQ_TYPE_LEVEL_HIGH>;
708*724ba675SRob Herring			clocks = <&cpg CPG_MOD 812>;
709*724ba675SRob Herring			clock-names = "fck";
710*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
711*724ba675SRob Herring			resets = <&cpg 812>;
712*724ba675SRob Herring			#address-cells = <1>;
713*724ba675SRob Herring			#size-cells = <0>;
714*724ba675SRob Herring			status = "disabled";
715*724ba675SRob Herring		};
716*724ba675SRob Herring
717*724ba675SRob Herring		qspi: spi@e6b10000 {
718*724ba675SRob Herring			compatible = "renesas,qspi-r8a7743", "renesas,qspi";
719*724ba675SRob Herring			reg = <0 0xe6b10000 0 0x2c>;
720*724ba675SRob Herring			interrupts = <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>;
721*724ba675SRob Herring			clocks = <&cpg CPG_MOD 917>;
722*724ba675SRob Herring			dmas = <&dmac0 0x17>, <&dmac0 0x18>,
723*724ba675SRob Herring			       <&dmac1 0x17>, <&dmac1 0x18>;
724*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
725*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
726*724ba675SRob Herring			num-cs = <1>;
727*724ba675SRob Herring			#address-cells = <1>;
728*724ba675SRob Herring			#size-cells = <0>;
729*724ba675SRob Herring			resets = <&cpg 917>;
730*724ba675SRob Herring			status = "disabled";
731*724ba675SRob Herring		};
732*724ba675SRob Herring
733*724ba675SRob Herring		scifa0: serial@e6c40000 {
734*724ba675SRob Herring			compatible = "renesas,scifa-r8a7743",
735*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
736*724ba675SRob Herring			reg = <0 0xe6c40000 0 0x40>;
737*724ba675SRob Herring			interrupts = <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>;
738*724ba675SRob Herring			clocks = <&cpg CPG_MOD 204>;
739*724ba675SRob Herring			clock-names = "fck";
740*724ba675SRob Herring			dmas = <&dmac0 0x21>, <&dmac0 0x22>,
741*724ba675SRob Herring			       <&dmac1 0x21>, <&dmac1 0x22>;
742*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
743*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
744*724ba675SRob Herring			resets = <&cpg 204>;
745*724ba675SRob Herring			status = "disabled";
746*724ba675SRob Herring		};
747*724ba675SRob Herring
748*724ba675SRob Herring		scifa1: serial@e6c50000 {
749*724ba675SRob Herring			compatible = "renesas,scifa-r8a7743",
750*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
751*724ba675SRob Herring			reg = <0 0xe6c50000 0 0x40>;
752*724ba675SRob Herring			interrupts = <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>;
753*724ba675SRob Herring			clocks = <&cpg CPG_MOD 203>;
754*724ba675SRob Herring			clock-names = "fck";
755*724ba675SRob Herring			dmas = <&dmac0 0x25>, <&dmac0 0x26>,
756*724ba675SRob Herring			       <&dmac1 0x25>, <&dmac1 0x26>;
757*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
758*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
759*724ba675SRob Herring			resets = <&cpg 203>;
760*724ba675SRob Herring			status = "disabled";
761*724ba675SRob Herring		};
762*724ba675SRob Herring
763*724ba675SRob Herring		scifa2: serial@e6c60000 {
764*724ba675SRob Herring			compatible = "renesas,scifa-r8a7743",
765*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
766*724ba675SRob Herring			reg = <0 0xe6c60000 0 0x40>;
767*724ba675SRob Herring			interrupts = <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>;
768*724ba675SRob Herring			clocks = <&cpg CPG_MOD 202>;
769*724ba675SRob Herring			clock-names = "fck";
770*724ba675SRob Herring			dmas = <&dmac0 0x27>, <&dmac0 0x28>,
771*724ba675SRob Herring			       <&dmac1 0x27>, <&dmac1 0x28>;
772*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
773*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
774*724ba675SRob Herring			resets = <&cpg 202>;
775*724ba675SRob Herring			status = "disabled";
776*724ba675SRob Herring		};
777*724ba675SRob Herring
778*724ba675SRob Herring		scifa3: serial@e6c70000 {
779*724ba675SRob Herring			compatible = "renesas,scifa-r8a7743",
780*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
781*724ba675SRob Herring			reg = <0 0xe6c70000 0 0x40>;
782*724ba675SRob Herring			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
783*724ba675SRob Herring			clocks = <&cpg CPG_MOD 1106>;
784*724ba675SRob Herring			clock-names = "fck";
785*724ba675SRob Herring			dmas = <&dmac0 0x1b>, <&dmac0 0x1c>,
786*724ba675SRob Herring			       <&dmac1 0x1b>, <&dmac1 0x1c>;
787*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
788*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
789*724ba675SRob Herring			resets = <&cpg 1106>;
790*724ba675SRob Herring			status = "disabled";
791*724ba675SRob Herring		};
792*724ba675SRob Herring
793*724ba675SRob Herring		scifa4: serial@e6c78000 {
794*724ba675SRob Herring			compatible = "renesas,scifa-r8a7743",
795*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
796*724ba675SRob Herring			reg = <0 0xe6c78000 0 0x40>;
797*724ba675SRob Herring			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
798*724ba675SRob Herring			clocks = <&cpg CPG_MOD 1107>;
799*724ba675SRob Herring			clock-names = "fck";
800*724ba675SRob Herring			dmas = <&dmac0 0x1f>, <&dmac0 0x20>,
801*724ba675SRob Herring			       <&dmac1 0x1f>, <&dmac1 0x20>;
802*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
803*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
804*724ba675SRob Herring			resets = <&cpg 1107>;
805*724ba675SRob Herring			status = "disabled";
806*724ba675SRob Herring		};
807*724ba675SRob Herring
808*724ba675SRob Herring		scifa5: serial@e6c80000 {
809*724ba675SRob Herring			compatible = "renesas,scifa-r8a7743",
810*724ba675SRob Herring				     "renesas,rcar-gen2-scifa", "renesas,scifa";
811*724ba675SRob Herring			reg = <0 0xe6c80000 0 0x40>;
812*724ba675SRob Herring			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
813*724ba675SRob Herring			clocks = <&cpg CPG_MOD 1108>;
814*724ba675SRob Herring			clock-names = "fck";
815*724ba675SRob Herring			dmas = <&dmac0 0x23>, <&dmac0 0x24>,
816*724ba675SRob Herring			       <&dmac1 0x23>, <&dmac1 0x24>;
817*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
818*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
819*724ba675SRob Herring			resets = <&cpg 1108>;
820*724ba675SRob Herring			status = "disabled";
821*724ba675SRob Herring		};
822*724ba675SRob Herring
823*724ba675SRob Herring		scifb0: serial@e6c20000 {
824*724ba675SRob Herring			compatible = "renesas,scifb-r8a7743",
825*724ba675SRob Herring				     "renesas,rcar-gen2-scifb", "renesas,scifb";
826*724ba675SRob Herring			reg = <0 0xe6c20000 0 0x100>;
827*724ba675SRob Herring			interrupts = <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
828*724ba675SRob Herring			clocks = <&cpg CPG_MOD 206>;
829*724ba675SRob Herring			clock-names = "fck";
830*724ba675SRob Herring			dmas = <&dmac0 0x3d>, <&dmac0 0x3e>,
831*724ba675SRob Herring			       <&dmac1 0x3d>, <&dmac1 0x3e>;
832*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
833*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
834*724ba675SRob Herring			resets = <&cpg 206>;
835*724ba675SRob Herring			status = "disabled";
836*724ba675SRob Herring		};
837*724ba675SRob Herring
838*724ba675SRob Herring		scifb1: serial@e6c30000 {
839*724ba675SRob Herring			compatible = "renesas,scifb-r8a7743",
840*724ba675SRob Herring				     "renesas,rcar-gen2-scifb", "renesas,scifb";
841*724ba675SRob Herring			reg = <0 0xe6c30000 0 0x100>;
842*724ba675SRob Herring			interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>;
843*724ba675SRob Herring			clocks = <&cpg CPG_MOD 207>;
844*724ba675SRob Herring			clock-names = "fck";
845*724ba675SRob Herring			dmas = <&dmac0 0x19>, <&dmac0 0x1a>,
846*724ba675SRob Herring			       <&dmac1 0x19>, <&dmac1 0x1a>;
847*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
848*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
849*724ba675SRob Herring			resets = <&cpg 207>;
850*724ba675SRob Herring			status = "disabled";
851*724ba675SRob Herring		};
852*724ba675SRob Herring
853*724ba675SRob Herring		scifb2: serial@e6ce0000 {
854*724ba675SRob Herring			compatible = "renesas,scifb-r8a7743",
855*724ba675SRob Herring				     "renesas,rcar-gen2-scifb", "renesas,scifb";
856*724ba675SRob Herring			reg = <0 0xe6ce0000 0 0x100>;
857*724ba675SRob Herring			interrupts = <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>;
858*724ba675SRob Herring			clocks = <&cpg CPG_MOD 216>;
859*724ba675SRob Herring			clock-names = "fck";
860*724ba675SRob Herring			dmas = <&dmac0 0x1d>, <&dmac0 0x1e>,
861*724ba675SRob Herring			       <&dmac1 0x1d>, <&dmac1 0x1e>;
862*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
863*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
864*724ba675SRob Herring			resets = <&cpg 216>;
865*724ba675SRob Herring			status = "disabled";
866*724ba675SRob Herring		};
867*724ba675SRob Herring
868*724ba675SRob Herring		scif0: serial@e6e60000 {
869*724ba675SRob Herring			compatible = "renesas,scif-r8a7743",
870*724ba675SRob Herring				     "renesas,rcar-gen2-scif", "renesas,scif";
871*724ba675SRob Herring			reg = <0 0xe6e60000 0 0x40>;
872*724ba675SRob Herring			interrupts = <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
873*724ba675SRob Herring			clocks = <&cpg CPG_MOD 721>,
874*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
875*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
876*724ba675SRob Herring			dmas = <&dmac0 0x29>, <&dmac0 0x2a>,
877*724ba675SRob Herring			       <&dmac1 0x29>, <&dmac1 0x2a>;
878*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
879*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
880*724ba675SRob Herring			resets = <&cpg 721>;
881*724ba675SRob Herring			status = "disabled";
882*724ba675SRob Herring		};
883*724ba675SRob Herring
884*724ba675SRob Herring		scif1: serial@e6e68000 {
885*724ba675SRob Herring			compatible = "renesas,scif-r8a7743",
886*724ba675SRob Herring				     "renesas,rcar-gen2-scif", "renesas,scif";
887*724ba675SRob Herring			reg = <0 0xe6e68000 0 0x40>;
888*724ba675SRob Herring			interrupts = <GIC_SPI 153 IRQ_TYPE_LEVEL_HIGH>;
889*724ba675SRob Herring			clocks = <&cpg CPG_MOD 720>,
890*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
891*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
892*724ba675SRob Herring			dmas = <&dmac0 0x2d>, <&dmac0 0x2e>,
893*724ba675SRob Herring			       <&dmac1 0x2d>, <&dmac1 0x2e>;
894*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
895*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
896*724ba675SRob Herring			resets = <&cpg 720>;
897*724ba675SRob Herring			status = "disabled";
898*724ba675SRob Herring		};
899*724ba675SRob Herring
900*724ba675SRob Herring		scif2: serial@e6e58000 {
901*724ba675SRob Herring			compatible = "renesas,scif-r8a7743",
902*724ba675SRob Herring				     "renesas,rcar-gen2-scif", "renesas,scif";
903*724ba675SRob Herring			reg = <0 0xe6e58000 0 0x40>;
904*724ba675SRob Herring			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
905*724ba675SRob Herring			clocks = <&cpg CPG_MOD 719>,
906*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
907*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
908*724ba675SRob Herring			dmas = <&dmac0 0x2b>, <&dmac0 0x2c>,
909*724ba675SRob Herring			       <&dmac1 0x2b>, <&dmac1 0x2c>;
910*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
911*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
912*724ba675SRob Herring			resets = <&cpg 719>;
913*724ba675SRob Herring			status = "disabled";
914*724ba675SRob Herring		};
915*724ba675SRob Herring
916*724ba675SRob Herring		scif3: serial@e6ea8000 {
917*724ba675SRob Herring			compatible = "renesas,scif-r8a7743",
918*724ba675SRob Herring				     "renesas,rcar-gen2-scif", "renesas,scif";
919*724ba675SRob Herring			reg = <0 0xe6ea8000 0 0x40>;
920*724ba675SRob Herring			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
921*724ba675SRob Herring			clocks = <&cpg CPG_MOD 718>,
922*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
923*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
924*724ba675SRob Herring			dmas = <&dmac0 0x2f>, <&dmac0 0x30>,
925*724ba675SRob Herring			       <&dmac1 0x2f>, <&dmac1 0x30>;
926*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
927*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
928*724ba675SRob Herring			resets = <&cpg 718>;
929*724ba675SRob Herring			status = "disabled";
930*724ba675SRob Herring		};
931*724ba675SRob Herring
932*724ba675SRob Herring		scif4: serial@e6ee0000 {
933*724ba675SRob Herring			compatible = "renesas,scif-r8a7743",
934*724ba675SRob Herring				     "renesas,rcar-gen2-scif", "renesas,scif";
935*724ba675SRob Herring			reg = <0 0xe6ee0000 0 0x40>;
936*724ba675SRob Herring			interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
937*724ba675SRob Herring			clocks = <&cpg CPG_MOD 715>,
938*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
939*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
940*724ba675SRob Herring			dmas = <&dmac0 0xfb>, <&dmac0 0xfc>,
941*724ba675SRob Herring			       <&dmac1 0xfb>, <&dmac1 0xfc>;
942*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
943*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
944*724ba675SRob Herring			resets = <&cpg 715>;
945*724ba675SRob Herring			status = "disabled";
946*724ba675SRob Herring		};
947*724ba675SRob Herring
948*724ba675SRob Herring		scif5: serial@e6ee8000 {
949*724ba675SRob Herring			compatible = "renesas,scif-r8a7743",
950*724ba675SRob Herring				     "renesas,rcar-gen2-scif", "renesas,scif";
951*724ba675SRob Herring			reg = <0 0xe6ee8000 0 0x40>;
952*724ba675SRob Herring			interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
953*724ba675SRob Herring			clocks = <&cpg CPG_MOD 714>,
954*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
955*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
956*724ba675SRob Herring			dmas = <&dmac0 0xfd>, <&dmac0 0xfe>,
957*724ba675SRob Herring			       <&dmac1 0xfd>, <&dmac1 0xfe>;
958*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
959*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
960*724ba675SRob Herring			resets = <&cpg 714>;
961*724ba675SRob Herring			status = "disabled";
962*724ba675SRob Herring		};
963*724ba675SRob Herring
964*724ba675SRob Herring		hscif0: serial@e62c0000 {
965*724ba675SRob Herring			compatible = "renesas,hscif-r8a7743",
966*724ba675SRob Herring				     "renesas,rcar-gen2-hscif", "renesas,hscif";
967*724ba675SRob Herring			reg = <0 0xe62c0000 0 0x60>;
968*724ba675SRob Herring			interrupts = <GIC_SPI 154 IRQ_TYPE_LEVEL_HIGH>;
969*724ba675SRob Herring			clocks = <&cpg CPG_MOD 717>,
970*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
971*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
972*724ba675SRob Herring			dmas = <&dmac0 0x39>, <&dmac0 0x3a>,
973*724ba675SRob Herring			       <&dmac1 0x39>, <&dmac1 0x3a>;
974*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
975*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
976*724ba675SRob Herring			resets = <&cpg 717>;
977*724ba675SRob Herring			status = "disabled";
978*724ba675SRob Herring		};
979*724ba675SRob Herring
980*724ba675SRob Herring		hscif1: serial@e62c8000 {
981*724ba675SRob Herring			compatible = "renesas,hscif-r8a7743",
982*724ba675SRob Herring				     "renesas,rcar-gen2-hscif", "renesas,hscif";
983*724ba675SRob Herring			reg = <0 0xe62c8000 0 0x60>;
984*724ba675SRob Herring			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
985*724ba675SRob Herring			clocks = <&cpg CPG_MOD 716>,
986*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
987*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
988*724ba675SRob Herring			dmas = <&dmac0 0x4d>, <&dmac0 0x4e>,
989*724ba675SRob Herring			       <&dmac1 0x4d>, <&dmac1 0x4e>;
990*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
991*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
992*724ba675SRob Herring			resets = <&cpg 716>;
993*724ba675SRob Herring			status = "disabled";
994*724ba675SRob Herring		};
995*724ba675SRob Herring
996*724ba675SRob Herring		hscif2: serial@e62d0000 {
997*724ba675SRob Herring			compatible = "renesas,hscif-r8a7743",
998*724ba675SRob Herring				     "renesas,rcar-gen2-hscif", "renesas,hscif";
999*724ba675SRob Herring			reg = <0 0xe62d0000 0 0x60>;
1000*724ba675SRob Herring			interrupts = <GIC_SPI 21 IRQ_TYPE_LEVEL_HIGH>;
1001*724ba675SRob Herring			clocks = <&cpg CPG_MOD 713>,
1002*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_ZS>, <&scif_clk>;
1003*724ba675SRob Herring			clock-names = "fck", "brg_int", "scif_clk";
1004*724ba675SRob Herring			dmas = <&dmac0 0x3b>, <&dmac0 0x3c>,
1005*724ba675SRob Herring			       <&dmac1 0x3b>, <&dmac1 0x3c>;
1006*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1007*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1008*724ba675SRob Herring			resets = <&cpg 713>;
1009*724ba675SRob Herring			status = "disabled";
1010*724ba675SRob Herring		};
1011*724ba675SRob Herring
1012*724ba675SRob Herring		msiof0: spi@e6e20000 {
1013*724ba675SRob Herring			compatible = "renesas,msiof-r8a7743",
1014*724ba675SRob Herring				     "renesas,rcar-gen2-msiof";
1015*724ba675SRob Herring			reg = <0 0xe6e20000 0 0x0064>;
1016*724ba675SRob Herring			interrupts = <GIC_SPI 156 IRQ_TYPE_LEVEL_HIGH>;
1017*724ba675SRob Herring			clocks = <&cpg CPG_MOD 000>;
1018*724ba675SRob Herring			dmas = <&dmac0 0x51>, <&dmac0 0x52>,
1019*724ba675SRob Herring			       <&dmac1 0x51>, <&dmac1 0x52>;
1020*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1021*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1022*724ba675SRob Herring			#address-cells = <1>;
1023*724ba675SRob Herring			#size-cells = <0>;
1024*724ba675SRob Herring			resets = <&cpg 000>;
1025*724ba675SRob Herring			status = "disabled";
1026*724ba675SRob Herring		};
1027*724ba675SRob Herring
1028*724ba675SRob Herring		msiof1: spi@e6e10000 {
1029*724ba675SRob Herring			compatible = "renesas,msiof-r8a7743",
1030*724ba675SRob Herring				     "renesas,rcar-gen2-msiof";
1031*724ba675SRob Herring			reg = <0 0xe6e10000 0 0x0064>;
1032*724ba675SRob Herring			interrupts = <GIC_SPI 157 IRQ_TYPE_LEVEL_HIGH>;
1033*724ba675SRob Herring			clocks = <&cpg CPG_MOD 208>;
1034*724ba675SRob Herring			dmas = <&dmac0 0x55>, <&dmac0 0x56>,
1035*724ba675SRob Herring			       <&dmac1 0x55>, <&dmac1 0x56>;
1036*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1037*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1038*724ba675SRob Herring			#address-cells = <1>;
1039*724ba675SRob Herring			#size-cells = <0>;
1040*724ba675SRob Herring			resets = <&cpg 208>;
1041*724ba675SRob Herring			status = "disabled";
1042*724ba675SRob Herring		};
1043*724ba675SRob Herring
1044*724ba675SRob Herring		msiof2: spi@e6e00000 {
1045*724ba675SRob Herring			compatible = "renesas,msiof-r8a7743",
1046*724ba675SRob Herring				     "renesas,rcar-gen2-msiof";
1047*724ba675SRob Herring			reg = <0 0xe6e00000 0 0x0064>;
1048*724ba675SRob Herring			interrupts = <GIC_SPI 158 IRQ_TYPE_LEVEL_HIGH>;
1049*724ba675SRob Herring			clocks = <&cpg CPG_MOD 205>;
1050*724ba675SRob Herring			dmas = <&dmac0 0x41>, <&dmac0 0x42>,
1051*724ba675SRob Herring			       <&dmac1 0x41>, <&dmac1 0x42>;
1052*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1053*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1054*724ba675SRob Herring			#address-cells = <1>;
1055*724ba675SRob Herring			#size-cells = <0>;
1056*724ba675SRob Herring			resets = <&cpg 205>;
1057*724ba675SRob Herring			status = "disabled";
1058*724ba675SRob Herring		};
1059*724ba675SRob Herring
1060*724ba675SRob Herring		pwm0: pwm@e6e30000 {
1061*724ba675SRob Herring			compatible = "renesas,pwm-r8a7743", "renesas,pwm-rcar";
1062*724ba675SRob Herring			reg = <0 0xe6e30000 0 0x8>;
1063*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1064*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1065*724ba675SRob Herring			resets = <&cpg 523>;
1066*724ba675SRob Herring			#pwm-cells = <2>;
1067*724ba675SRob Herring			status = "disabled";
1068*724ba675SRob Herring		};
1069*724ba675SRob Herring
1070*724ba675SRob Herring		pwm1: pwm@e6e31000 {
1071*724ba675SRob Herring			compatible = "renesas,pwm-r8a7743", "renesas,pwm-rcar";
1072*724ba675SRob Herring			reg = <0 0xe6e31000 0 0x8>;
1073*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1074*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1075*724ba675SRob Herring			resets = <&cpg 523>;
1076*724ba675SRob Herring			#pwm-cells = <2>;
1077*724ba675SRob Herring			status = "disabled";
1078*724ba675SRob Herring		};
1079*724ba675SRob Herring
1080*724ba675SRob Herring		pwm2: pwm@e6e32000 {
1081*724ba675SRob Herring			compatible = "renesas,pwm-r8a7743", "renesas,pwm-rcar";
1082*724ba675SRob Herring			reg = <0 0xe6e32000 0 0x8>;
1083*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1084*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1085*724ba675SRob Herring			resets = <&cpg 523>;
1086*724ba675SRob Herring			#pwm-cells = <2>;
1087*724ba675SRob Herring			status = "disabled";
1088*724ba675SRob Herring		};
1089*724ba675SRob Herring
1090*724ba675SRob Herring		pwm3: pwm@e6e33000 {
1091*724ba675SRob Herring			compatible = "renesas,pwm-r8a7743", "renesas,pwm-rcar";
1092*724ba675SRob Herring			reg = <0 0xe6e33000 0 0x8>;
1093*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1094*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1095*724ba675SRob Herring			resets = <&cpg 523>;
1096*724ba675SRob Herring			#pwm-cells = <2>;
1097*724ba675SRob Herring			status = "disabled";
1098*724ba675SRob Herring		};
1099*724ba675SRob Herring
1100*724ba675SRob Herring		pwm4: pwm@e6e34000 {
1101*724ba675SRob Herring			compatible = "renesas,pwm-r8a7743", "renesas,pwm-rcar";
1102*724ba675SRob Herring			reg = <0 0xe6e34000 0 0x8>;
1103*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1104*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1105*724ba675SRob Herring			resets = <&cpg 523>;
1106*724ba675SRob Herring			#pwm-cells = <2>;
1107*724ba675SRob Herring			status = "disabled";
1108*724ba675SRob Herring		};
1109*724ba675SRob Herring
1110*724ba675SRob Herring		pwm5: pwm@e6e35000 {
1111*724ba675SRob Herring			compatible = "renesas,pwm-r8a7743", "renesas,pwm-rcar";
1112*724ba675SRob Herring			reg = <0 0xe6e35000 0 0x8>;
1113*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1114*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1115*724ba675SRob Herring			resets = <&cpg 523>;
1116*724ba675SRob Herring			#pwm-cells = <2>;
1117*724ba675SRob Herring			status = "disabled";
1118*724ba675SRob Herring		};
1119*724ba675SRob Herring
1120*724ba675SRob Herring		pwm6: pwm@e6e36000 {
1121*724ba675SRob Herring			compatible = "renesas,pwm-r8a7743", "renesas,pwm-rcar";
1122*724ba675SRob Herring			reg = <0 0xe6e36000 0 0x8>;
1123*724ba675SRob Herring			clocks = <&cpg CPG_MOD 523>;
1124*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1125*724ba675SRob Herring			resets = <&cpg 523>;
1126*724ba675SRob Herring			#pwm-cells = <2>;
1127*724ba675SRob Herring			status = "disabled";
1128*724ba675SRob Herring		};
1129*724ba675SRob Herring
1130*724ba675SRob Herring		can0: can@e6e80000 {
1131*724ba675SRob Herring			compatible = "renesas,can-r8a7743",
1132*724ba675SRob Herring				     "renesas,rcar-gen2-can";
1133*724ba675SRob Herring			reg = <0 0xe6e80000 0 0x1000>;
1134*724ba675SRob Herring			interrupts = <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>;
1135*724ba675SRob Herring			clocks = <&cpg CPG_MOD 916>,
1136*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_RCAN>,
1137*724ba675SRob Herring				 <&can_clk>;
1138*724ba675SRob Herring			clock-names = "clkp1", "clkp2", "can_clk";
1139*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1140*724ba675SRob Herring			resets = <&cpg 916>;
1141*724ba675SRob Herring			status = "disabled";
1142*724ba675SRob Herring		};
1143*724ba675SRob Herring
1144*724ba675SRob Herring		can1: can@e6e88000 {
1145*724ba675SRob Herring			compatible = "renesas,can-r8a7743",
1146*724ba675SRob Herring				     "renesas,rcar-gen2-can";
1147*724ba675SRob Herring			reg = <0 0xe6e88000 0 0x1000>;
1148*724ba675SRob Herring			interrupts = <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>;
1149*724ba675SRob Herring			clocks = <&cpg CPG_MOD 915>,
1150*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_RCAN>,
1151*724ba675SRob Herring				 <&can_clk>;
1152*724ba675SRob Herring			clock-names = "clkp1", "clkp2", "can_clk";
1153*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1154*724ba675SRob Herring			resets = <&cpg 915>;
1155*724ba675SRob Herring			status = "disabled";
1156*724ba675SRob Herring		};
1157*724ba675SRob Herring
1158*724ba675SRob Herring		vin0: video@e6ef0000 {
1159*724ba675SRob Herring			compatible = "renesas,vin-r8a7743",
1160*724ba675SRob Herring				     "renesas,rcar-gen2-vin";
1161*724ba675SRob Herring			reg = <0 0xe6ef0000 0 0x1000>;
1162*724ba675SRob Herring			interrupts = <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>;
1163*724ba675SRob Herring			clocks = <&cpg CPG_MOD 811>;
1164*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1165*724ba675SRob Herring			resets = <&cpg 811>;
1166*724ba675SRob Herring			status = "disabled";
1167*724ba675SRob Herring		};
1168*724ba675SRob Herring
1169*724ba675SRob Herring		vin1: video@e6ef1000 {
1170*724ba675SRob Herring			compatible = "renesas,vin-r8a7743",
1171*724ba675SRob Herring				     "renesas,rcar-gen2-vin";
1172*724ba675SRob Herring			reg = <0 0xe6ef1000 0 0x1000>;
1173*724ba675SRob Herring			interrupts = <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>;
1174*724ba675SRob Herring			clocks = <&cpg CPG_MOD 810>;
1175*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1176*724ba675SRob Herring			resets = <&cpg 810>;
1177*724ba675SRob Herring			status = "disabled";
1178*724ba675SRob Herring		};
1179*724ba675SRob Herring
1180*724ba675SRob Herring		vin2: video@e6ef2000 {
1181*724ba675SRob Herring			compatible = "renesas,vin-r8a7743",
1182*724ba675SRob Herring				     "renesas,rcar-gen2-vin";
1183*724ba675SRob Herring			reg = <0 0xe6ef2000 0 0x1000>;
1184*724ba675SRob Herring			interrupts = <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>;
1185*724ba675SRob Herring			clocks = <&cpg CPG_MOD 809>;
1186*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1187*724ba675SRob Herring			resets = <&cpg 809>;
1188*724ba675SRob Herring			status = "disabled";
1189*724ba675SRob Herring		};
1190*724ba675SRob Herring
1191*724ba675SRob Herring		rcar_sound: sound@ec500000 {
1192*724ba675SRob Herring			/*
1193*724ba675SRob Herring			 * #sound-dai-cells is required if simple-card
1194*724ba675SRob Herring			 *
1195*724ba675SRob Herring			 * Single DAI : #sound-dai-cells = <0>;         <&rcar_sound>;
1196*724ba675SRob Herring			 * Multi  DAI : #sound-dai-cells = <1>;         <&rcar_sound N>;
1197*724ba675SRob Herring			 */
1198*724ba675SRob Herring			compatible = "renesas,rcar_sound-r8a7743",
1199*724ba675SRob Herring				     "renesas,rcar_sound-gen2";
1200*724ba675SRob Herring			reg = <0 0xec500000 0 0x1000>, /* SCU */
1201*724ba675SRob Herring			      <0 0xec5a0000 0 0x100>,  /* ADG */
1202*724ba675SRob Herring			      <0 0xec540000 0 0x1000>, /* SSIU */
1203*724ba675SRob Herring			      <0 0xec541000 0 0x280>,  /* SSI */
1204*724ba675SRob Herring			      <0 0xec740000 0 0x200>;  /* Audio DMAC peri peri*/
1205*724ba675SRob Herring			reg-names = "scu", "adg", "ssiu", "ssi", "audmapp";
1206*724ba675SRob Herring
1207*724ba675SRob Herring			clocks = <&cpg CPG_MOD 1005>,
1208*724ba675SRob Herring				 <&cpg CPG_MOD 1006>, <&cpg CPG_MOD 1007>,
1209*724ba675SRob Herring				 <&cpg CPG_MOD 1008>, <&cpg CPG_MOD 1009>,
1210*724ba675SRob Herring				 <&cpg CPG_MOD 1010>, <&cpg CPG_MOD 1011>,
1211*724ba675SRob Herring				 <&cpg CPG_MOD 1012>, <&cpg CPG_MOD 1013>,
1212*724ba675SRob Herring				 <&cpg CPG_MOD 1014>, <&cpg CPG_MOD 1015>,
1213*724ba675SRob Herring				 <&cpg CPG_MOD 1022>, <&cpg CPG_MOD 1023>,
1214*724ba675SRob Herring				 <&cpg CPG_MOD 1024>, <&cpg CPG_MOD 1025>,
1215*724ba675SRob Herring				 <&cpg CPG_MOD 1026>, <&cpg CPG_MOD 1027>,
1216*724ba675SRob Herring				 <&cpg CPG_MOD 1028>, <&cpg CPG_MOD 1029>,
1217*724ba675SRob Herring				 <&cpg CPG_MOD 1030>, <&cpg CPG_MOD 1031>,
1218*724ba675SRob Herring				 <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
1219*724ba675SRob Herring				 <&cpg CPG_MOD 1021>, <&cpg CPG_MOD 1020>,
1220*724ba675SRob Herring				 <&cpg CPG_MOD 1019>, <&cpg CPG_MOD 1018>,
1221*724ba675SRob Herring				 <&audio_clk_a>, <&audio_clk_b>, <&audio_clk_c>,
1222*724ba675SRob Herring				 <&cpg CPG_CORE R8A7743_CLK_M2>;
1223*724ba675SRob Herring			clock-names = "ssi-all",
1224*724ba675SRob Herring				      "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1225*724ba675SRob Herring				      "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0",
1226*724ba675SRob Herring				      "src.9", "src.8", "src.7", "src.6", "src.5",
1227*724ba675SRob Herring				      "src.4", "src.3", "src.2", "src.1", "src.0",
1228*724ba675SRob Herring				      "ctu.0", "ctu.1",
1229*724ba675SRob Herring				      "mix.0", "mix.1",
1230*724ba675SRob Herring				      "dvc.0", "dvc.1",
1231*724ba675SRob Herring				      "clk_a", "clk_b", "clk_c", "clk_i";
1232*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1233*724ba675SRob Herring			resets = <&cpg 1005>,
1234*724ba675SRob Herring				 <&cpg 1006>, <&cpg 1007>, <&cpg 1008>, <&cpg 1009>,
1235*724ba675SRob Herring				 <&cpg 1010>, <&cpg 1011>, <&cpg 1012>, <&cpg 1013>,
1236*724ba675SRob Herring				 <&cpg 1014>, <&cpg 1015>;
1237*724ba675SRob Herring			reset-names = "ssi-all",
1238*724ba675SRob Herring				      "ssi.9", "ssi.8", "ssi.7", "ssi.6", "ssi.5",
1239*724ba675SRob Herring				      "ssi.4", "ssi.3", "ssi.2", "ssi.1", "ssi.0";
1240*724ba675SRob Herring			status = "disabled";
1241*724ba675SRob Herring
1242*724ba675SRob Herring			rcar_sound,dvc {
1243*724ba675SRob Herring				dvc0: dvc-0 {
1244*724ba675SRob Herring					dmas = <&audma1 0xbc>;
1245*724ba675SRob Herring					dma-names = "tx";
1246*724ba675SRob Herring				};
1247*724ba675SRob Herring				dvc1: dvc-1 {
1248*724ba675SRob Herring					dmas = <&audma1 0xbe>;
1249*724ba675SRob Herring					dma-names = "tx";
1250*724ba675SRob Herring				};
1251*724ba675SRob Herring			};
1252*724ba675SRob Herring
1253*724ba675SRob Herring			rcar_sound,mix {
1254*724ba675SRob Herring				mix0: mix-0 { };
1255*724ba675SRob Herring				mix1: mix-1 { };
1256*724ba675SRob Herring			};
1257*724ba675SRob Herring
1258*724ba675SRob Herring			rcar_sound,ctu {
1259*724ba675SRob Herring				ctu00: ctu-0 { };
1260*724ba675SRob Herring				ctu01: ctu-1 { };
1261*724ba675SRob Herring				ctu02: ctu-2 { };
1262*724ba675SRob Herring				ctu03: ctu-3 { };
1263*724ba675SRob Herring				ctu10: ctu-4 { };
1264*724ba675SRob Herring				ctu11: ctu-5 { };
1265*724ba675SRob Herring				ctu12: ctu-6 { };
1266*724ba675SRob Herring				ctu13: ctu-7 { };
1267*724ba675SRob Herring			};
1268*724ba675SRob Herring
1269*724ba675SRob Herring			rcar_sound,src {
1270*724ba675SRob Herring				src0: src-0 {
1271*724ba675SRob Herring					interrupts = <GIC_SPI 352 IRQ_TYPE_LEVEL_HIGH>;
1272*724ba675SRob Herring					dmas = <&audma0 0x85>, <&audma1 0x9a>;
1273*724ba675SRob Herring					dma-names = "rx", "tx";
1274*724ba675SRob Herring				};
1275*724ba675SRob Herring				src1: src-1 {
1276*724ba675SRob Herring					interrupts = <GIC_SPI 353 IRQ_TYPE_LEVEL_HIGH>;
1277*724ba675SRob Herring					dmas = <&audma0 0x87>, <&audma1 0x9c>;
1278*724ba675SRob Herring					dma-names = "rx", "tx";
1279*724ba675SRob Herring				};
1280*724ba675SRob Herring				src2: src-2 {
1281*724ba675SRob Herring					interrupts = <GIC_SPI 354 IRQ_TYPE_LEVEL_HIGH>;
1282*724ba675SRob Herring					dmas = <&audma0 0x89>, <&audma1 0x9e>;
1283*724ba675SRob Herring					dma-names = "rx", "tx";
1284*724ba675SRob Herring				};
1285*724ba675SRob Herring				src3: src-3 {
1286*724ba675SRob Herring					interrupts = <GIC_SPI 355 IRQ_TYPE_LEVEL_HIGH>;
1287*724ba675SRob Herring					dmas = <&audma0 0x8b>, <&audma1 0xa0>;
1288*724ba675SRob Herring					dma-names = "rx", "tx";
1289*724ba675SRob Herring				};
1290*724ba675SRob Herring				src4: src-4 {
1291*724ba675SRob Herring					interrupts = <GIC_SPI 356 IRQ_TYPE_LEVEL_HIGH>;
1292*724ba675SRob Herring					dmas = <&audma0 0x8d>, <&audma1 0xb0>;
1293*724ba675SRob Herring					dma-names = "rx", "tx";
1294*724ba675SRob Herring				};
1295*724ba675SRob Herring				src5: src-5 {
1296*724ba675SRob Herring					interrupts = <GIC_SPI 357 IRQ_TYPE_LEVEL_HIGH>;
1297*724ba675SRob Herring					dmas = <&audma0 0x8f>, <&audma1 0xb2>;
1298*724ba675SRob Herring					dma-names = "rx", "tx";
1299*724ba675SRob Herring				};
1300*724ba675SRob Herring				src6: src-6 {
1301*724ba675SRob Herring					interrupts = <GIC_SPI 358 IRQ_TYPE_LEVEL_HIGH>;
1302*724ba675SRob Herring					dmas = <&audma0 0x91>, <&audma1 0xb4>;
1303*724ba675SRob Herring					dma-names = "rx", "tx";
1304*724ba675SRob Herring				};
1305*724ba675SRob Herring				src7: src-7 {
1306*724ba675SRob Herring					interrupts = <GIC_SPI 359 IRQ_TYPE_LEVEL_HIGH>;
1307*724ba675SRob Herring					dmas = <&audma0 0x93>, <&audma1 0xb6>;
1308*724ba675SRob Herring					dma-names = "rx", "tx";
1309*724ba675SRob Herring				};
1310*724ba675SRob Herring				src8: src-8 {
1311*724ba675SRob Herring					interrupts = <GIC_SPI 360 IRQ_TYPE_LEVEL_HIGH>;
1312*724ba675SRob Herring					dmas = <&audma0 0x95>, <&audma1 0xb8>;
1313*724ba675SRob Herring					dma-names = "rx", "tx";
1314*724ba675SRob Herring				};
1315*724ba675SRob Herring				src9: src-9 {
1316*724ba675SRob Herring					interrupts = <GIC_SPI 361 IRQ_TYPE_LEVEL_HIGH>;
1317*724ba675SRob Herring					dmas = <&audma0 0x97>, <&audma1 0xba>;
1318*724ba675SRob Herring					dma-names = "rx", "tx";
1319*724ba675SRob Herring				};
1320*724ba675SRob Herring			};
1321*724ba675SRob Herring
1322*724ba675SRob Herring			rcar_sound,ssi {
1323*724ba675SRob Herring				ssi0: ssi-0 {
1324*724ba675SRob Herring					interrupts = <GIC_SPI 370 IRQ_TYPE_LEVEL_HIGH>;
1325*724ba675SRob Herring					dmas = <&audma0 0x01>, <&audma1 0x02>, <&audma0 0x15>, <&audma1 0x16>;
1326*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1327*724ba675SRob Herring				};
1328*724ba675SRob Herring				ssi1: ssi-1 {
1329*724ba675SRob Herring					interrupts = <GIC_SPI 371 IRQ_TYPE_LEVEL_HIGH>;
1330*724ba675SRob Herring					dmas = <&audma0 0x03>, <&audma1 0x04>, <&audma0 0x49>, <&audma1 0x4a>;
1331*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1332*724ba675SRob Herring				};
1333*724ba675SRob Herring				ssi2: ssi-2 {
1334*724ba675SRob Herring					interrupts = <GIC_SPI 372 IRQ_TYPE_LEVEL_HIGH>;
1335*724ba675SRob Herring					dmas = <&audma0 0x05>, <&audma1 0x06>, <&audma0 0x63>, <&audma1 0x64>;
1336*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1337*724ba675SRob Herring				};
1338*724ba675SRob Herring				ssi3: ssi-3 {
1339*724ba675SRob Herring					interrupts = <GIC_SPI 373 IRQ_TYPE_LEVEL_HIGH>;
1340*724ba675SRob Herring					dmas = <&audma0 0x07>, <&audma1 0x08>, <&audma0 0x6f>, <&audma1 0x70>;
1341*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1342*724ba675SRob Herring				};
1343*724ba675SRob Herring				ssi4: ssi-4 {
1344*724ba675SRob Herring					interrupts = <GIC_SPI 374 IRQ_TYPE_LEVEL_HIGH>;
1345*724ba675SRob Herring					dmas = <&audma0 0x09>, <&audma1 0x0a>, <&audma0 0x71>, <&audma1 0x72>;
1346*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1347*724ba675SRob Herring				};
1348*724ba675SRob Herring				ssi5: ssi-5 {
1349*724ba675SRob Herring					interrupts = <GIC_SPI 375 IRQ_TYPE_LEVEL_HIGH>;
1350*724ba675SRob Herring					dmas = <&audma0 0x0b>, <&audma1 0x0c>, <&audma0 0x73>, <&audma1 0x74>;
1351*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1352*724ba675SRob Herring				};
1353*724ba675SRob Herring				ssi6: ssi-6 {
1354*724ba675SRob Herring					interrupts = <GIC_SPI 376 IRQ_TYPE_LEVEL_HIGH>;
1355*724ba675SRob Herring					dmas = <&audma0 0x0d>, <&audma1 0x0e>, <&audma0 0x75>, <&audma1 0x76>;
1356*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1357*724ba675SRob Herring				};
1358*724ba675SRob Herring				ssi7: ssi-7 {
1359*724ba675SRob Herring					interrupts = <GIC_SPI 377 IRQ_TYPE_LEVEL_HIGH>;
1360*724ba675SRob Herring					dmas = <&audma0 0x0f>, <&audma1 0x10>, <&audma0 0x79>, <&audma1 0x7a>;
1361*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1362*724ba675SRob Herring				};
1363*724ba675SRob Herring				ssi8: ssi-8 {
1364*724ba675SRob Herring					interrupts = <GIC_SPI 378 IRQ_TYPE_LEVEL_HIGH>;
1365*724ba675SRob Herring					dmas = <&audma0 0x11>, <&audma1 0x12>, <&audma0 0x7b>, <&audma1 0x7c>;
1366*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1367*724ba675SRob Herring				};
1368*724ba675SRob Herring				ssi9: ssi-9 {
1369*724ba675SRob Herring					interrupts = <GIC_SPI 379 IRQ_TYPE_LEVEL_HIGH>;
1370*724ba675SRob Herring					dmas = <&audma0 0x13>, <&audma1 0x14>, <&audma0 0x7d>, <&audma1 0x7e>;
1371*724ba675SRob Herring					dma-names = "rx", "tx", "rxu", "txu";
1372*724ba675SRob Herring				};
1373*724ba675SRob Herring			};
1374*724ba675SRob Herring		};
1375*724ba675SRob Herring
1376*724ba675SRob Herring		audma0: dma-controller@ec700000 {
1377*724ba675SRob Herring			compatible = "renesas,dmac-r8a7743",
1378*724ba675SRob Herring				     "renesas,rcar-dmac";
1379*724ba675SRob Herring			reg = <0 0xec700000 0 0x10000>;
1380*724ba675SRob Herring			interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>,
1381*724ba675SRob Herring				     <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
1382*724ba675SRob Herring				     <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
1383*724ba675SRob Herring				     <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
1384*724ba675SRob Herring				     <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
1385*724ba675SRob Herring				     <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
1386*724ba675SRob Herring				     <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
1387*724ba675SRob Herring				     <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
1388*724ba675SRob Herring				     <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
1389*724ba675SRob Herring				     <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
1390*724ba675SRob Herring				     <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
1391*724ba675SRob Herring				     <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
1392*724ba675SRob Herring				     <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
1393*724ba675SRob Herring				     <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>;
1394*724ba675SRob Herring			interrupt-names = "error",
1395*724ba675SRob Herring					  "ch0", "ch1", "ch2", "ch3",
1396*724ba675SRob Herring					  "ch4", "ch5", "ch6", "ch7",
1397*724ba675SRob Herring					  "ch8", "ch9", "ch10", "ch11",
1398*724ba675SRob Herring					  "ch12";
1399*724ba675SRob Herring			clocks = <&cpg CPG_MOD 502>;
1400*724ba675SRob Herring			clock-names = "fck";
1401*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1402*724ba675SRob Herring			resets = <&cpg 502>;
1403*724ba675SRob Herring			#dma-cells = <1>;
1404*724ba675SRob Herring			dma-channels = <13>;
1405*724ba675SRob Herring		};
1406*724ba675SRob Herring
1407*724ba675SRob Herring		audma1: dma-controller@ec720000 {
1408*724ba675SRob Herring			compatible = "renesas,dmac-r8a7743",
1409*724ba675SRob Herring				     "renesas,rcar-dmac";
1410*724ba675SRob Herring			reg = <0 0xec720000 0 0x10000>;
1411*724ba675SRob Herring			interrupts = <GIC_SPI 347 IRQ_TYPE_LEVEL_HIGH>,
1412*724ba675SRob Herring				     <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
1413*724ba675SRob Herring				     <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
1414*724ba675SRob Herring				     <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
1415*724ba675SRob Herring				     <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
1416*724ba675SRob Herring				     <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
1417*724ba675SRob Herring				     <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
1418*724ba675SRob Herring				     <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
1419*724ba675SRob Herring				     <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
1420*724ba675SRob Herring				     <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
1421*724ba675SRob Herring				     <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
1422*724ba675SRob Herring				     <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>,
1423*724ba675SRob Herring				     <GIC_SPI 344 IRQ_TYPE_LEVEL_HIGH>,
1424*724ba675SRob Herring				     <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>;
1425*724ba675SRob Herring			interrupt-names = "error",
1426*724ba675SRob Herring					  "ch0", "ch1", "ch2", "ch3",
1427*724ba675SRob Herring					  "ch4", "ch5", "ch6", "ch7",
1428*724ba675SRob Herring					  "ch8", "ch9", "ch10", "ch11",
1429*724ba675SRob Herring					  "ch12";
1430*724ba675SRob Herring			clocks = <&cpg CPG_MOD 501>;
1431*724ba675SRob Herring			clock-names = "fck";
1432*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1433*724ba675SRob Herring			resets = <&cpg 501>;
1434*724ba675SRob Herring			#dma-cells = <1>;
1435*724ba675SRob Herring			dma-channels = <13>;
1436*724ba675SRob Herring		};
1437*724ba675SRob Herring
1438*724ba675SRob Herring		/*
1439*724ba675SRob Herring		 * pci1 and xhci share the same phy, therefore only one of them
1440*724ba675SRob Herring		 * can be active at any one time. If both of them are enabled,
1441*724ba675SRob Herring		 * a race condition will determine who'll control the phy.
1442*724ba675SRob Herring		 * A firmware file is needed by the xhci driver in order for
1443*724ba675SRob Herring		 * USB 3.0 to work properly.
1444*724ba675SRob Herring		 */
1445*724ba675SRob Herring		xhci: usb@ee000000 {
1446*724ba675SRob Herring			compatible = "renesas,xhci-r8a7743",
1447*724ba675SRob Herring				     "renesas,rcar-gen2-xhci";
1448*724ba675SRob Herring			reg = <0 0xee000000 0 0xc00>;
1449*724ba675SRob Herring			interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1450*724ba675SRob Herring			clocks = <&cpg CPG_MOD 328>;
1451*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1452*724ba675SRob Herring			resets = <&cpg 328>;
1453*724ba675SRob Herring			phys = <&usb2 1>;
1454*724ba675SRob Herring			phy-names = "usb";
1455*724ba675SRob Herring			status = "disabled";
1456*724ba675SRob Herring		};
1457*724ba675SRob Herring
1458*724ba675SRob Herring		pci0: pci@ee090000 {
1459*724ba675SRob Herring			compatible = "renesas,pci-r8a7743",
1460*724ba675SRob Herring				     "renesas,pci-rcar-gen2";
1461*724ba675SRob Herring			device_type = "pci";
1462*724ba675SRob Herring			reg = <0 0xee090000 0 0xc00>,
1463*724ba675SRob Herring			      <0 0xee080000 0 0x1100>;
1464*724ba675SRob Herring			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1465*724ba675SRob Herring			clocks = <&cpg CPG_MOD 703>;
1466*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1467*724ba675SRob Herring			resets = <&cpg 703>;
1468*724ba675SRob Herring			status = "disabled";
1469*724ba675SRob Herring
1470*724ba675SRob Herring			bus-range = <0 0>;
1471*724ba675SRob Herring			#address-cells = <3>;
1472*724ba675SRob Herring			#size-cells = <2>;
1473*724ba675SRob Herring			#interrupt-cells = <1>;
1474*724ba675SRob Herring			ranges = <0x02000000 0 0xee080000 0 0xee080000 0 0x00010000>;
1475*724ba675SRob Herring			interrupt-map-mask = <0xf800 0 0 0x7>;
1476*724ba675SRob Herring			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
1477*724ba675SRob Herring					<0x0800 0 0 1 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
1478*724ba675SRob Herring					<0x1000 0 0 2 &gic GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
1479*724ba675SRob Herring
1480*724ba675SRob Herring			usb@1,0 {
1481*724ba675SRob Herring				reg = <0x800 0 0 0 0>;
1482*724ba675SRob Herring				phys = <&usb0 0>;
1483*724ba675SRob Herring				phy-names = "usb";
1484*724ba675SRob Herring			};
1485*724ba675SRob Herring
1486*724ba675SRob Herring			usb@2,0 {
1487*724ba675SRob Herring				reg = <0x1000 0 0 0 0>;
1488*724ba675SRob Herring				phys = <&usb0 0>;
1489*724ba675SRob Herring				phy-names = "usb";
1490*724ba675SRob Herring			};
1491*724ba675SRob Herring		};
1492*724ba675SRob Herring
1493*724ba675SRob Herring		pci1: pci@ee0d0000 {
1494*724ba675SRob Herring			compatible = "renesas,pci-r8a7743",
1495*724ba675SRob Herring				     "renesas,pci-rcar-gen2";
1496*724ba675SRob Herring			device_type = "pci";
1497*724ba675SRob Herring			reg = <0 0xee0d0000 0 0xc00>,
1498*724ba675SRob Herring			      <0 0xee0c0000 0 0x1100>;
1499*724ba675SRob Herring			interrupts = <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1500*724ba675SRob Herring			clocks = <&cpg CPG_MOD 703>;
1501*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1502*724ba675SRob Herring			resets = <&cpg 703>;
1503*724ba675SRob Herring			status = "disabled";
1504*724ba675SRob Herring
1505*724ba675SRob Herring			bus-range = <1 1>;
1506*724ba675SRob Herring			#address-cells = <3>;
1507*724ba675SRob Herring			#size-cells = <2>;
1508*724ba675SRob Herring			#interrupt-cells = <1>;
1509*724ba675SRob Herring			ranges = <0x02000000 0 0xee0c0000 0 0xee0c0000 0 0x00010000>;
1510*724ba675SRob Herring			interrupt-map-mask = <0xf800 0 0 0x7>;
1511*724ba675SRob Herring			interrupt-map = <0x0000 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
1512*724ba675SRob Herring					<0x0800 0 0 1 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
1513*724ba675SRob Herring					<0x1000 0 0 2 &gic GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>;
1514*724ba675SRob Herring
1515*724ba675SRob Herring			usb@1,0 {
1516*724ba675SRob Herring				reg = <0x10800 0 0 0 0>;
1517*724ba675SRob Herring				phys = <&usb2 0>;
1518*724ba675SRob Herring				phy-names = "usb";
1519*724ba675SRob Herring			};
1520*724ba675SRob Herring
1521*724ba675SRob Herring			usb@2,0 {
1522*724ba675SRob Herring				reg = <0x11000 0 0 0 0>;
1523*724ba675SRob Herring				phys = <&usb2 0>;
1524*724ba675SRob Herring				phy-names = "usb";
1525*724ba675SRob Herring			};
1526*724ba675SRob Herring		};
1527*724ba675SRob Herring
1528*724ba675SRob Herring		sdhi0: mmc@ee100000 {
1529*724ba675SRob Herring			compatible = "renesas,sdhi-r8a7743",
1530*724ba675SRob Herring				     "renesas,rcar-gen2-sdhi";
1531*724ba675SRob Herring			reg = <0 0xee100000 0 0x328>;
1532*724ba675SRob Herring			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
1533*724ba675SRob Herring			clocks = <&cpg CPG_MOD 314>;
1534*724ba675SRob Herring			dmas = <&dmac0 0xcd>, <&dmac0 0xce>,
1535*724ba675SRob Herring			       <&dmac1 0xcd>, <&dmac1 0xce>;
1536*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1537*724ba675SRob Herring			max-frequency = <195000000>;
1538*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1539*724ba675SRob Herring			resets = <&cpg 314>;
1540*724ba675SRob Herring			status = "disabled";
1541*724ba675SRob Herring		};
1542*724ba675SRob Herring
1543*724ba675SRob Herring		sdhi1: mmc@ee140000 {
1544*724ba675SRob Herring			compatible = "renesas,sdhi-r8a7743",
1545*724ba675SRob Herring				     "renesas,rcar-gen2-sdhi";
1546*724ba675SRob Herring			reg = <0 0xee140000 0 0x100>;
1547*724ba675SRob Herring			interrupts = <GIC_SPI 167 IRQ_TYPE_LEVEL_HIGH>;
1548*724ba675SRob Herring			clocks = <&cpg CPG_MOD 312>;
1549*724ba675SRob Herring			dmas = <&dmac0 0xc1>, <&dmac0 0xc2>,
1550*724ba675SRob Herring			       <&dmac1 0xc1>, <&dmac1 0xc2>;
1551*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1552*724ba675SRob Herring			max-frequency = <97500000>;
1553*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1554*724ba675SRob Herring			resets = <&cpg 312>;
1555*724ba675SRob Herring			status = "disabled";
1556*724ba675SRob Herring		};
1557*724ba675SRob Herring
1558*724ba675SRob Herring		sdhi2: mmc@ee160000 {
1559*724ba675SRob Herring			compatible = "renesas,sdhi-r8a7743",
1560*724ba675SRob Herring				     "renesas,rcar-gen2-sdhi";
1561*724ba675SRob Herring			reg = <0 0xee160000 0 0x100>;
1562*724ba675SRob Herring			interrupts = <GIC_SPI 168 IRQ_TYPE_LEVEL_HIGH>;
1563*724ba675SRob Herring			clocks = <&cpg CPG_MOD 311>;
1564*724ba675SRob Herring			dmas = <&dmac0 0xd3>, <&dmac0 0xd4>,
1565*724ba675SRob Herring			       <&dmac1 0xd3>, <&dmac1 0xd4>;
1566*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1567*724ba675SRob Herring			max-frequency = <97500000>;
1568*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1569*724ba675SRob Herring			resets = <&cpg 311>;
1570*724ba675SRob Herring			status = "disabled";
1571*724ba675SRob Herring		};
1572*724ba675SRob Herring
1573*724ba675SRob Herring		mmcif0: mmc@ee200000 {
1574*724ba675SRob Herring			compatible = "renesas,mmcif-r8a7743",
1575*724ba675SRob Herring				     "renesas,sh-mmcif";
1576*724ba675SRob Herring			reg = <0 0xee200000 0 0x80>;
1577*724ba675SRob Herring			interrupts = <GIC_SPI 169 IRQ_TYPE_LEVEL_HIGH>;
1578*724ba675SRob Herring			clocks = <&cpg CPG_MOD 315>;
1579*724ba675SRob Herring			dmas = <&dmac0 0xd1>, <&dmac0 0xd2>,
1580*724ba675SRob Herring			       <&dmac1 0xd1>, <&dmac1 0xd2>;
1581*724ba675SRob Herring			dma-names = "tx", "rx", "tx", "rx";
1582*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1583*724ba675SRob Herring			resets = <&cpg 315>;
1584*724ba675SRob Herring			reg-io-width = <4>;
1585*724ba675SRob Herring			max-frequency = <97500000>;
1586*724ba675SRob Herring			status = "disabled";
1587*724ba675SRob Herring		};
1588*724ba675SRob Herring
1589*724ba675SRob Herring		ether: ethernet@ee700000 {
1590*724ba675SRob Herring			compatible = "renesas,ether-r8a7743",
1591*724ba675SRob Herring				     "renesas,rcar-gen2-ether";
1592*724ba675SRob Herring			reg = <0 0xee700000 0 0x400>;
1593*724ba675SRob Herring			interrupts = <GIC_SPI 162 IRQ_TYPE_LEVEL_HIGH>;
1594*724ba675SRob Herring			clocks = <&cpg CPG_MOD 813>;
1595*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1596*724ba675SRob Herring			resets = <&cpg 813>;
1597*724ba675SRob Herring			phy-mode = "rmii";
1598*724ba675SRob Herring			#address-cells = <1>;
1599*724ba675SRob Herring			#size-cells = <0>;
1600*724ba675SRob Herring			status = "disabled";
1601*724ba675SRob Herring		};
1602*724ba675SRob Herring
1603*724ba675SRob Herring		gic: interrupt-controller@f1001000 {
1604*724ba675SRob Herring			compatible = "arm,gic-400";
1605*724ba675SRob Herring			#interrupt-cells = <3>;
1606*724ba675SRob Herring			#address-cells = <0>;
1607*724ba675SRob Herring			interrupt-controller;
1608*724ba675SRob Herring			reg = <0 0xf1001000 0 0x1000>, <0 0xf1002000 0 0x2000>,
1609*724ba675SRob Herring			      <0 0xf1004000 0 0x2000>, <0 0xf1006000 0 0x2000>;
1610*724ba675SRob Herring			interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_HIGH)>;
1611*724ba675SRob Herring			clocks = <&cpg CPG_MOD 408>;
1612*724ba675SRob Herring			clock-names = "clk";
1613*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1614*724ba675SRob Herring			resets = <&cpg 408>;
1615*724ba675SRob Herring		};
1616*724ba675SRob Herring
1617*724ba675SRob Herring		pciec: pcie@fe000000 {
1618*724ba675SRob Herring			compatible = "renesas,pcie-r8a7743",
1619*724ba675SRob Herring				     "renesas,pcie-rcar-gen2";
1620*724ba675SRob Herring			reg = <0 0xfe000000 0 0x80000>;
1621*724ba675SRob Herring			#address-cells = <3>;
1622*724ba675SRob Herring			#size-cells = <2>;
1623*724ba675SRob Herring			bus-range = <0x00 0xff>;
1624*724ba675SRob Herring			device_type = "pci";
1625*724ba675SRob Herring			ranges = <0x01000000 0 0x00000000 0 0xfe100000 0 0x00100000>,
1626*724ba675SRob Herring				 <0x02000000 0 0xfe200000 0 0xfe200000 0 0x00200000>,
1627*724ba675SRob Herring				 <0x02000000 0 0x30000000 0 0x30000000 0 0x08000000>,
1628*724ba675SRob Herring				 <0x42000000 0 0x38000000 0 0x38000000 0 0x08000000>;
1629*724ba675SRob Herring			/* Map all possible DDR as inbound ranges */
1630*724ba675SRob Herring			dma-ranges = <0x42000000 0 0x40000000 0 0x40000000 0 0x80000000>,
1631*724ba675SRob Herring				     <0x43000000 2 0x00000000 2 0x00000000 1 0x00000000>;
1632*724ba675SRob Herring			interrupts = <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
1633*724ba675SRob Herring				     <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
1634*724ba675SRob Herring				     <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>;
1635*724ba675SRob Herring			#interrupt-cells = <1>;
1636*724ba675SRob Herring			interrupt-map-mask = <0 0 0 0>;
1637*724ba675SRob Herring			interrupt-map = <0 0 0 0 &gic GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>;
1638*724ba675SRob Herring			clocks = <&cpg CPG_MOD 319>, <&pcie_bus_clk>;
1639*724ba675SRob Herring			clock-names = "pcie", "pcie_bus";
1640*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1641*724ba675SRob Herring			resets = <&cpg 319>;
1642*724ba675SRob Herring			status = "disabled";
1643*724ba675SRob Herring		};
1644*724ba675SRob Herring
1645*724ba675SRob Herring		vsp@fe928000 {
1646*724ba675SRob Herring			compatible = "renesas,vsp1";
1647*724ba675SRob Herring			reg = <0 0xfe928000 0 0x8000>;
1648*724ba675SRob Herring			interrupts = <GIC_SPI 267 IRQ_TYPE_LEVEL_HIGH>;
1649*724ba675SRob Herring			clocks = <&cpg CPG_MOD 131>;
1650*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1651*724ba675SRob Herring			resets = <&cpg 131>;
1652*724ba675SRob Herring		};
1653*724ba675SRob Herring
1654*724ba675SRob Herring		vsp@fe930000 {
1655*724ba675SRob Herring			compatible = "renesas,vsp1";
1656*724ba675SRob Herring			reg = <0 0xfe930000 0 0x8000>;
1657*724ba675SRob Herring			interrupts = <GIC_SPI 246 IRQ_TYPE_LEVEL_HIGH>;
1658*724ba675SRob Herring			clocks = <&cpg CPG_MOD 128>;
1659*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1660*724ba675SRob Herring			resets = <&cpg 128>;
1661*724ba675SRob Herring		};
1662*724ba675SRob Herring
1663*724ba675SRob Herring		vsp@fe938000 {
1664*724ba675SRob Herring			compatible = "renesas,vsp1";
1665*724ba675SRob Herring			reg = <0 0xfe938000 0 0x8000>;
1666*724ba675SRob Herring			interrupts = <GIC_SPI 247 IRQ_TYPE_LEVEL_HIGH>;
1667*724ba675SRob Herring			clocks = <&cpg CPG_MOD 127>;
1668*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1669*724ba675SRob Herring			resets = <&cpg 127>;
1670*724ba675SRob Herring		};
1671*724ba675SRob Herring
1672*724ba675SRob Herring		du: display@feb00000 {
1673*724ba675SRob Herring			compatible = "renesas,du-r8a7743";
1674*724ba675SRob Herring			reg = <0 0xfeb00000 0 0x40000>;
1675*724ba675SRob Herring			interrupts = <GIC_SPI 256 IRQ_TYPE_LEVEL_HIGH>,
1676*724ba675SRob Herring				     <GIC_SPI 268 IRQ_TYPE_LEVEL_HIGH>;
1677*724ba675SRob Herring			clocks = <&cpg CPG_MOD 724>, <&cpg CPG_MOD 723>;
1678*724ba675SRob Herring			clock-names = "du.0", "du.1";
1679*724ba675SRob Herring			resets = <&cpg 724>;
1680*724ba675SRob Herring			reset-names = "du.0";
1681*724ba675SRob Herring			status = "disabled";
1682*724ba675SRob Herring
1683*724ba675SRob Herring			ports {
1684*724ba675SRob Herring				#address-cells = <1>;
1685*724ba675SRob Herring				#size-cells = <0>;
1686*724ba675SRob Herring
1687*724ba675SRob Herring				port@0 {
1688*724ba675SRob Herring					reg = <0>;
1689*724ba675SRob Herring					du_out_rgb: endpoint {
1690*724ba675SRob Herring					};
1691*724ba675SRob Herring				};
1692*724ba675SRob Herring				port@1 {
1693*724ba675SRob Herring					reg = <1>;
1694*724ba675SRob Herring					du_out_lvds0: endpoint {
1695*724ba675SRob Herring						remote-endpoint = <&lvds0_in>;
1696*724ba675SRob Herring					};
1697*724ba675SRob Herring				};
1698*724ba675SRob Herring			};
1699*724ba675SRob Herring		};
1700*724ba675SRob Herring
1701*724ba675SRob Herring		lvds0: lvds@feb90000 {
1702*724ba675SRob Herring			compatible = "renesas,r8a7743-lvds";
1703*724ba675SRob Herring			reg = <0 0xfeb90000 0 0x1c>;
1704*724ba675SRob Herring			clocks = <&cpg CPG_MOD 726>;
1705*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1706*724ba675SRob Herring			resets = <&cpg 726>;
1707*724ba675SRob Herring			status = "disabled";
1708*724ba675SRob Herring
1709*724ba675SRob Herring			ports {
1710*724ba675SRob Herring				#address-cells = <1>;
1711*724ba675SRob Herring				#size-cells = <0>;
1712*724ba675SRob Herring
1713*724ba675SRob Herring				port@0 {
1714*724ba675SRob Herring					reg = <0>;
1715*724ba675SRob Herring					lvds0_in: endpoint {
1716*724ba675SRob Herring						remote-endpoint = <&du_out_lvds0>;
1717*724ba675SRob Herring					};
1718*724ba675SRob Herring				};
1719*724ba675SRob Herring				port@1 {
1720*724ba675SRob Herring					reg = <1>;
1721*724ba675SRob Herring					lvds0_out: endpoint {
1722*724ba675SRob Herring					};
1723*724ba675SRob Herring				};
1724*724ba675SRob Herring			};
1725*724ba675SRob Herring		};
1726*724ba675SRob Herring
1727*724ba675SRob Herring		prr: chipid@ff000044 {
1728*724ba675SRob Herring			compatible = "renesas,prr";
1729*724ba675SRob Herring			reg = <0 0xff000044 0 4>;
1730*724ba675SRob Herring		};
1731*724ba675SRob Herring
1732*724ba675SRob Herring		cmt0: timer@ffca0000 {
1733*724ba675SRob Herring			compatible = "renesas,r8a7743-cmt0",
1734*724ba675SRob Herring				     "renesas,rcar-gen2-cmt0";
1735*724ba675SRob Herring			reg = <0 0xffca0000 0 0x1004>;
1736*724ba675SRob Herring			interrupts = <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
1737*724ba675SRob Herring				     <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>;
1738*724ba675SRob Herring			clocks = <&cpg CPG_MOD 124>;
1739*724ba675SRob Herring			clock-names = "fck";
1740*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1741*724ba675SRob Herring			resets = <&cpg 124>;
1742*724ba675SRob Herring			status = "disabled";
1743*724ba675SRob Herring		};
1744*724ba675SRob Herring
1745*724ba675SRob Herring		cmt1: timer@e6130000 {
1746*724ba675SRob Herring			compatible = "renesas,r8a7743-cmt1",
1747*724ba675SRob Herring				     "renesas,rcar-gen2-cmt1";
1748*724ba675SRob Herring			reg = <0 0xe6130000 0 0x1004>;
1749*724ba675SRob Herring			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>,
1750*724ba675SRob Herring				     <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
1751*724ba675SRob Herring				     <GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
1752*724ba675SRob Herring				     <GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
1753*724ba675SRob Herring				     <GIC_SPI 124 IRQ_TYPE_LEVEL_HIGH>,
1754*724ba675SRob Herring				     <GIC_SPI 125 IRQ_TYPE_LEVEL_HIGH>,
1755*724ba675SRob Herring				     <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
1756*724ba675SRob Herring				     <GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>;
1757*724ba675SRob Herring			clocks = <&cpg CPG_MOD 329>;
1758*724ba675SRob Herring			clock-names = "fck";
1759*724ba675SRob Herring			power-domains = <&sysc R8A7743_PD_ALWAYS_ON>;
1760*724ba675SRob Herring			resets = <&cpg 329>;
1761*724ba675SRob Herring			status = "disabled";
1762*724ba675SRob Herring		};
1763*724ba675SRob Herring	};
1764*724ba675SRob Herring
1765*724ba675SRob Herring	thermal-zones {
1766*724ba675SRob Herring		cpu_thermal: cpu-thermal {
1767*724ba675SRob Herring			polling-delay-passive = <0>;
1768*724ba675SRob Herring			polling-delay = <0>;
1769*724ba675SRob Herring
1770*724ba675SRob Herring			thermal-sensors = <&thermal>;
1771*724ba675SRob Herring
1772*724ba675SRob Herring			trips {
1773*724ba675SRob Herring				cpu-crit {
1774*724ba675SRob Herring					temperature = <95000>;
1775*724ba675SRob Herring					hysteresis = <0>;
1776*724ba675SRob Herring					type = "critical";
1777*724ba675SRob Herring				};
1778*724ba675SRob Herring			};
1779*724ba675SRob Herring
1780*724ba675SRob Herring			cooling-maps {
1781*724ba675SRob Herring			};
1782*724ba675SRob Herring		};
1783*724ba675SRob Herring	};
1784*724ba675SRob Herring
1785*724ba675SRob Herring	timer {
1786*724ba675SRob Herring		compatible = "arm,armv7-timer";
1787*724ba675SRob Herring		interrupts-extended = <&gic GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1788*724ba675SRob Herring				      <&gic GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1789*724ba675SRob Herring				      <&gic GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>,
1790*724ba675SRob Herring				      <&gic GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(2) | IRQ_TYPE_LEVEL_LOW)>;
1791*724ba675SRob Herring	};
1792*724ba675SRob Herring
1793*724ba675SRob Herring	/* External USB clock - can be overridden by the board */
1794*724ba675SRob Herring	usb_extal_clk: usb_extal {
1795*724ba675SRob Herring		compatible = "fixed-clock";
1796*724ba675SRob Herring		#clock-cells = <0>;
1797*724ba675SRob Herring		clock-frequency = <48000000>;
1798*724ba675SRob Herring	};
1799*724ba675SRob Herring};
1800