1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0
2724ba675SRob Herring#include "tegra30.dtsi"
3724ba675SRob Herring
4724ba675SRob Herring/*
5724ba675SRob Herring * Toradex Apalis T30 Module Device Tree
6724ba675SRob Herring * Compatible for Revisions 1GB: V1.0A; 2GB: V1.0B, V1.0C, V1.0E
7724ba675SRob Herring */
8724ba675SRob Herring/ {
9724ba675SRob Herring	memory@80000000 {
10724ba675SRob Herring		reg = <0x80000000 0x40000000>;
11724ba675SRob Herring	};
12724ba675SRob Herring
13724ba675SRob Herring	pcie@3000 {
14724ba675SRob Herring		status = "okay";
15724ba675SRob Herring		avdd-pexa-supply = <&vdd2_reg>;
16724ba675SRob Herring		avdd-pexb-supply = <&vdd2_reg>;
17724ba675SRob Herring		avdd-pex-pll-supply = <&vdd2_reg>;
18724ba675SRob Herring		avdd-plle-supply = <&ldo6_reg>;
19724ba675SRob Herring		hvdd-pex-supply = <&reg_module_3v3>;
20724ba675SRob Herring		vddio-pex-ctl-supply = <&reg_module_3v3>;
21724ba675SRob Herring		vdd-pexa-supply = <&vdd2_reg>;
22724ba675SRob Herring		vdd-pexb-supply = <&vdd2_reg>;
23724ba675SRob Herring
24724ba675SRob Herring		/* Apalis type specific */
25724ba675SRob Herring		pci@1,0 {
26724ba675SRob Herring			nvidia,num-lanes = <4>;
27724ba675SRob Herring		};
28724ba675SRob Herring
29724ba675SRob Herring		/* Apalis PCIe */
30724ba675SRob Herring		pci@2,0 {
31724ba675SRob Herring			nvidia,num-lanes = <1>;
32724ba675SRob Herring		};
33724ba675SRob Herring
34724ba675SRob Herring		/* I210/I211 Gigabit Ethernet Controller (on-module) */
35724ba675SRob Herring		pci@3,0 {
36724ba675SRob Herring			status = "okay";
37724ba675SRob Herring			nvidia,num-lanes = <1>;
38724ba675SRob Herring
39724ba675SRob Herring			ethernet@0,0 {
40724ba675SRob Herring				reg = <0 0 0 0 0>;
41724ba675SRob Herring				local-mac-address = [00 00 00 00 00 00];
42724ba675SRob Herring			};
43724ba675SRob Herring		};
44724ba675SRob Herring	};
45724ba675SRob Herring
46724ba675SRob Herring	host1x@50000000 {
47724ba675SRob Herring		hdmi@54280000 {
48724ba675SRob Herring			nvidia,ddc-i2c-bus = <&hdmi_ddc>;
49724ba675SRob Herring			nvidia,hpd-gpio =
50724ba675SRob Herring				<&gpio TEGRA_GPIO(N, 7) GPIO_ACTIVE_HIGH>;
51724ba675SRob Herring			pll-supply = <&reg_1v8_avdd_hdmi_pll>;
52724ba675SRob Herring			vdd-supply = <&reg_3v3_avdd_hdmi>;
53724ba675SRob Herring		};
54724ba675SRob Herring	};
55724ba675SRob Herring
56724ba675SRob Herring	pinmux@70000868 {
57724ba675SRob Herring		pinctrl-names = "default";
58724ba675SRob Herring		pinctrl-0 = <&state_default>;
59724ba675SRob Herring
60724ba675SRob Herring		state_default: pinmux {
61724ba675SRob Herring			/* Analogue Audio (On-module) */
62724ba675SRob Herring			clk1-out-pw4 {
63724ba675SRob Herring				nvidia,pins = "clk1_out_pw4";
64724ba675SRob Herring				nvidia,function = "extperiph1";
65724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
66724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
67724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
68724ba675SRob Herring			};
69724ba675SRob Herring			dap3-fs-pp0 {
70724ba675SRob Herring				nvidia,pins = "dap3_fs_pp0",
71724ba675SRob Herring					      "dap3_sclk_pp3",
72724ba675SRob Herring					      "dap3_din_pp1",
73724ba675SRob Herring					      "dap3_dout_pp2";
74724ba675SRob Herring				nvidia,function = "i2s2";
75724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
76724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
77724ba675SRob Herring			};
78724ba675SRob Herring
79724ba675SRob Herring			/* Apalis BKL1_ON */
80724ba675SRob Herring			pv2 {
81724ba675SRob Herring				nvidia,pins = "pv2";
82724ba675SRob Herring				nvidia,function = "rsvd4";
83724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
84724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
85724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
86724ba675SRob Herring			};
87724ba675SRob Herring
88724ba675SRob Herring			/* Apalis BKL1_PWM */
89724ba675SRob Herring			uart3-rts-n-pc0 {
90724ba675SRob Herring				nvidia,pins = "uart3_rts_n_pc0";
91724ba675SRob Herring				nvidia,function = "pwm0";
92724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
93724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
94724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
95724ba675SRob Herring			};
96724ba675SRob Herring			/* BKL1_PWM_EN#, disable TPS65911 PMIC PWM backlight */
97724ba675SRob Herring			uart3-cts-n-pa1 {
98724ba675SRob Herring				nvidia,pins = "uart3_cts_n_pa1";
99724ba675SRob Herring				nvidia,function = "rsvd2";
100724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
101724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
102724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
103724ba675SRob Herring			};
104724ba675SRob Herring
105724ba675SRob Herring			/* Apalis CAN1 on SPI6 */
106724ba675SRob Herring			spi2-cs0-n-px3 {
107724ba675SRob Herring				nvidia,pins = "spi2_cs0_n_px3",
108724ba675SRob Herring					      "spi2_miso_px1",
109724ba675SRob Herring					      "spi2_mosi_px0",
110724ba675SRob Herring					      "spi2_sck_px2";
111724ba675SRob Herring				nvidia,function = "spi6";
112724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
113724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
114724ba675SRob Herring			};
115724ba675SRob Herring			/* CAN_INT1 */
116724ba675SRob Herring			spi2-cs1-n-pw2 {
117724ba675SRob Herring				nvidia,pins = "spi2_cs1_n_pw2";
118724ba675SRob Herring				nvidia,function = "spi3";
119724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
120724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
121724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
122724ba675SRob Herring			};
123724ba675SRob Herring
124724ba675SRob Herring			/* Apalis CAN2 on SPI4 */
125724ba675SRob Herring			gmi-a16-pj7 {
126724ba675SRob Herring				nvidia,pins = "gmi_a16_pj7",
127724ba675SRob Herring					      "gmi_a17_pb0",
128724ba675SRob Herring					      "gmi_a18_pb1",
129724ba675SRob Herring					      "gmi_a19_pk7";
130724ba675SRob Herring				nvidia,function = "spi4";
131724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
132724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
133724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
134724ba675SRob Herring			};
135724ba675SRob Herring			/* CAN_INT2 */
136724ba675SRob Herring			spi2-cs2-n-pw3 {
137724ba675SRob Herring				nvidia,pins = "spi2_cs2_n_pw3";
138724ba675SRob Herring				nvidia,function = "spi3";
139724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
140724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
141724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
142724ba675SRob Herring			};
143724ba675SRob Herring
144724ba675SRob Herring			/* Apalis Digital Audio */
145724ba675SRob Herring			clk1-req-pee2 {
146724ba675SRob Herring				nvidia,pins = "clk1_req_pee2";
147724ba675SRob Herring				nvidia,function = "hda";
148724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
149724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
150724ba675SRob Herring			};
151724ba675SRob Herring			clk2-out-pw5 {
152724ba675SRob Herring				nvidia,pins = "clk2_out_pw5";
153724ba675SRob Herring				nvidia,function = "extperiph2";
154724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
155724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
156724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
157724ba675SRob Herring			};
158724ba675SRob Herring			dap1-fs-pn0 {
159724ba675SRob Herring				nvidia,pins = "dap1_fs_pn0",
160724ba675SRob Herring					      "dap1_din_pn1",
161724ba675SRob Herring					      "dap1_dout_pn2",
162724ba675SRob Herring					      "dap1_sclk_pn3";
163724ba675SRob Herring				nvidia,function = "hda";
164724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
165724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
166724ba675SRob Herring			};
167724ba675SRob Herring
168724ba675SRob Herring			/* Apalis GPIO */
169724ba675SRob Herring			kb-col0-pq0 {
170724ba675SRob Herring				nvidia,pins = "kb_col0_pq0",
171724ba675SRob Herring					      "kb_col1_pq1",
172724ba675SRob Herring					      "kb_row10_ps2",
173724ba675SRob Herring					      "kb_row11_ps3",
174724ba675SRob Herring					      "kb_row12_ps4",
175724ba675SRob Herring					      "kb_row13_ps5",
176724ba675SRob Herring					      "kb_row14_ps6",
177724ba675SRob Herring					      "kb_row15_ps7";
178724ba675SRob Herring				nvidia,function = "kbc";
179724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
180724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
181724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
182724ba675SRob Herring			};
183724ba675SRob Herring			/* Multiplexed and therefore disabled */
184724ba675SRob Herring			owr {
185724ba675SRob Herring				nvidia,pins = "owr";
186724ba675SRob Herring				nvidia,function = "rsvd3";
187724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
188724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
189724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
190724ba675SRob Herring			};
191724ba675SRob Herring
192724ba675SRob Herring			/* Apalis HDMI1 */
193724ba675SRob Herring			hdmi-cec-pee3 {
194724ba675SRob Herring				nvidia,pins = "hdmi_cec_pee3";
195724ba675SRob Herring				nvidia,function = "cec";
196724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
197724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
198724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
199724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
200724ba675SRob Herring			};
201724ba675SRob Herring			hdmi-int-pn7 {
202724ba675SRob Herring				nvidia,pins = "hdmi_int_pn7";
203724ba675SRob Herring				nvidia,function = "hdmi";
204724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
205724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
206724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
207724ba675SRob Herring			};
208724ba675SRob Herring
209724ba675SRob Herring			/* Apalis I2C1 */
210724ba675SRob Herring			gen1-i2c-scl-pc4 {
211724ba675SRob Herring				nvidia,pins = "gen1_i2c_scl_pc4",
212724ba675SRob Herring					      "gen1_i2c_sda_pc5";
213724ba675SRob Herring				nvidia,function = "i2c1";
214724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
215724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
216724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
217724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
218724ba675SRob Herring			};
219724ba675SRob Herring
220724ba675SRob Herring			/* Apalis I2C2 (DDC) */
221724ba675SRob Herring			ddc-scl-pv4 {
222724ba675SRob Herring				nvidia,pins = "ddc_scl_pv4",
223724ba675SRob Herring					      "ddc_sda_pv5";
224724ba675SRob Herring				nvidia,function = "i2c4";
225724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
226724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
227724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
228724ba675SRob Herring			};
229724ba675SRob Herring
230724ba675SRob Herring			/* Apalis I2C3 (CAM) */
231724ba675SRob Herring			cam-i2c-scl-pbb1 {
232724ba675SRob Herring				nvidia,pins = "cam_i2c_scl_pbb1",
233724ba675SRob Herring					      "cam_i2c_sda_pbb2";
234724ba675SRob Herring				nvidia,function = "i2c3";
235724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
236724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
237724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
238724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
239724ba675SRob Herring			};
240724ba675SRob Herring
241724ba675SRob Herring			/* Apalis LCD1 */
242724ba675SRob Herring			lcd-d0-pe0 {
243724ba675SRob Herring				nvidia,pins = "lcd_d0_pe0",
244724ba675SRob Herring					      "lcd_d1_pe1",
245724ba675SRob Herring					      "lcd_d2_pe2",
246724ba675SRob Herring					      "lcd_d3_pe3",
247724ba675SRob Herring					      "lcd_d4_pe4",
248724ba675SRob Herring					      "lcd_d5_pe5",
249724ba675SRob Herring					      "lcd_d6_pe6",
250724ba675SRob Herring					      "lcd_d7_pe7",
251724ba675SRob Herring					      "lcd_d8_pf0",
252724ba675SRob Herring					      "lcd_d9_pf1",
253724ba675SRob Herring					      "lcd_d10_pf2",
254724ba675SRob Herring					      "lcd_d11_pf3",
255724ba675SRob Herring					      "lcd_d12_pf4",
256724ba675SRob Herring					      "lcd_d13_pf5",
257724ba675SRob Herring					      "lcd_d14_pf6",
258724ba675SRob Herring					      "lcd_d15_pf7",
259724ba675SRob Herring					      "lcd_d16_pm0",
260724ba675SRob Herring					      "lcd_d17_pm1",
261724ba675SRob Herring					      "lcd_d18_pm2",
262724ba675SRob Herring					      "lcd_d19_pm3",
263724ba675SRob Herring					      "lcd_d20_pm4",
264724ba675SRob Herring					      "lcd_d21_pm5",
265724ba675SRob Herring					      "lcd_d22_pm6",
266724ba675SRob Herring					      "lcd_d23_pm7",
267724ba675SRob Herring					      "lcd_de_pj1",
268724ba675SRob Herring					      "lcd_hsync_pj3",
269724ba675SRob Herring					      "lcd_pclk_pb3",
270724ba675SRob Herring					      "lcd_vsync_pj4";
271724ba675SRob Herring				nvidia,function = "displaya";
272724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
273724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
274724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
275724ba675SRob Herring			};
276724ba675SRob Herring
277724ba675SRob Herring			/* Apalis MMC1 */
278724ba675SRob Herring			sdmmc3-clk-pa6 {
279724ba675SRob Herring				nvidia,pins = "sdmmc3_clk_pa6";
280724ba675SRob Herring				nvidia,function = "sdmmc3";
281724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
282724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
283724ba675SRob Herring			};
284724ba675SRob Herring			sdmmc3-dat0-pb7 {
285724ba675SRob Herring				nvidia,pins = "sdmmc3_cmd_pa7",
286724ba675SRob Herring					      "sdmmc3_dat0_pb7",
287724ba675SRob Herring					      "sdmmc3_dat1_pb6",
288724ba675SRob Herring					      "sdmmc3_dat2_pb5",
289724ba675SRob Herring					      "sdmmc3_dat3_pb4",
290724ba675SRob Herring					      "sdmmc3_dat4_pd1",
291724ba675SRob Herring					      "sdmmc3_dat5_pd0",
292724ba675SRob Herring					      "sdmmc3_dat6_pd3",
293724ba675SRob Herring					      "sdmmc3_dat7_pd4";
294724ba675SRob Herring				nvidia,function = "sdmmc3";
295724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
296724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
297724ba675SRob Herring			};
298724ba675SRob Herring			/* Apalis MMC1_CD# */
299724ba675SRob Herring			pv3 {
300724ba675SRob Herring				nvidia,pins = "pv3";
301724ba675SRob Herring				nvidia,function = "rsvd2";
302724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
303724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
304724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
305724ba675SRob Herring			};
306724ba675SRob Herring
307724ba675SRob Herring			/* Apalis Parallel Camera */
308724ba675SRob Herring			cam-mclk-pcc0 {
309724ba675SRob Herring				nvidia,pins = "cam_mclk_pcc0";
310724ba675SRob Herring				nvidia,function = "vi_alt3";
311724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
312724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
313724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
314724ba675SRob Herring			};
315724ba675SRob Herring			vi-vsync-pd6 {
316724ba675SRob Herring				nvidia,pins = "vi_d0_pt4",
317724ba675SRob Herring					      "vi_d1_pd5",
318724ba675SRob Herring					      "vi_d2_pl0",
319724ba675SRob Herring					      "vi_d3_pl1",
320724ba675SRob Herring					      "vi_d4_pl2",
321724ba675SRob Herring					      "vi_d5_pl3",
322724ba675SRob Herring					      "vi_d6_pl4",
323724ba675SRob Herring					      "vi_d7_pl5",
324724ba675SRob Herring					      "vi_d8_pl6",
325724ba675SRob Herring					      "vi_d9_pl7",
326724ba675SRob Herring					      "vi_d10_pt2",
327724ba675SRob Herring					      "vi_d11_pt3",
328724ba675SRob Herring					      "vi_hsync_pd7",
329724ba675SRob Herring					      "vi_pclk_pt0",
330724ba675SRob Herring					      "vi_vsync_pd6";
331724ba675SRob Herring				nvidia,function = "vi";
332724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
333724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
334724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
335724ba675SRob Herring			};
336724ba675SRob Herring			/* Multiplexed and therefore disabled */
337724ba675SRob Herring			kb-col2-pq2 {
338724ba675SRob Herring				nvidia,pins = "kb_col2_pq2",
339724ba675SRob Herring					      "kb_col3_pq3",
340724ba675SRob Herring					      "kb_col4_pq4",
341724ba675SRob Herring					      "kb_row4_pr4";
342724ba675SRob Herring				nvidia,function = "rsvd4";
343724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
344724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
345724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
346724ba675SRob Herring			};
347724ba675SRob Herring			kb-row0-pr0 {
348724ba675SRob Herring				nvidia,pins = "kb_row0_pr0",
349724ba675SRob Herring					      "kb_row1_pr1",
350724ba675SRob Herring					      "kb_row2_pr2",
351724ba675SRob Herring					      "kb_row3_pr3";
352724ba675SRob Herring				nvidia,function = "rsvd3";
353724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
354724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
355724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
356724ba675SRob Herring			};
357724ba675SRob Herring			kb-row5-pr5 {
358724ba675SRob Herring				nvidia,pins = "kb_row5_pr5",
359724ba675SRob Herring					      "kb_row6_pr6",
360724ba675SRob Herring					      "kb_row7_pr7";
361724ba675SRob Herring				nvidia,function = "kbc";
362724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
363724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
364724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
365724ba675SRob Herring			};
366724ba675SRob Herring			/*
367724ba675SRob Herring			 * VI level-shifter direction
368724ba675SRob Herring			 * (pull-down => default direction input)
369724ba675SRob Herring			 */
370724ba675SRob Herring			vi-mclk-pt1 {
371724ba675SRob Herring				nvidia,pins = "vi_mclk_pt1";
372724ba675SRob Herring				nvidia,function = "vi_alt3";
373724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
374724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
375724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
376724ba675SRob Herring			};
377724ba675SRob Herring
378724ba675SRob Herring			/* Apalis PWM1 */
379724ba675SRob Herring			pu6 {
380724ba675SRob Herring				nvidia,pins = "pu6";
381724ba675SRob Herring				nvidia,function = "pwm3";
382724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
383724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
384724ba675SRob Herring			};
385724ba675SRob Herring
386724ba675SRob Herring			/* Apalis PWM2 */
387724ba675SRob Herring			pu5 {
388724ba675SRob Herring				nvidia,pins = "pu5";
389724ba675SRob Herring				nvidia,function = "pwm2";
390724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
391724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
392724ba675SRob Herring			};
393724ba675SRob Herring
394724ba675SRob Herring			/* Apalis PWM3 */
395724ba675SRob Herring			pu4 {
396724ba675SRob Herring				nvidia,pins = "pu4";
397724ba675SRob Herring				nvidia,function = "pwm1";
398724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
399724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
400724ba675SRob Herring			};
401724ba675SRob Herring
402724ba675SRob Herring			/* Apalis PWM4 */
403724ba675SRob Herring			pu3 {
404724ba675SRob Herring				nvidia,pins = "pu3";
405724ba675SRob Herring				nvidia,function = "pwm0";
406724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
407724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
408724ba675SRob Herring			};
409724ba675SRob Herring
410724ba675SRob Herring			/* Apalis RESET_MOCI# */
411724ba675SRob Herring			gmi-rst-n-pi4 {
412724ba675SRob Herring				nvidia,pins = "gmi_rst_n_pi4";
413724ba675SRob Herring				nvidia,function = "gmi";
414724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
415724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
416724ba675SRob Herring			};
417724ba675SRob Herring
418724ba675SRob Herring			/* Apalis SATA1_ACT# */
419724ba675SRob Herring			pex-l0-prsnt-n-pdd0 {
420724ba675SRob Herring				nvidia,pins = "pex_l0_prsnt_n_pdd0";
421724ba675SRob Herring				nvidia,function = "rsvd3";
422724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
423724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
424724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
425724ba675SRob Herring			};
426724ba675SRob Herring
427724ba675SRob Herring			/* Apalis SD1 */
428724ba675SRob Herring			sdmmc1-clk-pz0 {
429724ba675SRob Herring				nvidia,pins = "sdmmc1_clk_pz0";
430724ba675SRob Herring				nvidia,function = "sdmmc1";
431724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
432724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
433724ba675SRob Herring			};
434724ba675SRob Herring			sdmmc1-cmd-pz1 {
435724ba675SRob Herring				nvidia,pins = "sdmmc1_cmd_pz1",
436724ba675SRob Herring					      "sdmmc1_dat0_py7",
437724ba675SRob Herring					      "sdmmc1_dat1_py6",
438724ba675SRob Herring					      "sdmmc1_dat2_py5",
439724ba675SRob Herring					      "sdmmc1_dat3_py4";
440724ba675SRob Herring				nvidia,function = "sdmmc1";
441724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
442724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
443724ba675SRob Herring			};
444724ba675SRob Herring			/* Apalis SD1_CD# */
445724ba675SRob Herring			clk2-req-pcc5 {
446724ba675SRob Herring				nvidia,pins = "clk2_req_pcc5";
447724ba675SRob Herring				nvidia,function = "rsvd2";
448724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
449724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
450724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
451724ba675SRob Herring			};
452724ba675SRob Herring
453724ba675SRob Herring			/* Apalis SPDIF1 */
454724ba675SRob Herring			spdif-out-pk5 {
455724ba675SRob Herring				nvidia,pins = "spdif_out_pk5",
456724ba675SRob Herring					      "spdif_in_pk6";
457724ba675SRob Herring				nvidia,function = "spdif";
458724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
459724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
460724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
461724ba675SRob Herring			};
462724ba675SRob Herring
463724ba675SRob Herring			/* Apalis SPI1 */
464724ba675SRob Herring			spi1-sck-px5 {
465724ba675SRob Herring				nvidia,pins = "spi1_sck_px5",
466724ba675SRob Herring					      "spi1_mosi_px4",
467724ba675SRob Herring					      "spi1_miso_px7",
468724ba675SRob Herring					      "spi1_cs0_n_px6";
469724ba675SRob Herring				nvidia,function = "spi1";
470724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
471724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
472724ba675SRob Herring			};
473724ba675SRob Herring
474724ba675SRob Herring			/* Apalis SPI2 */
475724ba675SRob Herring			lcd-sck-pz4 {
476724ba675SRob Herring				nvidia,pins = "lcd_sck_pz4",
477724ba675SRob Herring					      "lcd_sdout_pn5",
478724ba675SRob Herring					      "lcd_sdin_pz2",
479724ba675SRob Herring					      "lcd_cs0_n_pn4";
480724ba675SRob Herring				nvidia,function = "spi5";
481724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
482724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
483724ba675SRob Herring			};
484724ba675SRob Herring
485724ba675SRob Herring			/*
486724ba675SRob Herring			 * Apalis TS (Low-speed type specific)
487724ba675SRob Herring			 * pins may be used as GPIOs
488724ba675SRob Herring			 */
489724ba675SRob Herring			kb-col5-pq5 {
490724ba675SRob Herring				nvidia,pins = "kb_col5_pq5";
491724ba675SRob Herring				nvidia,function = "rsvd4";
492724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
493724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
494724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
495724ba675SRob Herring			};
496724ba675SRob Herring			kb-col6-pq6 {
497724ba675SRob Herring				nvidia,pins = "kb_col6_pq6",
498724ba675SRob Herring					      "kb_col7_pq7",
499724ba675SRob Herring					      "kb_row8_ps0",
500724ba675SRob Herring					      "kb_row9_ps1";
501724ba675SRob Herring				nvidia,function = "kbc";
502724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
503724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
504724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
505724ba675SRob Herring			};
506724ba675SRob Herring
507724ba675SRob Herring			/* Apalis UART1 */
508724ba675SRob Herring			ulpi-data0 {
509724ba675SRob Herring				nvidia,pins = "ulpi_data0_po1",
510724ba675SRob Herring					      "ulpi_data1_po2",
511724ba675SRob Herring					      "ulpi_data2_po3",
512724ba675SRob Herring					      "ulpi_data3_po4",
513724ba675SRob Herring					      "ulpi_data4_po5",
514724ba675SRob Herring					      "ulpi_data5_po6",
515724ba675SRob Herring					      "ulpi_data6_po7",
516724ba675SRob Herring					      "ulpi_data7_po0";
517724ba675SRob Herring				nvidia,function = "uarta";
518724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
519724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
520724ba675SRob Herring			};
521724ba675SRob Herring
522724ba675SRob Herring			/* Apalis UART2 */
523724ba675SRob Herring			ulpi-clk-py0 {
524724ba675SRob Herring				nvidia,pins = "ulpi_clk_py0",
525724ba675SRob Herring					      "ulpi_dir_py1",
526724ba675SRob Herring					      "ulpi_nxt_py2",
527724ba675SRob Herring					      "ulpi_stp_py3";
528724ba675SRob Herring				nvidia,function = "uartd";
529724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
530724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
531724ba675SRob Herring			};
532724ba675SRob Herring
533724ba675SRob Herring			/* Apalis UART3 */
534724ba675SRob Herring			uart2-rxd-pc3 {
535724ba675SRob Herring				nvidia,pins = "uart2_rxd_pc3",
536724ba675SRob Herring					      "uart2_txd_pc2";
537724ba675SRob Herring				nvidia,function = "uartb";
538724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
539724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
540724ba675SRob Herring			};
541724ba675SRob Herring
542724ba675SRob Herring			/* Apalis UART4 */
543724ba675SRob Herring			uart3-rxd-pw7 {
544724ba675SRob Herring				nvidia,pins = "uart3_rxd_pw7",
545724ba675SRob Herring					      "uart3_txd_pw6";
546724ba675SRob Herring				nvidia,function = "uartc";
547724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
548724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
549724ba675SRob Herring			};
550724ba675SRob Herring
551724ba675SRob Herring			/* Apalis USBH_EN */
552724ba675SRob Herring			pex-l0-rst-n-pdd1 {
553724ba675SRob Herring				nvidia,pins = "pex_l0_rst_n_pdd1";
554724ba675SRob Herring				nvidia,function = "rsvd3";
555724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
556724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
557724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
558724ba675SRob Herring			};
559724ba675SRob Herring
560724ba675SRob Herring			/* Apalis USBH_OC# */
561724ba675SRob Herring			pex-l0-clkreq-n-pdd2 {
562724ba675SRob Herring				nvidia,pins = "pex_l0_clkreq_n_pdd2";
563724ba675SRob Herring				nvidia,function = "rsvd3";
564724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
565724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
566724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
567724ba675SRob Herring			};
568724ba675SRob Herring
569724ba675SRob Herring			/* Apalis USBO1_EN */
570724ba675SRob Herring			gen2-i2c-scl-pt5 {
571724ba675SRob Herring				nvidia,pins = "gen2_i2c_scl_pt5";
572724ba675SRob Herring				nvidia,function = "rsvd4";
573724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
574724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
575724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
576724ba675SRob Herring			};
577724ba675SRob Herring
578724ba675SRob Herring			/* Apalis USBO1_OC# */
579724ba675SRob Herring			gen2-i2c-sda-pt6 {
580724ba675SRob Herring				nvidia,pins = "gen2_i2c_sda_pt6";
581724ba675SRob Herring				nvidia,function = "rsvd4";
582724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
583724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
584724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
585724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
586724ba675SRob Herring			};
587724ba675SRob Herring
588724ba675SRob Herring			/* Apalis VGA1 not supported and therefore disabled */
589724ba675SRob Herring			crt-hsync-pv6 {
590724ba675SRob Herring				nvidia,pins = "crt_hsync_pv6",
591724ba675SRob Herring					      "crt_vsync_pv7";
592724ba675SRob Herring				nvidia,function = "rsvd2";
593724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
594724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
595724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
596724ba675SRob Herring			};
597724ba675SRob Herring
598724ba675SRob Herring			/* Apalis WAKE1_MICO */
599724ba675SRob Herring			pv1 {
600724ba675SRob Herring				nvidia,pins = "pv1";
601724ba675SRob Herring				nvidia,function = "rsvd1";
602724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
603724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
604724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
605724ba675SRob Herring			};
606724ba675SRob Herring
607724ba675SRob Herring			/* eMMC (On-module) */
608724ba675SRob Herring			sdmmc4-clk-pcc4 {
609724ba675SRob Herring				nvidia,pins = "sdmmc4_clk_pcc4",
610724ba675SRob Herring					      "sdmmc4_cmd_pt7",
611724ba675SRob Herring					      "sdmmc4_rst_n_pcc3";
612724ba675SRob Herring				nvidia,function = "sdmmc4";
613724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
614724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
615724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
616724ba675SRob Herring			};
617724ba675SRob Herring			sdmmc4-dat0-paa0 {
618724ba675SRob Herring				nvidia,pins = "sdmmc4_dat0_paa0",
619724ba675SRob Herring					      "sdmmc4_dat1_paa1",
620724ba675SRob Herring					      "sdmmc4_dat2_paa2",
621724ba675SRob Herring					      "sdmmc4_dat3_paa3",
622724ba675SRob Herring					      "sdmmc4_dat4_paa4",
623724ba675SRob Herring					      "sdmmc4_dat5_paa5",
624724ba675SRob Herring					      "sdmmc4_dat6_paa6",
625724ba675SRob Herring					      "sdmmc4_dat7_paa7";
626724ba675SRob Herring				nvidia,function = "sdmmc4";
627724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
628724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
629724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
630724ba675SRob Herring			};
631724ba675SRob Herring
632724ba675SRob Herring			/* LAN i210/i211 DEV_OFF_N, PE_RST_N (On-module) */
633724ba675SRob Herring			pex-l2-prsnt-n-pdd7 {
634724ba675SRob Herring				nvidia,pins = "pex_l2_prsnt_n_pdd7",
635724ba675SRob Herring					      "pex_l2_rst_n_pcc6";
636724ba675SRob Herring				nvidia,function = "pcie";
637724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
638724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
639724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
640724ba675SRob Herring			};
641724ba675SRob Herring			/* LAN i210/i211 PE_WAKE_N, SDP3 (On-module) */
642724ba675SRob Herring			pex-wake-n-pdd3 {
643724ba675SRob Herring				nvidia,pins = "pex_wake_n_pdd3",
644724ba675SRob Herring					      "pex_l2_clkreq_n_pcc7";
645724ba675SRob Herring				nvidia,function = "pcie";
646724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
647724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
648724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
649724ba675SRob Herring			};
650724ba675SRob Herring			/* LAN i210/i211 SMB_ALERT_N (On-module) */
651724ba675SRob Herring			sys-clk-req-pz5 {
652724ba675SRob Herring				nvidia,pins = "sys_clk_req_pz5";
653724ba675SRob Herring				nvidia,function = "rsvd2";
654724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
655724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
656724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
657724ba675SRob Herring			};
658724ba675SRob Herring
659724ba675SRob Herring			/* LVDS Transceiver Configuration */
660724ba675SRob Herring			pbb0 {
661724ba675SRob Herring				nvidia,pins = "pbb0",
662724ba675SRob Herring					      "pbb7",
663724ba675SRob Herring					      "pcc1",
664724ba675SRob Herring					      "pcc2";
665724ba675SRob Herring				nvidia,function = "rsvd2";
666724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
667724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
668724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
669724ba675SRob Herring			};
670724ba675SRob Herring			pbb3 {
671724ba675SRob Herring				nvidia,pins = "pbb3",
672724ba675SRob Herring					      "pbb4",
673724ba675SRob Herring					      "pbb5",
674724ba675SRob Herring					      "pbb6";
675724ba675SRob Herring				nvidia,function = "displayb";
676724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
677724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
678724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
679724ba675SRob Herring			};
680724ba675SRob Herring
681724ba675SRob Herring			/* Not connected and therefore disabled */
682724ba675SRob Herring			clk-32k-out-pa0 {
683724ba675SRob Herring				nvidia,pins = "clk3_out_pee0",
684724ba675SRob Herring					      "clk3_req_pee1",
685724ba675SRob Herring					      "clk_32k_out_pa0",
686724ba675SRob Herring					      "dap4_din_pp5",
687724ba675SRob Herring					      "dap4_dout_pp6",
688724ba675SRob Herring					      "dap4_fs_pp4",
689724ba675SRob Herring					      "dap4_sclk_pp7";
690724ba675SRob Herring				nvidia,function = "rsvd2";
691724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
692724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
693724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
694724ba675SRob Herring			};
695724ba675SRob Herring			dap2-fs-pa2 {
696724ba675SRob Herring				nvidia,pins = "dap2_fs_pa2",
697724ba675SRob Herring					      "dap2_sclk_pa3",
698724ba675SRob Herring					      "dap2_din_pa4",
699724ba675SRob Herring					      "dap2_dout_pa5",
700724ba675SRob Herring					      "lcd_dc0_pn6",
701724ba675SRob Herring					      "lcd_m1_pw1",
702724ba675SRob Herring					      "lcd_pwr1_pc1",
703724ba675SRob Herring					      "pex_l1_clkreq_n_pdd6",
704724ba675SRob Herring					      "pex_l1_prsnt_n_pdd4",
705724ba675SRob Herring					      "pex_l1_rst_n_pdd5";
706724ba675SRob Herring				nvidia,function = "rsvd3";
707724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
708724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
709724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
710724ba675SRob Herring			};
711724ba675SRob Herring			gmi-ad0-pg0 {
712724ba675SRob Herring				nvidia,pins = "gmi_ad0_pg0",
713724ba675SRob Herring					      "gmi_ad2_pg2",
714724ba675SRob Herring					      "gmi_ad3_pg3",
715724ba675SRob Herring					      "gmi_ad4_pg4",
716724ba675SRob Herring					      "gmi_ad5_pg5",
717724ba675SRob Herring					      "gmi_ad6_pg6",
718724ba675SRob Herring					      "gmi_ad7_pg7",
719724ba675SRob Herring					      "gmi_ad8_ph0",
720724ba675SRob Herring					      "gmi_ad9_ph1",
721724ba675SRob Herring					      "gmi_ad10_ph2",
722724ba675SRob Herring					      "gmi_ad11_ph3",
723724ba675SRob Herring					      "gmi_ad12_ph4",
724724ba675SRob Herring					      "gmi_ad13_ph5",
725724ba675SRob Herring					      "gmi_ad14_ph6",
726724ba675SRob Herring					      "gmi_ad15_ph7",
727724ba675SRob Herring					      "gmi_adv_n_pk0",
728724ba675SRob Herring					      "gmi_clk_pk1",
729724ba675SRob Herring					      "gmi_cs4_n_pk2",
730724ba675SRob Herring					      "gmi_cs2_n_pk3",
731724ba675SRob Herring					      "gmi_dqs_pi2",
732724ba675SRob Herring					      "gmi_iordy_pi5",
733724ba675SRob Herring					      "gmi_oe_n_pi1",
734724ba675SRob Herring					      "gmi_wait_pi7",
735724ba675SRob Herring					      "gmi_wr_n_pi0",
736724ba675SRob Herring					      "lcd_cs1_n_pw0",
737724ba675SRob Herring					      "pu0",
738724ba675SRob Herring					      "pu1",
739724ba675SRob Herring					      "pu2";
740724ba675SRob Herring				nvidia,function = "rsvd4";
741724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
742724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
743724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
744724ba675SRob Herring			};
745724ba675SRob Herring			gmi-cs0-n-pj0 {
746724ba675SRob Herring				nvidia,pins = "gmi_cs0_n_pj0",
747724ba675SRob Herring					      "gmi_cs1_n_pj2",
748724ba675SRob Herring					      "gmi_cs3_n_pk4";
749724ba675SRob Herring				nvidia,function = "rsvd1";
750724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
751724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
752724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
753724ba675SRob Herring			};
754724ba675SRob Herring			gmi-cs6-n-pi3 {
755724ba675SRob Herring				nvidia,pins = "gmi_cs6_n_pi3";
756724ba675SRob Herring				nvidia,function = "sata";
757724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
758724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
759724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
760724ba675SRob Herring			};
761724ba675SRob Herring			gmi-cs7-n-pi6 {
762724ba675SRob Herring				nvidia,pins = "gmi_cs7_n_pi6";
763724ba675SRob Herring				nvidia,function = "gmi_alt";
764724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
765724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
766724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
767724ba675SRob Herring			};
768724ba675SRob Herring			lcd-pwr0-pb2 {
769724ba675SRob Herring				nvidia,pins = "lcd_pwr0_pb2",
770724ba675SRob Herring					      "lcd_pwr2_pc6",
771724ba675SRob Herring					      "lcd_wr_n_pz3";
772724ba675SRob Herring				nvidia,function = "hdcp";
773724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
774724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
775724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
776724ba675SRob Herring			};
777724ba675SRob Herring			uart2-cts-n-pj5 {
778724ba675SRob Herring				nvidia,pins = "uart2_cts_n_pj5",
779724ba675SRob Herring					      "uart2_rts_n_pj6";
780724ba675SRob Herring				nvidia,function = "gmi";
781724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
782724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
783724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
784724ba675SRob Herring			};
785724ba675SRob Herring
786724ba675SRob Herring			/* Power I2C (On-module) */
787724ba675SRob Herring			pwr-i2c-scl-pz6 {
788724ba675SRob Herring				nvidia,pins = "pwr_i2c_scl_pz6",
789724ba675SRob Herring					      "pwr_i2c_sda_pz7";
790724ba675SRob Herring				nvidia,function = "i2cpwr";
791724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
792724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
793724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
794724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
795724ba675SRob Herring			};
796724ba675SRob Herring
797724ba675SRob Herring			/*
798724ba675SRob Herring			 * THERMD_ALERT#, unlatched I2C address pin of LM95245
799724ba675SRob Herring			 * temperature sensor therefore requires disabling for
800724ba675SRob Herring			 * now
801724ba675SRob Herring			 */
802724ba675SRob Herring			lcd-dc1-pd2 {
803724ba675SRob Herring				nvidia,pins = "lcd_dc1_pd2";
804724ba675SRob Herring				nvidia,function = "rsvd3";
805724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
806724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
807724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
808724ba675SRob Herring			};
809724ba675SRob Herring
810724ba675SRob Herring			/* TOUCH_PEN_INT# (On-module) */
811724ba675SRob Herring			pv0 {
812724ba675SRob Herring				nvidia,pins = "pv0";
813724ba675SRob Herring				nvidia,function = "rsvd1";
814724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
815724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
816724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
817724ba675SRob Herring			};
818724ba675SRob Herring		};
819724ba675SRob Herring	};
820724ba675SRob Herring
821724ba675SRob Herring	serial@70006040 {
822724ba675SRob Herring		compatible = "nvidia,tegra30-hsuart";
823*500b861dSThierry Reding		reset-names = "serial";
824724ba675SRob Herring		/delete-property/ reg-shift;
825724ba675SRob Herring	};
826724ba675SRob Herring
827724ba675SRob Herring	serial@70006200 {
828724ba675SRob Herring		compatible = "nvidia,tegra30-hsuart";
829*500b861dSThierry Reding		reset-names = "serial";
830724ba675SRob Herring		/delete-property/ reg-shift;
831724ba675SRob Herring	};
832724ba675SRob Herring
833724ba675SRob Herring	serial@70006300 {
834724ba675SRob Herring		compatible = "nvidia,tegra30-hsuart";
835*500b861dSThierry Reding		reset-names = "serial";
836724ba675SRob Herring		/delete-property/ reg-shift;
837724ba675SRob Herring	};
838724ba675SRob Herring
839724ba675SRob Herring	hdmi_ddc: i2c@7000c700 {
840724ba675SRob Herring		clock-frequency = <10000>;
841724ba675SRob Herring	};
842724ba675SRob Herring
843724ba675SRob Herring	/*
844724ba675SRob Herring	 * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
845724ba675SRob Herring	 * touch screen controller
846724ba675SRob Herring	 */
847724ba675SRob Herring	i2c@7000d000 {
848724ba675SRob Herring		status = "okay";
849724ba675SRob Herring		clock-frequency = <100000>;
850724ba675SRob Herring
851724ba675SRob Herring		/* SGTL5000 audio codec */
852724ba675SRob Herring		sgtl5000: codec@a {
853724ba675SRob Herring			compatible = "fsl,sgtl5000";
854724ba675SRob Herring			reg = <0x0a>;
855724ba675SRob Herring			#sound-dai-cells = <0>;
856724ba675SRob Herring			VDDA-supply = <&reg_module_3v3_audio>;
857724ba675SRob Herring			VDDD-supply = <&reg_1v8_vio>;
858724ba675SRob Herring			VDDIO-supply = <&reg_module_3v3>;
859724ba675SRob Herring			clocks = <&tegra_car TEGRA30_CLK_EXTERN1>;
860724ba675SRob Herring		};
861724ba675SRob Herring
862724ba675SRob Herring		pmic: pmic@2d {
863724ba675SRob Herring			compatible = "ti,tps65911";
864724ba675SRob Herring			reg = <0x2d>;
865724ba675SRob Herring
866724ba675SRob Herring			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
867724ba675SRob Herring			#interrupt-cells = <2>;
868724ba675SRob Herring			interrupt-controller;
869724ba675SRob Herring			wakeup-source;
870724ba675SRob Herring
871724ba675SRob Herring			ti,system-power-controller;
872724ba675SRob Herring
873724ba675SRob Herring			#gpio-cells = <2>;
874724ba675SRob Herring			gpio-controller;
875724ba675SRob Herring
876724ba675SRob Herring			vcc1-supply = <&reg_module_3v3>;
877724ba675SRob Herring			vcc2-supply = <&reg_module_3v3>;
878724ba675SRob Herring			vcc3-supply = <&reg_1v8_vio>;
879724ba675SRob Herring			vcc4-supply = <&reg_module_3v3>;
880724ba675SRob Herring			vcc5-supply = <&reg_module_3v3>;
881724ba675SRob Herring			vcc6-supply = <&reg_1v8_vio>;
882724ba675SRob Herring			vcc7-supply = <&reg_5v0_charge_pump>;
883724ba675SRob Herring			vccio-supply = <&reg_module_3v3>;
884724ba675SRob Herring
885724ba675SRob Herring			regulators {
886724ba675SRob Herring				vdd1_reg: vdd1 {
887724ba675SRob Herring					regulator-name = "+V1.35_VDDIO_DDR";
888724ba675SRob Herring					regulator-min-microvolt = <1350000>;
889724ba675SRob Herring					regulator-max-microvolt = <1350000>;
890724ba675SRob Herring					regulator-always-on;
891724ba675SRob Herring				};
892724ba675SRob Herring
893724ba675SRob Herring				vdd2_reg: vdd2 {
894724ba675SRob Herring					regulator-name = "+V1.05";
895724ba675SRob Herring					regulator-min-microvolt = <1050000>;
896724ba675SRob Herring					regulator-max-microvolt = <1050000>;
897724ba675SRob Herring				};
898724ba675SRob Herring
899724ba675SRob Herring				vddctrl_reg: vddctrl {
900724ba675SRob Herring					regulator-name = "+V1.0_VDD_CPU";
901724ba675SRob Herring					regulator-min-microvolt = <1150000>;
902724ba675SRob Herring					regulator-max-microvolt = <1150000>;
903724ba675SRob Herring					regulator-always-on;
904724ba675SRob Herring				};
905724ba675SRob Herring
906724ba675SRob Herring				reg_1v8_vio: vio {
907724ba675SRob Herring					regulator-name = "+V1.8";
908724ba675SRob Herring					regulator-min-microvolt = <1800000>;
909724ba675SRob Herring					regulator-max-microvolt = <1800000>;
910724ba675SRob Herring					regulator-always-on;
911724ba675SRob Herring				};
912724ba675SRob Herring
913724ba675SRob Herring				/* LDO1: unused */
914724ba675SRob Herring
915724ba675SRob Herring				/*
916724ba675SRob Herring				 * EN_+V3.3 switching via FET:
917724ba675SRob Herring				 * +V3.3_AUDIO_AVDD_S, +V3.3
918724ba675SRob Herring				 * see also +V3.3 fixed supply
919724ba675SRob Herring				 */
920724ba675SRob Herring				ldo2_reg: ldo2 {
921724ba675SRob Herring					regulator-name = "EN_+V3.3";
922724ba675SRob Herring					regulator-min-microvolt = <3300000>;
923724ba675SRob Herring					regulator-max-microvolt = <3300000>;
924724ba675SRob Herring					regulator-always-on;
925724ba675SRob Herring				};
926724ba675SRob Herring
927724ba675SRob Herring				ldo3_reg: ldo3 {
928724ba675SRob Herring					regulator-name = "+V1.2_CSI";
929724ba675SRob Herring					regulator-min-microvolt = <1200000>;
930724ba675SRob Herring					regulator-max-microvolt = <1200000>;
931724ba675SRob Herring				};
932724ba675SRob Herring
933724ba675SRob Herring				ldo4_reg: ldo4 {
934724ba675SRob Herring					regulator-name = "+V1.2_VDD_RTC";
935724ba675SRob Herring					regulator-min-microvolt = <1200000>;
936724ba675SRob Herring					regulator-max-microvolt = <1200000>;
937724ba675SRob Herring					regulator-always-on;
938724ba675SRob Herring				};
939724ba675SRob Herring
940724ba675SRob Herring				/*
941724ba675SRob Herring				 * +V2.8_AVDD_VDAC:
942724ba675SRob Herring				 * only required for (unsupported) analog RGB
943724ba675SRob Herring				 */
944724ba675SRob Herring				ldo5_reg: ldo5 {
945724ba675SRob Herring					regulator-name = "+V2.8_AVDD_VDAC";
946724ba675SRob Herring					regulator-min-microvolt = <2800000>;
947724ba675SRob Herring					regulator-max-microvolt = <2800000>;
948724ba675SRob Herring					regulator-always-on;
949724ba675SRob Herring				};
950724ba675SRob Herring
951724ba675SRob Herring				/*
952724ba675SRob Herring				 * +V1.05_AVDD_PLLE: avdd_plle should be 1.05V
953724ba675SRob Herring				 * but LDO6 can't set voltage in 50mV
954724ba675SRob Herring				 * granularity
955724ba675SRob Herring				 */
956724ba675SRob Herring				ldo6_reg: ldo6 {
957724ba675SRob Herring					regulator-name = "+V1.05_AVDD_PLLE";
958724ba675SRob Herring					regulator-min-microvolt = <1100000>;
959724ba675SRob Herring					regulator-max-microvolt = <1100000>;
960724ba675SRob Herring				};
961724ba675SRob Herring
962724ba675SRob Herring				ldo7_reg: ldo7 {
963724ba675SRob Herring					regulator-name = "+V1.2_AVDD_PLL";
964724ba675SRob Herring					regulator-min-microvolt = <1200000>;
965724ba675SRob Herring					regulator-max-microvolt = <1200000>;
966724ba675SRob Herring					regulator-always-on;
967724ba675SRob Herring				};
968724ba675SRob Herring
969724ba675SRob Herring				ldo8_reg: ldo8 {
970724ba675SRob Herring					regulator-name = "+V1.0_VDD_DDR_HS";
971724ba675SRob Herring					regulator-min-microvolt = <1000000>;
972724ba675SRob Herring					regulator-max-microvolt = <1000000>;
973724ba675SRob Herring					regulator-always-on;
974724ba675SRob Herring				};
975724ba675SRob Herring			};
976724ba675SRob Herring		};
977724ba675SRob Herring
978724ba675SRob Herring		/* STMPE811 touch screen controller */
979724ba675SRob Herring		touchscreen@41 {
980724ba675SRob Herring			compatible = "st,stmpe811";
981724ba675SRob Herring			reg = <0x41>;
982724ba675SRob Herring			irq-gpio = <&gpio TEGRA_GPIO(V, 0) GPIO_ACTIVE_LOW>;
983724ba675SRob Herring			id = <0>;
984724ba675SRob Herring			blocks = <0x5>;
985724ba675SRob Herring			irq-trigger = <0x1>;
986724ba675SRob Herring			/* 3.25 MHz ADC clock speed */
987724ba675SRob Herring			st,adc-freq = <1>;
988724ba675SRob Herring			/* 12-bit ADC */
989724ba675SRob Herring			st,mod-12b = <1>;
990724ba675SRob Herring			/* internal ADC reference */
991724ba675SRob Herring			st,ref-sel = <0>;
992724ba675SRob Herring			/* ADC converstion time: 80 clocks */
993724ba675SRob Herring			st,sample-time = <4>;
994724ba675SRob Herring
995724ba675SRob Herring			stmpe_adc {
996724ba675SRob Herring				compatible = "st,stmpe-adc";
997724ba675SRob Herring				/* forbid to use ADC channels 3-0 (touch) */
998724ba675SRob Herring				st,norequest-mask = <0x0F>;
999724ba675SRob Herring			};
1000724ba675SRob Herring
1001724ba675SRob Herring			stmpe_touchscreen {
1002724ba675SRob Herring				compatible = "st,stmpe-ts";
1003724ba675SRob Herring				/* 8 sample average control */
1004724ba675SRob Herring				st,ave-ctrl = <3>;
1005724ba675SRob Herring				/* 7 length fractional part in z */
1006724ba675SRob Herring				st,fraction-z = <7>;
1007724ba675SRob Herring				/*
1008724ba675SRob Herring				 * 50 mA typical 80 mA max touchscreen drivers
1009724ba675SRob Herring				 * current limit value
1010724ba675SRob Herring				 */
1011724ba675SRob Herring				st,i-drive = <1>;
1012724ba675SRob Herring				/* 1 ms panel driver settling time */
1013724ba675SRob Herring				st,settling = <3>;
1014724ba675SRob Herring				/* 5 ms touch detect interrupt delay */
1015724ba675SRob Herring				st,touch-det-delay = <5>;
1016724ba675SRob Herring			};
1017724ba675SRob Herring		};
1018724ba675SRob Herring
1019724ba675SRob Herring		/*
1020724ba675SRob Herring		 * LM95245 temperature sensor
1021724ba675SRob Herring		 * Note: OVERT1# directly connected to TPS65911 PMIC PWRDN
1022724ba675SRob Herring		 */
1023724ba675SRob Herring		temp-sensor@4c {
1024724ba675SRob Herring			compatible = "national,lm95245";
1025724ba675SRob Herring			reg = <0x4c>;
1026724ba675SRob Herring		};
1027724ba675SRob Herring
1028724ba675SRob Herring		/* SW: +V1.2_VDD_CORE */
1029724ba675SRob Herring		regulator@60 {
1030724ba675SRob Herring			compatible = "ti,tps62362";
1031724ba675SRob Herring			reg = <0x60>;
1032724ba675SRob Herring
1033724ba675SRob Herring			regulator-name = "tps62362-vout";
1034724ba675SRob Herring			regulator-min-microvolt = <900000>;
1035724ba675SRob Herring			regulator-max-microvolt = <1400000>;
1036724ba675SRob Herring			regulator-boot-on;
1037724ba675SRob Herring			regulator-always-on;
1038724ba675SRob Herring		};
1039724ba675SRob Herring	};
1040724ba675SRob Herring
1041724ba675SRob Herring	/* SPI4: CAN2 */
1042724ba675SRob Herring	spi@7000da00 {
1043724ba675SRob Herring		status = "okay";
1044724ba675SRob Herring		spi-max-frequency = <10000000>;
1045724ba675SRob Herring
1046724ba675SRob Herring		can@1 {
1047724ba675SRob Herring			compatible = "microchip,mcp2515";
1048724ba675SRob Herring			reg = <1>;
1049724ba675SRob Herring			clocks = <&clk16m>;
1050724ba675SRob Herring			interrupt-parent = <&gpio>;
1051724ba675SRob Herring			interrupts = <TEGRA_GPIO(W, 3) IRQ_TYPE_EDGE_FALLING>;
1052724ba675SRob Herring			spi-max-frequency = <10000000>;
1053724ba675SRob Herring		};
1054724ba675SRob Herring	};
1055724ba675SRob Herring
1056724ba675SRob Herring	/* SPI6: CAN1 */
1057724ba675SRob Herring	spi@7000de00 {
1058724ba675SRob Herring		status = "okay";
1059724ba675SRob Herring		spi-max-frequency = <10000000>;
1060724ba675SRob Herring
1061724ba675SRob Herring		can@0 {
1062724ba675SRob Herring			compatible = "microchip,mcp2515";
1063724ba675SRob Herring			reg = <0>;
1064724ba675SRob Herring			clocks = <&clk16m>;
1065724ba675SRob Herring			interrupt-parent = <&gpio>;
1066724ba675SRob Herring			interrupts = <TEGRA_GPIO(W, 2) IRQ_TYPE_EDGE_FALLING>;
1067724ba675SRob Herring			spi-max-frequency = <10000000>;
1068724ba675SRob Herring		};
1069724ba675SRob Herring	};
1070724ba675SRob Herring
1071724ba675SRob Herring	pmc@7000e400 {
1072724ba675SRob Herring		nvidia,invert-interrupt;
1073724ba675SRob Herring		nvidia,suspend-mode = <1>;
1074724ba675SRob Herring		nvidia,cpu-pwr-good-time = <5000>;
1075724ba675SRob Herring		nvidia,cpu-pwr-off-time = <5000>;
1076724ba675SRob Herring		nvidia,core-pwr-good-time = <3845 3845>;
1077724ba675SRob Herring		nvidia,core-pwr-off-time = <0>;
1078724ba675SRob Herring		nvidia,core-power-req-active-high;
1079724ba675SRob Herring		nvidia,sys-clock-req-active-high;
1080724ba675SRob Herring
1081724ba675SRob Herring		/* Set DEV_OFF bit in DCDC control register of TPS65911 PMIC */
1082724ba675SRob Herring		i2c-thermtrip {
1083724ba675SRob Herring			nvidia,i2c-controller-id = <4>;
1084724ba675SRob Herring			nvidia,bus-addr = <0x2d>;
1085724ba675SRob Herring			nvidia,reg-addr = <0x3f>;
1086724ba675SRob Herring			nvidia,reg-data = <0x1>;
1087724ba675SRob Herring		};
1088724ba675SRob Herring	};
1089724ba675SRob Herring
1090724ba675SRob Herring	hda@70030000 {
1091724ba675SRob Herring		status = "okay";
1092724ba675SRob Herring	};
1093724ba675SRob Herring
1094724ba675SRob Herring	ahub@70080000 {
1095724ba675SRob Herring		i2s@70080500 {
1096724ba675SRob Herring			status = "okay";
1097724ba675SRob Herring		};
1098724ba675SRob Herring	};
1099724ba675SRob Herring
1100724ba675SRob Herring	/* eMMC */
1101724ba675SRob Herring	mmc@78000600 {
1102724ba675SRob Herring		status = "okay";
1103724ba675SRob Herring		bus-width = <8>;
1104724ba675SRob Herring		non-removable;
1105724ba675SRob Herring		vmmc-supply = <&reg_module_3v3>; /* VCC */
1106724ba675SRob Herring		vqmmc-supply = <&reg_1v8_vio>; /* VCCQ */
1107724ba675SRob Herring		mmc-ddr-1_8v;
1108724ba675SRob Herring	};
1109724ba675SRob Herring
1110724ba675SRob Herring	clk16m: clock-osc4 {
1111724ba675SRob Herring		compatible = "fixed-clock";
1112724ba675SRob Herring		#clock-cells = <0>;
1113724ba675SRob Herring		clock-frequency = <16000000>;
1114724ba675SRob Herring	};
1115724ba675SRob Herring
1116724ba675SRob Herring	clk32k_in: clock-xtal1 {
1117724ba675SRob Herring		compatible = "fixed-clock";
1118724ba675SRob Herring		#clock-cells = <0>;
1119724ba675SRob Herring		clock-frequency = <32768>;
1120724ba675SRob Herring	};
1121724ba675SRob Herring
1122724ba675SRob Herring	reg_1v8_avdd_hdmi_pll: regulator-1v8-avdd-hdmi-pll {
1123724ba675SRob Herring		compatible = "regulator-fixed";
1124724ba675SRob Herring		regulator-name = "+V1.8_AVDD_HDMI_PLL";
1125724ba675SRob Herring		regulator-min-microvolt = <1800000>;
1126724ba675SRob Herring		regulator-max-microvolt = <1800000>;
1127724ba675SRob Herring		enable-active-high;
1128724ba675SRob Herring		gpio = <&pmic 6 GPIO_ACTIVE_HIGH>;
1129724ba675SRob Herring		vin-supply = <&reg_1v8_vio>;
1130724ba675SRob Herring	};
1131724ba675SRob Herring
1132724ba675SRob Herring	reg_3v3_avdd_hdmi: regulator-3v3-avdd-hdmi {
1133724ba675SRob Herring		compatible = "regulator-fixed";
1134724ba675SRob Herring		regulator-name = "+V3.3_AVDD_HDMI";
1135724ba675SRob Herring		regulator-min-microvolt = <3300000>;
1136724ba675SRob Herring		regulator-max-microvolt = <3300000>;
1137724ba675SRob Herring		enable-active-high;
1138724ba675SRob Herring		gpio = <&pmic 6 GPIO_ACTIVE_HIGH>;
1139724ba675SRob Herring		vin-supply = <&reg_module_3v3>;
1140724ba675SRob Herring	};
1141724ba675SRob Herring
1142724ba675SRob Herring	reg_5v0_charge_pump: regulator-5v0-charge-pump {
1143724ba675SRob Herring		compatible = "regulator-fixed";
1144724ba675SRob Herring		regulator-name = "+V5.0";
1145724ba675SRob Herring		regulator-min-microvolt = <5000000>;
1146724ba675SRob Herring		regulator-max-microvolt = <5000000>;
1147724ba675SRob Herring		regulator-always-on;
1148724ba675SRob Herring	};
1149724ba675SRob Herring
1150724ba675SRob Herring	reg_module_3v3: regulator-module-3v3 {
1151724ba675SRob Herring		compatible = "regulator-fixed";
1152724ba675SRob Herring		regulator-name = "+V3.3";
1153724ba675SRob Herring		regulator-min-microvolt = <3300000>;
1154724ba675SRob Herring		regulator-max-microvolt = <3300000>;
1155724ba675SRob Herring		regulator-always-on;
1156724ba675SRob Herring	};
1157724ba675SRob Herring
1158724ba675SRob Herring	reg_module_3v3_audio: regulator-module-3v3-audio {
1159724ba675SRob Herring		compatible = "regulator-fixed";
1160724ba675SRob Herring		regulator-name = "+V3.3_AUDIO_AVDD_S";
1161724ba675SRob Herring		regulator-min-microvolt = <3300000>;
1162724ba675SRob Herring		regulator-max-microvolt = <3300000>;
1163724ba675SRob Herring		regulator-always-on;
1164724ba675SRob Herring	};
1165724ba675SRob Herring
1166724ba675SRob Herring	sound {
1167724ba675SRob Herring		compatible = "toradex,tegra-audio-sgtl5000-apalis_t30",
1168724ba675SRob Herring			     "nvidia,tegra-audio-sgtl5000";
1169724ba675SRob Herring		nvidia,model = "Toradex Apalis T30";
1170724ba675SRob Herring		nvidia,audio-routing =
1171724ba675SRob Herring			"Headphone Jack", "HP_OUT",
1172724ba675SRob Herring			"LINE_IN", "Line In Jack",
1173724ba675SRob Herring			"MIC_IN", "Mic Jack";
1174724ba675SRob Herring		nvidia,i2s-controller = <&tegra_i2s2>;
1175724ba675SRob Herring		nvidia,audio-codec = <&sgtl5000>;
1176724ba675SRob Herring		clocks = <&tegra_car TEGRA30_CLK_PLL_A>,
1177724ba675SRob Herring			 <&tegra_car TEGRA30_CLK_PLL_A_OUT0>,
1178724ba675SRob Herring			 <&tegra_pmc TEGRA_PMC_CLK_OUT_1>;
1179724ba675SRob Herring		clock-names = "pll_a", "pll_a_out0", "mclk";
1180724ba675SRob Herring
1181724ba675SRob Herring		assigned-clocks = <&tegra_car TEGRA30_CLK_EXTERN1>,
1182724ba675SRob Herring				  <&tegra_pmc TEGRA_PMC_CLK_OUT_1>;
1183724ba675SRob Herring
1184724ba675SRob Herring		assigned-clock-parents = <&tegra_car TEGRA30_CLK_PLL_A_OUT0>,
1185724ba675SRob Herring					 <&tegra_car TEGRA30_CLK_EXTERN1>;
1186724ba675SRob Herring	};
1187724ba675SRob Herring};
1188