1724ba675SRob Herring// SPDX-License-Identifier: GPL-2.0 OR MIT
2724ba675SRob Herring#include "tegra30.dtsi"
3724ba675SRob Herring
4724ba675SRob Herring/*
5724ba675SRob Herring * Toradex Apalis T30 Module Device Tree
6724ba675SRob Herring * Compatible for Revisions 1GB: V1.1A, V1.1B; 1GB IT: V1.1A, V1.1B;
7724ba675SRob Herring * 2GB: V1.1A, V1.1B
8724ba675SRob Herring */
9724ba675SRob Herring/ {
10724ba675SRob Herring	memory@80000000 {
11724ba675SRob Herring		reg = <0x80000000 0x40000000>;
12724ba675SRob Herring	};
13724ba675SRob Herring
14724ba675SRob Herring	pcie@3000 {
15724ba675SRob Herring		status = "okay";
16724ba675SRob Herring		avdd-pexa-supply = <&vdd2_reg>;
17724ba675SRob Herring		avdd-pexb-supply = <&vdd2_reg>;
18724ba675SRob Herring		avdd-pex-pll-supply = <&vdd2_reg>;
19724ba675SRob Herring		avdd-plle-supply = <&ldo6_reg>;
20724ba675SRob Herring		hvdd-pex-supply = <&reg_module_3v3>;
21724ba675SRob Herring		vddio-pex-ctl-supply = <&reg_module_3v3>;
22724ba675SRob Herring		vdd-pexa-supply = <&vdd2_reg>;
23724ba675SRob Herring		vdd-pexb-supply = <&vdd2_reg>;
24724ba675SRob Herring
25724ba675SRob Herring		/* Apalis type specific */
26724ba675SRob Herring		pci@1,0 {
27724ba675SRob Herring			nvidia,num-lanes = <4>;
28724ba675SRob Herring		};
29724ba675SRob Herring
30724ba675SRob Herring		/* Apalis PCIe */
31724ba675SRob Herring		pci@2,0 {
32724ba675SRob Herring			nvidia,num-lanes = <1>;
33724ba675SRob Herring		};
34724ba675SRob Herring
35724ba675SRob Herring		/* I210/I211 Gigabit Ethernet Controller (on-module) */
36724ba675SRob Herring		pci@3,0 {
37724ba675SRob Herring			status = "okay";
38724ba675SRob Herring			nvidia,num-lanes = <1>;
39724ba675SRob Herring
40724ba675SRob Herring			ethernet@0,0 {
41724ba675SRob Herring				reg = <0 0 0 0 0>;
42724ba675SRob Herring				local-mac-address = [00 00 00 00 00 00];
43724ba675SRob Herring			};
44724ba675SRob Herring		};
45724ba675SRob Herring	};
46724ba675SRob Herring
47724ba675SRob Herring	host1x@50000000 {
48724ba675SRob Herring		hdmi@54280000 {
49724ba675SRob Herring			nvidia,ddc-i2c-bus = <&hdmi_ddc>;
50724ba675SRob Herring			nvidia,hpd-gpio =
51724ba675SRob Herring				<&gpio TEGRA_GPIO(N, 7) GPIO_ACTIVE_HIGH>;
52724ba675SRob Herring			pll-supply = <&reg_1v8_avdd_hdmi_pll>;
53724ba675SRob Herring			vdd-supply = <&reg_3v3_avdd_hdmi>;
54724ba675SRob Herring		};
55724ba675SRob Herring	};
56724ba675SRob Herring
57724ba675SRob Herring	pinmux@70000868 {
58724ba675SRob Herring		pinctrl-names = "default";
59724ba675SRob Herring		pinctrl-0 = <&state_default>;
60724ba675SRob Herring
61724ba675SRob Herring		state_default: pinmux {
62724ba675SRob Herring			/* Analogue Audio (On-module) */
63724ba675SRob Herring			clk1-out-pw4 {
64724ba675SRob Herring				nvidia,pins = "clk1_out_pw4";
65724ba675SRob Herring				nvidia,function = "extperiph1";
66724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
67724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
68724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
69724ba675SRob Herring			};
70724ba675SRob Herring			dap3-fs-pp0 {
71724ba675SRob Herring				nvidia,pins = "dap3_fs_pp0",
72724ba675SRob Herring					      "dap3_sclk_pp3",
73724ba675SRob Herring					      "dap3_din_pp1",
74724ba675SRob Herring					      "dap3_dout_pp2";
75724ba675SRob Herring				nvidia,function = "i2s2";
76724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
77724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
78724ba675SRob Herring			};
79724ba675SRob Herring
80724ba675SRob Herring			/* Apalis BKL1_ON */
81724ba675SRob Herring			pv2 {
82724ba675SRob Herring				nvidia,pins = "pv2";
83724ba675SRob Herring				nvidia,function = "rsvd4";
84724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
85724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
86724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
87724ba675SRob Herring			};
88724ba675SRob Herring
89724ba675SRob Herring			/* Apalis BKL1_PWM */
90724ba675SRob Herring			uart3-rts-n-pc0 {
91724ba675SRob Herring				nvidia,pins = "uart3_rts_n_pc0";
92724ba675SRob Herring				nvidia,function = "pwm0";
93724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
94724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
95724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
96724ba675SRob Herring			};
97724ba675SRob Herring			/* BKL1_PWM_EN#, disable TPS65911 PMIC PWM backlight */
98724ba675SRob Herring			uart3-cts-n-pa1 {
99724ba675SRob Herring				nvidia,pins = "uart3_cts_n_pa1";
100724ba675SRob Herring				nvidia,function = "rsvd2";
101724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
102724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
103724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
104724ba675SRob Herring			};
105724ba675SRob Herring
106724ba675SRob Herring			/* Apalis CAN1 on SPI6 */
107724ba675SRob Herring			spi2-cs0-n-px3 {
108724ba675SRob Herring				nvidia,pins = "spi2_cs0_n_px3",
109724ba675SRob Herring					      "spi2_miso_px1",
110724ba675SRob Herring					      "spi2_mosi_px0",
111724ba675SRob Herring					      "spi2_sck_px2";
112724ba675SRob Herring				nvidia,function = "spi6";
113724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
114724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
115724ba675SRob Herring			};
116724ba675SRob Herring			/* CAN_INT1 */
117724ba675SRob Herring			spi2-cs1-n-pw2 {
118724ba675SRob Herring				nvidia,pins = "spi2_cs1_n_pw2";
119724ba675SRob Herring				nvidia,function = "spi3";
120724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
121724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
122724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
123724ba675SRob Herring			};
124724ba675SRob Herring
125724ba675SRob Herring			/* Apalis CAN2 on SPI4 */
126724ba675SRob Herring			gmi-a16-pj7 {
127724ba675SRob Herring				nvidia,pins = "gmi_a16_pj7",
128724ba675SRob Herring					      "gmi_a17_pb0",
129724ba675SRob Herring					      "gmi_a18_pb1",
130724ba675SRob Herring					      "gmi_a19_pk7";
131724ba675SRob Herring				nvidia,function = "spi4";
132724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
133724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
134724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
135724ba675SRob Herring			};
136724ba675SRob Herring			/* CAN_INT2 */
137724ba675SRob Herring			spi2-cs2-n-pw3 {
138724ba675SRob Herring				nvidia,pins = "spi2_cs2_n_pw3";
139724ba675SRob Herring				nvidia,function = "spi3";
140724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
141724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
142724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
143724ba675SRob Herring			};
144724ba675SRob Herring
145724ba675SRob Herring			/* Apalis Digital Audio */
146724ba675SRob Herring			clk1-req-pee2 {
147724ba675SRob Herring				nvidia,pins = "clk1_req_pee2";
148724ba675SRob Herring				nvidia,function = "hda";
149724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
150724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
151724ba675SRob Herring			};
152724ba675SRob Herring			clk2-out-pw5 {
153724ba675SRob Herring				nvidia,pins = "clk2_out_pw5";
154724ba675SRob Herring				nvidia,function = "extperiph2";
155724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
156724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
157724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
158724ba675SRob Herring			};
159724ba675SRob Herring			dap1-fs-pn0 {
160724ba675SRob Herring				nvidia,pins = "dap1_fs_pn0",
161724ba675SRob Herring					      "dap1_din_pn1",
162724ba675SRob Herring					      "dap1_dout_pn2",
163724ba675SRob Herring					      "dap1_sclk_pn3";
164724ba675SRob Herring				nvidia,function = "hda";
165724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
166724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
167724ba675SRob Herring			};
168724ba675SRob Herring
169724ba675SRob Herring			/* Apalis GPIO */
170724ba675SRob Herring			kb-col0-pq0 {
171724ba675SRob Herring				nvidia,pins = "kb_col0_pq0",
172724ba675SRob Herring					      "kb_col1_pq1",
173724ba675SRob Herring					      "kb_row10_ps2",
174724ba675SRob Herring					      "kb_row11_ps3",
175724ba675SRob Herring					      "kb_row12_ps4",
176724ba675SRob Herring					      "kb_row13_ps5",
177724ba675SRob Herring					      "kb_row14_ps6",
178724ba675SRob Herring					      "kb_row15_ps7";
179724ba675SRob Herring				nvidia,function = "kbc";
180724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
181724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
182724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
183724ba675SRob Herring			};
184724ba675SRob Herring			/* Multiplexed and therefore disabled */
185724ba675SRob Herring			owr {
186724ba675SRob Herring				nvidia,pins = "owr";
187724ba675SRob Herring				nvidia,function = "rsvd3";
188724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
189724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
190724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
191724ba675SRob Herring			};
192724ba675SRob Herring
193724ba675SRob Herring			/* Apalis HDMI1 */
194724ba675SRob Herring			hdmi-cec-pee3 {
195724ba675SRob Herring				nvidia,pins = "hdmi_cec_pee3";
196724ba675SRob Herring				nvidia,function = "cec";
197724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
198724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
199724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
200724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
201724ba675SRob Herring			};
202724ba675SRob Herring			hdmi-int-pn7 {
203724ba675SRob Herring				nvidia,pins = "hdmi_int_pn7";
204724ba675SRob Herring				nvidia,function = "hdmi";
205724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
206724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
207724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
208724ba675SRob Herring			};
209724ba675SRob Herring
210724ba675SRob Herring			/* Apalis I2C1 */
211724ba675SRob Herring			gen1-i2c-scl-pc4 {
212724ba675SRob Herring				nvidia,pins = "gen1_i2c_scl_pc4",
213724ba675SRob Herring					      "gen1_i2c_sda_pc5";
214724ba675SRob Herring				nvidia,function = "i2c1";
215724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
216724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
217724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
218724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
219724ba675SRob Herring			};
220724ba675SRob Herring
221724ba675SRob Herring			/* Apalis I2C2 (DDC) */
222724ba675SRob Herring			ddc-scl-pv4 {
223724ba675SRob Herring				nvidia,pins = "ddc_scl_pv4",
224724ba675SRob Herring					      "ddc_sda_pv5";
225724ba675SRob Herring				nvidia,function = "i2c4";
226724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
227724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
228724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
229724ba675SRob Herring			};
230724ba675SRob Herring
231724ba675SRob Herring			/* Apalis I2C3 (CAM) */
232724ba675SRob Herring			cam-i2c-scl-pbb1 {
233724ba675SRob Herring				nvidia,pins = "cam_i2c_scl_pbb1",
234724ba675SRob Herring					      "cam_i2c_sda_pbb2";
235724ba675SRob Herring				nvidia,function = "i2c3";
236724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
237724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
238724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
239724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
240724ba675SRob Herring			};
241724ba675SRob Herring
242724ba675SRob Herring			/* Apalis LCD1 */
243724ba675SRob Herring			lcd-d0-pe0 {
244724ba675SRob Herring				nvidia,pins = "lcd_d0_pe0",
245724ba675SRob Herring					      "lcd_d1_pe1",
246724ba675SRob Herring					      "lcd_d2_pe2",
247724ba675SRob Herring					      "lcd_d3_pe3",
248724ba675SRob Herring					      "lcd_d4_pe4",
249724ba675SRob Herring					      "lcd_d5_pe5",
250724ba675SRob Herring					      "lcd_d6_pe6",
251724ba675SRob Herring					      "lcd_d7_pe7",
252724ba675SRob Herring					      "lcd_d8_pf0",
253724ba675SRob Herring					      "lcd_d9_pf1",
254724ba675SRob Herring					      "lcd_d10_pf2",
255724ba675SRob Herring					      "lcd_d11_pf3",
256724ba675SRob Herring					      "lcd_d12_pf4",
257724ba675SRob Herring					      "lcd_d13_pf5",
258724ba675SRob Herring					      "lcd_d14_pf6",
259724ba675SRob Herring					      "lcd_d15_pf7",
260724ba675SRob Herring					      "lcd_d16_pm0",
261724ba675SRob Herring					      "lcd_d17_pm1",
262724ba675SRob Herring					      "lcd_d18_pm2",
263724ba675SRob Herring					      "lcd_d19_pm3",
264724ba675SRob Herring					      "lcd_d20_pm4",
265724ba675SRob Herring					      "lcd_d21_pm5",
266724ba675SRob Herring					      "lcd_d22_pm6",
267724ba675SRob Herring					      "lcd_d23_pm7",
268724ba675SRob Herring					      "lcd_de_pj1",
269724ba675SRob Herring					      "lcd_hsync_pj3",
270724ba675SRob Herring					      "lcd_pclk_pb3",
271724ba675SRob Herring					      "lcd_vsync_pj4";
272724ba675SRob Herring				nvidia,function = "displaya";
273724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
274724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
275724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
276724ba675SRob Herring			};
277724ba675SRob Herring
278724ba675SRob Herring			/* Apalis MMC1 */
279724ba675SRob Herring			sdmmc3-clk-pa6 {
280724ba675SRob Herring				nvidia,pins = "sdmmc3_clk_pa6";
281724ba675SRob Herring				nvidia,function = "sdmmc3";
282724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
283724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
284724ba675SRob Herring			};
285724ba675SRob Herring			sdmmc3-dat0-pb7 {
286724ba675SRob Herring				nvidia,pins = "sdmmc3_cmd_pa7",
287724ba675SRob Herring					      "sdmmc3_dat0_pb7",
288724ba675SRob Herring					      "sdmmc3_dat1_pb6",
289724ba675SRob Herring					      "sdmmc3_dat2_pb5",
290724ba675SRob Herring					      "sdmmc3_dat3_pb4",
291724ba675SRob Herring					      "sdmmc3_dat4_pd1",
292724ba675SRob Herring					      "sdmmc3_dat5_pd0",
293724ba675SRob Herring					      "sdmmc3_dat6_pd3",
294724ba675SRob Herring					      "sdmmc3_dat7_pd4";
295724ba675SRob Herring				nvidia,function = "sdmmc3";
296724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
297724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
298724ba675SRob Herring			};
299724ba675SRob Herring			/* Apalis MMC1_CD# */
300724ba675SRob Herring			pv3 {
301724ba675SRob Herring				nvidia,pins = "pv3";
302724ba675SRob Herring				nvidia,function = "rsvd2";
303724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
304724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
305724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
306724ba675SRob Herring			};
307724ba675SRob Herring
308724ba675SRob Herring			/* Apalis Parallel Camera */
309724ba675SRob Herring			cam-mclk-pcc0 {
310724ba675SRob Herring				nvidia,pins = "cam_mclk_pcc0";
311724ba675SRob Herring				nvidia,function = "vi_alt3";
312724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
313724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
314724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
315724ba675SRob Herring			};
316724ba675SRob Herring			vi-vsync-pd6 {
317724ba675SRob Herring				nvidia,pins = "vi_d0_pt4",
318724ba675SRob Herring					      "vi_d1_pd5",
319724ba675SRob Herring					      "vi_d2_pl0",
320724ba675SRob Herring					      "vi_d3_pl1",
321724ba675SRob Herring					      "vi_d4_pl2",
322724ba675SRob Herring					      "vi_d5_pl3",
323724ba675SRob Herring					      "vi_d6_pl4",
324724ba675SRob Herring					      "vi_d7_pl5",
325724ba675SRob Herring					      "vi_d8_pl6",
326724ba675SRob Herring					      "vi_d9_pl7",
327724ba675SRob Herring					      "vi_d10_pt2",
328724ba675SRob Herring					      "vi_d11_pt3",
329724ba675SRob Herring					      "vi_hsync_pd7",
330724ba675SRob Herring					      "vi_pclk_pt0",
331724ba675SRob Herring					      "vi_vsync_pd6";
332724ba675SRob Herring				nvidia,function = "vi";
333724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
334724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
335724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
336724ba675SRob Herring			};
337724ba675SRob Herring			/* Multiplexed and therefore disabled */
338724ba675SRob Herring			kb-col2-pq2 {
339724ba675SRob Herring				nvidia,pins = "kb_col2_pq2",
340724ba675SRob Herring					      "kb_col3_pq3",
341724ba675SRob Herring					      "kb_col4_pq4",
342724ba675SRob Herring					      "kb_row4_pr4";
343724ba675SRob Herring				nvidia,function = "rsvd4";
344724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
345724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
346724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
347724ba675SRob Herring			};
348724ba675SRob Herring			kb-row0-pr0 {
349724ba675SRob Herring				nvidia,pins = "kb_row0_pr0",
350724ba675SRob Herring					      "kb_row1_pr1",
351724ba675SRob Herring					      "kb_row2_pr2",
352724ba675SRob Herring					      "kb_row3_pr3";
353724ba675SRob Herring				nvidia,function = "rsvd3";
354724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
355724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
356724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
357724ba675SRob Herring			};
358724ba675SRob Herring			kb-row5-pr5 {
359724ba675SRob Herring				nvidia,pins = "kb_row5_pr5",
360724ba675SRob Herring					      "kb_row6_pr6",
361724ba675SRob Herring					      "kb_row7_pr7";
362724ba675SRob Herring				nvidia,function = "kbc";
363724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
364724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
365724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
366724ba675SRob Herring			};
367724ba675SRob Herring			/*
368724ba675SRob Herring			 * VI level-shifter direction
369724ba675SRob Herring			 * (pull-down => default direction input)
370724ba675SRob Herring			 */
371724ba675SRob Herring			vi-mclk-pt1 {
372724ba675SRob Herring				nvidia,pins = "vi_mclk_pt1";
373724ba675SRob Herring				nvidia,function = "vi_alt3";
374724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
375724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
376724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
377724ba675SRob Herring			};
378724ba675SRob Herring
379724ba675SRob Herring			/* Apalis PWM1 */
380724ba675SRob Herring			pu6 {
381724ba675SRob Herring				nvidia,pins = "pu6";
382724ba675SRob Herring				nvidia,function = "pwm3";
383724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
384724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
385724ba675SRob Herring			};
386724ba675SRob Herring
387724ba675SRob Herring			/* Apalis PWM2 */
388724ba675SRob Herring			pu5 {
389724ba675SRob Herring				nvidia,pins = "pu5";
390724ba675SRob Herring				nvidia,function = "pwm2";
391724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
392724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
393724ba675SRob Herring			};
394724ba675SRob Herring
395724ba675SRob Herring			/* Apalis PWM3 */
396724ba675SRob Herring			pu4 {
397724ba675SRob Herring				nvidia,pins = "pu4";
398724ba675SRob Herring				nvidia,function = "pwm1";
399724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
400724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
401724ba675SRob Herring			};
402724ba675SRob Herring
403724ba675SRob Herring			/* Apalis PWM4 */
404724ba675SRob Herring			pu3 {
405724ba675SRob Herring				nvidia,pins = "pu3";
406724ba675SRob Herring				nvidia,function = "pwm0";
407724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
408724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
409724ba675SRob Herring			};
410724ba675SRob Herring
411724ba675SRob Herring			/* Apalis RESET_MOCI# */
412724ba675SRob Herring			gmi-rst-n-pi4 {
413724ba675SRob Herring				nvidia,pins = "gmi_rst_n_pi4";
414724ba675SRob Herring				nvidia,function = "gmi";
415724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
416724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
417724ba675SRob Herring			};
418724ba675SRob Herring
419724ba675SRob Herring			/* Apalis SATA1_ACT# */
420724ba675SRob Herring			pex-l0-prsnt-n-pdd0 {
421724ba675SRob Herring				nvidia,pins = "pex_l0_prsnt_n_pdd0";
422724ba675SRob Herring				nvidia,function = "rsvd3";
423724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
424724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
425724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
426724ba675SRob Herring			};
427724ba675SRob Herring
428724ba675SRob Herring			/* Apalis SD1 */
429724ba675SRob Herring			sdmmc1-clk-pz0 {
430724ba675SRob Herring				nvidia,pins = "sdmmc1_clk_pz0";
431724ba675SRob Herring				nvidia,function = "sdmmc1";
432724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
433724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
434724ba675SRob Herring			};
435724ba675SRob Herring			sdmmc1-cmd-pz1 {
436724ba675SRob Herring				nvidia,pins = "sdmmc1_cmd_pz1",
437724ba675SRob Herring					      "sdmmc1_dat0_py7",
438724ba675SRob Herring					      "sdmmc1_dat1_py6",
439724ba675SRob Herring					      "sdmmc1_dat2_py5",
440724ba675SRob Herring					      "sdmmc1_dat3_py4";
441724ba675SRob Herring				nvidia,function = "sdmmc1";
442724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
443724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
444724ba675SRob Herring			};
445724ba675SRob Herring			/* Apalis SD1_CD# */
446724ba675SRob Herring			clk2-req-pcc5 {
447724ba675SRob Herring				nvidia,pins = "clk2_req_pcc5";
448724ba675SRob Herring				nvidia,function = "rsvd2";
449724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
450724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
451724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
452724ba675SRob Herring			};
453724ba675SRob Herring
454724ba675SRob Herring			/* Apalis SPDIF1 */
455724ba675SRob Herring			spdif-out-pk5 {
456724ba675SRob Herring				nvidia,pins = "spdif_out_pk5",
457724ba675SRob Herring					      "spdif_in_pk6";
458724ba675SRob Herring				nvidia,function = "spdif";
459724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
460724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
461724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
462724ba675SRob Herring			};
463724ba675SRob Herring
464724ba675SRob Herring			/* Apalis SPI1 */
465724ba675SRob Herring			spi1-sck-px5 {
466724ba675SRob Herring				nvidia,pins = "spi1_sck_px5",
467724ba675SRob Herring					      "spi1_mosi_px4",
468724ba675SRob Herring					      "spi1_miso_px7",
469724ba675SRob Herring					      "spi1_cs0_n_px6";
470724ba675SRob Herring				nvidia,function = "spi1";
471724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
472724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
473724ba675SRob Herring			};
474724ba675SRob Herring
475724ba675SRob Herring			/* Apalis SPI2 */
476724ba675SRob Herring			lcd-sck-pz4 {
477724ba675SRob Herring				nvidia,pins = "lcd_sck_pz4",
478724ba675SRob Herring					      "lcd_sdout_pn5",
479724ba675SRob Herring					      "lcd_sdin_pz2",
480724ba675SRob Herring					      "lcd_cs0_n_pn4";
481724ba675SRob Herring				nvidia,function = "spi5";
482724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
483724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
484724ba675SRob Herring			};
485724ba675SRob Herring
486724ba675SRob Herring			/*
487724ba675SRob Herring			 * Apalis TS (Low-speed type specific)
488724ba675SRob Herring			 * pins may be used as GPIOs
489724ba675SRob Herring			 */
490724ba675SRob Herring			kb-col5-pq5 {
491724ba675SRob Herring				nvidia,pins = "kb_col5_pq5";
492724ba675SRob Herring				nvidia,function = "rsvd4";
493724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
494724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
495724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
496724ba675SRob Herring			};
497724ba675SRob Herring			kb-col6-pq6 {
498724ba675SRob Herring				nvidia,pins = "kb_col6_pq6",
499724ba675SRob Herring					      "kb_col7_pq7",
500724ba675SRob Herring					      "kb_row8_ps0",
501724ba675SRob Herring					      "kb_row9_ps1";
502724ba675SRob Herring				nvidia,function = "kbc";
503724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
504724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
505724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
506724ba675SRob Herring			};
507724ba675SRob Herring
508724ba675SRob Herring			/* Apalis UART1 */
509724ba675SRob Herring			ulpi-data0 {
510724ba675SRob Herring				nvidia,pins = "ulpi_data0_po1",
511724ba675SRob Herring					      "ulpi_data1_po2",
512724ba675SRob Herring					      "ulpi_data2_po3",
513724ba675SRob Herring					      "ulpi_data3_po4",
514724ba675SRob Herring					      "ulpi_data4_po5",
515724ba675SRob Herring					      "ulpi_data5_po6",
516724ba675SRob Herring					      "ulpi_data6_po7",
517724ba675SRob Herring					      "ulpi_data7_po0";
518724ba675SRob Herring				nvidia,function = "uarta";
519724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
520724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
521724ba675SRob Herring			};
522724ba675SRob Herring
523724ba675SRob Herring			/* Apalis UART2 */
524724ba675SRob Herring			ulpi-clk-py0 {
525724ba675SRob Herring				nvidia,pins = "ulpi_clk_py0",
526724ba675SRob Herring					      "ulpi_dir_py1",
527724ba675SRob Herring					      "ulpi_nxt_py2",
528724ba675SRob Herring					      "ulpi_stp_py3";
529724ba675SRob Herring				nvidia,function = "uartd";
530724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
531724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
532724ba675SRob Herring			};
533724ba675SRob Herring
534724ba675SRob Herring			/* Apalis UART3 */
535724ba675SRob Herring			uart2-rxd-pc3 {
536724ba675SRob Herring				nvidia,pins = "uart2_rxd_pc3",
537724ba675SRob Herring					      "uart2_txd_pc2";
538724ba675SRob Herring				nvidia,function = "uartb";
539724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
540724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
541724ba675SRob Herring			};
542724ba675SRob Herring
543724ba675SRob Herring			/* Apalis UART4 */
544724ba675SRob Herring			uart3-rxd-pw7 {
545724ba675SRob Herring				nvidia,pins = "uart3_rxd_pw7",
546724ba675SRob Herring					      "uart3_txd_pw6";
547724ba675SRob Herring				nvidia,function = "uartc";
548724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
549724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
550724ba675SRob Herring			};
551724ba675SRob Herring
552724ba675SRob Herring			/* Apalis USBH_EN */
553724ba675SRob Herring			pex-l0-rst-n-pdd1 {
554724ba675SRob Herring				nvidia,pins = "pex_l0_rst_n_pdd1";
555724ba675SRob Herring				nvidia,function = "rsvd3";
556724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
557724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
558724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
559724ba675SRob Herring			};
560724ba675SRob Herring
561724ba675SRob Herring			/* Apalis USBH_OC# */
562724ba675SRob Herring			pex-l0-clkreq-n-pdd2 {
563724ba675SRob Herring				nvidia,pins = "pex_l0_clkreq_n_pdd2";
564724ba675SRob Herring				nvidia,function = "rsvd3";
565724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
566724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
567724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
568724ba675SRob Herring			};
569724ba675SRob Herring
570724ba675SRob Herring			/* Apalis USBO1_EN */
571724ba675SRob Herring			gen2-i2c-scl-pt5 {
572724ba675SRob Herring				nvidia,pins = "gen2_i2c_scl_pt5";
573724ba675SRob Herring				nvidia,function = "rsvd4";
574724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
575724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
576724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
577724ba675SRob Herring			};
578724ba675SRob Herring
579724ba675SRob Herring			/* Apalis USBO1_OC# */
580724ba675SRob Herring			gen2-i2c-sda-pt6 {
581724ba675SRob Herring				nvidia,pins = "gen2_i2c_sda_pt6";
582724ba675SRob Herring				nvidia,function = "rsvd4";
583724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_DISABLE>;
584724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
585724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
586724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
587724ba675SRob Herring			};
588724ba675SRob Herring
589724ba675SRob Herring			/* Apalis VGA1 not supported and therefore disabled */
590724ba675SRob Herring			crt-hsync-pv6 {
591724ba675SRob Herring				nvidia,pins = "crt_hsync_pv6",
592724ba675SRob Herring					      "crt_vsync_pv7";
593724ba675SRob Herring				nvidia,function = "rsvd2";
594724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
595724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
596724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
597724ba675SRob Herring			};
598724ba675SRob Herring
599724ba675SRob Herring			/* Apalis WAKE1_MICO */
600724ba675SRob Herring			pv1 {
601724ba675SRob Herring				nvidia,pins = "pv1";
602724ba675SRob Herring				nvidia,function = "rsvd1";
603724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
604724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
605724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
606724ba675SRob Herring			};
607724ba675SRob Herring
608724ba675SRob Herring			/* eMMC (On-module) */
609724ba675SRob Herring			sdmmc4-clk-pcc4 {
610724ba675SRob Herring				nvidia,pins = "sdmmc4_clk_pcc4",
611724ba675SRob Herring					      "sdmmc4_cmd_pt7",
612724ba675SRob Herring					      "sdmmc4_rst_n_pcc3";
613724ba675SRob Herring				nvidia,function = "sdmmc4";
614724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
615724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
616724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
617724ba675SRob Herring			};
618724ba675SRob Herring			sdmmc4-dat0-paa0 {
619724ba675SRob Herring				nvidia,pins = "sdmmc4_dat0_paa0",
620724ba675SRob Herring					      "sdmmc4_dat1_paa1",
621724ba675SRob Herring					      "sdmmc4_dat2_paa2",
622724ba675SRob Herring					      "sdmmc4_dat3_paa3",
623724ba675SRob Herring					      "sdmmc4_dat4_paa4",
624724ba675SRob Herring					      "sdmmc4_dat5_paa5",
625724ba675SRob Herring					      "sdmmc4_dat6_paa6",
626724ba675SRob Herring					      "sdmmc4_dat7_paa7";
627724ba675SRob Herring				nvidia,function = "sdmmc4";
628724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_UP>;
629724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
630724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
631724ba675SRob Herring			};
632724ba675SRob Herring
633724ba675SRob Herring			/* EN_+3.3_SDMMC3 */
634724ba675SRob Herring			uart2-cts-n-pj5 {
635724ba675SRob Herring				nvidia,pins = "uart2_cts_n_pj5";
636724ba675SRob Herring				nvidia,function = "gmi";
637724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
638724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
639724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
640724ba675SRob Herring			};
641724ba675SRob Herring
642724ba675SRob Herring			/* LAN i210/i211 DEV_OFF_N, PE_RST_N (On-module) */
643724ba675SRob Herring			pex-l2-prsnt-n-pdd7 {
644724ba675SRob Herring				nvidia,pins = "pex_l2_prsnt_n_pdd7",
645724ba675SRob Herring					      "pex_l2_rst_n_pcc6";
646724ba675SRob Herring				nvidia,function = "pcie";
647724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
648724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
649724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
650724ba675SRob Herring			};
651724ba675SRob Herring			/* LAN i210/i211 PE_WAKE_N, SDP3 (On-module) */
652724ba675SRob Herring			pex-wake-n-pdd3 {
653724ba675SRob Herring				nvidia,pins = "pex_wake_n_pdd3",
654724ba675SRob Herring					      "pex_l2_clkreq_n_pcc7";
655724ba675SRob Herring				nvidia,function = "pcie";
656724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
657724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
658724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
659724ba675SRob Herring			};
660724ba675SRob Herring			/* LAN i210/i211 SMB_ALERT_N (On-module) */
661724ba675SRob Herring			sys-clk-req-pz5 {
662724ba675SRob Herring				nvidia,pins = "sys_clk_req_pz5";
663724ba675SRob Herring				nvidia,function = "rsvd2";
664724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
665724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
666724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
667724ba675SRob Herring			};
668724ba675SRob Herring
669724ba675SRob Herring			/* LVDS Transceiver Configuration */
670724ba675SRob Herring			pbb0 {
671724ba675SRob Herring				nvidia,pins = "pbb0",
672724ba675SRob Herring					      "pbb7",
673724ba675SRob Herring					      "pcc1",
674724ba675SRob Herring					      "pcc2";
675724ba675SRob Herring				nvidia,function = "rsvd2";
676724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
677724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
678724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
679724ba675SRob Herring			};
680724ba675SRob Herring			pbb3 {
681724ba675SRob Herring				nvidia,pins = "pbb3",
682724ba675SRob Herring					      "pbb4",
683724ba675SRob Herring					      "pbb5",
684724ba675SRob Herring					      "pbb6";
685724ba675SRob Herring				nvidia,function = "displayb";
686724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
687724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
688724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
689724ba675SRob Herring			};
690724ba675SRob Herring
691724ba675SRob Herring			/* Not connected and therefore disabled */
692724ba675SRob Herring			clk-32k-out-pa0 {
693724ba675SRob Herring				nvidia,pins = "clk3_out_pee0",
694724ba675SRob Herring					      "clk3_req_pee1",
695724ba675SRob Herring					      "clk_32k_out_pa0",
696724ba675SRob Herring					      "dap4_din_pp5",
697724ba675SRob Herring					      "dap4_dout_pp6",
698724ba675SRob Herring					      "dap4_fs_pp4",
699724ba675SRob Herring					      "dap4_sclk_pp7";
700724ba675SRob Herring				nvidia,function = "rsvd2";
701724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
702724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
703724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
704724ba675SRob Herring			};
705724ba675SRob Herring			dap2-fs-pa2 {
706724ba675SRob Herring				nvidia,pins = "dap2_fs_pa2",
707724ba675SRob Herring					      "dap2_sclk_pa3",
708724ba675SRob Herring					      "dap2_din_pa4",
709724ba675SRob Herring					      "dap2_dout_pa5",
710724ba675SRob Herring					      "lcd_dc0_pn6",
711724ba675SRob Herring					      "lcd_m1_pw1",
712724ba675SRob Herring					      "lcd_pwr1_pc1",
713724ba675SRob Herring					      "pex_l1_clkreq_n_pdd6",
714724ba675SRob Herring					      "pex_l1_prsnt_n_pdd4",
715724ba675SRob Herring					      "pex_l1_rst_n_pdd5";
716724ba675SRob Herring				nvidia,function = "rsvd3";
717724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
718724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
719724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
720724ba675SRob Herring			};
721724ba675SRob Herring			gmi-ad0-pg0 {
722724ba675SRob Herring				nvidia,pins = "gmi_ad0_pg0",
723724ba675SRob Herring					      "gmi_ad2_pg2",
724724ba675SRob Herring					      "gmi_ad3_pg3",
725724ba675SRob Herring					      "gmi_ad4_pg4",
726724ba675SRob Herring					      "gmi_ad5_pg5",
727724ba675SRob Herring					      "gmi_ad6_pg6",
728724ba675SRob Herring					      "gmi_ad7_pg7",
729724ba675SRob Herring					      "gmi_ad8_ph0",
730724ba675SRob Herring					      "gmi_ad9_ph1",
731724ba675SRob Herring					      "gmi_ad10_ph2",
732724ba675SRob Herring					      "gmi_ad11_ph3",
733724ba675SRob Herring					      "gmi_ad12_ph4",
734724ba675SRob Herring					      "gmi_ad13_ph5",
735724ba675SRob Herring					      "gmi_ad14_ph6",
736724ba675SRob Herring					      "gmi_ad15_ph7",
737724ba675SRob Herring					      "gmi_adv_n_pk0",
738724ba675SRob Herring					      "gmi_clk_pk1",
739724ba675SRob Herring					      "gmi_cs4_n_pk2",
740724ba675SRob Herring					      "gmi_cs2_n_pk3",
741724ba675SRob Herring					      "gmi_dqs_pi2",
742724ba675SRob Herring					      "gmi_iordy_pi5",
743724ba675SRob Herring					      "gmi_oe_n_pi1",
744724ba675SRob Herring					      "gmi_wait_pi7",
745724ba675SRob Herring					      "gmi_wr_n_pi0",
746724ba675SRob Herring					      "lcd_cs1_n_pw0",
747724ba675SRob Herring					      "pu0",
748724ba675SRob Herring					      "pu1",
749724ba675SRob Herring					      "pu2";
750724ba675SRob Herring				nvidia,function = "rsvd4";
751724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
752724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
753724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
754724ba675SRob Herring			};
755724ba675SRob Herring			gmi-cs0-n-pj0 {
756724ba675SRob Herring				nvidia,pins = "gmi_cs0_n_pj0",
757724ba675SRob Herring					      "gmi_cs1_n_pj2",
758724ba675SRob Herring					      "gmi_cs3_n_pk4";
759724ba675SRob Herring				nvidia,function = "rsvd1";
760724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
761724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
762724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
763724ba675SRob Herring			};
764724ba675SRob Herring			gmi-cs6-n-pi3 {
765724ba675SRob Herring				nvidia,pins = "gmi_cs6_n_pi3";
766724ba675SRob Herring				nvidia,function = "sata";
767724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
768724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
769724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
770724ba675SRob Herring			};
771724ba675SRob Herring			gmi-cs7-n-pi6 {
772724ba675SRob Herring				nvidia,pins = "gmi_cs7_n_pi6";
773724ba675SRob Herring				nvidia,function = "gmi_alt";
774724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
775724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
776724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
777724ba675SRob Herring			};
778724ba675SRob Herring			lcd-pwr0-pb2 {
779724ba675SRob Herring				nvidia,pins = "lcd_pwr0_pb2",
780724ba675SRob Herring					      "lcd_pwr2_pc6",
781724ba675SRob Herring					      "lcd_wr_n_pz3";
782724ba675SRob Herring				nvidia,function = "hdcp";
783724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
784724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
785724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
786724ba675SRob Herring			};
787724ba675SRob Herring			uart2-rts-n-pj6 {
788724ba675SRob Herring				nvidia,pins = "uart2_rts_n_pj6";
789724ba675SRob Herring				nvidia,function = "gmi";
790724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
791724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
792724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
793724ba675SRob Herring			};
794724ba675SRob Herring
795724ba675SRob Herring			/* Power I2C (On-module) */
796724ba675SRob Herring			pwr-i2c-scl-pz6 {
797724ba675SRob Herring				nvidia,pins = "pwr_i2c_scl_pz6",
798724ba675SRob Herring					      "pwr_i2c_sda_pz7";
799724ba675SRob Herring				nvidia,function = "i2cpwr";
800724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
801724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
802724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
803724ba675SRob Herring				nvidia,open-drain = <TEGRA_PIN_ENABLE>;
804724ba675SRob Herring			};
805724ba675SRob Herring
806724ba675SRob Herring			/*
807724ba675SRob Herring			 * THERMD_ALERT#, unlatched I2C address pin of LM95245
808724ba675SRob Herring			 * temperature sensor therefore requires disabling for
809724ba675SRob Herring			 * now
810724ba675SRob Herring			 */
811724ba675SRob Herring			lcd-dc1-pd2 {
812724ba675SRob Herring				nvidia,pins = "lcd_dc1_pd2";
813724ba675SRob Herring				nvidia,function = "rsvd3";
814724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_DOWN>;
815724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_ENABLE>;
816724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_DISABLE>;
817724ba675SRob Herring			};
818724ba675SRob Herring
819724ba675SRob Herring			/* TOUCH_PEN_INT# (On-module) */
820724ba675SRob Herring			pv0 {
821724ba675SRob Herring				nvidia,pins = "pv0";
822724ba675SRob Herring				nvidia,function = "rsvd1";
823724ba675SRob Herring				nvidia,pull = <TEGRA_PIN_PULL_NONE>;
824724ba675SRob Herring				nvidia,tristate = <TEGRA_PIN_DISABLE>;
825724ba675SRob Herring				nvidia,enable-input = <TEGRA_PIN_ENABLE>;
826724ba675SRob Herring			};
827724ba675SRob Herring		};
828724ba675SRob Herring	};
829724ba675SRob Herring
830724ba675SRob Herring	serial@70006040 {
831724ba675SRob Herring		compatible = "nvidia,tegra30-hsuart";
832*500b861dSThierry Reding		reset-names = "serial";
833724ba675SRob Herring		/delete-property/ reg-shift;
834724ba675SRob Herring	};
835724ba675SRob Herring
836724ba675SRob Herring	serial@70006200 {
837724ba675SRob Herring		compatible = "nvidia,tegra30-hsuart";
838*500b861dSThierry Reding		reset-names = "serial";
839724ba675SRob Herring		/delete-property/ reg-shift;
840724ba675SRob Herring	};
841724ba675SRob Herring
842724ba675SRob Herring	serial@70006300 {
843724ba675SRob Herring		compatible = "nvidia,tegra30-hsuart";
844*500b861dSThierry Reding		reset-names = "serial";
845724ba675SRob Herring		/delete-property/ reg-shift;
846724ba675SRob Herring	};
847724ba675SRob Herring
848724ba675SRob Herring	hdmi_ddc: i2c@7000c700 {
849724ba675SRob Herring		clock-frequency = <10000>;
850724ba675SRob Herring	};
851724ba675SRob Herring
852724ba675SRob Herring	/*
853724ba675SRob Herring	 * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
854724ba675SRob Herring	 * touch screen controller
855724ba675SRob Herring	 */
856724ba675SRob Herring	i2c@7000d000 {
857724ba675SRob Herring		status = "okay";
858724ba675SRob Herring		clock-frequency = <100000>;
859724ba675SRob Herring
860724ba675SRob Herring		/* SGTL5000 audio codec */
861724ba675SRob Herring		sgtl5000: codec@a {
862724ba675SRob Herring			compatible = "fsl,sgtl5000";
863724ba675SRob Herring			reg = <0x0a>;
864724ba675SRob Herring			#sound-dai-cells = <0>;
865724ba675SRob Herring			VDDA-supply = <&reg_module_3v3_audio>;
866724ba675SRob Herring			VDDD-supply = <&reg_1v8_vio>;
867724ba675SRob Herring			VDDIO-supply = <&reg_module_3v3>;
868724ba675SRob Herring			clocks = <&tegra_car TEGRA30_CLK_EXTERN1>;
869724ba675SRob Herring		};
870724ba675SRob Herring
871724ba675SRob Herring		pmic: pmic@2d {
872724ba675SRob Herring			compatible = "ti,tps65911";
873724ba675SRob Herring			reg = <0x2d>;
874724ba675SRob Herring
875724ba675SRob Herring			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
876724ba675SRob Herring			#interrupt-cells = <2>;
877724ba675SRob Herring			interrupt-controller;
878724ba675SRob Herring
879724ba675SRob Herring			ti,system-power-controller;
880724ba675SRob Herring
881724ba675SRob Herring			#gpio-cells = <2>;
882724ba675SRob Herring			gpio-controller;
883724ba675SRob Herring
884724ba675SRob Herring			vcc1-supply = <&reg_module_3v3>;
885724ba675SRob Herring			vcc2-supply = <&reg_module_3v3>;
886724ba675SRob Herring			vcc3-supply = <&reg_1v8_vio>;
887724ba675SRob Herring			vcc4-supply = <&reg_module_3v3>;
888724ba675SRob Herring			vcc5-supply = <&reg_module_3v3>;
889724ba675SRob Herring			vcc6-supply = <&reg_1v8_vio>;
890724ba675SRob Herring			vcc7-supply = <&reg_5v0_charge_pump>;
891724ba675SRob Herring			vccio-supply = <&reg_module_3v3>;
892724ba675SRob Herring
893724ba675SRob Herring			regulators {
894724ba675SRob Herring				vdd1_reg: vdd1 {
895724ba675SRob Herring					regulator-name = "+V1.35_VDDIO_DDR";
896724ba675SRob Herring					regulator-min-microvolt = <1350000>;
897724ba675SRob Herring					regulator-max-microvolt = <1350000>;
898724ba675SRob Herring					regulator-always-on;
899724ba675SRob Herring				};
900724ba675SRob Herring
901724ba675SRob Herring				vdd2_reg: vdd2 {
902724ba675SRob Herring					regulator-name = "+V1.05";
903724ba675SRob Herring					regulator-min-microvolt = <1050000>;
904724ba675SRob Herring					regulator-max-microvolt = <1050000>;
905724ba675SRob Herring				};
906724ba675SRob Herring
907724ba675SRob Herring				vddctrl_reg: vddctrl {
908724ba675SRob Herring					regulator-name = "+V1.0_VDD_CPU";
909724ba675SRob Herring					regulator-min-microvolt = <1150000>;
910724ba675SRob Herring					regulator-max-microvolt = <1150000>;
911724ba675SRob Herring					regulator-always-on;
912724ba675SRob Herring				};
913724ba675SRob Herring
914724ba675SRob Herring				reg_1v8_vio: vio {
915724ba675SRob Herring					regulator-name = "+V1.8";
916724ba675SRob Herring					regulator-min-microvolt = <1800000>;
917724ba675SRob Herring					regulator-max-microvolt = <1800000>;
918724ba675SRob Herring					regulator-always-on;
919724ba675SRob Herring				};
920724ba675SRob Herring
921724ba675SRob Herring				/*
922724ba675SRob Herring				 * 1.8 volt +VDDIO_SDMMC3 in case EN_+3.3_SDMMC3
923724ba675SRob Herring				 * is off
924724ba675SRob Herring				 */
925724ba675SRob Herring				vddio_sdmmc_1v8_reg: ldo1 {
926724ba675SRob Herring					regulator-name = "+VDDIO_SDMMC3_1V8";
927724ba675SRob Herring					regulator-min-microvolt = <1800000>;
928724ba675SRob Herring					regulator-max-microvolt = <1800000>;
929724ba675SRob Herring					regulator-always-on;
930724ba675SRob Herring				};
931724ba675SRob Herring
932724ba675SRob Herring				/*
933724ba675SRob Herring				 * EN_+V3.3 switching via FET:
934724ba675SRob Herring				 * +V3.3_AUDIO_AVDD_S, +V3.3
935724ba675SRob Herring				 * see also +V3.3 fixed supply
936724ba675SRob Herring				 */
937724ba675SRob Herring				ldo2_reg: ldo2 {
938724ba675SRob Herring					regulator-name = "EN_+V3.3";
939724ba675SRob Herring					regulator-min-microvolt = <3300000>;
940724ba675SRob Herring					regulator-max-microvolt = <3300000>;
941724ba675SRob Herring					regulator-always-on;
942724ba675SRob Herring				};
943724ba675SRob Herring
944724ba675SRob Herring				ldo3_reg: ldo3 {
945724ba675SRob Herring					regulator-name = "+V1.2_CSI";
946724ba675SRob Herring					regulator-min-microvolt = <1200000>;
947724ba675SRob Herring					regulator-max-microvolt = <1200000>;
948724ba675SRob Herring				};
949724ba675SRob Herring
950724ba675SRob Herring				ldo4_reg: ldo4 {
951724ba675SRob Herring					regulator-name = "+V1.2_VDD_RTC";
952724ba675SRob Herring					regulator-min-microvolt = <1200000>;
953724ba675SRob Herring					regulator-max-microvolt = <1200000>;
954724ba675SRob Herring					regulator-always-on;
955724ba675SRob Herring				};
956724ba675SRob Herring
957724ba675SRob Herring				/*
958724ba675SRob Herring				 * +V2.8_AVDD_VDAC:
959724ba675SRob Herring				 * only required for (unsupported) analog RGB
960724ba675SRob Herring				 */
961724ba675SRob Herring				ldo5_reg: ldo5 {
962724ba675SRob Herring					regulator-name = "+V2.8_AVDD_VDAC";
963724ba675SRob Herring					regulator-min-microvolt = <2800000>;
964724ba675SRob Herring					regulator-max-microvolt = <2800000>;
965724ba675SRob Herring					regulator-always-on;
966724ba675SRob Herring				};
967724ba675SRob Herring
968724ba675SRob Herring				/*
969724ba675SRob Herring				 * +V1.05_AVDD_PLLE: avdd_plle should be 1.05V
970724ba675SRob Herring				 * but LDO6 can't set voltage in 50mV
971724ba675SRob Herring				 * granularity
972724ba675SRob Herring				 */
973724ba675SRob Herring				ldo6_reg: ldo6 {
974724ba675SRob Herring					regulator-name = "+V1.05_AVDD_PLLE";
975724ba675SRob Herring					regulator-min-microvolt = <1100000>;
976724ba675SRob Herring					regulator-max-microvolt = <1100000>;
977724ba675SRob Herring				};
978724ba675SRob Herring
979724ba675SRob Herring				ldo7_reg: ldo7 {
980724ba675SRob Herring					regulator-name = "+V1.2_AVDD_PLL";
981724ba675SRob Herring					regulator-min-microvolt = <1200000>;
982724ba675SRob Herring					regulator-max-microvolt = <1200000>;
983724ba675SRob Herring					regulator-always-on;
984724ba675SRob Herring				};
985724ba675SRob Herring
986724ba675SRob Herring				ldo8_reg: ldo8 {
987724ba675SRob Herring					regulator-name = "+V1.0_VDD_DDR_HS";
988724ba675SRob Herring					regulator-min-microvolt = <1000000>;
989724ba675SRob Herring					regulator-max-microvolt = <1000000>;
990724ba675SRob Herring					regulator-always-on;
991724ba675SRob Herring				};
992724ba675SRob Herring			};
993724ba675SRob Herring		};
994724ba675SRob Herring
995724ba675SRob Herring		/* STMPE811 touch screen controller */
996724ba675SRob Herring		touchscreen@41 {
997724ba675SRob Herring			compatible = "st,stmpe811";
998724ba675SRob Herring			reg = <0x41>;
999724ba675SRob Herring			irq-gpio = <&gpio TEGRA_GPIO(V, 0) GPIO_ACTIVE_LOW>;
1000724ba675SRob Herring			id = <0>;
1001724ba675SRob Herring			blocks = <0x5>;
1002724ba675SRob Herring			irq-trigger = <0x1>;
1003724ba675SRob Herring			/* 3.25 MHz ADC clock speed */
1004724ba675SRob Herring			st,adc-freq = <1>;
1005724ba675SRob Herring			/* 12-bit ADC */
1006724ba675SRob Herring			st,mod-12b = <1>;
1007724ba675SRob Herring			/* internal ADC reference */
1008724ba675SRob Herring			st,ref-sel = <0>;
1009724ba675SRob Herring			/* ADC converstion time: 80 clocks */
1010724ba675SRob Herring			st,sample-time = <4>;
1011724ba675SRob Herring
1012724ba675SRob Herring			stmpe_adc {
1013724ba675SRob Herring				compatible = "st,stmpe-adc";
1014724ba675SRob Herring				/* forbid to use ADC channels 3-0 (touch) */
1015724ba675SRob Herring				st,norequest-mask = <0x0F>;
1016724ba675SRob Herring			};
1017724ba675SRob Herring
1018724ba675SRob Herring			stmpe_touchscreen {
1019724ba675SRob Herring				compatible = "st,stmpe-ts";
1020724ba675SRob Herring				/* 8 sample average control */
1021724ba675SRob Herring				st,ave-ctrl = <3>;
1022724ba675SRob Herring				/* 7 length fractional part in z */
1023724ba675SRob Herring				st,fraction-z = <7>;
1024724ba675SRob Herring				/*
1025724ba675SRob Herring				 * 50 mA typical 80 mA max touchscreen drivers
1026724ba675SRob Herring				 * current limit value
1027724ba675SRob Herring				 */
1028724ba675SRob Herring				st,i-drive = <1>;
1029724ba675SRob Herring				/* 1 ms panel driver settling time */
1030724ba675SRob Herring				st,settling = <3>;
1031724ba675SRob Herring				/* 5 ms touch detect interrupt delay */
1032724ba675SRob Herring				st,touch-det-delay = <5>;
1033724ba675SRob Herring			};
1034724ba675SRob Herring		};
1035724ba675SRob Herring
1036724ba675SRob Herring		/*
1037724ba675SRob Herring		 * LM95245 temperature sensor
1038724ba675SRob Herring		 * Note: OVERT1# directly connected to TPS65911 PMIC PWRDN
1039724ba675SRob Herring		 */
1040724ba675SRob Herring		temp-sensor@4c {
1041724ba675SRob Herring			compatible = "national,lm95245";
1042724ba675SRob Herring			reg = <0x4c>;
1043724ba675SRob Herring		};
1044724ba675SRob Herring
1045724ba675SRob Herring		/* SW: +V1.2_VDD_CORE */
1046724ba675SRob Herring		regulator@60 {
1047724ba675SRob Herring			compatible = "ti,tps62362";
1048724ba675SRob Herring			reg = <0x60>;
1049724ba675SRob Herring
1050724ba675SRob Herring			regulator-name = "tps62362-vout";
1051724ba675SRob Herring			regulator-min-microvolt = <900000>;
1052724ba675SRob Herring			regulator-max-microvolt = <1400000>;
1053724ba675SRob Herring			regulator-boot-on;
1054724ba675SRob Herring			regulator-always-on;
1055724ba675SRob Herring		};
1056724ba675SRob Herring	};
1057724ba675SRob Herring
1058724ba675SRob Herring	/* SPI4: CAN2 */
1059724ba675SRob Herring	spi@7000da00 {
1060724ba675SRob Herring		status = "okay";
1061724ba675SRob Herring		spi-max-frequency = <10000000>;
1062724ba675SRob Herring
1063724ba675SRob Herring		can@1 {
1064724ba675SRob Herring			compatible = "microchip,mcp2515";
1065724ba675SRob Herring			reg = <1>;
1066724ba675SRob Herring			clocks = <&clk16m>;
1067724ba675SRob Herring			interrupt-parent = <&gpio>;
1068724ba675SRob Herring			interrupts = <TEGRA_GPIO(W, 3) IRQ_TYPE_EDGE_FALLING>;
1069724ba675SRob Herring			spi-max-frequency = <10000000>;
1070724ba675SRob Herring		};
1071724ba675SRob Herring	};
1072724ba675SRob Herring
1073724ba675SRob Herring	/* SPI6: CAN1 */
1074724ba675SRob Herring	spi@7000de00 {
1075724ba675SRob Herring		status = "okay";
1076724ba675SRob Herring		spi-max-frequency = <10000000>;
1077724ba675SRob Herring
1078724ba675SRob Herring		can@0 {
1079724ba675SRob Herring			compatible = "microchip,mcp2515";
1080724ba675SRob Herring			reg = <0>;
1081724ba675SRob Herring			clocks = <&clk16m>;
1082724ba675SRob Herring			interrupt-parent = <&gpio>;
1083724ba675SRob Herring			interrupts = <TEGRA_GPIO(W, 2) IRQ_TYPE_EDGE_FALLING>;
1084724ba675SRob Herring			spi-max-frequency = <10000000>;
1085724ba675SRob Herring		};
1086724ba675SRob Herring	};
1087724ba675SRob Herring
1088724ba675SRob Herring	pmc@7000e400 {
1089724ba675SRob Herring		nvidia,invert-interrupt;
1090724ba675SRob Herring		nvidia,suspend-mode = <1>;
1091724ba675SRob Herring		nvidia,cpu-pwr-good-time = <5000>;
1092724ba675SRob Herring		nvidia,cpu-pwr-off-time = <5000>;
1093724ba675SRob Herring		nvidia,core-pwr-good-time = <3845 3845>;
1094724ba675SRob Herring		nvidia,core-pwr-off-time = <0>;
1095724ba675SRob Herring		nvidia,core-power-req-active-high;
1096724ba675SRob Herring		nvidia,sys-clock-req-active-high;
1097724ba675SRob Herring
1098724ba675SRob Herring		/* Set DEV_OFF bit in DCDC control register of TPS65911 PMIC */
1099724ba675SRob Herring		i2c-thermtrip {
1100724ba675SRob Herring			nvidia,i2c-controller-id = <4>;
1101724ba675SRob Herring			nvidia,bus-addr = <0x2d>;
1102724ba675SRob Herring			nvidia,reg-addr = <0x3f>;
1103724ba675SRob Herring			nvidia,reg-data = <0x1>;
1104724ba675SRob Herring		};
1105724ba675SRob Herring	};
1106724ba675SRob Herring
1107724ba675SRob Herring	hda@70030000 {
1108724ba675SRob Herring		status = "okay";
1109724ba675SRob Herring	};
1110724ba675SRob Herring
1111724ba675SRob Herring	ahub@70080000 {
1112724ba675SRob Herring		i2s@70080500 {
1113724ba675SRob Herring			status = "okay";
1114724ba675SRob Herring		};
1115724ba675SRob Herring	};
1116724ba675SRob Herring
1117724ba675SRob Herring	/* eMMC */
1118724ba675SRob Herring	mmc@78000600 {
1119724ba675SRob Herring		status = "okay";
1120724ba675SRob Herring		bus-width = <8>;
1121724ba675SRob Herring		non-removable;
1122724ba675SRob Herring		vmmc-supply = <&reg_module_3v3>; /* VCC */
1123724ba675SRob Herring		vqmmc-supply = <&reg_1v8_vio>; /* VCCQ */
1124724ba675SRob Herring		mmc-ddr-1_8v;
1125724ba675SRob Herring	};
1126724ba675SRob Herring
1127724ba675SRob Herring	clk16m: clock-osc4 {
1128724ba675SRob Herring		compatible = "fixed-clock";
1129724ba675SRob Herring		#clock-cells = <0>;
1130724ba675SRob Herring		clock-frequency = <16000000>;
1131724ba675SRob Herring	};
1132724ba675SRob Herring
1133724ba675SRob Herring	clk32k_in: clock-xtal1 {
1134724ba675SRob Herring		compatible = "fixed-clock";
1135724ba675SRob Herring		#clock-cells = <0>;
1136724ba675SRob Herring		clock-frequency = <32768>;
1137724ba675SRob Herring	};
1138724ba675SRob Herring
1139724ba675SRob Herring	reg_1v8_avdd_hdmi_pll: regulator-1v8-avdd-hdmi-pll {
1140724ba675SRob Herring		compatible = "regulator-fixed";
1141724ba675SRob Herring		regulator-name = "+V1.8_AVDD_HDMI_PLL";
1142724ba675SRob Herring		regulator-min-microvolt = <1800000>;
1143724ba675SRob Herring		regulator-max-microvolt = <1800000>;
1144724ba675SRob Herring		enable-active-high;
1145724ba675SRob Herring		gpio = <&pmic 6 GPIO_ACTIVE_HIGH>;
1146724ba675SRob Herring		vin-supply = <&reg_1v8_vio>;
1147724ba675SRob Herring	};
1148724ba675SRob Herring
1149724ba675SRob Herring	reg_3v3_avdd_hdmi: regulator-3v3-avdd-hdmi {
1150724ba675SRob Herring		compatible = "regulator-fixed";
1151724ba675SRob Herring		regulator-name = "+V3.3_AVDD_HDMI";
1152724ba675SRob Herring		regulator-min-microvolt = <3300000>;
1153724ba675SRob Herring		regulator-max-microvolt = <3300000>;
1154724ba675SRob Herring		enable-active-high;
1155724ba675SRob Herring		gpio = <&pmic 6 GPIO_ACTIVE_HIGH>;
1156724ba675SRob Herring		vin-supply = <&reg_module_3v3>;
1157724ba675SRob Herring	};
1158724ba675SRob Herring
1159724ba675SRob Herring	reg_5v0_charge_pump: regulator-5v0-charge-pump {
1160724ba675SRob Herring		compatible = "regulator-fixed";
1161724ba675SRob Herring		regulator-name = "+V5.0";
1162724ba675SRob Herring		regulator-min-microvolt = <5000000>;
1163724ba675SRob Herring		regulator-max-microvolt = <5000000>;
1164724ba675SRob Herring		regulator-always-on;
1165724ba675SRob Herring	};
1166724ba675SRob Herring
1167724ba675SRob Herring	reg_module_3v3: regulator-module-3v3 {
1168724ba675SRob Herring		compatible = "regulator-fixed";
1169724ba675SRob Herring		regulator-name = "+V3.3";
1170724ba675SRob Herring		regulator-min-microvolt = <3300000>;
1171724ba675SRob Herring		regulator-max-microvolt = <3300000>;
1172724ba675SRob Herring		regulator-always-on;
1173724ba675SRob Herring	};
1174724ba675SRob Herring
1175724ba675SRob Herring	reg_module_3v3_audio: regulator-module-3v3-audio {
1176724ba675SRob Herring		compatible = "regulator-fixed";
1177724ba675SRob Herring		regulator-name = "+V3.3_AUDIO_AVDD_S";
1178724ba675SRob Herring		regulator-min-microvolt = <3300000>;
1179724ba675SRob Herring		regulator-max-microvolt = <3300000>;
1180724ba675SRob Herring		regulator-always-on;
1181724ba675SRob Herring	};
1182724ba675SRob Herring
1183724ba675SRob Herring	sound {
1184724ba675SRob Herring		compatible = "toradex,tegra-audio-sgtl5000-apalis_t30",
1185724ba675SRob Herring			     "nvidia,tegra-audio-sgtl5000";
1186724ba675SRob Herring		nvidia,model = "Toradex Apalis T30";
1187724ba675SRob Herring		nvidia,audio-routing =
1188724ba675SRob Herring			"Headphone Jack", "HP_OUT",
1189724ba675SRob Herring			"LINE_IN", "Line In Jack",
1190724ba675SRob Herring			"MIC_IN", "Mic Jack";
1191724ba675SRob Herring		nvidia,i2s-controller = <&tegra_i2s2>;
1192724ba675SRob Herring		nvidia,audio-codec = <&sgtl5000>;
1193724ba675SRob Herring		clocks = <&tegra_car TEGRA30_CLK_PLL_A>,
1194724ba675SRob Herring			 <&tegra_car TEGRA30_CLK_PLL_A_OUT0>,
1195724ba675SRob Herring			 <&tegra_pmc TEGRA_PMC_CLK_OUT_1>;
1196724ba675SRob Herring		clock-names = "pll_a", "pll_a_out0", "mclk";
1197724ba675SRob Herring
1198724ba675SRob Herring		assigned-clocks = <&tegra_car TEGRA30_CLK_EXTERN1>,
1199724ba675SRob Herring				  <&tegra_pmc TEGRA_PMC_CLK_OUT_1>;
1200724ba675SRob Herring
1201724ba675SRob Herring		assigned-clock-parents = <&tegra_car TEGRA30_CLK_PLL_A_OUT0>,
1202724ba675SRob Herring					 <&tegra_car TEGRA30_CLK_EXTERN1>;
1203724ba675SRob Herring	};
1204724ba675SRob Herring};
1205