1*724ba675SRob Herring/*
2*724ba675SRob Herring *  BSD LICENSE
3*724ba675SRob Herring *
4*724ba675SRob Herring *  Copyright(c) 2014 Broadcom Corporation.  All rights reserved.
5*724ba675SRob Herring *
6*724ba675SRob Herring *  Redistribution and use in source and binary forms, with or without
7*724ba675SRob Herring *  modification, are permitted provided that the following conditions
8*724ba675SRob Herring *  are met:
9*724ba675SRob Herring *
10*724ba675SRob Herring *    * Redistributions of source code must retain the above copyright
11*724ba675SRob Herring *      notice, this list of conditions and the following disclaimer.
12*724ba675SRob Herring *    * Redistributions in binary form must reproduce the above copyright
13*724ba675SRob Herring *      notice, this list of conditions and the following disclaimer in
14*724ba675SRob Herring *      the documentation and/or other materials provided with the
15*724ba675SRob Herring *      distribution.
16*724ba675SRob Herring *    * Neither the name of Broadcom Corporation nor the names of its
17*724ba675SRob Herring *      contributors may be used to endorse or promote products derived
18*724ba675SRob Herring *      from this software without specific prior written permission.
19*724ba675SRob Herring *
20*724ba675SRob Herring *  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
21*724ba675SRob Herring *  "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
22*724ba675SRob Herring *  LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
23*724ba675SRob Herring *  A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
24*724ba675SRob Herring *  OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
25*724ba675SRob Herring *  SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
26*724ba675SRob Herring *  LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27*724ba675SRob Herring *  DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28*724ba675SRob Herring *  THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29*724ba675SRob Herring *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
30*724ba675SRob Herring * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31*724ba675SRob Herring */
32*724ba675SRob Herring
33*724ba675SRob Herring#include <dt-bindings/interrupt-controller/arm-gic.h>
34*724ba675SRob Herring#include <dt-bindings/interrupt-controller/irq.h>
35*724ba675SRob Herring#include <dt-bindings/clock/bcm-cygnus.h>
36*724ba675SRob Herring
37*724ba675SRob Herring/ {
38*724ba675SRob Herring	#address-cells = <1>;
39*724ba675SRob Herring	#size-cells = <1>;
40*724ba675SRob Herring	compatible = "brcm,cygnus";
41*724ba675SRob Herring	model = "Broadcom Cygnus SoC";
42*724ba675SRob Herring	interrupt-parent = <&gic>;
43*724ba675SRob Herring
44*724ba675SRob Herring	aliases {
45*724ba675SRob Herring		ethernet0 = &eth0;
46*724ba675SRob Herring	};
47*724ba675SRob Herring
48*724ba675SRob Herring	memory@0 {
49*724ba675SRob Herring		device_type = "memory";
50*724ba675SRob Herring		reg = <0 0>;
51*724ba675SRob Herring	};
52*724ba675SRob Herring
53*724ba675SRob Herring	cpus {
54*724ba675SRob Herring		#address-cells = <1>;
55*724ba675SRob Herring		#size-cells = <0>;
56*724ba675SRob Herring
57*724ba675SRob Herring		cpu@0 {
58*724ba675SRob Herring			device_type = "cpu";
59*724ba675SRob Herring			compatible = "arm,cortex-a9";
60*724ba675SRob Herring			next-level-cache = <&L2>;
61*724ba675SRob Herring			reg = <0x0>;
62*724ba675SRob Herring		};
63*724ba675SRob Herring	};
64*724ba675SRob Herring
65*724ba675SRob Herring	/include/ "bcm-cygnus-clock.dtsi"
66*724ba675SRob Herring
67*724ba675SRob Herring	pmu {
68*724ba675SRob Herring		compatible = "arm,cortex-a9-pmu";
69*724ba675SRob Herring		interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
70*724ba675SRob Herring	};
71*724ba675SRob Herring
72*724ba675SRob Herring	core@19000000 {
73*724ba675SRob Herring		compatible = "simple-bus";
74*724ba675SRob Herring		ranges = <0x00000000 0x19000000 0x1000000>;
75*724ba675SRob Herring		#address-cells = <1>;
76*724ba675SRob Herring		#size-cells = <1>;
77*724ba675SRob Herring
78*724ba675SRob Herring		timer@20200 {
79*724ba675SRob Herring			compatible = "arm,cortex-a9-global-timer";
80*724ba675SRob Herring			reg = <0x20200 0x100>;
81*724ba675SRob Herring			interrupts = <GIC_PPI 11 IRQ_TYPE_EDGE_RISING>;
82*724ba675SRob Herring			clocks = <&periph_clk>;
83*724ba675SRob Herring		};
84*724ba675SRob Herring
85*724ba675SRob Herring		gic: interrupt-controller@21000 {
86*724ba675SRob Herring			compatible = "arm,cortex-a9-gic";
87*724ba675SRob Herring			#interrupt-cells = <3>;
88*724ba675SRob Herring			#address-cells = <0>;
89*724ba675SRob Herring			interrupt-controller;
90*724ba675SRob Herring			reg = <0x21000 0x1000>,
91*724ba675SRob Herring			      <0x20100 0x100>;
92*724ba675SRob Herring		};
93*724ba675SRob Herring
94*724ba675SRob Herring		L2: cache-controller@22000 {
95*724ba675SRob Herring			compatible = "arm,pl310-cache";
96*724ba675SRob Herring			reg = <0x22000 0x1000>;
97*724ba675SRob Herring			cache-unified;
98*724ba675SRob Herring			cache-level = <2>;
99*724ba675SRob Herring		};
100*724ba675SRob Herring	};
101*724ba675SRob Herring
102*724ba675SRob Herring	axi {
103*724ba675SRob Herring		compatible = "simple-bus";
104*724ba675SRob Herring		ranges;
105*724ba675SRob Herring		#address-cells = <1>;
106*724ba675SRob Herring		#size-cells = <1>;
107*724ba675SRob Herring
108*724ba675SRob Herring		otp: otp@301c800 {
109*724ba675SRob Herring			compatible = "brcm,ocotp";
110*724ba675SRob Herring			reg = <0x0301c800 0x2c>;
111*724ba675SRob Herring			brcm,ocotp-size = <2048>;
112*724ba675SRob Herring			status = "disabled";
113*724ba675SRob Herring		};
114*724ba675SRob Herring
115*724ba675SRob Herring		pcie_phy: pcie_phy@301d0a0 {
116*724ba675SRob Herring			compatible = "brcm,cygnus-pcie-phy";
117*724ba675SRob Herring			reg = <0x0301d0a0 0x14>;
118*724ba675SRob Herring			#address-cells = <1>;
119*724ba675SRob Herring			#size-cells = <0>;
120*724ba675SRob Herring
121*724ba675SRob Herring			pcie0_phy: pcie-phy@0 {
122*724ba675SRob Herring				reg = <0>;
123*724ba675SRob Herring				#phy-cells = <0>;
124*724ba675SRob Herring			};
125*724ba675SRob Herring
126*724ba675SRob Herring			pcie1_phy: pcie-phy@1 {
127*724ba675SRob Herring				reg = <1>;
128*724ba675SRob Herring				#phy-cells = <0>;
129*724ba675SRob Herring			};
130*724ba675SRob Herring		};
131*724ba675SRob Herring
132*724ba675SRob Herring		pinctrl: pinctrl@301d0c8 {
133*724ba675SRob Herring			compatible = "brcm,cygnus-pinmux";
134*724ba675SRob Herring			reg = <0x0301d0c8 0x30>,
135*724ba675SRob Herring			      <0x0301d24c 0x2c>;
136*724ba675SRob Herring
137*724ba675SRob Herring			spi_0: spi_0 {
138*724ba675SRob Herring				function = "spi0";
139*724ba675SRob Herring				groups = "spi0_grp";
140*724ba675SRob Herring			};
141*724ba675SRob Herring
142*724ba675SRob Herring			spi_1: spi_1 {
143*724ba675SRob Herring				function = "spi1";
144*724ba675SRob Herring				groups = "spi1_grp";
145*724ba675SRob Herring			};
146*724ba675SRob Herring
147*724ba675SRob Herring			spi_2: spi_2 {
148*724ba675SRob Herring				function = "spi2";
149*724ba675SRob Herring				groups = "spi2_grp";
150*724ba675SRob Herring			};
151*724ba675SRob Herring		};
152*724ba675SRob Herring
153*724ba675SRob Herring		mailbox: mailbox@3024024 {
154*724ba675SRob Herring			compatible = "brcm,iproc-mailbox";
155*724ba675SRob Herring			reg = <0x03024024 0x40>;
156*724ba675SRob Herring			interrupts = <GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>;
157*724ba675SRob Herring			#interrupt-cells = <1>;
158*724ba675SRob Herring			interrupt-controller;
159*724ba675SRob Herring			#mbox-cells = <1>;
160*724ba675SRob Herring		};
161*724ba675SRob Herring
162*724ba675SRob Herring		gpio_crmu: gpio@3024800 {
163*724ba675SRob Herring			compatible = "brcm,cygnus-crmu-gpio";
164*724ba675SRob Herring			reg = <0x03024800 0x50>,
165*724ba675SRob Herring			      <0x03024008 0x18>;
166*724ba675SRob Herring			ngpios = <6>;
167*724ba675SRob Herring			#gpio-cells = <2>;
168*724ba675SRob Herring			gpio-controller;
169*724ba675SRob Herring			interrupt-controller;
170*724ba675SRob Herring			interrupt-parent = <&mailbox>;
171*724ba675SRob Herring			interrupts = <0>;
172*724ba675SRob Herring		};
173*724ba675SRob Herring
174*724ba675SRob Herring		mdio: mdio@18002000 {
175*724ba675SRob Herring			compatible = "brcm,iproc-mdio";
176*724ba675SRob Herring			reg = <0x18002000 0x8>;
177*724ba675SRob Herring			#size-cells = <0>;
178*724ba675SRob Herring			#address-cells = <1>;
179*724ba675SRob Herring			status = "disabled";
180*724ba675SRob Herring
181*724ba675SRob Herring			gphy0: ethernet-phy@0 {
182*724ba675SRob Herring				reg = <0>;
183*724ba675SRob Herring			};
184*724ba675SRob Herring
185*724ba675SRob Herring			gphy1: ethernet-phy@1 {
186*724ba675SRob Herring				reg = <1>;
187*724ba675SRob Herring			};
188*724ba675SRob Herring		};
189*724ba675SRob Herring
190*724ba675SRob Herring		switch: switch@18007000 {
191*724ba675SRob Herring			compatible = "brcm,bcm11360-srab", "brcm,cygnus-srab";
192*724ba675SRob Herring			reg = <0x18007000 0x1000>;
193*724ba675SRob Herring			status = "disabled";
194*724ba675SRob Herring
195*724ba675SRob Herring			ports {
196*724ba675SRob Herring				#address-cells = <1>;
197*724ba675SRob Herring				#size-cells = <0>;
198*724ba675SRob Herring
199*724ba675SRob Herring				port@0 {
200*724ba675SRob Herring					reg = <0>;
201*724ba675SRob Herring					phy-handle = <&gphy0>;
202*724ba675SRob Herring					phy-mode = "rgmii";
203*724ba675SRob Herring				};
204*724ba675SRob Herring
205*724ba675SRob Herring				port@1 {
206*724ba675SRob Herring					reg = <1>;
207*724ba675SRob Herring					phy-handle = <&gphy1>;
208*724ba675SRob Herring					phy-mode = "rgmii";
209*724ba675SRob Herring				};
210*724ba675SRob Herring
211*724ba675SRob Herring				port@8 {
212*724ba675SRob Herring					reg = <8>;
213*724ba675SRob Herring					label = "cpu";
214*724ba675SRob Herring					ethernet = <&eth0>;
215*724ba675SRob Herring					fixed-link {
216*724ba675SRob Herring						speed = <1000>;
217*724ba675SRob Herring						full-duplex;
218*724ba675SRob Herring					};
219*724ba675SRob Herring				};
220*724ba675SRob Herring			};
221*724ba675SRob Herring		};
222*724ba675SRob Herring
223*724ba675SRob Herring		i2c0: i2c@18008000 {
224*724ba675SRob Herring			compatible = "brcm,cygnus-iproc-i2c", "brcm,iproc-i2c";
225*724ba675SRob Herring			reg = <0x18008000 0x100>;
226*724ba675SRob Herring			#address-cells = <1>;
227*724ba675SRob Herring			#size-cells = <0>;
228*724ba675SRob Herring			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
229*724ba675SRob Herring			clock-frequency = <100000>;
230*724ba675SRob Herring			status = "disabled";
231*724ba675SRob Herring		};
232*724ba675SRob Herring
233*724ba675SRob Herring		wdt0: wdt@18009000 {
234*724ba675SRob Herring			compatible = "arm,sp805" , "arm,primecell";
235*724ba675SRob Herring			reg = <0x18009000 0x1000>;
236*724ba675SRob Herring			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
237*724ba675SRob Herring			clocks = <&axi81_clk>, <&axi81_clk>;
238*724ba675SRob Herring			clock-names = "wdog_clk", "apb_pclk";
239*724ba675SRob Herring		};
240*724ba675SRob Herring
241*724ba675SRob Herring		gpio_ccm: gpio@1800a000 {
242*724ba675SRob Herring			compatible = "brcm,cygnus-ccm-gpio";
243*724ba675SRob Herring			reg = <0x1800a000 0x50>,
244*724ba675SRob Herring			      <0x0301d164 0x20>;
245*724ba675SRob Herring			ngpios = <24>;
246*724ba675SRob Herring			#gpio-cells = <2>;
247*724ba675SRob Herring			gpio-controller;
248*724ba675SRob Herring			interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
249*724ba675SRob Herring			interrupt-controller;
250*724ba675SRob Herring		};
251*724ba675SRob Herring
252*724ba675SRob Herring		i2c1: i2c@1800b000 {
253*724ba675SRob Herring			compatible = "brcm,cygnus-iproc-i2c", "brcm,iproc-i2c";
254*724ba675SRob Herring			reg = <0x1800b000 0x100>;
255*724ba675SRob Herring			#address-cells = <1>;
256*724ba675SRob Herring			#size-cells = <0>;
257*724ba675SRob Herring			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
258*724ba675SRob Herring			clock-frequency = <100000>;
259*724ba675SRob Herring			status = "disabled";
260*724ba675SRob Herring		};
261*724ba675SRob Herring
262*724ba675SRob Herring		pcie0: pcie@18012000 {
263*724ba675SRob Herring			compatible = "brcm,iproc-pcie";
264*724ba675SRob Herring			reg = <0x18012000 0x1000>;
265*724ba675SRob Herring
266*724ba675SRob Herring			#interrupt-cells = <1>;
267*724ba675SRob Herring			interrupt-map-mask = <0 0 0 0>;
268*724ba675SRob Herring			interrupt-map = <0 0 0 0 &gic GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
269*724ba675SRob Herring
270*724ba675SRob Herring			linux,pci-domain = <0>;
271*724ba675SRob Herring
272*724ba675SRob Herring			bus-range = <0x00 0xff>;
273*724ba675SRob Herring
274*724ba675SRob Herring			#address-cells = <3>;
275*724ba675SRob Herring			#size-cells = <2>;
276*724ba675SRob Herring			device_type = "pci";
277*724ba675SRob Herring			ranges = <0x81000000 0 0	  0x28000000 0 0x00010000>,
278*724ba675SRob Herring				 <0x82000000 0 0x20000000 0x20000000 0 0x04000000>;
279*724ba675SRob Herring
280*724ba675SRob Herring			phys = <&pcie0_phy>;
281*724ba675SRob Herring			phy-names = "pcie-phy";
282*724ba675SRob Herring
283*724ba675SRob Herring			status = "disabled";
284*724ba675SRob Herring
285*724ba675SRob Herring			msi-parent = <&msi0>;
286*724ba675SRob Herring			msi0: msi {
287*724ba675SRob Herring				compatible = "brcm,iproc-msi";
288*724ba675SRob Herring				msi-controller;
289*724ba675SRob Herring				interrupt-parent = <&gic>;
290*724ba675SRob Herring				interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
291*724ba675SRob Herring					     <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
292*724ba675SRob Herring					     <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
293*724ba675SRob Herring					     <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>;
294*724ba675SRob Herring			};
295*724ba675SRob Herring		};
296*724ba675SRob Herring
297*724ba675SRob Herring		pcie1: pcie@18013000 {
298*724ba675SRob Herring			compatible = "brcm,iproc-pcie";
299*724ba675SRob Herring			reg = <0x18013000 0x1000>;
300*724ba675SRob Herring
301*724ba675SRob Herring			#interrupt-cells = <1>;
302*724ba675SRob Herring			interrupt-map-mask = <0 0 0 0>;
303*724ba675SRob Herring			interrupt-map = <0 0 0 0 &gic GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
304*724ba675SRob Herring
305*724ba675SRob Herring			linux,pci-domain = <1>;
306*724ba675SRob Herring
307*724ba675SRob Herring			bus-range = <0x00 0xff>;
308*724ba675SRob Herring
309*724ba675SRob Herring			#address-cells = <3>;
310*724ba675SRob Herring			#size-cells = <2>;
311*724ba675SRob Herring			device_type = "pci";
312*724ba675SRob Herring			ranges = <0x81000000 0 0	  0x48000000 0 0x00010000>,
313*724ba675SRob Herring				 <0x82000000 0 0x40000000 0x40000000 0 0x04000000>;
314*724ba675SRob Herring
315*724ba675SRob Herring			phys = <&pcie1_phy>;
316*724ba675SRob Herring			phy-names = "pcie-phy";
317*724ba675SRob Herring
318*724ba675SRob Herring			status = "disabled";
319*724ba675SRob Herring
320*724ba675SRob Herring			msi-parent = <&msi1>;
321*724ba675SRob Herring			msi1: msi {
322*724ba675SRob Herring				compatible = "brcm,iproc-msi";
323*724ba675SRob Herring				msi-controller;
324*724ba675SRob Herring				interrupt-parent = <&gic>;
325*724ba675SRob Herring				interrupts = <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
326*724ba675SRob Herring					     <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
327*724ba675SRob Herring					     <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
328*724ba675SRob Herring					     <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
329*724ba675SRob Herring			};
330*724ba675SRob Herring		};
331*724ba675SRob Herring
332*724ba675SRob Herring		dma0: dma@18018000 {
333*724ba675SRob Herring			compatible = "arm,pl330", "arm,primecell";
334*724ba675SRob Herring			reg = <0x18018000 0x1000>;
335*724ba675SRob Herring			interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>,
336*724ba675SRob Herring				     <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>,
337*724ba675SRob Herring				     <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>,
338*724ba675SRob Herring				     <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>,
339*724ba675SRob Herring				     <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>,
340*724ba675SRob Herring				     <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>,
341*724ba675SRob Herring				     <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>,
342*724ba675SRob Herring				     <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>,
343*724ba675SRob Herring				     <GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>;
344*724ba675SRob Herring			clocks = <&apb_clk>;
345*724ba675SRob Herring			clock-names = "apb_pclk";
346*724ba675SRob Herring			#dma-cells = <1>;
347*724ba675SRob Herring		};
348*724ba675SRob Herring
349*724ba675SRob Herring		uart0: serial@18020000 {
350*724ba675SRob Herring			compatible = "snps,dw-apb-uart";
351*724ba675SRob Herring			reg = <0x18020000 0x100>;
352*724ba675SRob Herring			reg-shift = <2>;
353*724ba675SRob Herring			reg-io-width = <4>;
354*724ba675SRob Herring			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
355*724ba675SRob Herring			clocks = <&axi81_clk>;
356*724ba675SRob Herring			clock-frequency = <100000000>;
357*724ba675SRob Herring			status = "disabled";
358*724ba675SRob Herring		};
359*724ba675SRob Herring
360*724ba675SRob Herring		uart1: serial@18021000 {
361*724ba675SRob Herring			compatible = "snps,dw-apb-uart";
362*724ba675SRob Herring			reg = <0x18021000 0x100>;
363*724ba675SRob Herring			reg-shift = <2>;
364*724ba675SRob Herring			reg-io-width = <4>;
365*724ba675SRob Herring			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
366*724ba675SRob Herring			clocks = <&axi81_clk>;
367*724ba675SRob Herring			clock-frequency = <100000000>;
368*724ba675SRob Herring			status = "disabled";
369*724ba675SRob Herring		};
370*724ba675SRob Herring
371*724ba675SRob Herring		uart2: serial@18022000 {
372*724ba675SRob Herring			compatible = "snps,dw-apb-uart";
373*724ba675SRob Herring			reg = <0x18022000 0x100>;
374*724ba675SRob Herring			reg-shift = <2>;
375*724ba675SRob Herring			reg-io-width = <4>;
376*724ba675SRob Herring			interrupts = <GIC_SPI 75 IRQ_TYPE_LEVEL_HIGH>;
377*724ba675SRob Herring			clocks = <&axi81_clk>;
378*724ba675SRob Herring			clock-frequency = <100000000>;
379*724ba675SRob Herring			status = "disabled";
380*724ba675SRob Herring		};
381*724ba675SRob Herring
382*724ba675SRob Herring		uart3: serial@18023000 {
383*724ba675SRob Herring			compatible = "snps,dw-apb-uart";
384*724ba675SRob Herring			reg = <0x18023000 0x100>;
385*724ba675SRob Herring			reg-shift = <2>;
386*724ba675SRob Herring			reg-io-width = <4>;
387*724ba675SRob Herring			interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
388*724ba675SRob Herring			clocks = <&axi81_clk>;
389*724ba675SRob Herring			clock-frequency = <100000000>;
390*724ba675SRob Herring			status = "disabled";
391*724ba675SRob Herring		};
392*724ba675SRob Herring
393*724ba675SRob Herring		spi0: spi@18028000 {
394*724ba675SRob Herring			compatible = "arm,pl022", "arm,primecell";
395*724ba675SRob Herring			reg = <0x18028000 0x1000>;
396*724ba675SRob Herring			#address-cells = <1>;
397*724ba675SRob Herring			#size-cells = <0>;
398*724ba675SRob Herring			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
399*724ba675SRob Herring			pinctrl-0 = <&spi_0>;
400*724ba675SRob Herring			clocks = <&axi81_clk>, <&axi81_clk>;
401*724ba675SRob Herring			clock-names = "sspclk", "apb_pclk";
402*724ba675SRob Herring			status = "disabled";
403*724ba675SRob Herring		};
404*724ba675SRob Herring
405*724ba675SRob Herring		spi1: spi@18029000 {
406*724ba675SRob Herring			compatible = "arm,pl022", "arm,primecell";
407*724ba675SRob Herring			reg = <0x18029000 0x1000>;
408*724ba675SRob Herring			#address-cells = <1>;
409*724ba675SRob Herring			#size-cells = <0>;
410*724ba675SRob Herring			interrupts = <GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>;
411*724ba675SRob Herring			pinctrl-0 = <&spi_1>;
412*724ba675SRob Herring			clocks = <&axi81_clk>, <&axi81_clk>;
413*724ba675SRob Herring			clock-names = "sspclk", "apb_pclk";
414*724ba675SRob Herring			status = "disabled";
415*724ba675SRob Herring		};
416*724ba675SRob Herring
417*724ba675SRob Herring		spi2: spi@1802a000 {
418*724ba675SRob Herring			compatible = "arm,pl022", "arm,primecell";
419*724ba675SRob Herring			reg = <0x1802a000 0x1000>;
420*724ba675SRob Herring			#address-cells = <1>;
421*724ba675SRob Herring			#size-cells = <0>;
422*724ba675SRob Herring			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
423*724ba675SRob Herring			pinctrl-0 = <&spi_2>;
424*724ba675SRob Herring			clocks = <&axi81_clk>, <&axi81_clk>;
425*724ba675SRob Herring			clock-names = "sspclk", "apb_pclk";
426*724ba675SRob Herring			status = "disabled";
427*724ba675SRob Herring		};
428*724ba675SRob Herring
429*724ba675SRob Herring		rng: rng@18032000 {
430*724ba675SRob Herring			compatible = "brcm,iproc-rng200";
431*724ba675SRob Herring			reg = <0x18032000 0x28>;
432*724ba675SRob Herring		};
433*724ba675SRob Herring
434*724ba675SRob Herring		sdhci0: sdhci@18041000 {
435*724ba675SRob Herring			compatible = "brcm,sdhci-iproc-cygnus";
436*724ba675SRob Herring			reg = <0x18041000 0x100>;
437*724ba675SRob Herring			interrupts = <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>;
438*724ba675SRob Herring			clocks = <&lcpll0 BCM_CYGNUS_LCPLL0_SDIO_CLK>;
439*724ba675SRob Herring			bus-width = <4>;
440*724ba675SRob Herring			sdhci,auto-cmd12;
441*724ba675SRob Herring			status = "disabled";
442*724ba675SRob Herring		};
443*724ba675SRob Herring
444*724ba675SRob Herring		eth0: ethernet@18042000 {
445*724ba675SRob Herring			compatible = "brcm,amac";
446*724ba675SRob Herring			reg = <0x18042000 0x1000>,
447*724ba675SRob Herring			      <0x18110000 0x1000>;
448*724ba675SRob Herring			reg-names = "amac_base", "idm_base";
449*724ba675SRob Herring			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
450*724ba675SRob Herring			status = "disabled";
451*724ba675SRob Herring		};
452*724ba675SRob Herring
453*724ba675SRob Herring		sdhci1: sdhci@18043000 {
454*724ba675SRob Herring			compatible = "brcm,sdhci-iproc-cygnus";
455*724ba675SRob Herring			reg = <0x18043000 0x100>;
456*724ba675SRob Herring			interrupts = <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>;
457*724ba675SRob Herring			clocks = <&lcpll0 BCM_CYGNUS_LCPLL0_SDIO_CLK>;
458*724ba675SRob Herring			bus-width = <4>;
459*724ba675SRob Herring			sdhci,auto-cmd12;
460*724ba675SRob Herring			status = "disabled";
461*724ba675SRob Herring		};
462*724ba675SRob Herring
463*724ba675SRob Herring		nand_controller: nand-controller@18046000 {
464*724ba675SRob Herring			compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1";
465*724ba675SRob Herring			reg = <0x18046000 0x600>, <0xf8105408 0x600>,
466*724ba675SRob Herring			      <0x18046f00 0x20>;
467*724ba675SRob Herring			reg-names = "nand", "iproc-idm", "iproc-ext";
468*724ba675SRob Herring			interrupts = <GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>;
469*724ba675SRob Herring
470*724ba675SRob Herring			#address-cells = <1>;
471*724ba675SRob Herring			#size-cells = <0>;
472*724ba675SRob Herring
473*724ba675SRob Herring			brcm,nand-has-wp;
474*724ba675SRob Herring		};
475*724ba675SRob Herring
476*724ba675SRob Herring		ehci0: usb@18048000 {
477*724ba675SRob Herring			compatible = "generic-ehci";
478*724ba675SRob Herring			reg = <0x18048000 0x100>;
479*724ba675SRob Herring			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
480*724ba675SRob Herring			status = "disabled";
481*724ba675SRob Herring		};
482*724ba675SRob Herring
483*724ba675SRob Herring		ohci0: usb@18048800 {
484*724ba675SRob Herring			compatible = "generic-ohci";
485*724ba675SRob Herring			reg = <0x18048800 0x100>;
486*724ba675SRob Herring			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
487*724ba675SRob Herring			status = "disabled";
488*724ba675SRob Herring		};
489*724ba675SRob Herring
490*724ba675SRob Herring		clcd: clcd@180a0000 {
491*724ba675SRob Herring			compatible = "arm,pl111", "arm,primecell";
492*724ba675SRob Herring			reg = <0x180a0000 0x1000>;
493*724ba675SRob Herring			interrupts = <GIC_SPI 155 IRQ_TYPE_LEVEL_HIGH>;
494*724ba675SRob Herring			interrupt-names = "combined";
495*724ba675SRob Herring			clocks = <&axi41_clk>, <&apb_clk>;
496*724ba675SRob Herring			clock-names = "clcdclk", "apb_pclk";
497*724ba675SRob Herring			status = "disabled";
498*724ba675SRob Herring		};
499*724ba675SRob Herring
500*724ba675SRob Herring		v3d: v3d@180a2000 {
501*724ba675SRob Herring			compatible = "brcm,cygnus-v3d";
502*724ba675SRob Herring			reg = <0x180a2000 0x1000>;
503*724ba675SRob Herring			clocks = <&mipipll BCM_CYGNUS_MIPIPLL_CH2_V3D>;
504*724ba675SRob Herring			clock-names = "v3d_clk";
505*724ba675SRob Herring			interrupts = <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>;
506*724ba675SRob Herring			status = "disabled";
507*724ba675SRob Herring		};
508*724ba675SRob Herring
509*724ba675SRob Herring		vc4: gpu {
510*724ba675SRob Herring			compatible = "brcm,cygnus-vc4";
511*724ba675SRob Herring		};
512*724ba675SRob Herring
513*724ba675SRob Herring		gpio_asiu: gpio@180a5000 {
514*724ba675SRob Herring			compatible = "brcm,cygnus-asiu-gpio";
515*724ba675SRob Herring			reg = <0x180a5000 0x668>;
516*724ba675SRob Herring			ngpios = <146>;
517*724ba675SRob Herring			#gpio-cells = <2>;
518*724ba675SRob Herring			gpio-controller;
519*724ba675SRob Herring
520*724ba675SRob Herring			interrupt-controller;
521*724ba675SRob Herring			interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>;
522*724ba675SRob Herring			gpio-ranges = <&pinctrl 0 42 1>,
523*724ba675SRob Herring					<&pinctrl 1 44 3>,
524*724ba675SRob Herring					<&pinctrl 4 48 1>,
525*724ba675SRob Herring					<&pinctrl 5 50 3>,
526*724ba675SRob Herring					<&pinctrl 8 126 1>,
527*724ba675SRob Herring					<&pinctrl 9 155 1>,
528*724ba675SRob Herring					<&pinctrl 10 152 1>,
529*724ba675SRob Herring					<&pinctrl 11 154 1>,
530*724ba675SRob Herring					<&pinctrl 12 153 1>,
531*724ba675SRob Herring					<&pinctrl 13 127 3>,
532*724ba675SRob Herring					<&pinctrl 16 140 1>,
533*724ba675SRob Herring					<&pinctrl 17 145 7>,
534*724ba675SRob Herring					<&pinctrl 24 130 10>,
535*724ba675SRob Herring					<&pinctrl 34 141 4>,
536*724ba675SRob Herring					<&pinctrl 38 54 1>,
537*724ba675SRob Herring					<&pinctrl 39 56 3>,
538*724ba675SRob Herring					<&pinctrl 42 60 3>,
539*724ba675SRob Herring					<&pinctrl 45 64 3>,
540*724ba675SRob Herring					<&pinctrl 48 68 2>,
541*724ba675SRob Herring					<&pinctrl 50 84 6>,
542*724ba675SRob Herring					<&pinctrl 56 94 6>,
543*724ba675SRob Herring					<&pinctrl 62 72 1>,
544*724ba675SRob Herring					<&pinctrl 63 70 1>,
545*724ba675SRob Herring					<&pinctrl 64 80 1>,
546*724ba675SRob Herring					<&pinctrl 65 74 3>,
547*724ba675SRob Herring					<&pinctrl 68 78 1>,
548*724ba675SRob Herring					<&pinctrl 69 82 1>,
549*724ba675SRob Herring					<&pinctrl 70 156 17>,
550*724ba675SRob Herring					<&pinctrl 87 104 12>,
551*724ba675SRob Herring					<&pinctrl 99 102 2>,
552*724ba675SRob Herring					<&pinctrl 101 90 4>,
553*724ba675SRob Herring					<&pinctrl 105 116 6>,
554*724ba675SRob Herring					<&pinctrl 111 100 2>,
555*724ba675SRob Herring					<&pinctrl 113 122 4>,
556*724ba675SRob Herring					<&pinctrl 123 11 1>,
557*724ba675SRob Herring					<&pinctrl 124 38 4>,
558*724ba675SRob Herring					<&pinctrl 128 43 1>,
559*724ba675SRob Herring					<&pinctrl 129 47 1>,
560*724ba675SRob Herring					<&pinctrl 130 49 1>,
561*724ba675SRob Herring					<&pinctrl 131 53 1>,
562*724ba675SRob Herring					<&pinctrl 132 55 1>,
563*724ba675SRob Herring					<&pinctrl 133 59 1>,
564*724ba675SRob Herring					<&pinctrl 134 63 1>,
565*724ba675SRob Herring					<&pinctrl 135 67 1>,
566*724ba675SRob Herring					<&pinctrl 136 71 1>,
567*724ba675SRob Herring					<&pinctrl 137 73 1>,
568*724ba675SRob Herring					<&pinctrl 138 77 1>,
569*724ba675SRob Herring					<&pinctrl 139 79 1>,
570*724ba675SRob Herring					<&pinctrl 140 81 1>,
571*724ba675SRob Herring					<&pinctrl 141 83 1>,
572*724ba675SRob Herring					<&pinctrl 142 10 1>;
573*724ba675SRob Herring		};
574*724ba675SRob Herring
575*724ba675SRob Herring		ts_adc_syscon: ts_adc_syscon@180a6000 {
576*724ba675SRob Herring			compatible = "brcm,iproc-ts-adc-syscon", "syscon";
577*724ba675SRob Herring			reg = <0x180a6000 0xc30>;
578*724ba675SRob Herring		};
579*724ba675SRob Herring
580*724ba675SRob Herring		touchscreen: touchscreen@180a6000 {
581*724ba675SRob Herring			compatible = "brcm,iproc-touchscreen";
582*724ba675SRob Herring			#address-cells = <1>;
583*724ba675SRob Herring			#size-cells = <1>;
584*724ba675SRob Herring			ts_syscon = <&ts_adc_syscon>;
585*724ba675SRob Herring			clocks = <&asiu_clks BCM_CYGNUS_ASIU_ADC_CLK>;
586*724ba675SRob Herring			clock-names = "tsc_clk";
587*724ba675SRob Herring			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
588*724ba675SRob Herring			status = "disabled";
589*724ba675SRob Herring		};
590*724ba675SRob Herring
591*724ba675SRob Herring		adc: adc@180a6000 {
592*724ba675SRob Herring			compatible = "brcm,iproc-static-adc";
593*724ba675SRob Herring			#io-channel-cells = <1>;
594*724ba675SRob Herring			adc-syscon = <&ts_adc_syscon>;
595*724ba675SRob Herring			clocks = <&asiu_clks BCM_CYGNUS_ASIU_ADC_CLK>;
596*724ba675SRob Herring			clock-names = "tsc_clk";
597*724ba675SRob Herring			interrupts = <GIC_SPI 164 IRQ_TYPE_LEVEL_HIGH>;
598*724ba675SRob Herring			status = "disabled";
599*724ba675SRob Herring		};
600*724ba675SRob Herring
601*724ba675SRob Herring		pwm: pwm@180aa500 {
602*724ba675SRob Herring			compatible = "brcm,kona-pwm";
603*724ba675SRob Herring			reg = <0x180aa500 0xc4>;
604*724ba675SRob Herring			#pwm-cells = <3>;
605*724ba675SRob Herring			clocks = <&asiu_clks BCM_CYGNUS_ASIU_PWM_CLK>;
606*724ba675SRob Herring			status = "disabled";
607*724ba675SRob Herring		};
608*724ba675SRob Herring
609*724ba675SRob Herring		keypad: keypad@180ac000 {
610*724ba675SRob Herring			compatible = "brcm,bcm-keypad";
611*724ba675SRob Herring			reg = <0x180ac000 0x14c>;
612*724ba675SRob Herring			interrupts = <GIC_SPI 165 IRQ_TYPE_LEVEL_HIGH>;
613*724ba675SRob Herring			clocks = <&asiu_clks BCM_CYGNUS_ASIU_KEYPAD_CLK>;
614*724ba675SRob Herring			clock-names = "peri_clk";
615*724ba675SRob Herring			clock-frequency = <31250>;
616*724ba675SRob Herring			pull-up-enabled;
617*724ba675SRob Herring			col-debounce-filter-period = <0>;
618*724ba675SRob Herring			status-debounce-filter-period = <0>;
619*724ba675SRob Herring			row-output-enabled;
620*724ba675SRob Herring			status = "disabled";
621*724ba675SRob Herring		};
622*724ba675SRob Herring	};
623*724ba675SRob Herring};
624