1d2912cb1SThomas Gleixner// SPDX-License-Identifier: GPL-2.0-only
24988cc56SVineet Gupta/*
34988cc56SVineet Gupta * Copyright (C) 2016-2014 Synopsys, Inc. (www.synopsys.com)
44988cc56SVineet Gupta */
54988cc56SVineet Gupta/dts-v1/;
64988cc56SVineet Gupta
74988cc56SVineet Gupta/include/ "skeleton_hs_idu.dtsi"
84988cc56SVineet Gupta
94988cc56SVineet Gupta/ {
104988cc56SVineet Gupta	model = "snps,zebu_hs-smp";
114988cc56SVineet Gupta	compatible = "snps,zebu_hs";
124988cc56SVineet Gupta	#address-cells = <1>;
134988cc56SVineet Gupta	#size-cells = <1>;
144988cc56SVineet Gupta	interrupt-parent = <&core_intc>;
154988cc56SVineet Gupta
164988cc56SVineet Gupta	memory {
174988cc56SVineet Gupta		device_type = "memory";
184988cc56SVineet Gupta		reg = <0x80000000 0x20000000>;	/* 512 */
194988cc56SVineet Gupta	};
204988cc56SVineet Gupta
214988cc56SVineet Gupta	chosen {
228ff3afc1SAlexey Brodkin		bootargs = "earlycon=uart8250,mmio32,0xf0000000,115200n8 console=ttyS0,115200n8 debug print-fatal-signals=1";
234988cc56SVineet Gupta	};
244988cc56SVineet Gupta
254988cc56SVineet Gupta	aliases {
264988cc56SVineet Gupta		serial0 = &uart0;
274988cc56SVineet Gupta	};
284988cc56SVineet Gupta
294988cc56SVineet Gupta	fpga {
304988cc56SVineet Gupta		compatible = "simple-bus";
314988cc56SVineet Gupta		#address-cells = <1>;
324988cc56SVineet Gupta		#size-cells = <1>;
334988cc56SVineet Gupta
344988cc56SVineet Gupta		/* child and parent address space 1:1 mapped */
354988cc56SVineet Gupta		ranges;
364988cc56SVineet Gupta
374988cc56SVineet Gupta		core_clk: core_clk {
384988cc56SVineet Gupta			#clock-cells = <0>;
394988cc56SVineet Gupta			compatible = "fixed-clock";
404988cc56SVineet Gupta			clock-frequency = <50000000>;	/* 50 MHZ */
414988cc56SVineet Gupta		};
424988cc56SVineet Gupta
434988cc56SVineet Gupta		core_intc: interrupt-controller {
444988cc56SVineet Gupta			compatible = "snps,archs-intc";
454988cc56SVineet Gupta			interrupt-controller;
464988cc56SVineet Gupta			#interrupt-cells = <1>;
474988cc56SVineet Gupta		};
484988cc56SVineet Gupta
494988cc56SVineet Gupta		idu_intc: idu-interrupt-controller {
504988cc56SVineet Gupta			compatible = "snps,archs-idu-intc";
514988cc56SVineet Gupta			interrupt-controller;
524988cc56SVineet Gupta			interrupt-parent = <&core_intc>;
53ec69b269SYuriy Kolerov			#interrupt-cells = <1>;
544988cc56SVineet Gupta		};
554988cc56SVineet Gupta
564988cc56SVineet Gupta		uart0: serial@f0000000 {
574988cc56SVineet Gupta			compatible = "ns16550a";
584988cc56SVineet Gupta			reg = <0xf0000000 0x2000>;
594988cc56SVineet Gupta			interrupt-parent = <&idu_intc>;
60ec69b269SYuriy Kolerov			interrupts = <0>;
614988cc56SVineet Gupta			clock-frequency = <50000000>;
624988cc56SVineet Gupta			baud = <115200>;
634988cc56SVineet Gupta			reg-shift = <2>;
644988cc56SVineet Gupta			reg-io-width = <4>;
654988cc56SVineet Gupta			no-loopback-test = <1>;
664988cc56SVineet Gupta		};
674988cc56SVineet Gupta
684988cc56SVineet Gupta		arcpct0: pct {
694988cc56SVineet Gupta			compatible = "snps,archs-pct";
704988cc56SVineet Gupta			#interrupt-cells = <1>;
714988cc56SVineet Gupta			interrupts = <20>;
724988cc56SVineet Gupta		};
734988cc56SVineet Gupta	};
744988cc56SVineet Gupta};
75