1607ca46eSDavid Howells /* 2607ca46eSDavid Howells * pci_regs.h 3607ca46eSDavid Howells * 4607ca46eSDavid Howells * PCI standard defines 5607ca46eSDavid Howells * Copyright 1994, Drew Eckhardt 6607ca46eSDavid Howells * Copyright 1997--1999 Martin Mares <mj@ucw.cz> 7607ca46eSDavid Howells * 8607ca46eSDavid Howells * For more information, please consult the following manuals (look at 9607ca46eSDavid Howells * http://www.pcisig.com/ for how to get them): 10607ca46eSDavid Howells * 11607ca46eSDavid Howells * PCI BIOS Specification 12607ca46eSDavid Howells * PCI Local Bus Specification 13607ca46eSDavid Howells * PCI to PCI Bridge Specification 14607ca46eSDavid Howells * PCI System Design Guide 15607ca46eSDavid Howells * 16607ca46eSDavid Howells * For hypertransport information, please consult the following manuals 17607ca46eSDavid Howells * from http://www.hypertransport.org 18607ca46eSDavid Howells * 19607ca46eSDavid Howells * The Hypertransport I/O Link Specification 20607ca46eSDavid Howells */ 21607ca46eSDavid Howells 22607ca46eSDavid Howells #ifndef LINUX_PCI_REGS_H 23607ca46eSDavid Howells #define LINUX_PCI_REGS_H 24607ca46eSDavid Howells 25607ca46eSDavid Howells /* 26607ca46eSDavid Howells * Under PCI, each device has 256 bytes of configuration address space, 27607ca46eSDavid Howells * of which the first 64 bytes are standardized as follows: 28607ca46eSDavid Howells */ 29607ca46eSDavid Howells #define PCI_STD_HEADER_SIZEOF 64 30607ca46eSDavid Howells #define PCI_VENDOR_ID 0x00 /* 16 bits */ 31607ca46eSDavid Howells #define PCI_DEVICE_ID 0x02 /* 16 bits */ 32607ca46eSDavid Howells #define PCI_COMMAND 0x04 /* 16 bits */ 33607ca46eSDavid Howells #define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */ 34607ca46eSDavid Howells #define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */ 35607ca46eSDavid Howells #define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */ 36607ca46eSDavid Howells #define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */ 37607ca46eSDavid Howells #define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */ 38607ca46eSDavid Howells #define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */ 39607ca46eSDavid Howells #define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */ 40607ca46eSDavid Howells #define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */ 41607ca46eSDavid Howells #define PCI_COMMAND_SERR 0x100 /* Enable SERR */ 42607ca46eSDavid Howells #define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */ 43607ca46eSDavid Howells #define PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */ 44607ca46eSDavid Howells 45607ca46eSDavid Howells #define PCI_STATUS 0x06 /* 16 bits */ 46607ca46eSDavid Howells #define PCI_STATUS_INTERRUPT 0x08 /* Interrupt status */ 47607ca46eSDavid Howells #define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */ 48607ca46eSDavid Howells #define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */ 49607ca46eSDavid Howells #define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */ 50607ca46eSDavid Howells #define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */ 51607ca46eSDavid Howells #define PCI_STATUS_PARITY 0x100 /* Detected parity error */ 52607ca46eSDavid Howells #define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */ 53607ca46eSDavid Howells #define PCI_STATUS_DEVSEL_FAST 0x000 54607ca46eSDavid Howells #define PCI_STATUS_DEVSEL_MEDIUM 0x200 55607ca46eSDavid Howells #define PCI_STATUS_DEVSEL_SLOW 0x400 56607ca46eSDavid Howells #define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */ 57607ca46eSDavid Howells #define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */ 58607ca46eSDavid Howells #define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */ 59607ca46eSDavid Howells #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */ 60607ca46eSDavid Howells #define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */ 61607ca46eSDavid Howells 62607ca46eSDavid Howells #define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8 revision */ 63607ca46eSDavid Howells #define PCI_REVISION_ID 0x08 /* Revision ID */ 64607ca46eSDavid Howells #define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */ 65607ca46eSDavid Howells #define PCI_CLASS_DEVICE 0x0a /* Device class */ 66607ca46eSDavid Howells 67607ca46eSDavid Howells #define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */ 68607ca46eSDavid Howells #define PCI_LATENCY_TIMER 0x0d /* 8 bits */ 69607ca46eSDavid Howells #define PCI_HEADER_TYPE 0x0e /* 8 bits */ 70607ca46eSDavid Howells #define PCI_HEADER_TYPE_NORMAL 0 71607ca46eSDavid Howells #define PCI_HEADER_TYPE_BRIDGE 1 72607ca46eSDavid Howells #define PCI_HEADER_TYPE_CARDBUS 2 73607ca46eSDavid Howells 74607ca46eSDavid Howells #define PCI_BIST 0x0f /* 8 bits */ 75607ca46eSDavid Howells #define PCI_BIST_CODE_MASK 0x0f /* Return result */ 76607ca46eSDavid Howells #define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */ 77607ca46eSDavid Howells #define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */ 78607ca46eSDavid Howells 79607ca46eSDavid Howells /* 80607ca46eSDavid Howells * Base addresses specify locations in memory or I/O space. 81607ca46eSDavid Howells * Decoded size can be determined by writing a value of 82607ca46eSDavid Howells * 0xffffffff to the register, and reading it back. Only 83607ca46eSDavid Howells * 1 bits are decoded. 84607ca46eSDavid Howells */ 85607ca46eSDavid Howells #define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */ 86607ca46eSDavid Howells #define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */ 87607ca46eSDavid Howells #define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */ 88607ca46eSDavid Howells #define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */ 89607ca46eSDavid Howells #define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */ 90607ca46eSDavid Howells #define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */ 91607ca46eSDavid Howells #define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */ 92607ca46eSDavid Howells #define PCI_BASE_ADDRESS_SPACE_IO 0x01 93607ca46eSDavid Howells #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 94607ca46eSDavid Howells #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 95607ca46eSDavid Howells #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */ 96607ca46eSDavid Howells #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */ 97607ca46eSDavid Howells #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */ 98607ca46eSDavid Howells #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */ 99607ca46eSDavid Howells #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) 100607ca46eSDavid Howells #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL) 101607ca46eSDavid Howells /* bit 1 is reserved if address_space = 1 */ 102607ca46eSDavid Howells 103607ca46eSDavid Howells /* Header type 0 (normal devices) */ 104607ca46eSDavid Howells #define PCI_CARDBUS_CIS 0x28 105607ca46eSDavid Howells #define PCI_SUBSYSTEM_VENDOR_ID 0x2c 106607ca46eSDavid Howells #define PCI_SUBSYSTEM_ID 0x2e 107607ca46eSDavid Howells #define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */ 108607ca46eSDavid Howells #define PCI_ROM_ADDRESS_ENABLE 0x01 109607ca46eSDavid Howells #define PCI_ROM_ADDRESS_MASK (~0x7ffUL) 110607ca46eSDavid Howells 111607ca46eSDavid Howells #define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */ 112607ca46eSDavid Howells 113607ca46eSDavid Howells /* 0x35-0x3b are reserved */ 114607ca46eSDavid Howells #define PCI_INTERRUPT_LINE 0x3c /* 8 bits */ 115607ca46eSDavid Howells #define PCI_INTERRUPT_PIN 0x3d /* 8 bits */ 116607ca46eSDavid Howells #define PCI_MIN_GNT 0x3e /* 8 bits */ 117607ca46eSDavid Howells #define PCI_MAX_LAT 0x3f /* 8 bits */ 118607ca46eSDavid Howells 119607ca46eSDavid Howells /* Header type 1 (PCI-to-PCI bridges) */ 120607ca46eSDavid Howells #define PCI_PRIMARY_BUS 0x18 /* Primary bus number */ 121607ca46eSDavid Howells #define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */ 122607ca46eSDavid Howells #define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */ 123607ca46eSDavid Howells #define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */ 124607ca46eSDavid Howells #define PCI_IO_BASE 0x1c /* I/O range behind the bridge */ 125607ca46eSDavid Howells #define PCI_IO_LIMIT 0x1d 126607ca46eSDavid Howells #define PCI_IO_RANGE_TYPE_MASK 0x0fUL /* I/O bridging type */ 127607ca46eSDavid Howells #define PCI_IO_RANGE_TYPE_16 0x00 128607ca46eSDavid Howells #define PCI_IO_RANGE_TYPE_32 0x01 129607ca46eSDavid Howells #define PCI_IO_RANGE_MASK (~0x0fUL) /* Standard 4K I/O windows */ 130607ca46eSDavid Howells #define PCI_IO_1K_RANGE_MASK (~0x03UL) /* Intel 1K I/O windows */ 131607ca46eSDavid Howells #define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */ 132607ca46eSDavid Howells #define PCI_MEMORY_BASE 0x20 /* Memory range behind */ 133607ca46eSDavid Howells #define PCI_MEMORY_LIMIT 0x22 134607ca46eSDavid Howells #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL 135607ca46eSDavid Howells #define PCI_MEMORY_RANGE_MASK (~0x0fUL) 136607ca46eSDavid Howells #define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */ 137607ca46eSDavid Howells #define PCI_PREF_MEMORY_LIMIT 0x26 138607ca46eSDavid Howells #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL 139607ca46eSDavid Howells #define PCI_PREF_RANGE_TYPE_32 0x00 140607ca46eSDavid Howells #define PCI_PREF_RANGE_TYPE_64 0x01 141607ca46eSDavid Howells #define PCI_PREF_RANGE_MASK (~0x0fUL) 142607ca46eSDavid Howells #define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */ 143607ca46eSDavid Howells #define PCI_PREF_LIMIT_UPPER32 0x2c 144607ca46eSDavid Howells #define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */ 145607ca46eSDavid Howells #define PCI_IO_LIMIT_UPPER16 0x32 146607ca46eSDavid Howells /* 0x34 same as for htype 0 */ 147607ca46eSDavid Howells /* 0x35-0x3b is reserved */ 148607ca46eSDavid Howells #define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */ 149607ca46eSDavid Howells /* 0x3c-0x3d are same as for htype 0 */ 150607ca46eSDavid Howells #define PCI_BRIDGE_CONTROL 0x3e 151607ca46eSDavid Howells #define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */ 152607ca46eSDavid Howells #define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */ 153607ca46eSDavid Howells #define PCI_BRIDGE_CTL_ISA 0x04 /* Enable ISA mode */ 154607ca46eSDavid Howells #define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */ 155607ca46eSDavid Howells #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */ 156607ca46eSDavid Howells #define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */ 157607ca46eSDavid Howells #define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */ 158607ca46eSDavid Howells 159607ca46eSDavid Howells /* Header type 2 (CardBus bridges) */ 160607ca46eSDavid Howells #define PCI_CB_CAPABILITY_LIST 0x14 161607ca46eSDavid Howells /* 0x15 reserved */ 162607ca46eSDavid Howells #define PCI_CB_SEC_STATUS 0x16 /* Secondary status */ 163607ca46eSDavid Howells #define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */ 164607ca46eSDavid Howells #define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */ 165607ca46eSDavid Howells #define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */ 166607ca46eSDavid Howells #define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */ 167607ca46eSDavid Howells #define PCI_CB_MEMORY_BASE_0 0x1c 168607ca46eSDavid Howells #define PCI_CB_MEMORY_LIMIT_0 0x20 169607ca46eSDavid Howells #define PCI_CB_MEMORY_BASE_1 0x24 170607ca46eSDavid Howells #define PCI_CB_MEMORY_LIMIT_1 0x28 171607ca46eSDavid Howells #define PCI_CB_IO_BASE_0 0x2c 172607ca46eSDavid Howells #define PCI_CB_IO_BASE_0_HI 0x2e 173607ca46eSDavid Howells #define PCI_CB_IO_LIMIT_0 0x30 174607ca46eSDavid Howells #define PCI_CB_IO_LIMIT_0_HI 0x32 175607ca46eSDavid Howells #define PCI_CB_IO_BASE_1 0x34 176607ca46eSDavid Howells #define PCI_CB_IO_BASE_1_HI 0x36 177607ca46eSDavid Howells #define PCI_CB_IO_LIMIT_1 0x38 178607ca46eSDavid Howells #define PCI_CB_IO_LIMIT_1_HI 0x3a 179607ca46eSDavid Howells #define PCI_CB_IO_RANGE_MASK (~0x03UL) 180607ca46eSDavid Howells /* 0x3c-0x3d are same as for htype 0 */ 181607ca46eSDavid Howells #define PCI_CB_BRIDGE_CONTROL 0x3e 182607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */ 183607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_SERR 0x02 184607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_ISA 0x04 185607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_VGA 0x08 186607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 187607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */ 188607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */ 189607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */ 190607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 191607ca46eSDavid Howells #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 192607ca46eSDavid Howells #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 193607ca46eSDavid Howells #define PCI_CB_SUBSYSTEM_ID 0x42 194607ca46eSDavid Howells #define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */ 195607ca46eSDavid Howells /* 0x48-0x7f reserved */ 196607ca46eSDavid Howells 197607ca46eSDavid Howells /* Capability lists */ 198607ca46eSDavid Howells 199607ca46eSDavid Howells #define PCI_CAP_LIST_ID 0 /* Capability ID */ 200607ca46eSDavid Howells #define PCI_CAP_ID_PM 0x01 /* Power Management */ 201607ca46eSDavid Howells #define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */ 202607ca46eSDavid Howells #define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */ 203607ca46eSDavid Howells #define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */ 204607ca46eSDavid Howells #define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */ 205607ca46eSDavid Howells #define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */ 206607ca46eSDavid Howells #define PCI_CAP_ID_PCIX 0x07 /* PCI-X */ 207607ca46eSDavid Howells #define PCI_CAP_ID_HT 0x08 /* HyperTransport */ 208607ca46eSDavid Howells #define PCI_CAP_ID_VNDR 0x09 /* Vendor specific */ 209607ca46eSDavid Howells #define PCI_CAP_ID_DBG 0x0A /* Debug port */ 210607ca46eSDavid Howells #define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */ 211607ca46eSDavid Howells #define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */ 212607ca46eSDavid Howells #define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */ 213607ca46eSDavid Howells #define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */ 214607ca46eSDavid Howells #define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */ 215607ca46eSDavid Howells #define PCI_CAP_ID_EXP 0x10 /* PCI Express */ 216607ca46eSDavid Howells #define PCI_CAP_ID_MSIX 0x11 /* MSI-X */ 217607ca46eSDavid Howells #define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */ 218607ca46eSDavid Howells #define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */ 219607ca46eSDavid Howells #define PCI_CAP_ID_MAX PCI_CAP_ID_AF 220607ca46eSDavid Howells #define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */ 221607ca46eSDavid Howells #define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */ 222607ca46eSDavid Howells #define PCI_CAP_SIZEOF 4 223607ca46eSDavid Howells 224607ca46eSDavid Howells /* Power Management Registers */ 225607ca46eSDavid Howells 226607ca46eSDavid Howells #define PCI_PM_PMC 2 /* PM Capabilities Register */ 227607ca46eSDavid Howells #define PCI_PM_CAP_VER_MASK 0x0007 /* Version */ 228607ca46eSDavid Howells #define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */ 229607ca46eSDavid Howells #define PCI_PM_CAP_RESERVED 0x0010 /* Reserved field */ 230607ca46eSDavid Howells #define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */ 231607ca46eSDavid Howells #define PCI_PM_CAP_AUX_POWER 0x01C0 /* Auxiliary power support mask */ 232607ca46eSDavid Howells #define PCI_PM_CAP_D1 0x0200 /* D1 power state support */ 233607ca46eSDavid Howells #define PCI_PM_CAP_D2 0x0400 /* D2 power state support */ 234607ca46eSDavid Howells #define PCI_PM_CAP_PME 0x0800 /* PME pin supported */ 235607ca46eSDavid Howells #define PCI_PM_CAP_PME_MASK 0xF800 /* PME Mask of all supported states */ 236607ca46eSDavid Howells #define PCI_PM_CAP_PME_D0 0x0800 /* PME# from D0 */ 237607ca46eSDavid Howells #define PCI_PM_CAP_PME_D1 0x1000 /* PME# from D1 */ 238607ca46eSDavid Howells #define PCI_PM_CAP_PME_D2 0x2000 /* PME# from D2 */ 239607ca46eSDavid Howells #define PCI_PM_CAP_PME_D3 0x4000 /* PME# from D3 (hot) */ 240607ca46eSDavid Howells #define PCI_PM_CAP_PME_D3cold 0x8000 /* PME# from D3 (cold) */ 241607ca46eSDavid Howells #define PCI_PM_CAP_PME_SHIFT 11 /* Start of the PME Mask in PMC */ 242607ca46eSDavid Howells #define PCI_PM_CTRL 4 /* PM control and status register */ 243607ca46eSDavid Howells #define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */ 244607ca46eSDavid Howells #define PCI_PM_CTRL_NO_SOFT_RESET 0x0008 /* No reset for D3hot->D0 */ 245607ca46eSDavid Howells #define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */ 246607ca46eSDavid Howells #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */ 247607ca46eSDavid Howells #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */ 248607ca46eSDavid Howells #define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */ 249607ca46eSDavid Howells #define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */ 250607ca46eSDavid Howells #define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */ 251607ca46eSDavid Howells #define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */ 252607ca46eSDavid Howells #define PCI_PM_DATA_REGISTER 7 /* (??) */ 253607ca46eSDavid Howells #define PCI_PM_SIZEOF 8 254607ca46eSDavid Howells 255607ca46eSDavid Howells /* AGP registers */ 256607ca46eSDavid Howells 257607ca46eSDavid Howells #define PCI_AGP_VERSION 2 /* BCD version number */ 258607ca46eSDavid Howells #define PCI_AGP_RFU 3 /* Rest of capability flags */ 259607ca46eSDavid Howells #define PCI_AGP_STATUS 4 /* Status register */ 260607ca46eSDavid Howells #define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */ 261607ca46eSDavid Howells #define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */ 262607ca46eSDavid Howells #define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */ 263607ca46eSDavid Howells #define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */ 264607ca46eSDavid Howells #define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */ 265607ca46eSDavid Howells #define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */ 266607ca46eSDavid Howells #define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */ 267607ca46eSDavid Howells #define PCI_AGP_COMMAND 8 /* Control register */ 268607ca46eSDavid Howells #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */ 269607ca46eSDavid Howells #define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */ 270607ca46eSDavid Howells #define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */ 271607ca46eSDavid Howells #define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */ 272607ca46eSDavid Howells #define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */ 273607ca46eSDavid Howells #define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */ 274607ca46eSDavid Howells #define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 2x rate */ 275607ca46eSDavid Howells #define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 1x rate */ 276607ca46eSDavid Howells #define PCI_AGP_SIZEOF 12 277607ca46eSDavid Howells 278607ca46eSDavid Howells /* Vital Product Data */ 279607ca46eSDavid Howells 280607ca46eSDavid Howells #define PCI_VPD_ADDR 2 /* Address to access (15 bits!) */ 281607ca46eSDavid Howells #define PCI_VPD_ADDR_MASK 0x7fff /* Address mask */ 282607ca46eSDavid Howells #define PCI_VPD_ADDR_F 0x8000 /* Write 0, 1 indicates completion */ 283607ca46eSDavid Howells #define PCI_VPD_DATA 4 /* 32-bits of data returned here */ 284607ca46eSDavid Howells #define PCI_CAP_VPD_SIZEOF 8 285607ca46eSDavid Howells 286607ca46eSDavid Howells /* Slot Identification */ 287607ca46eSDavid Howells 288607ca46eSDavid Howells #define PCI_SID_ESR 2 /* Expansion Slot Register */ 289607ca46eSDavid Howells #define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */ 290607ca46eSDavid Howells #define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */ 291607ca46eSDavid Howells #define PCI_SID_CHASSIS_NR 3 /* Chassis Number */ 292607ca46eSDavid Howells 293607ca46eSDavid Howells /* Message Signalled Interrupts registers */ 294607ca46eSDavid Howells 29524bc69daSBjorn Helgaas #define PCI_MSI_FLAGS 2 /* Message Control */ 29624bc69daSBjorn Helgaas #define PCI_MSI_FLAGS_ENABLE 0x0001 /* MSI feature enabled */ 29724bc69daSBjorn Helgaas #define PCI_MSI_FLAGS_QMASK 0x000e /* Maximum queue size available */ 29824bc69daSBjorn Helgaas #define PCI_MSI_FLAGS_QSIZE 0x0070 /* Message queue size configured */ 29924bc69daSBjorn Helgaas #define PCI_MSI_FLAGS_64BIT 0x0080 /* 64-bit addresses allowed */ 30024bc69daSBjorn Helgaas #define PCI_MSI_FLAGS_MASKBIT 0x0100 /* Per-vector masking capable */ 301607ca46eSDavid Howells #define PCI_MSI_RFU 3 /* Rest of capability flags */ 302607ca46eSDavid Howells #define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */ 303607ca46eSDavid Howells #define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */ 304607ca46eSDavid Howells #define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */ 305607ca46eSDavid Howells #define PCI_MSI_MASK_32 12 /* Mask bits register for 32-bit devices */ 306607ca46eSDavid Howells #define PCI_MSI_PENDING_32 16 /* Pending intrs for 32-bit devices */ 307607ca46eSDavid Howells #define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */ 308607ca46eSDavid Howells #define PCI_MSI_MASK_64 16 /* Mask bits register for 64-bit devices */ 309607ca46eSDavid Howells #define PCI_MSI_PENDING_64 20 /* Pending intrs for 64-bit devices */ 310607ca46eSDavid Howells 311607ca46eSDavid Howells /* MSI-X registers */ 31224bc69daSBjorn Helgaas #define PCI_MSIX_FLAGS 2 /* Message Control */ 31324bc69daSBjorn Helgaas #define PCI_MSIX_FLAGS_QSIZE 0x07FF /* Table size */ 31424bc69daSBjorn Helgaas #define PCI_MSIX_FLAGS_MASKALL 0x4000 /* Mask all vectors for this function */ 31524bc69daSBjorn Helgaas #define PCI_MSIX_FLAGS_ENABLE 0x8000 /* MSI-X enable */ 31624bc69daSBjorn Helgaas #define PCI_MSIX_TABLE 4 /* Table offset */ 31724bc69daSBjorn Helgaas #define PCI_MSIX_TABLE_BIR 0x00000007 /* BAR index */ 31824bc69daSBjorn Helgaas #define PCI_MSIX_TABLE_OFFSET 0xfffffff8 /* Offset into specified BAR */ 31924bc69daSBjorn Helgaas #define PCI_MSIX_PBA 8 /* Pending Bit Array offset */ 32024bc69daSBjorn Helgaas #define PCI_MSIX_PBA_BIR 0x00000007 /* BAR index */ 32124bc69daSBjorn Helgaas #define PCI_MSIX_PBA_OFFSET 0xfffffff8 /* Offset into specified BAR */ 32224bc69daSBjorn Helgaas #define PCI_MSIX_FLAGS_BIRMASK (7 << 0) /* deprecated */ 323607ca46eSDavid Howells #define PCI_CAP_MSIX_SIZEOF 12 /* size of MSIX registers */ 324607ca46eSDavid Howells 325607ca46eSDavid Howells /* MSI-X entry's format */ 326607ca46eSDavid Howells #define PCI_MSIX_ENTRY_SIZE 16 327607ca46eSDavid Howells #define PCI_MSIX_ENTRY_LOWER_ADDR 0 328607ca46eSDavid Howells #define PCI_MSIX_ENTRY_UPPER_ADDR 4 329607ca46eSDavid Howells #define PCI_MSIX_ENTRY_DATA 8 330607ca46eSDavid Howells #define PCI_MSIX_ENTRY_VECTOR_CTRL 12 331607ca46eSDavid Howells #define PCI_MSIX_ENTRY_CTRL_MASKBIT 1 332607ca46eSDavid Howells 333607ca46eSDavid Howells /* CompactPCI Hotswap Register */ 334607ca46eSDavid Howells 335607ca46eSDavid Howells #define PCI_CHSWP_CSR 2 /* Control and Status Register */ 336607ca46eSDavid Howells #define PCI_CHSWP_DHA 0x01 /* Device Hiding Arm */ 337607ca46eSDavid Howells #define PCI_CHSWP_EIM 0x02 /* ENUM# Signal Mask */ 338607ca46eSDavid Howells #define PCI_CHSWP_PIE 0x04 /* Pending Insert or Extract */ 339607ca46eSDavid Howells #define PCI_CHSWP_LOO 0x08 /* LED On / Off */ 340607ca46eSDavid Howells #define PCI_CHSWP_PI 0x30 /* Programming Interface */ 341607ca46eSDavid Howells #define PCI_CHSWP_EXT 0x40 /* ENUM# status - extraction */ 342607ca46eSDavid Howells #define PCI_CHSWP_INS 0x80 /* ENUM# status - insertion */ 343607ca46eSDavid Howells 344607ca46eSDavid Howells /* PCI Advanced Feature registers */ 345607ca46eSDavid Howells 346607ca46eSDavid Howells #define PCI_AF_LENGTH 2 347607ca46eSDavid Howells #define PCI_AF_CAP 3 348607ca46eSDavid Howells #define PCI_AF_CAP_TP 0x01 349607ca46eSDavid Howells #define PCI_AF_CAP_FLR 0x02 350607ca46eSDavid Howells #define PCI_AF_CTRL 4 351607ca46eSDavid Howells #define PCI_AF_CTRL_FLR 0x01 352607ca46eSDavid Howells #define PCI_AF_STATUS 5 353607ca46eSDavid Howells #define PCI_AF_STATUS_TP 0x01 354607ca46eSDavid Howells #define PCI_CAP_AF_SIZEOF 6 /* size of AF registers */ 355607ca46eSDavid Howells 3567793eeabSBjorn Helgaas /* PCI-X registers (Type 0 (non-bridge) devices) */ 357607ca46eSDavid Howells 358607ca46eSDavid Howells #define PCI_X_CMD 2 /* Modes & Features */ 359607ca46eSDavid Howells #define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */ 360607ca46eSDavid Howells #define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */ 361607ca46eSDavid Howells #define PCI_X_CMD_READ_512 0x0000 /* 512 byte maximum read byte count */ 362607ca46eSDavid Howells #define PCI_X_CMD_READ_1K 0x0004 /* 1Kbyte maximum read byte count */ 363607ca46eSDavid Howells #define PCI_X_CMD_READ_2K 0x0008 /* 2Kbyte maximum read byte count */ 364607ca46eSDavid Howells #define PCI_X_CMD_READ_4K 0x000c /* 4Kbyte maximum read byte count */ 365607ca46eSDavid Howells #define PCI_X_CMD_MAX_READ 0x000c /* Max Memory Read Byte Count */ 366607ca46eSDavid Howells /* Max # of outstanding split transactions */ 367607ca46eSDavid Howells #define PCI_X_CMD_SPLIT_1 0x0000 /* Max 1 */ 368607ca46eSDavid Howells #define PCI_X_CMD_SPLIT_2 0x0010 /* Max 2 */ 369607ca46eSDavid Howells #define PCI_X_CMD_SPLIT_3 0x0020 /* Max 3 */ 370607ca46eSDavid Howells #define PCI_X_CMD_SPLIT_4 0x0030 /* Max 4 */ 371607ca46eSDavid Howells #define PCI_X_CMD_SPLIT_8 0x0040 /* Max 8 */ 372607ca46eSDavid Howells #define PCI_X_CMD_SPLIT_12 0x0050 /* Max 12 */ 373607ca46eSDavid Howells #define PCI_X_CMD_SPLIT_16 0x0060 /* Max 16 */ 374607ca46eSDavid Howells #define PCI_X_CMD_SPLIT_32 0x0070 /* Max 32 */ 375607ca46eSDavid Howells #define PCI_X_CMD_MAX_SPLIT 0x0070 /* Max Outstanding Split Transactions */ 376607ca46eSDavid Howells #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */ 377607ca46eSDavid Howells #define PCI_X_STATUS 4 /* PCI-X capabilities */ 378607ca46eSDavid Howells #define PCI_X_STATUS_DEVFN 0x000000ff /* A copy of devfn */ 379607ca46eSDavid Howells #define PCI_X_STATUS_BUS 0x0000ff00 /* A copy of bus nr */ 380607ca46eSDavid Howells #define PCI_X_STATUS_64BIT 0x00010000 /* 64-bit device */ 381607ca46eSDavid Howells #define PCI_X_STATUS_133MHZ 0x00020000 /* 133 MHz capable */ 382607ca46eSDavid Howells #define PCI_X_STATUS_SPL_DISC 0x00040000 /* Split Completion Discarded */ 383607ca46eSDavid Howells #define PCI_X_STATUS_UNX_SPL 0x00080000 /* Unexpected Split Completion */ 384607ca46eSDavid Howells #define PCI_X_STATUS_COMPLEX 0x00100000 /* Device Complexity */ 385607ca46eSDavid Howells #define PCI_X_STATUS_MAX_READ 0x00600000 /* Designed Max Memory Read Count */ 386607ca46eSDavid Howells #define PCI_X_STATUS_MAX_SPLIT 0x03800000 /* Designed Max Outstanding Split Transactions */ 387607ca46eSDavid Howells #define PCI_X_STATUS_MAX_CUM 0x1c000000 /* Designed Max Cumulative Read Size */ 388607ca46eSDavid Howells #define PCI_X_STATUS_SPL_ERR 0x20000000 /* Rcvd Split Completion Error Msg */ 389607ca46eSDavid Howells #define PCI_X_STATUS_266MHZ 0x40000000 /* 266 MHz capable */ 390607ca46eSDavid Howells #define PCI_X_STATUS_533MHZ 0x80000000 /* 533 MHz capable */ 391607ca46eSDavid Howells #define PCI_X_ECC_CSR 8 /* ECC control and status */ 392607ca46eSDavid Howells #define PCI_CAP_PCIX_SIZEOF_V0 8 /* size of registers for Version 0 */ 393607ca46eSDavid Howells #define PCI_CAP_PCIX_SIZEOF_V1 24 /* size for Version 1 */ 394607ca46eSDavid Howells #define PCI_CAP_PCIX_SIZEOF_V2 PCI_CAP_PCIX_SIZEOF_V1 /* Same for v2 */ 395607ca46eSDavid Howells 3967793eeabSBjorn Helgaas /* PCI-X registers (Type 1 (bridge) devices) */ 3977793eeabSBjorn Helgaas 3987793eeabSBjorn Helgaas #define PCI_X_BRIDGE_SSTATUS 2 /* Secondary Status */ 3997793eeabSBjorn Helgaas #define PCI_X_SSTATUS_64BIT 0x0001 /* Secondary AD interface is 64 bits */ 4007793eeabSBjorn Helgaas #define PCI_X_SSTATUS_133MHZ 0x0002 /* 133 MHz capable */ 4017793eeabSBjorn Helgaas #define PCI_X_SSTATUS_FREQ 0x03c0 /* Secondary Bus Mode and Frequency */ 4027793eeabSBjorn Helgaas #define PCI_X_SSTATUS_VERS 0x3000 /* PCI-X Capability Version */ 4037793eeabSBjorn Helgaas #define PCI_X_SSTATUS_V1 0x1000 /* Mode 2, not Mode 1 */ 4047793eeabSBjorn Helgaas #define PCI_X_SSTATUS_V2 0x2000 /* Mode 1 or Modes 1 and 2 */ 4057793eeabSBjorn Helgaas #define PCI_X_SSTATUS_266MHZ 0x4000 /* 266 MHz capable */ 4067793eeabSBjorn Helgaas #define PCI_X_SSTATUS_533MHZ 0x8000 /* 533 MHz capable */ 4077793eeabSBjorn Helgaas #define PCI_X_BRIDGE_STATUS 4 /* Bridge Status */ 4087793eeabSBjorn Helgaas 409607ca46eSDavid Howells /* PCI Bridge Subsystem ID registers */ 410607ca46eSDavid Howells 411607ca46eSDavid Howells #define PCI_SSVID_VENDOR_ID 4 /* PCI-Bridge subsystem vendor id register */ 412607ca46eSDavid Howells #define PCI_SSVID_DEVICE_ID 6 /* PCI-Bridge subsystem device id register */ 413607ca46eSDavid Howells 414607ca46eSDavid Howells /* PCI Express capability registers */ 415607ca46eSDavid Howells 416607ca46eSDavid Howells #define PCI_EXP_FLAGS 2 /* Capabilities register */ 417607ca46eSDavid Howells #define PCI_EXP_FLAGS_VERS 0x000f /* Capability version */ 418607ca46eSDavid Howells #define PCI_EXP_FLAGS_TYPE 0x00f0 /* Device/Port type */ 419607ca46eSDavid Howells #define PCI_EXP_TYPE_ENDPOINT 0x0 /* Express Endpoint */ 420607ca46eSDavid Howells #define PCI_EXP_TYPE_LEG_END 0x1 /* Legacy Endpoint */ 421607ca46eSDavid Howells #define PCI_EXP_TYPE_ROOT_PORT 0x4 /* Root Port */ 422607ca46eSDavid Howells #define PCI_EXP_TYPE_UPSTREAM 0x5 /* Upstream Port */ 423607ca46eSDavid Howells #define PCI_EXP_TYPE_DOWNSTREAM 0x6 /* Downstream Port */ 424fbf501c3SBjorn Helgaas #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 /* PCIe to PCI/PCI-X Bridge */ 425fbf501c3SBjorn Helgaas #define PCI_EXP_TYPE_PCIE_BRIDGE 0x8 /* PCI/PCI-X to PCIe Bridge */ 426607ca46eSDavid Howells #define PCI_EXP_TYPE_RC_END 0x9 /* Root Complex Integrated Endpoint */ 427607ca46eSDavid Howells #define PCI_EXP_TYPE_RC_EC 0xa /* Root Complex Event Collector */ 428607ca46eSDavid Howells #define PCI_EXP_FLAGS_SLOT 0x0100 /* Slot implemented */ 429607ca46eSDavid Howells #define PCI_EXP_FLAGS_IRQ 0x3e00 /* Interrupt message number */ 430607ca46eSDavid Howells #define PCI_EXP_DEVCAP 4 /* Device capabilities */ 431c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_PAYLOAD 0x00000007 /* Max_Payload_Size */ 432c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_PHANTOM 0x00000018 /* Phantom functions */ 433c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_EXT_TAG 0x00000020 /* Extended tags */ 434c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_L0S 0x000001c0 /* L0s Acceptable Latency */ 435c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_L1 0x00000e00 /* L1 Acceptable Latency */ 436c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_ATN_BUT 0x00001000 /* Attention Button Present */ 437c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_ATN_IND 0x00002000 /* Attention Indicator Present */ 438c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_PWR_IND 0x00004000 /* Power Indicator Present */ 439c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_RBER 0x00008000 /* Role-Based Error Reporting */ 440c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_PWR_VAL 0x03fc0000 /* Slot Power Limit Value */ 441c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP_PWR_SCL 0x0c000000 /* Slot Power Limit Scale */ 442607ca46eSDavid Howells #define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */ 443607ca46eSDavid Howells #define PCI_EXP_DEVCTL 8 /* Device Control */ 444607ca46eSDavid Howells #define PCI_EXP_DEVCTL_CERE 0x0001 /* Correctable Error Reporting En. */ 445607ca46eSDavid Howells #define PCI_EXP_DEVCTL_NFERE 0x0002 /* Non-Fatal Error Reporting Enable */ 446607ca46eSDavid Howells #define PCI_EXP_DEVCTL_FERE 0x0004 /* Fatal Error Reporting Enable */ 447607ca46eSDavid Howells #define PCI_EXP_DEVCTL_URRE 0x0008 /* Unsupported Request Reporting En. */ 448607ca46eSDavid Howells #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */ 449607ca46eSDavid Howells #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 /* Max_Payload_Size */ 450607ca46eSDavid Howells #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 /* Extended Tag Field Enable */ 451607ca46eSDavid Howells #define PCI_EXP_DEVCTL_PHANTOM 0x0200 /* Phantom Functions Enable */ 452607ca46eSDavid Howells #define PCI_EXP_DEVCTL_AUX_PME 0x0400 /* Auxiliary Power PM Enable */ 453607ca46eSDavid Howells #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 /* Enable No Snoop */ 454607ca46eSDavid Howells #define PCI_EXP_DEVCTL_READRQ 0x7000 /* Max_Read_Request_Size */ 455607ca46eSDavid Howells #define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */ 456607ca46eSDavid Howells #define PCI_EXP_DEVSTA 10 /* Device Status */ 457c0b4b381SBjorn Helgaas #define PCI_EXP_DEVSTA_CED 0x0001 /* Correctable Error Detected */ 458c0b4b381SBjorn Helgaas #define PCI_EXP_DEVSTA_NFED 0x0002 /* Non-Fatal Error Detected */ 459c0b4b381SBjorn Helgaas #define PCI_EXP_DEVSTA_FED 0x0004 /* Fatal Error Detected */ 460c0b4b381SBjorn Helgaas #define PCI_EXP_DEVSTA_URD 0x0008 /* Unsupported Request Detected */ 461c0b4b381SBjorn Helgaas #define PCI_EXP_DEVSTA_AUXPD 0x0010 /* AUX Power Detected */ 462c0b4b381SBjorn Helgaas #define PCI_EXP_DEVSTA_TRPND 0x0020 /* Transactions Pending */ 463607ca46eSDavid Howells #define PCI_EXP_LNKCAP 12 /* Link Capabilities */ 464607ca46eSDavid Howells #define PCI_EXP_LNKCAP_SLS 0x0000000f /* Supported Link Speeds */ 465c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001 /* LNKCAP2 SLS Vector bit 0 */ 466c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 /* LNKCAP2 SLS Vector bit 1 */ 467607ca46eSDavid Howells #define PCI_EXP_LNKCAP_MLW 0x000003f0 /* Maximum Link Width */ 468607ca46eSDavid Howells #define PCI_EXP_LNKCAP_ASPMS 0x00000c00 /* ASPM Support */ 469607ca46eSDavid Howells #define PCI_EXP_LNKCAP_L0SEL 0x00007000 /* L0s Exit Latency */ 470607ca46eSDavid Howells #define PCI_EXP_LNKCAP_L1EL 0x00038000 /* L1 Exit Latency */ 471cb93b186SYijing Wang #define PCI_EXP_LNKCAP_CLKPM 0x00040000 /* Clock Power Management */ 472607ca46eSDavid Howells #define PCI_EXP_LNKCAP_SDERC 0x00080000 /* Surprise Down Error Reporting Capable */ 473607ca46eSDavid Howells #define PCI_EXP_LNKCAP_DLLLARC 0x00100000 /* Data Link Layer Link Active Reporting Capable */ 474607ca46eSDavid Howells #define PCI_EXP_LNKCAP_LBNC 0x00200000 /* Link Bandwidth Notification Capability */ 475607ca46eSDavid Howells #define PCI_EXP_LNKCAP_PN 0xff000000 /* Port Number */ 476607ca46eSDavid Howells #define PCI_EXP_LNKCTL 16 /* Link Control */ 477607ca46eSDavid Howells #define PCI_EXP_LNKCTL_ASPMC 0x0003 /* ASPM Control */ 478c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCTL_ASPM_L0S 0x0001 /* L0s Enable */ 479c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCTL_ASPM_L1 0x0002 /* L1 Enable */ 480607ca46eSDavid Howells #define PCI_EXP_LNKCTL_RCB 0x0008 /* Read Completion Boundary */ 481607ca46eSDavid Howells #define PCI_EXP_LNKCTL_LD 0x0010 /* Link Disable */ 482607ca46eSDavid Howells #define PCI_EXP_LNKCTL_RL 0x0020 /* Retrain Link */ 483607ca46eSDavid Howells #define PCI_EXP_LNKCTL_CCC 0x0040 /* Common Clock Configuration */ 484607ca46eSDavid Howells #define PCI_EXP_LNKCTL_ES 0x0080 /* Extended Synch */ 485c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCTL_CLKREQ_EN 0x0100 /* Enable clkreq */ 486607ca46eSDavid Howells #define PCI_EXP_LNKCTL_HAWD 0x0200 /* Hardware Autonomous Width Disable */ 487607ca46eSDavid Howells #define PCI_EXP_LNKCTL_LBMIE 0x0400 /* Link Bandwidth Management Interrupt Enable */ 488607ca46eSDavid Howells #define PCI_EXP_LNKCTL_LABIE 0x0800 /* Lnk Autonomous Bandwidth Interrupt Enable */ 489607ca46eSDavid Howells #define PCI_EXP_LNKSTA 18 /* Link Status */ 490607ca46eSDavid Howells #define PCI_EXP_LNKSTA_CLS 0x000f /* Current Link Speed */ 491c0b4b381SBjorn Helgaas #define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */ 492c0b4b381SBjorn Helgaas #define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */ 493607ca46eSDavid Howells #define PCI_EXP_LNKSTA_NLW 0x03f0 /* Nogotiated Link Width */ 494607ca46eSDavid Howells #define PCI_EXP_LNKSTA_NLW_SHIFT 4 /* start of NLW mask in link status */ 495607ca46eSDavid Howells #define PCI_EXP_LNKSTA_LT 0x0800 /* Link Training */ 496607ca46eSDavid Howells #define PCI_EXP_LNKSTA_SLC 0x1000 /* Slot Clock Configuration */ 497607ca46eSDavid Howells #define PCI_EXP_LNKSTA_DLLLA 0x2000 /* Data Link Layer Link Active */ 498607ca46eSDavid Howells #define PCI_EXP_LNKSTA_LBMS 0x4000 /* Link Bandwidth Management Status */ 499607ca46eSDavid Howells #define PCI_EXP_LNKSTA_LABS 0x8000 /* Link Autonomous Bandwidth Status */ 500607ca46eSDavid Howells #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 20 /* v1 endpoints end here */ 501607ca46eSDavid Howells #define PCI_EXP_SLTCAP 20 /* Slot Capabilities */ 502607ca46eSDavid Howells #define PCI_EXP_SLTCAP_ABP 0x00000001 /* Attention Button Present */ 503607ca46eSDavid Howells #define PCI_EXP_SLTCAP_PCP 0x00000002 /* Power Controller Present */ 504607ca46eSDavid Howells #define PCI_EXP_SLTCAP_MRLSP 0x00000004 /* MRL Sensor Present */ 505607ca46eSDavid Howells #define PCI_EXP_SLTCAP_AIP 0x00000008 /* Attention Indicator Present */ 506607ca46eSDavid Howells #define PCI_EXP_SLTCAP_PIP 0x00000010 /* Power Indicator Present */ 507607ca46eSDavid Howells #define PCI_EXP_SLTCAP_HPS 0x00000020 /* Hot-Plug Surprise */ 508607ca46eSDavid Howells #define PCI_EXP_SLTCAP_HPC 0x00000040 /* Hot-Plug Capable */ 509607ca46eSDavid Howells #define PCI_EXP_SLTCAP_SPLV 0x00007f80 /* Slot Power Limit Value */ 510607ca46eSDavid Howells #define PCI_EXP_SLTCAP_SPLS 0x00018000 /* Slot Power Limit Scale */ 511607ca46eSDavid Howells #define PCI_EXP_SLTCAP_EIP 0x00020000 /* Electromechanical Interlock Present */ 512607ca46eSDavid Howells #define PCI_EXP_SLTCAP_NCCS 0x00040000 /* No Command Completed Support */ 513607ca46eSDavid Howells #define PCI_EXP_SLTCAP_PSN 0xfff80000 /* Physical Slot Number */ 514607ca46eSDavid Howells #define PCI_EXP_SLTCTL 24 /* Slot Control */ 515607ca46eSDavid Howells #define PCI_EXP_SLTCTL_ABPE 0x0001 /* Attention Button Pressed Enable */ 516607ca46eSDavid Howells #define PCI_EXP_SLTCTL_PFDE 0x0002 /* Power Fault Detected Enable */ 517607ca46eSDavid Howells #define PCI_EXP_SLTCTL_MRLSCE 0x0004 /* MRL Sensor Changed Enable */ 518607ca46eSDavid Howells #define PCI_EXP_SLTCTL_PDCE 0x0008 /* Presence Detect Changed Enable */ 519607ca46eSDavid Howells #define PCI_EXP_SLTCTL_CCIE 0x0010 /* Command Completed Interrupt Enable */ 520607ca46eSDavid Howells #define PCI_EXP_SLTCTL_HPIE 0x0020 /* Hot-Plug Interrupt Enable */ 521607ca46eSDavid Howells #define PCI_EXP_SLTCTL_AIC 0x00c0 /* Attention Indicator Control */ 522607ca46eSDavid Howells #define PCI_EXP_SLTCTL_PIC 0x0300 /* Power Indicator Control */ 523607ca46eSDavid Howells #define PCI_EXP_SLTCTL_PCC 0x0400 /* Power Controller Control */ 524607ca46eSDavid Howells #define PCI_EXP_SLTCTL_EIC 0x0800 /* Electromechanical Interlock Control */ 525607ca46eSDavid Howells #define PCI_EXP_SLTCTL_DLLSCE 0x1000 /* Data Link Layer State Changed Enable */ 526607ca46eSDavid Howells #define PCI_EXP_SLTSTA 26 /* Slot Status */ 527607ca46eSDavid Howells #define PCI_EXP_SLTSTA_ABP 0x0001 /* Attention Button Pressed */ 528607ca46eSDavid Howells #define PCI_EXP_SLTSTA_PFD 0x0002 /* Power Fault Detected */ 529607ca46eSDavid Howells #define PCI_EXP_SLTSTA_MRLSC 0x0004 /* MRL Sensor Changed */ 530607ca46eSDavid Howells #define PCI_EXP_SLTSTA_PDC 0x0008 /* Presence Detect Changed */ 531607ca46eSDavid Howells #define PCI_EXP_SLTSTA_CC 0x0010 /* Command Completed */ 532607ca46eSDavid Howells #define PCI_EXP_SLTSTA_MRLSS 0x0020 /* MRL Sensor State */ 533607ca46eSDavid Howells #define PCI_EXP_SLTSTA_PDS 0x0040 /* Presence Detect State */ 534607ca46eSDavid Howells #define PCI_EXP_SLTSTA_EIS 0x0080 /* Electromechanical Interlock Status */ 535607ca46eSDavid Howells #define PCI_EXP_SLTSTA_DLLSC 0x0100 /* Data Link Layer State Changed */ 536607ca46eSDavid Howells #define PCI_EXP_RTCTL 28 /* Root Control */ 537c0b4b381SBjorn Helgaas #define PCI_EXP_RTCTL_SECEE 0x0001 /* System Error on Correctable Error */ 538c0b4b381SBjorn Helgaas #define PCI_EXP_RTCTL_SENFEE 0x0002 /* System Error on Non-Fatal Error */ 539c0b4b381SBjorn Helgaas #define PCI_EXP_RTCTL_SEFEE 0x0004 /* System Error on Fatal Error */ 540c0b4b381SBjorn Helgaas #define PCI_EXP_RTCTL_PMEIE 0x0008 /* PME Interrupt Enable */ 541c0b4b381SBjorn Helgaas #define PCI_EXP_RTCTL_CRSSVE 0x0010 /* CRS Software Visibility Enable */ 542607ca46eSDavid Howells #define PCI_EXP_RTCAP 30 /* Root Capabilities */ 543607ca46eSDavid Howells #define PCI_EXP_RTSTA 32 /* Root Status */ 544c0b4b381SBjorn Helgaas #define PCI_EXP_RTSTA_PME 0x00010000 /* PME status */ 545c0b4b381SBjorn Helgaas #define PCI_EXP_RTSTA_PENDING 0x00020000 /* PME pending */ 546607ca46eSDavid Howells /* 5471b121c24SBjorn Helgaas * The Device Capabilities 2, Device Status 2, Device Control 2, 5481b121c24SBjorn Helgaas * Link Capabilities 2, Link Status 2, Link Control 2, 5491b121c24SBjorn Helgaas * Slot Capabilities 2, Slot Status 2, and Slot Control 2 registers 5501b121c24SBjorn Helgaas * are only present on devices with PCIe Capability version 2. 5511b121c24SBjorn Helgaas * Use pcie_capability_read_word() and similar interfaces to use them 5521b121c24SBjorn Helgaas * safely. 553607ca46eSDavid Howells */ 554607ca46eSDavid Howells #define PCI_EXP_DEVCAP2 36 /* Device Capabilities 2 */ 555c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP2_ARI 0x00000020 /* Alternative Routing-ID */ 556c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP2_LTR 0x00000800 /* Latency tolerance reporting */ 557c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP2_OBFF_MASK 0x000c0000 /* OBFF support mechanism */ 558c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP2_OBFF_MSG 0x00040000 /* New message signaling */ 559c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCAP2_OBFF_WAKE 0x00080000 /* Re-use WAKE# for OBFF */ 560607ca46eSDavid Howells #define PCI_EXP_DEVCTL2 40 /* Device Control 2 */ 561607ca46eSDavid Howells #define PCI_EXP_DEVCTL2_ARI 0x20 /* Alternative Routing-ID */ 562c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCTL2_IDO_REQ_EN 0x0100 /* Allow IDO for requests */ 563c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCTL2_IDO_CMP_EN 0x0200 /* Allow IDO for completions */ 564c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCTL2_LTR_EN 0x0400 /* Enable LTR mechanism */ 565c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCTL2_OBFF_MSGA_EN 0x2000 /* Enable OBFF Message type A */ 566c0b4b381SBjorn Helgaas #define PCI_EXP_DEVCTL2_OBFF_MSGB_EN 0x4000 /* Enable OBFF Message type B */ 567d2ab1fa6SBjorn Helgaas #define PCI_EXP_DEVCTL2_OBFF_WAKE_EN 0x6000 /* OBFF using WAKE# signaling */ 568607ca46eSDavid Howells #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 44 /* v2 endpoints end here */ 569607ca46eSDavid Howells #define PCI_EXP_LNKCAP2 44 /* Link Capability 2 */ 570c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCAP2_SLS_2_5GB 0x00000002 /* Supported Speed 2.5GT/s */ 571c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCAP2_SLS_5_0GB 0x00000004 /* Supported Speed 5.0GT/s */ 572c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCAP2_SLS_8_0GB 0x00000008 /* Supported Speed 8.0GT/s */ 573c0b4b381SBjorn Helgaas #define PCI_EXP_LNKCAP2_CROSSLINK 0x00000100 /* Crosslink supported */ 574607ca46eSDavid Howells #define PCI_EXP_LNKCTL2 48 /* Link Control 2 */ 575607ca46eSDavid Howells #define PCI_EXP_LNKSTA2 50 /* Link Status 2 */ 576607ca46eSDavid Howells #define PCI_EXP_SLTCTL2 56 /* Slot Control 2 */ 577607ca46eSDavid Howells 578607ca46eSDavid Howells /* Extended Capabilities (PCI-X 2.0 and Express) */ 579607ca46eSDavid Howells #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) 580607ca46eSDavid Howells #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) 581607ca46eSDavid Howells #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) 582607ca46eSDavid Howells 583607ca46eSDavid Howells #define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */ 584607ca46eSDavid Howells #define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */ 585607ca46eSDavid Howells #define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */ 586607ca46eSDavid Howells #define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */ 587607ca46eSDavid Howells #define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */ 588607ca46eSDavid Howells #define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */ 589607ca46eSDavid Howells #define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */ 590607ca46eSDavid Howells #define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */ 591607ca46eSDavid Howells #define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */ 592607ca46eSDavid Howells #define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */ 593607ca46eSDavid Howells #define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor Specific */ 594607ca46eSDavid Howells #define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */ 595607ca46eSDavid Howells #define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */ 596607ca46eSDavid Howells #define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */ 597607ca46eSDavid Howells #define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */ 598607ca46eSDavid Howells #define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */ 599607ca46eSDavid Howells #define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */ 600607ca46eSDavid Howells #define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */ 601607ca46eSDavid Howells #define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */ 602607ca46eSDavid Howells #define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* reserved for AMD */ 603607ca46eSDavid Howells #define PCI_EXT_CAP_ID_REBAR 0x15 /* resizable BAR */ 604607ca46eSDavid Howells #define PCI_EXT_CAP_ID_DPA 0x16 /* dynamic power alloc */ 605607ca46eSDavid Howells #define PCI_EXT_CAP_ID_TPH 0x17 /* TPH request */ 606607ca46eSDavid Howells #define PCI_EXT_CAP_ID_LTR 0x18 /* latency tolerance reporting */ 607607ca46eSDavid Howells #define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe */ 608607ca46eSDavid Howells #define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */ 609607ca46eSDavid Howells #define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */ 610607ca46eSDavid Howells #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PASID 611607ca46eSDavid Howells 612607ca46eSDavid Howells #define PCI_EXT_CAP_DSN_SIZEOF 12 613607ca46eSDavid Howells #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40 614607ca46eSDavid Howells 615607ca46eSDavid Howells /* Advanced Error Reporting */ 616607ca46eSDavid Howells #define PCI_ERR_UNCOR_STATUS 4 /* Uncorrectable Error Status */ 617607ca46eSDavid Howells #define PCI_ERR_UNC_TRAIN 0x00000001 /* Training */ 618607ca46eSDavid Howells #define PCI_ERR_UNC_DLP 0x00000010 /* Data Link Protocol */ 619607ca46eSDavid Howells #define PCI_ERR_UNC_SURPDN 0x00000020 /* Surprise Down */ 620607ca46eSDavid Howells #define PCI_ERR_UNC_POISON_TLP 0x00001000 /* Poisoned TLP */ 621607ca46eSDavid Howells #define PCI_ERR_UNC_FCP 0x00002000 /* Flow Control Protocol */ 622607ca46eSDavid Howells #define PCI_ERR_UNC_COMP_TIME 0x00004000 /* Completion Timeout */ 623607ca46eSDavid Howells #define PCI_ERR_UNC_COMP_ABORT 0x00008000 /* Completer Abort */ 624607ca46eSDavid Howells #define PCI_ERR_UNC_UNX_COMP 0x00010000 /* Unexpected Completion */ 625607ca46eSDavid Howells #define PCI_ERR_UNC_RX_OVER 0x00020000 /* Receiver Overflow */ 626607ca46eSDavid Howells #define PCI_ERR_UNC_MALF_TLP 0x00040000 /* Malformed TLP */ 627607ca46eSDavid Howells #define PCI_ERR_UNC_ECRC 0x00080000 /* ECRC Error Status */ 628607ca46eSDavid Howells #define PCI_ERR_UNC_UNSUP 0x00100000 /* Unsupported Request */ 629607ca46eSDavid Howells #define PCI_ERR_UNC_ACSV 0x00200000 /* ACS Violation */ 630607ca46eSDavid Howells #define PCI_ERR_UNC_INTN 0x00400000 /* internal error */ 631607ca46eSDavid Howells #define PCI_ERR_UNC_MCBTLP 0x00800000 /* MC blocked TLP */ 632607ca46eSDavid Howells #define PCI_ERR_UNC_ATOMEG 0x01000000 /* Atomic egress blocked */ 633607ca46eSDavid Howells #define PCI_ERR_UNC_TLPPRE 0x02000000 /* TLP prefix blocked */ 634607ca46eSDavid Howells #define PCI_ERR_UNCOR_MASK 8 /* Uncorrectable Error Mask */ 635607ca46eSDavid Howells /* Same bits as above */ 636607ca46eSDavid Howells #define PCI_ERR_UNCOR_SEVER 12 /* Uncorrectable Error Severity */ 637607ca46eSDavid Howells /* Same bits as above */ 638607ca46eSDavid Howells #define PCI_ERR_COR_STATUS 16 /* Correctable Error Status */ 639607ca46eSDavid Howells #define PCI_ERR_COR_RCVR 0x00000001 /* Receiver Error Status */ 640607ca46eSDavid Howells #define PCI_ERR_COR_BAD_TLP 0x00000040 /* Bad TLP Status */ 641607ca46eSDavid Howells #define PCI_ERR_COR_BAD_DLLP 0x00000080 /* Bad DLLP Status */ 642607ca46eSDavid Howells #define PCI_ERR_COR_REP_ROLL 0x00000100 /* REPLAY_NUM Rollover */ 643607ca46eSDavid Howells #define PCI_ERR_COR_REP_TIMER 0x00001000 /* Replay Timer Timeout */ 644607ca46eSDavid Howells #define PCI_ERR_COR_ADV_NFAT 0x00002000 /* Advisory Non-Fatal */ 645607ca46eSDavid Howells #define PCI_ERR_COR_INTERNAL 0x00004000 /* Corrected Internal */ 646607ca46eSDavid Howells #define PCI_ERR_COR_LOG_OVER 0x00008000 /* Header Log Overflow */ 647607ca46eSDavid Howells #define PCI_ERR_COR_MASK 20 /* Correctable Error Mask */ 648607ca46eSDavid Howells /* Same bits as above */ 649607ca46eSDavid Howells #define PCI_ERR_CAP 24 /* Advanced Error Capabilities */ 650607ca46eSDavid Howells #define PCI_ERR_CAP_FEP(x) ((x) & 31) /* First Error Pointer */ 651607ca46eSDavid Howells #define PCI_ERR_CAP_ECRC_GENC 0x00000020 /* ECRC Generation Capable */ 652607ca46eSDavid Howells #define PCI_ERR_CAP_ECRC_GENE 0x00000040 /* ECRC Generation Enable */ 653607ca46eSDavid Howells #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 /* ECRC Check Capable */ 654607ca46eSDavid Howells #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 /* ECRC Check Enable */ 655607ca46eSDavid Howells #define PCI_ERR_HEADER_LOG 28 /* Header Log Register (16 bytes) */ 656607ca46eSDavid Howells #define PCI_ERR_ROOT_COMMAND 44 /* Root Error Command */ 657607ca46eSDavid Howells /* Correctable Err Reporting Enable */ 658607ca46eSDavid Howells #define PCI_ERR_ROOT_CMD_COR_EN 0x00000001 659607ca46eSDavid Howells /* Non-fatal Err Reporting Enable */ 660607ca46eSDavid Howells #define PCI_ERR_ROOT_CMD_NONFATAL_EN 0x00000002 661607ca46eSDavid Howells /* Fatal Err Reporting Enable */ 662607ca46eSDavid Howells #define PCI_ERR_ROOT_CMD_FATAL_EN 0x00000004 663607ca46eSDavid Howells #define PCI_ERR_ROOT_STATUS 48 664607ca46eSDavid Howells #define PCI_ERR_ROOT_COR_RCV 0x00000001 /* ERR_COR Received */ 665607ca46eSDavid Howells /* Multi ERR_COR Received */ 666607ca46eSDavid Howells #define PCI_ERR_ROOT_MULTI_COR_RCV 0x00000002 667607ca46eSDavid Howells /* ERR_FATAL/NONFATAL Recevied */ 668607ca46eSDavid Howells #define PCI_ERR_ROOT_UNCOR_RCV 0x00000004 669607ca46eSDavid Howells /* Multi ERR_FATAL/NONFATAL Recevied */ 670607ca46eSDavid Howells #define PCI_ERR_ROOT_MULTI_UNCOR_RCV 0x00000008 671607ca46eSDavid Howells #define PCI_ERR_ROOT_FIRST_FATAL 0x00000010 /* First Fatal */ 672607ca46eSDavid Howells #define PCI_ERR_ROOT_NONFATAL_RCV 0x00000020 /* Non-Fatal Received */ 673607ca46eSDavid Howells #define PCI_ERR_ROOT_FATAL_RCV 0x00000040 /* Fatal Received */ 674607ca46eSDavid Howells #define PCI_ERR_ROOT_ERR_SRC 52 /* Error Source Identification */ 675607ca46eSDavid Howells 676607ca46eSDavid Howells /* Virtual Channel */ 677607ca46eSDavid Howells #define PCI_VC_PORT_REG1 4 678607ca46eSDavid Howells #define PCI_VC_REG1_EVCC 0x7 /* extended vc count */ 679607ca46eSDavid Howells #define PCI_VC_PORT_REG2 8 680607ca46eSDavid Howells #define PCI_VC_REG2_32_PHASE 0x2 681607ca46eSDavid Howells #define PCI_VC_REG2_64_PHASE 0x4 682607ca46eSDavid Howells #define PCI_VC_REG2_128_PHASE 0x8 683607ca46eSDavid Howells #define PCI_VC_PORT_CTRL 12 684607ca46eSDavid Howells #define PCI_VC_PORT_STATUS 14 685607ca46eSDavid Howells #define PCI_VC_RES_CAP 16 686607ca46eSDavid Howells #define PCI_VC_RES_CTRL 20 687607ca46eSDavid Howells #define PCI_VC_RES_STATUS 26 688607ca46eSDavid Howells #define PCI_CAP_VC_BASE_SIZEOF 0x10 689607ca46eSDavid Howells #define PCI_CAP_VC_PER_VC_SIZEOF 0x0C 690607ca46eSDavid Howells 691607ca46eSDavid Howells /* Power Budgeting */ 692607ca46eSDavid Howells #define PCI_PWR_DSR 4 /* Data Select Register */ 693607ca46eSDavid Howells #define PCI_PWR_DATA 8 /* Data Register */ 694607ca46eSDavid Howells #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) /* Base Power */ 695607ca46eSDavid Howells #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) /* Data Scale */ 696607ca46eSDavid Howells #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) /* PM Sub State */ 697607ca46eSDavid Howells #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */ 698607ca46eSDavid Howells #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) /* Type */ 699607ca46eSDavid Howells #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) /* Power Rail */ 700607ca46eSDavid Howells #define PCI_PWR_CAP 12 /* Capability */ 701607ca46eSDavid Howells #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) /* Included in system budget */ 702607ca46eSDavid Howells #define PCI_EXT_CAP_PWR_SIZEOF 16 703607ca46eSDavid Howells 704607ca46eSDavid Howells /* Vendor-Specific (VSEC, PCI_EXT_CAP_ID_VNDR) */ 705607ca46eSDavid Howells #define PCI_VNDR_HEADER 4 /* Vendor-Specific Header */ 706607ca46eSDavid Howells #define PCI_VNDR_HEADER_ID(x) ((x) & 0xffff) 707607ca46eSDavid Howells #define PCI_VNDR_HEADER_REV(x) (((x) >> 16) & 0xf) 708607ca46eSDavid Howells #define PCI_VNDR_HEADER_LEN(x) (((x) >> 20) & 0xfff) 709607ca46eSDavid Howells 710607ca46eSDavid Howells /* 711607ca46eSDavid Howells * Hypertransport sub capability types 712607ca46eSDavid Howells * 713607ca46eSDavid Howells * Unfortunately there are both 3 bit and 5 bit capability types defined 714607ca46eSDavid Howells * in the HT spec, catering for that is a little messy. You probably don't 715607ca46eSDavid Howells * want to use these directly, just use pci_find_ht_capability() and it 716607ca46eSDavid Howells * will do the right thing for you. 717607ca46eSDavid Howells */ 718607ca46eSDavid Howells #define HT_3BIT_CAP_MASK 0xE0 719607ca46eSDavid Howells #define HT_CAPTYPE_SLAVE 0x00 /* Slave/Primary link configuration */ 720607ca46eSDavid Howells #define HT_CAPTYPE_HOST 0x20 /* Host/Secondary link configuration */ 721607ca46eSDavid Howells 722607ca46eSDavid Howells #define HT_5BIT_CAP_MASK 0xF8 723607ca46eSDavid Howells #define HT_CAPTYPE_IRQ 0x80 /* IRQ Configuration */ 724607ca46eSDavid Howells #define HT_CAPTYPE_REMAPPING_40 0xA0 /* 40 bit address remapping */ 725607ca46eSDavid Howells #define HT_CAPTYPE_REMAPPING_64 0xA2 /* 64 bit address remapping */ 726607ca46eSDavid Howells #define HT_CAPTYPE_UNITID_CLUMP 0x90 /* Unit ID clumping */ 727607ca46eSDavid Howells #define HT_CAPTYPE_EXTCONF 0x98 /* Extended Configuration Space Access */ 728607ca46eSDavid Howells #define HT_CAPTYPE_MSI_MAPPING 0xA8 /* MSI Mapping Capability */ 729607ca46eSDavid Howells #define HT_MSI_FLAGS 0x02 /* Offset to flags */ 730607ca46eSDavid Howells #define HT_MSI_FLAGS_ENABLE 0x1 /* Mapping enable */ 731607ca46eSDavid Howells #define HT_MSI_FLAGS_FIXED 0x2 /* Fixed mapping only */ 732607ca46eSDavid Howells #define HT_MSI_FIXED_ADDR 0x00000000FEE00000ULL /* Fixed addr */ 733607ca46eSDavid Howells #define HT_MSI_ADDR_LO 0x04 /* Offset to low addr bits */ 734607ca46eSDavid Howells #define HT_MSI_ADDR_LO_MASK 0xFFF00000 /* Low address bit mask */ 735607ca46eSDavid Howells #define HT_MSI_ADDR_HI 0x08 /* Offset to high addr bits */ 736607ca46eSDavid Howells #define HT_CAPTYPE_DIRECT_ROUTE 0xB0 /* Direct routing configuration */ 737607ca46eSDavid Howells #define HT_CAPTYPE_VCSET 0xB8 /* Virtual Channel configuration */ 738607ca46eSDavid Howells #define HT_CAPTYPE_ERROR_RETRY 0xC0 /* Retry on error configuration */ 739607ca46eSDavid Howells #define HT_CAPTYPE_GEN3 0xD0 /* Generation 3 hypertransport configuration */ 740607ca46eSDavid Howells #define HT_CAPTYPE_PM 0xE0 /* Hypertransport powermanagement configuration */ 741607ca46eSDavid Howells #define HT_CAP_SIZEOF_LONG 28 /* slave & primary */ 742607ca46eSDavid Howells #define HT_CAP_SIZEOF_SHORT 24 /* host & secondary */ 743607ca46eSDavid Howells 744607ca46eSDavid Howells /* Alternative Routing-ID Interpretation */ 745607ca46eSDavid Howells #define PCI_ARI_CAP 0x04 /* ARI Capability Register */ 746607ca46eSDavid Howells #define PCI_ARI_CAP_MFVC 0x0001 /* MFVC Function Groups Capability */ 747607ca46eSDavid Howells #define PCI_ARI_CAP_ACS 0x0002 /* ACS Function Groups Capability */ 748607ca46eSDavid Howells #define PCI_ARI_CAP_NFN(x) (((x) >> 8) & 0xff) /* Next Function Number */ 749607ca46eSDavid Howells #define PCI_ARI_CTRL 0x06 /* ARI Control Register */ 750607ca46eSDavid Howells #define PCI_ARI_CTRL_MFVC 0x0001 /* MFVC Function Groups Enable */ 751607ca46eSDavid Howells #define PCI_ARI_CTRL_ACS 0x0002 /* ACS Function Groups Enable */ 752607ca46eSDavid Howells #define PCI_ARI_CTRL_FG(x) (((x) >> 4) & 7) /* Function Group */ 753607ca46eSDavid Howells #define PCI_EXT_CAP_ARI_SIZEOF 8 754607ca46eSDavid Howells 755607ca46eSDavid Howells /* Address Translation Service */ 756607ca46eSDavid Howells #define PCI_ATS_CAP 0x04 /* ATS Capability Register */ 757607ca46eSDavid Howells #define PCI_ATS_CAP_QDEP(x) ((x) & 0x1f) /* Invalidate Queue Depth */ 758607ca46eSDavid Howells #define PCI_ATS_MAX_QDEP 32 /* Max Invalidate Queue Depth */ 759607ca46eSDavid Howells #define PCI_ATS_CTRL 0x06 /* ATS Control Register */ 760607ca46eSDavid Howells #define PCI_ATS_CTRL_ENABLE 0x8000 /* ATS Enable */ 761607ca46eSDavid Howells #define PCI_ATS_CTRL_STU(x) ((x) & 0x1f) /* Smallest Translation Unit */ 762607ca46eSDavid Howells #define PCI_ATS_MIN_STU 12 /* shift of minimum STU block */ 763607ca46eSDavid Howells #define PCI_EXT_CAP_ATS_SIZEOF 8 764607ca46eSDavid Howells 765607ca46eSDavid Howells /* Page Request Interface */ 766607ca46eSDavid Howells #define PCI_PRI_CTRL 0x04 /* PRI control register */ 767607ca46eSDavid Howells #define PCI_PRI_CTRL_ENABLE 0x01 /* Enable */ 768607ca46eSDavid Howells #define PCI_PRI_CTRL_RESET 0x02 /* Reset */ 769607ca46eSDavid Howells #define PCI_PRI_STATUS 0x06 /* PRI status register */ 770607ca46eSDavid Howells #define PCI_PRI_STATUS_RF 0x001 /* Response Failure */ 771607ca46eSDavid Howells #define PCI_PRI_STATUS_UPRGI 0x002 /* Unexpected PRG index */ 772607ca46eSDavid Howells #define PCI_PRI_STATUS_STOPPED 0x100 /* PRI Stopped */ 773607ca46eSDavid Howells #define PCI_PRI_MAX_REQ 0x08 /* PRI max reqs supported */ 774607ca46eSDavid Howells #define PCI_PRI_ALLOC_REQ 0x0c /* PRI max reqs allowed */ 775607ca46eSDavid Howells #define PCI_EXT_CAP_PRI_SIZEOF 16 776607ca46eSDavid Howells 777607ca46eSDavid Howells /* PASID capability */ 778607ca46eSDavid Howells #define PCI_PASID_CAP 0x04 /* PASID feature register */ 779607ca46eSDavid Howells #define PCI_PASID_CAP_EXEC 0x02 /* Exec permissions Supported */ 780607ca46eSDavid Howells #define PCI_PASID_CAP_PRIV 0x04 /* Priviledge Mode Supported */ 781607ca46eSDavid Howells #define PCI_PASID_CTRL 0x06 /* PASID control register */ 782607ca46eSDavid Howells #define PCI_PASID_CTRL_ENABLE 0x01 /* Enable bit */ 783607ca46eSDavid Howells #define PCI_PASID_CTRL_EXEC 0x02 /* Exec permissions Enable */ 784607ca46eSDavid Howells #define PCI_PASID_CTRL_PRIV 0x04 /* Priviledge Mode Enable */ 785607ca46eSDavid Howells #define PCI_EXT_CAP_PASID_SIZEOF 8 786607ca46eSDavid Howells 787607ca46eSDavid Howells /* Single Root I/O Virtualization */ 788607ca46eSDavid Howells #define PCI_SRIOV_CAP 0x04 /* SR-IOV Capabilities */ 789607ca46eSDavid Howells #define PCI_SRIOV_CAP_VFM 0x01 /* VF Migration Capable */ 790607ca46eSDavid Howells #define PCI_SRIOV_CAP_INTR(x) ((x) >> 21) /* Interrupt Message Number */ 791607ca46eSDavid Howells #define PCI_SRIOV_CTRL 0x08 /* SR-IOV Control */ 792607ca46eSDavid Howells #define PCI_SRIOV_CTRL_VFE 0x01 /* VF Enable */ 793607ca46eSDavid Howells #define PCI_SRIOV_CTRL_VFM 0x02 /* VF Migration Enable */ 794607ca46eSDavid Howells #define PCI_SRIOV_CTRL_INTR 0x04 /* VF Migration Interrupt Enable */ 795607ca46eSDavid Howells #define PCI_SRIOV_CTRL_MSE 0x08 /* VF Memory Space Enable */ 796607ca46eSDavid Howells #define PCI_SRIOV_CTRL_ARI 0x10 /* ARI Capable Hierarchy */ 797607ca46eSDavid Howells #define PCI_SRIOV_STATUS 0x0a /* SR-IOV Status */ 798607ca46eSDavid Howells #define PCI_SRIOV_STATUS_VFM 0x01 /* VF Migration Status */ 799607ca46eSDavid Howells #define PCI_SRIOV_INITIAL_VF 0x0c /* Initial VFs */ 800607ca46eSDavid Howells #define PCI_SRIOV_TOTAL_VF 0x0e /* Total VFs */ 801607ca46eSDavid Howells #define PCI_SRIOV_NUM_VF 0x10 /* Number of VFs */ 802607ca46eSDavid Howells #define PCI_SRIOV_FUNC_LINK 0x12 /* Function Dependency Link */ 803607ca46eSDavid Howells #define PCI_SRIOV_VF_OFFSET 0x14 /* First VF Offset */ 804607ca46eSDavid Howells #define PCI_SRIOV_VF_STRIDE 0x16 /* Following VF Stride */ 805607ca46eSDavid Howells #define PCI_SRIOV_VF_DID 0x1a /* VF Device ID */ 806607ca46eSDavid Howells #define PCI_SRIOV_SUP_PGSIZE 0x1c /* Supported Page Sizes */ 807607ca46eSDavid Howells #define PCI_SRIOV_SYS_PGSIZE 0x20 /* System Page Size */ 808607ca46eSDavid Howells #define PCI_SRIOV_BAR 0x24 /* VF BAR0 */ 809607ca46eSDavid Howells #define PCI_SRIOV_NUM_BARS 6 /* Number of VF BARs */ 810607ca46eSDavid Howells #define PCI_SRIOV_VFM 0x3c /* VF Migration State Array Offset*/ 811607ca46eSDavid Howells #define PCI_SRIOV_VFM_BIR(x) ((x) & 7) /* State BIR */ 812607ca46eSDavid Howells #define PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7) /* State Offset */ 813607ca46eSDavid Howells #define PCI_SRIOV_VFM_UA 0x0 /* Inactive.Unavailable */ 814607ca46eSDavid Howells #define PCI_SRIOV_VFM_MI 0x1 /* Dormant.MigrateIn */ 815607ca46eSDavid Howells #define PCI_SRIOV_VFM_MO 0x2 /* Active.MigrateOut */ 816607ca46eSDavid Howells #define PCI_SRIOV_VFM_AV 0x3 /* Active.Available */ 817607ca46eSDavid Howells #define PCI_EXT_CAP_SRIOV_SIZEOF 64 818607ca46eSDavid Howells 819607ca46eSDavid Howells #define PCI_LTR_MAX_SNOOP_LAT 0x4 820607ca46eSDavid Howells #define PCI_LTR_MAX_NOSNOOP_LAT 0x6 821607ca46eSDavid Howells #define PCI_LTR_VALUE_MASK 0x000003ff 822607ca46eSDavid Howells #define PCI_LTR_SCALE_MASK 0x00001c00 823607ca46eSDavid Howells #define PCI_LTR_SCALE_SHIFT 10 824607ca46eSDavid Howells #define PCI_EXT_CAP_LTR_SIZEOF 8 825607ca46eSDavid Howells 826607ca46eSDavid Howells /* Access Control Service */ 827607ca46eSDavid Howells #define PCI_ACS_CAP 0x04 /* ACS Capability Register */ 828607ca46eSDavid Howells #define PCI_ACS_SV 0x01 /* Source Validation */ 829607ca46eSDavid Howells #define PCI_ACS_TB 0x02 /* Translation Blocking */ 830607ca46eSDavid Howells #define PCI_ACS_RR 0x04 /* P2P Request Redirect */ 831607ca46eSDavid Howells #define PCI_ACS_CR 0x08 /* P2P Completion Redirect */ 832607ca46eSDavid Howells #define PCI_ACS_UF 0x10 /* Upstream Forwarding */ 833607ca46eSDavid Howells #define PCI_ACS_EC 0x20 /* P2P Egress Control */ 834607ca46eSDavid Howells #define PCI_ACS_DT 0x40 /* Direct Translated P2P */ 835607ca46eSDavid Howells #define PCI_ACS_EGRESS_BITS 0x05 /* ACS Egress Control Vector Size */ 836607ca46eSDavid Howells #define PCI_ACS_CTRL 0x06 /* ACS Control Register */ 837607ca46eSDavid Howells #define PCI_ACS_EGRESS_CTL_V 0x08 /* ACS Egress Control Vector */ 838607ca46eSDavid Howells 839607ca46eSDavid Howells #define PCI_VSEC_HDR 4 /* extended cap - vendor specific */ 840607ca46eSDavid Howells #define PCI_VSEC_HDR_LEN_SHIFT 20 /* shift for length field */ 841607ca46eSDavid Howells 842607ca46eSDavid Howells /* sata capability */ 843607ca46eSDavid Howells #define PCI_SATA_REGS 4 /* SATA REGs specifier */ 844607ca46eSDavid Howells #define PCI_SATA_REGS_MASK 0xF /* location - BAR#/inline */ 845607ca46eSDavid Howells #define PCI_SATA_REGS_INLINE 0xF /* REGS in config space */ 846607ca46eSDavid Howells #define PCI_SATA_SIZEOF_SHORT 8 847607ca46eSDavid Howells #define PCI_SATA_SIZEOF_LONG 16 848607ca46eSDavid Howells 849607ca46eSDavid Howells /* resizable BARs */ 850607ca46eSDavid Howells #define PCI_REBAR_CTRL 8 /* control register */ 851607ca46eSDavid Howells #define PCI_REBAR_CTRL_NBAR_MASK (7 << 5) /* mask for # bars */ 852607ca46eSDavid Howells #define PCI_REBAR_CTRL_NBAR_SHIFT 5 /* shift for # bars */ 853607ca46eSDavid Howells 854607ca46eSDavid Howells /* dynamic power allocation */ 855607ca46eSDavid Howells #define PCI_DPA_CAP 4 /* capability register */ 856607ca46eSDavid Howells #define PCI_DPA_CAP_SUBSTATE_MASK 0x1F /* # substates - 1 */ 857607ca46eSDavid Howells #define PCI_DPA_BASE_SIZEOF 16 /* size with 0 substates */ 858607ca46eSDavid Howells 859607ca46eSDavid Howells /* TPH Requester */ 860607ca46eSDavid Howells #define PCI_TPH_CAP 4 /* capability register */ 861607ca46eSDavid Howells #define PCI_TPH_CAP_LOC_MASK 0x600 /* location mask */ 862607ca46eSDavid Howells #define PCI_TPH_LOC_NONE 0x000 /* no location */ 863607ca46eSDavid Howells #define PCI_TPH_LOC_CAP 0x200 /* in capability */ 864607ca46eSDavid Howells #define PCI_TPH_LOC_MSIX 0x400 /* in MSI-X */ 865607ca46eSDavid Howells #define PCI_TPH_CAP_ST_MASK 0x07FF0000 /* st table mask */ 866607ca46eSDavid Howells #define PCI_TPH_CAP_ST_SHIFT 16 /* st table shift */ 867607ca46eSDavid Howells #define PCI_TPH_BASE_SIZEOF 12 /* size with no st table */ 868607ca46eSDavid Howells 869607ca46eSDavid Howells #endif /* LINUX_PCI_REGS_H */ 870