xref: /openbmc/linux/include/uapi/drm/i915_drm.h (revision d3964221)
1 /*
2  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * The above copyright notice and this permission notice (including the
14  * next paragraph) shall be included in all copies or substantial portions
15  * of the Software.
16  *
17  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
20  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
21  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
22  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
23  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24  *
25  */
26 
27 #ifndef _UAPI_I915_DRM_H_
28 #define _UAPI_I915_DRM_H_
29 
30 #include "drm.h"
31 
32 #if defined(__cplusplus)
33 extern "C" {
34 #endif
35 
36 /* Please note that modifications to all structs defined here are
37  * subject to backwards-compatibility constraints.
38  */
39 
40 /**
41  * DOC: uevents generated by i915 on it's device node
42  *
43  * I915_L3_PARITY_UEVENT - Generated when the driver receives a parity mismatch
44  *	event from the gpu l3 cache. Additional information supplied is ROW,
45  *	BANK, SUBBANK, SLICE of the affected cacheline. Userspace should keep
46  *	track of these events and if a specific cache-line seems to have a
47  *	persistent error remap it with the l3 remapping tool supplied in
48  *	intel-gpu-tools.  The value supplied with the event is always 1.
49  *
50  * I915_ERROR_UEVENT - Generated upon error detection, currently only via
51  *	hangcheck. The error detection event is a good indicator of when things
52  *	began to go badly. The value supplied with the event is a 1 upon error
53  *	detection, and a 0 upon reset completion, signifying no more error
54  *	exists. NOTE: Disabling hangcheck or reset via module parameter will
55  *	cause the related events to not be seen.
56  *
57  * I915_RESET_UEVENT - Event is generated just before an attempt to reset the
58  *	the GPU. The value supplied with the event is always 1. NOTE: Disable
59  *	reset via module parameter will cause this event to not be seen.
60  */
61 #define I915_L3_PARITY_UEVENT		"L3_PARITY_ERROR"
62 #define I915_ERROR_UEVENT		"ERROR"
63 #define I915_RESET_UEVENT		"RESET"
64 
65 /*
66  * MOCS indexes used for GPU surfaces, defining the cacheability of the
67  * surface data and the coherency for this data wrt. CPU vs. GPU accesses.
68  */
69 enum i915_mocs_table_index {
70 	/*
71 	 * Not cached anywhere, coherency between CPU and GPU accesses is
72 	 * guaranteed.
73 	 */
74 	I915_MOCS_UNCACHED,
75 	/*
76 	 * Cacheability and coherency controlled by the kernel automatically
77 	 * based on the DRM_I915_GEM_SET_CACHING IOCTL setting and the current
78 	 * usage of the surface (used for display scanout or not).
79 	 */
80 	I915_MOCS_PTE,
81 	/*
82 	 * Cached in all GPU caches available on the platform.
83 	 * Coherency between CPU and GPU accesses to the surface is not
84 	 * guaranteed without extra synchronization.
85 	 */
86 	I915_MOCS_CACHED,
87 };
88 
89 /* Each region is a minimum of 16k, and there are at most 255 of them.
90  */
91 #define I915_NR_TEX_REGIONS 255	/* table size 2k - maximum due to use
92 				 * of chars for next/prev indices */
93 #define I915_LOG_MIN_TEX_REGION_SIZE 14
94 
95 typedef struct _drm_i915_init {
96 	enum {
97 		I915_INIT_DMA = 0x01,
98 		I915_CLEANUP_DMA = 0x02,
99 		I915_RESUME_DMA = 0x03
100 	} func;
101 	unsigned int mmio_offset;
102 	int sarea_priv_offset;
103 	unsigned int ring_start;
104 	unsigned int ring_end;
105 	unsigned int ring_size;
106 	unsigned int front_offset;
107 	unsigned int back_offset;
108 	unsigned int depth_offset;
109 	unsigned int w;
110 	unsigned int h;
111 	unsigned int pitch;
112 	unsigned int pitch_bits;
113 	unsigned int back_pitch;
114 	unsigned int depth_pitch;
115 	unsigned int cpp;
116 	unsigned int chipset;
117 } drm_i915_init_t;
118 
119 typedef struct _drm_i915_sarea {
120 	struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
121 	int last_upload;	/* last time texture was uploaded */
122 	int last_enqueue;	/* last time a buffer was enqueued */
123 	int last_dispatch;	/* age of the most recently dispatched buffer */
124 	int ctxOwner;		/* last context to upload state */
125 	int texAge;
126 	int pf_enabled;		/* is pageflipping allowed? */
127 	int pf_active;
128 	int pf_current_page;	/* which buffer is being displayed? */
129 	int perf_boxes;		/* performance boxes to be displayed */
130 	int width, height;      /* screen size in pixels */
131 
132 	drm_handle_t front_handle;
133 	int front_offset;
134 	int front_size;
135 
136 	drm_handle_t back_handle;
137 	int back_offset;
138 	int back_size;
139 
140 	drm_handle_t depth_handle;
141 	int depth_offset;
142 	int depth_size;
143 
144 	drm_handle_t tex_handle;
145 	int tex_offset;
146 	int tex_size;
147 	int log_tex_granularity;
148 	int pitch;
149 	int rotation;           /* 0, 90, 180 or 270 */
150 	int rotated_offset;
151 	int rotated_size;
152 	int rotated_pitch;
153 	int virtualX, virtualY;
154 
155 	unsigned int front_tiled;
156 	unsigned int back_tiled;
157 	unsigned int depth_tiled;
158 	unsigned int rotated_tiled;
159 	unsigned int rotated2_tiled;
160 
161 	int pipeA_x;
162 	int pipeA_y;
163 	int pipeA_w;
164 	int pipeA_h;
165 	int pipeB_x;
166 	int pipeB_y;
167 	int pipeB_w;
168 	int pipeB_h;
169 
170 	/* fill out some space for old userspace triple buffer */
171 	drm_handle_t unused_handle;
172 	__u32 unused1, unused2, unused3;
173 
174 	/* buffer object handles for static buffers. May change
175 	 * over the lifetime of the client.
176 	 */
177 	__u32 front_bo_handle;
178 	__u32 back_bo_handle;
179 	__u32 unused_bo_handle;
180 	__u32 depth_bo_handle;
181 
182 } drm_i915_sarea_t;
183 
184 /* due to userspace building against these headers we need some compat here */
185 #define planeA_x pipeA_x
186 #define planeA_y pipeA_y
187 #define planeA_w pipeA_w
188 #define planeA_h pipeA_h
189 #define planeB_x pipeB_x
190 #define planeB_y pipeB_y
191 #define planeB_w pipeB_w
192 #define planeB_h pipeB_h
193 
194 /* Flags for perf_boxes
195  */
196 #define I915_BOX_RING_EMPTY    0x1
197 #define I915_BOX_FLIP          0x2
198 #define I915_BOX_WAIT          0x4
199 #define I915_BOX_TEXTURE_LOAD  0x8
200 #define I915_BOX_LOST_CONTEXT  0x10
201 
202 /*
203  * i915 specific ioctls.
204  *
205  * The device specific ioctl range is [DRM_COMMAND_BASE, DRM_COMMAND_END) ie
206  * [0x40, 0xa0) (a0 is excluded). The numbers below are defined as offset
207  * against DRM_COMMAND_BASE and should be between [0x0, 0x60).
208  */
209 #define DRM_I915_INIT		0x00
210 #define DRM_I915_FLUSH		0x01
211 #define DRM_I915_FLIP		0x02
212 #define DRM_I915_BATCHBUFFER	0x03
213 #define DRM_I915_IRQ_EMIT	0x04
214 #define DRM_I915_IRQ_WAIT	0x05
215 #define DRM_I915_GETPARAM	0x06
216 #define DRM_I915_SETPARAM	0x07
217 #define DRM_I915_ALLOC		0x08
218 #define DRM_I915_FREE		0x09
219 #define DRM_I915_INIT_HEAP	0x0a
220 #define DRM_I915_CMDBUFFER	0x0b
221 #define DRM_I915_DESTROY_HEAP	0x0c
222 #define DRM_I915_SET_VBLANK_PIPE	0x0d
223 #define DRM_I915_GET_VBLANK_PIPE	0x0e
224 #define DRM_I915_VBLANK_SWAP	0x0f
225 #define DRM_I915_HWS_ADDR	0x11
226 #define DRM_I915_GEM_INIT	0x13
227 #define DRM_I915_GEM_EXECBUFFER	0x14
228 #define DRM_I915_GEM_PIN	0x15
229 #define DRM_I915_GEM_UNPIN	0x16
230 #define DRM_I915_GEM_BUSY	0x17
231 #define DRM_I915_GEM_THROTTLE	0x18
232 #define DRM_I915_GEM_ENTERVT	0x19
233 #define DRM_I915_GEM_LEAVEVT	0x1a
234 #define DRM_I915_GEM_CREATE	0x1b
235 #define DRM_I915_GEM_PREAD	0x1c
236 #define DRM_I915_GEM_PWRITE	0x1d
237 #define DRM_I915_GEM_MMAP	0x1e
238 #define DRM_I915_GEM_SET_DOMAIN	0x1f
239 #define DRM_I915_GEM_SW_FINISH	0x20
240 #define DRM_I915_GEM_SET_TILING	0x21
241 #define DRM_I915_GEM_GET_TILING	0x22
242 #define DRM_I915_GEM_GET_APERTURE 0x23
243 #define DRM_I915_GEM_MMAP_GTT	0x24
244 #define DRM_I915_GET_PIPE_FROM_CRTC_ID	0x25
245 #define DRM_I915_GEM_MADVISE	0x26
246 #define DRM_I915_OVERLAY_PUT_IMAGE	0x27
247 #define DRM_I915_OVERLAY_ATTRS	0x28
248 #define DRM_I915_GEM_EXECBUFFER2	0x29
249 #define DRM_I915_GEM_EXECBUFFER2_WR	DRM_I915_GEM_EXECBUFFER2
250 #define DRM_I915_GET_SPRITE_COLORKEY	0x2a
251 #define DRM_I915_SET_SPRITE_COLORKEY	0x2b
252 #define DRM_I915_GEM_WAIT	0x2c
253 #define DRM_I915_GEM_CONTEXT_CREATE	0x2d
254 #define DRM_I915_GEM_CONTEXT_DESTROY	0x2e
255 #define DRM_I915_GEM_SET_CACHING	0x2f
256 #define DRM_I915_GEM_GET_CACHING	0x30
257 #define DRM_I915_REG_READ		0x31
258 #define DRM_I915_GET_RESET_STATS	0x32
259 #define DRM_I915_GEM_USERPTR		0x33
260 #define DRM_I915_GEM_CONTEXT_GETPARAM	0x34
261 #define DRM_I915_GEM_CONTEXT_SETPARAM	0x35
262 #define DRM_I915_PERF_OPEN		0x36
263 #define DRM_I915_PERF_ADD_CONFIG	0x37
264 #define DRM_I915_PERF_REMOVE_CONFIG	0x38
265 
266 #define DRM_IOCTL_I915_INIT		DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
267 #define DRM_IOCTL_I915_FLUSH		DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLUSH)
268 #define DRM_IOCTL_I915_FLIP		DRM_IO ( DRM_COMMAND_BASE + DRM_I915_FLIP)
269 #define DRM_IOCTL_I915_BATCHBUFFER	DRM_IOW( DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
270 #define DRM_IOCTL_I915_IRQ_EMIT         DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
271 #define DRM_IOCTL_I915_IRQ_WAIT         DRM_IOW( DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
272 #define DRM_IOCTL_I915_GETPARAM         DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
273 #define DRM_IOCTL_I915_SETPARAM         DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
274 #define DRM_IOCTL_I915_ALLOC            DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
275 #define DRM_IOCTL_I915_FREE             DRM_IOW( DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
276 #define DRM_IOCTL_I915_INIT_HEAP        DRM_IOW( DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
277 #define DRM_IOCTL_I915_CMDBUFFER	DRM_IOW( DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
278 #define DRM_IOCTL_I915_DESTROY_HEAP	DRM_IOW( DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
279 #define DRM_IOCTL_I915_SET_VBLANK_PIPE	DRM_IOW( DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
280 #define DRM_IOCTL_I915_GET_VBLANK_PIPE	DRM_IOR( DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
281 #define DRM_IOCTL_I915_VBLANK_SWAP	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
282 #define DRM_IOCTL_I915_HWS_ADDR		DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
283 #define DRM_IOCTL_I915_GEM_INIT		DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
284 #define DRM_IOCTL_I915_GEM_EXECBUFFER	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
285 #define DRM_IOCTL_I915_GEM_EXECBUFFER2	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
286 #define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
287 #define DRM_IOCTL_I915_GEM_PIN		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
288 #define DRM_IOCTL_I915_GEM_UNPIN	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
289 #define DRM_IOCTL_I915_GEM_BUSY		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
290 #define DRM_IOCTL_I915_GEM_SET_CACHING		DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
291 #define DRM_IOCTL_I915_GEM_GET_CACHING		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
292 #define DRM_IOCTL_I915_GEM_THROTTLE	DRM_IO ( DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
293 #define DRM_IOCTL_I915_GEM_ENTERVT	DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
294 #define DRM_IOCTL_I915_GEM_LEAVEVT	DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
295 #define DRM_IOCTL_I915_GEM_CREATE	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
296 #define DRM_IOCTL_I915_GEM_PREAD	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
297 #define DRM_IOCTL_I915_GEM_PWRITE	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
298 #define DRM_IOCTL_I915_GEM_MMAP		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
299 #define DRM_IOCTL_I915_GEM_MMAP_GTT	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
300 #define DRM_IOCTL_I915_GEM_SET_DOMAIN	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
301 #define DRM_IOCTL_I915_GEM_SW_FINISH	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
302 #define DRM_IOCTL_I915_GEM_SET_TILING	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
303 #define DRM_IOCTL_I915_GEM_GET_TILING	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
304 #define DRM_IOCTL_I915_GEM_GET_APERTURE	DRM_IOR  (DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
305 #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
306 #define DRM_IOCTL_I915_GEM_MADVISE	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
307 #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
308 #define DRM_IOCTL_I915_OVERLAY_ATTRS	DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
309 #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
310 #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
311 #define DRM_IOCTL_I915_GEM_WAIT		DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
312 #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
313 #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY	DRM_IOW (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
314 #define DRM_IOCTL_I915_REG_READ			DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
315 #define DRM_IOCTL_I915_GET_RESET_STATS		DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
316 #define DRM_IOCTL_I915_GEM_USERPTR			DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
317 #define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
318 #define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM	DRM_IOWR (DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
319 #define DRM_IOCTL_I915_PERF_OPEN	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param)
320 #define DRM_IOCTL_I915_PERF_ADD_CONFIG	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_ADD_CONFIG, struct drm_i915_perf_oa_config)
321 #define DRM_IOCTL_I915_PERF_REMOVE_CONFIG	DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_REMOVE_CONFIG, __u64)
322 
323 /* Allow drivers to submit batchbuffers directly to hardware, relying
324  * on the security mechanisms provided by hardware.
325  */
326 typedef struct drm_i915_batchbuffer {
327 	int start;		/* agp offset */
328 	int used;		/* nr bytes in use */
329 	int DR1;		/* hw flags for GFX_OP_DRAWRECT_INFO */
330 	int DR4;		/* window origin for GFX_OP_DRAWRECT_INFO */
331 	int num_cliprects;	/* mulitpass with multiple cliprects? */
332 	struct drm_clip_rect __user *cliprects;	/* pointer to userspace cliprects */
333 } drm_i915_batchbuffer_t;
334 
335 /* As above, but pass a pointer to userspace buffer which can be
336  * validated by the kernel prior to sending to hardware.
337  */
338 typedef struct _drm_i915_cmdbuffer {
339 	char __user *buf;	/* pointer to userspace command buffer */
340 	int sz;			/* nr bytes in buf */
341 	int DR1;		/* hw flags for GFX_OP_DRAWRECT_INFO */
342 	int DR4;		/* window origin for GFX_OP_DRAWRECT_INFO */
343 	int num_cliprects;	/* mulitpass with multiple cliprects? */
344 	struct drm_clip_rect __user *cliprects;	/* pointer to userspace cliprects */
345 } drm_i915_cmdbuffer_t;
346 
347 /* Userspace can request & wait on irq's:
348  */
349 typedef struct drm_i915_irq_emit {
350 	int __user *irq_seq;
351 } drm_i915_irq_emit_t;
352 
353 typedef struct drm_i915_irq_wait {
354 	int irq_seq;
355 } drm_i915_irq_wait_t;
356 
357 /* Ioctl to query kernel params:
358  */
359 #define I915_PARAM_IRQ_ACTIVE            1
360 #define I915_PARAM_ALLOW_BATCHBUFFER     2
361 #define I915_PARAM_LAST_DISPATCH         3
362 #define I915_PARAM_CHIPSET_ID            4
363 #define I915_PARAM_HAS_GEM               5
364 #define I915_PARAM_NUM_FENCES_AVAIL      6
365 #define I915_PARAM_HAS_OVERLAY           7
366 #define I915_PARAM_HAS_PAGEFLIPPING	 8
367 #define I915_PARAM_HAS_EXECBUF2          9
368 #define I915_PARAM_HAS_BSD		 10
369 #define I915_PARAM_HAS_BLT		 11
370 #define I915_PARAM_HAS_RELAXED_FENCING	 12
371 #define I915_PARAM_HAS_COHERENT_RINGS	 13
372 #define I915_PARAM_HAS_EXEC_CONSTANTS	 14
373 #define I915_PARAM_HAS_RELAXED_DELTA	 15
374 #define I915_PARAM_HAS_GEN7_SOL_RESET	 16
375 #define I915_PARAM_HAS_LLC     	 	 17
376 #define I915_PARAM_HAS_ALIASING_PPGTT	 18
377 #define I915_PARAM_HAS_WAIT_TIMEOUT	 19
378 #define I915_PARAM_HAS_SEMAPHORES	 20
379 #define I915_PARAM_HAS_PRIME_VMAP_FLUSH	 21
380 #define I915_PARAM_HAS_VEBOX		 22
381 #define I915_PARAM_HAS_SECURE_BATCHES	 23
382 #define I915_PARAM_HAS_PINNED_BATCHES	 24
383 #define I915_PARAM_HAS_EXEC_NO_RELOC	 25
384 #define I915_PARAM_HAS_EXEC_HANDLE_LUT   26
385 #define I915_PARAM_HAS_WT     	 	 27
386 #define I915_PARAM_CMD_PARSER_VERSION	 28
387 #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
388 #define I915_PARAM_MMAP_VERSION          30
389 #define I915_PARAM_HAS_BSD2		 31
390 #define I915_PARAM_REVISION              32
391 #define I915_PARAM_SUBSLICE_TOTAL	 33
392 #define I915_PARAM_EU_TOTAL		 34
393 #define I915_PARAM_HAS_GPU_RESET	 35
394 #define I915_PARAM_HAS_RESOURCE_STREAMER 36
395 #define I915_PARAM_HAS_EXEC_SOFTPIN	 37
396 #define I915_PARAM_HAS_POOLED_EU	 38
397 #define I915_PARAM_MIN_EU_IN_POOL	 39
398 #define I915_PARAM_MMAP_GTT_VERSION	 40
399 
400 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports user defined execution
401  * priorities and the driver will attempt to execute batches in priority order.
402  */
403 #define I915_PARAM_HAS_SCHEDULER	 41
404 #define I915_PARAM_HUC_STATUS		 42
405 
406 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports the ability to opt-out of
407  * synchronisation with implicit fencing on individual objects.
408  * See EXEC_OBJECT_ASYNC.
409  */
410 #define I915_PARAM_HAS_EXEC_ASYNC	 43
411 
412 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports explicit fence support -
413  * both being able to pass in a sync_file fd to wait upon before executing,
414  * and being able to return a new sync_file fd that is signaled when the
415  * current request is complete. See I915_EXEC_FENCE_IN and I915_EXEC_FENCE_OUT.
416  */
417 #define I915_PARAM_HAS_EXEC_FENCE	 44
418 
419 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports the ability to capture
420  * user specified bufffers for post-mortem debugging of GPU hangs. See
421  * EXEC_OBJECT_CAPTURE.
422  */
423 #define I915_PARAM_HAS_EXEC_CAPTURE	 45
424 
425 #define I915_PARAM_SLICE_MASK		 46
426 
427 /* Assuming it's uniform for each slice, this queries the mask of subslices
428  * per-slice for this system.
429  */
430 #define I915_PARAM_SUBSLICE_MASK	 47
431 
432 /*
433  * Query whether DRM_I915_GEM_EXECBUFFER2 supports supplying the batch buffer
434  * as the first execobject as opposed to the last. See I915_EXEC_BATCH_FIRST.
435  */
436 #define I915_PARAM_HAS_EXEC_BATCH_FIRST	 48
437 
438 /* Query whether DRM_I915_GEM_EXECBUFFER2 supports supplying an array of
439  * drm_i915_gem_exec_fence structures.  See I915_EXEC_FENCE_ARRAY.
440  */
441 #define I915_PARAM_HAS_EXEC_FENCE_ARRAY  49
442 
443 typedef struct drm_i915_getparam {
444 	__s32 param;
445 	/*
446 	 * WARNING: Using pointers instead of fixed-size u64 means we need to write
447 	 * compat32 code. Don't repeat this mistake.
448 	 */
449 	int __user *value;
450 } drm_i915_getparam_t;
451 
452 /* Ioctl to set kernel params:
453  */
454 #define I915_SETPARAM_USE_MI_BATCHBUFFER_START            1
455 #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY             2
456 #define I915_SETPARAM_ALLOW_BATCHBUFFER                   3
457 #define I915_SETPARAM_NUM_USED_FENCES                     4
458 
459 typedef struct drm_i915_setparam {
460 	int param;
461 	int value;
462 } drm_i915_setparam_t;
463 
464 /* A memory manager for regions of shared memory:
465  */
466 #define I915_MEM_REGION_AGP 1
467 
468 typedef struct drm_i915_mem_alloc {
469 	int region;
470 	int alignment;
471 	int size;
472 	int __user *region_offset;	/* offset from start of fb or agp */
473 } drm_i915_mem_alloc_t;
474 
475 typedef struct drm_i915_mem_free {
476 	int region;
477 	int region_offset;
478 } drm_i915_mem_free_t;
479 
480 typedef struct drm_i915_mem_init_heap {
481 	int region;
482 	int size;
483 	int start;
484 } drm_i915_mem_init_heap_t;
485 
486 /* Allow memory manager to be torn down and re-initialized (eg on
487  * rotate):
488  */
489 typedef struct drm_i915_mem_destroy_heap {
490 	int region;
491 } drm_i915_mem_destroy_heap_t;
492 
493 /* Allow X server to configure which pipes to monitor for vblank signals
494  */
495 #define	DRM_I915_VBLANK_PIPE_A	1
496 #define	DRM_I915_VBLANK_PIPE_B	2
497 
498 typedef struct drm_i915_vblank_pipe {
499 	int pipe;
500 } drm_i915_vblank_pipe_t;
501 
502 /* Schedule buffer swap at given vertical blank:
503  */
504 typedef struct drm_i915_vblank_swap {
505 	drm_drawable_t drawable;
506 	enum drm_vblank_seq_type seqtype;
507 	unsigned int sequence;
508 } drm_i915_vblank_swap_t;
509 
510 typedef struct drm_i915_hws_addr {
511 	__u64 addr;
512 } drm_i915_hws_addr_t;
513 
514 struct drm_i915_gem_init {
515 	/**
516 	 * Beginning offset in the GTT to be managed by the DRM memory
517 	 * manager.
518 	 */
519 	__u64 gtt_start;
520 	/**
521 	 * Ending offset in the GTT to be managed by the DRM memory
522 	 * manager.
523 	 */
524 	__u64 gtt_end;
525 };
526 
527 struct drm_i915_gem_create {
528 	/**
529 	 * Requested size for the object.
530 	 *
531 	 * The (page-aligned) allocated size for the object will be returned.
532 	 */
533 	__u64 size;
534 	/**
535 	 * Returned handle for the object.
536 	 *
537 	 * Object handles are nonzero.
538 	 */
539 	__u32 handle;
540 	__u32 pad;
541 };
542 
543 struct drm_i915_gem_pread {
544 	/** Handle for the object being read. */
545 	__u32 handle;
546 	__u32 pad;
547 	/** Offset into the object to read from */
548 	__u64 offset;
549 	/** Length of data to read */
550 	__u64 size;
551 	/**
552 	 * Pointer to write the data into.
553 	 *
554 	 * This is a fixed-size type for 32/64 compatibility.
555 	 */
556 	__u64 data_ptr;
557 };
558 
559 struct drm_i915_gem_pwrite {
560 	/** Handle for the object being written to. */
561 	__u32 handle;
562 	__u32 pad;
563 	/** Offset into the object to write to */
564 	__u64 offset;
565 	/** Length of data to write */
566 	__u64 size;
567 	/**
568 	 * Pointer to read the data from.
569 	 *
570 	 * This is a fixed-size type for 32/64 compatibility.
571 	 */
572 	__u64 data_ptr;
573 };
574 
575 struct drm_i915_gem_mmap {
576 	/** Handle for the object being mapped. */
577 	__u32 handle;
578 	__u32 pad;
579 	/** Offset in the object to map. */
580 	__u64 offset;
581 	/**
582 	 * Length of data to map.
583 	 *
584 	 * The value will be page-aligned.
585 	 */
586 	__u64 size;
587 	/**
588 	 * Returned pointer the data was mapped at.
589 	 *
590 	 * This is a fixed-size type for 32/64 compatibility.
591 	 */
592 	__u64 addr_ptr;
593 
594 	/**
595 	 * Flags for extended behaviour.
596 	 *
597 	 * Added in version 2.
598 	 */
599 	__u64 flags;
600 #define I915_MMAP_WC 0x1
601 };
602 
603 struct drm_i915_gem_mmap_gtt {
604 	/** Handle for the object being mapped. */
605 	__u32 handle;
606 	__u32 pad;
607 	/**
608 	 * Fake offset to use for subsequent mmap call
609 	 *
610 	 * This is a fixed-size type for 32/64 compatibility.
611 	 */
612 	__u64 offset;
613 };
614 
615 struct drm_i915_gem_set_domain {
616 	/** Handle for the object */
617 	__u32 handle;
618 
619 	/** New read domains */
620 	__u32 read_domains;
621 
622 	/** New write domain */
623 	__u32 write_domain;
624 };
625 
626 struct drm_i915_gem_sw_finish {
627 	/** Handle for the object */
628 	__u32 handle;
629 };
630 
631 struct drm_i915_gem_relocation_entry {
632 	/**
633 	 * Handle of the buffer being pointed to by this relocation entry.
634 	 *
635 	 * It's appealing to make this be an index into the mm_validate_entry
636 	 * list to refer to the buffer, but this allows the driver to create
637 	 * a relocation list for state buffers and not re-write it per
638 	 * exec using the buffer.
639 	 */
640 	__u32 target_handle;
641 
642 	/**
643 	 * Value to be added to the offset of the target buffer to make up
644 	 * the relocation entry.
645 	 */
646 	__u32 delta;
647 
648 	/** Offset in the buffer the relocation entry will be written into */
649 	__u64 offset;
650 
651 	/**
652 	 * Offset value of the target buffer that the relocation entry was last
653 	 * written as.
654 	 *
655 	 * If the buffer has the same offset as last time, we can skip syncing
656 	 * and writing the relocation.  This value is written back out by
657 	 * the execbuffer ioctl when the relocation is written.
658 	 */
659 	__u64 presumed_offset;
660 
661 	/**
662 	 * Target memory domains read by this operation.
663 	 */
664 	__u32 read_domains;
665 
666 	/**
667 	 * Target memory domains written by this operation.
668 	 *
669 	 * Note that only one domain may be written by the whole
670 	 * execbuffer operation, so that where there are conflicts,
671 	 * the application will get -EINVAL back.
672 	 */
673 	__u32 write_domain;
674 };
675 
676 /** @{
677  * Intel memory domains
678  *
679  * Most of these just align with the various caches in
680  * the system and are used to flush and invalidate as
681  * objects end up cached in different domains.
682  */
683 /** CPU cache */
684 #define I915_GEM_DOMAIN_CPU		0x00000001
685 /** Render cache, used by 2D and 3D drawing */
686 #define I915_GEM_DOMAIN_RENDER		0x00000002
687 /** Sampler cache, used by texture engine */
688 #define I915_GEM_DOMAIN_SAMPLER		0x00000004
689 /** Command queue, used to load batch buffers */
690 #define I915_GEM_DOMAIN_COMMAND		0x00000008
691 /** Instruction cache, used by shader programs */
692 #define I915_GEM_DOMAIN_INSTRUCTION	0x00000010
693 /** Vertex address cache */
694 #define I915_GEM_DOMAIN_VERTEX		0x00000020
695 /** GTT domain - aperture and scanout */
696 #define I915_GEM_DOMAIN_GTT		0x00000040
697 /** WC domain - uncached access */
698 #define I915_GEM_DOMAIN_WC		0x00000080
699 /** @} */
700 
701 struct drm_i915_gem_exec_object {
702 	/**
703 	 * User's handle for a buffer to be bound into the GTT for this
704 	 * operation.
705 	 */
706 	__u32 handle;
707 
708 	/** Number of relocations to be performed on this buffer */
709 	__u32 relocation_count;
710 	/**
711 	 * Pointer to array of struct drm_i915_gem_relocation_entry containing
712 	 * the relocations to be performed in this buffer.
713 	 */
714 	__u64 relocs_ptr;
715 
716 	/** Required alignment in graphics aperture */
717 	__u64 alignment;
718 
719 	/**
720 	 * Returned value of the updated offset of the object, for future
721 	 * presumed_offset writes.
722 	 */
723 	__u64 offset;
724 };
725 
726 struct drm_i915_gem_execbuffer {
727 	/**
728 	 * List of buffers to be validated with their relocations to be
729 	 * performend on them.
730 	 *
731 	 * This is a pointer to an array of struct drm_i915_gem_validate_entry.
732 	 *
733 	 * These buffers must be listed in an order such that all relocations
734 	 * a buffer is performing refer to buffers that have already appeared
735 	 * in the validate list.
736 	 */
737 	__u64 buffers_ptr;
738 	__u32 buffer_count;
739 
740 	/** Offset in the batchbuffer to start execution from. */
741 	__u32 batch_start_offset;
742 	/** Bytes used in batchbuffer from batch_start_offset */
743 	__u32 batch_len;
744 	__u32 DR1;
745 	__u32 DR4;
746 	__u32 num_cliprects;
747 	/** This is a struct drm_clip_rect *cliprects */
748 	__u64 cliprects_ptr;
749 };
750 
751 struct drm_i915_gem_exec_object2 {
752 	/**
753 	 * User's handle for a buffer to be bound into the GTT for this
754 	 * operation.
755 	 */
756 	__u32 handle;
757 
758 	/** Number of relocations to be performed on this buffer */
759 	__u32 relocation_count;
760 	/**
761 	 * Pointer to array of struct drm_i915_gem_relocation_entry containing
762 	 * the relocations to be performed in this buffer.
763 	 */
764 	__u64 relocs_ptr;
765 
766 	/** Required alignment in graphics aperture */
767 	__u64 alignment;
768 
769 	/**
770 	 * When the EXEC_OBJECT_PINNED flag is specified this is populated by
771 	 * the user with the GTT offset at which this object will be pinned.
772 	 * When the I915_EXEC_NO_RELOC flag is specified this must contain the
773 	 * presumed_offset of the object.
774 	 * During execbuffer2 the kernel populates it with the value of the
775 	 * current GTT offset of the object, for future presumed_offset writes.
776 	 */
777 	__u64 offset;
778 
779 #define EXEC_OBJECT_NEEDS_FENCE		 (1<<0)
780 #define EXEC_OBJECT_NEEDS_GTT		 (1<<1)
781 #define EXEC_OBJECT_WRITE		 (1<<2)
782 #define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1<<3)
783 #define EXEC_OBJECT_PINNED		 (1<<4)
784 #define EXEC_OBJECT_PAD_TO_SIZE		 (1<<5)
785 /* The kernel implicitly tracks GPU activity on all GEM objects, and
786  * synchronises operations with outstanding rendering. This includes
787  * rendering on other devices if exported via dma-buf. However, sometimes
788  * this tracking is too coarse and the user knows better. For example,
789  * if the object is split into non-overlapping ranges shared between different
790  * clients or engines (i.e. suballocating objects), the implicit tracking
791  * by kernel assumes that each operation affects the whole object rather
792  * than an individual range, causing needless synchronisation between clients.
793  * The kernel will also forgo any CPU cache flushes prior to rendering from
794  * the object as the client is expected to be also handling such domain
795  * tracking.
796  *
797  * The kernel maintains the implicit tracking in order to manage resources
798  * used by the GPU - this flag only disables the synchronisation prior to
799  * rendering with this object in this execbuf.
800  *
801  * Opting out of implicit synhronisation requires the user to do its own
802  * explicit tracking to avoid rendering corruption. See, for example,
803  * I915_PARAM_HAS_EXEC_FENCE to order execbufs and execute them asynchronously.
804  */
805 #define EXEC_OBJECT_ASYNC		(1<<6)
806 /* Request that the contents of this execobject be copied into the error
807  * state upon a GPU hang involving this batch for post-mortem debugging.
808  * These buffers are recorded in no particular order as "user" in
809  * /sys/class/drm/cardN/error. Query I915_PARAM_HAS_EXEC_CAPTURE to see
810  * if the kernel supports this flag.
811  */
812 #define EXEC_OBJECT_CAPTURE		(1<<7)
813 /* All remaining bits are MBZ and RESERVED FOR FUTURE USE */
814 #define __EXEC_OBJECT_UNKNOWN_FLAGS -(EXEC_OBJECT_CAPTURE<<1)
815 	__u64 flags;
816 
817 	union {
818 		__u64 rsvd1;
819 		__u64 pad_to_size;
820 	};
821 	__u64 rsvd2;
822 };
823 
824 struct drm_i915_gem_exec_fence {
825 	/**
826 	 * User's handle for a drm_syncobj to wait on or signal.
827 	 */
828 	__u32 handle;
829 
830 #define I915_EXEC_FENCE_WAIT            (1<<0)
831 #define I915_EXEC_FENCE_SIGNAL          (1<<1)
832 #define __I915_EXEC_FENCE_UNKNOWN_FLAGS (-(I915_EXEC_FENCE_SIGNAL << 1))
833 	__u32 flags;
834 };
835 
836 struct drm_i915_gem_execbuffer2 {
837 	/**
838 	 * List of gem_exec_object2 structs
839 	 */
840 	__u64 buffers_ptr;
841 	__u32 buffer_count;
842 
843 	/** Offset in the batchbuffer to start execution from. */
844 	__u32 batch_start_offset;
845 	/** Bytes used in batchbuffer from batch_start_offset */
846 	__u32 batch_len;
847 	__u32 DR1;
848 	__u32 DR4;
849 	__u32 num_cliprects;
850 	/**
851 	 * This is a struct drm_clip_rect *cliprects if I915_EXEC_FENCE_ARRAY
852 	 * is not set.  If I915_EXEC_FENCE_ARRAY is set, then this is a
853 	 * struct drm_i915_gem_exec_fence *fences.
854 	 */
855 	__u64 cliprects_ptr;
856 #define I915_EXEC_RING_MASK              (7<<0)
857 #define I915_EXEC_DEFAULT                (0<<0)
858 #define I915_EXEC_RENDER                 (1<<0)
859 #define I915_EXEC_BSD                    (2<<0)
860 #define I915_EXEC_BLT                    (3<<0)
861 #define I915_EXEC_VEBOX                  (4<<0)
862 
863 /* Used for switching the constants addressing mode on gen4+ RENDER ring.
864  * Gen6+ only supports relative addressing to dynamic state (default) and
865  * absolute addressing.
866  *
867  * These flags are ignored for the BSD and BLT rings.
868  */
869 #define I915_EXEC_CONSTANTS_MASK 	(3<<6)
870 #define I915_EXEC_CONSTANTS_REL_GENERAL (0<<6) /* default */
871 #define I915_EXEC_CONSTANTS_ABSOLUTE 	(1<<6)
872 #define I915_EXEC_CONSTANTS_REL_SURFACE (2<<6) /* gen4/5 only */
873 	__u64 flags;
874 	__u64 rsvd1; /* now used for context info */
875 	__u64 rsvd2;
876 };
877 
878 /** Resets the SO write offset registers for transform feedback on gen7. */
879 #define I915_EXEC_GEN7_SOL_RESET	(1<<8)
880 
881 /** Request a privileged ("secure") batch buffer. Note only available for
882  * DRM_ROOT_ONLY | DRM_MASTER processes.
883  */
884 #define I915_EXEC_SECURE		(1<<9)
885 
886 /** Inform the kernel that the batch is and will always be pinned. This
887  * negates the requirement for a workaround to be performed to avoid
888  * an incoherent CS (such as can be found on 830/845). If this flag is
889  * not passed, the kernel will endeavour to make sure the batch is
890  * coherent with the CS before execution. If this flag is passed,
891  * userspace assumes the responsibility for ensuring the same.
892  */
893 #define I915_EXEC_IS_PINNED		(1<<10)
894 
895 /** Provide a hint to the kernel that the command stream and auxiliary
896  * state buffers already holds the correct presumed addresses and so the
897  * relocation process may be skipped if no buffers need to be moved in
898  * preparation for the execbuffer.
899  */
900 #define I915_EXEC_NO_RELOC		(1<<11)
901 
902 /** Use the reloc.handle as an index into the exec object array rather
903  * than as the per-file handle.
904  */
905 #define I915_EXEC_HANDLE_LUT		(1<<12)
906 
907 /** Used for switching BSD rings on the platforms with two BSD rings */
908 #define I915_EXEC_BSD_SHIFT	 (13)
909 #define I915_EXEC_BSD_MASK	 (3 << I915_EXEC_BSD_SHIFT)
910 /* default ping-pong mode */
911 #define I915_EXEC_BSD_DEFAULT	 (0 << I915_EXEC_BSD_SHIFT)
912 #define I915_EXEC_BSD_RING1	 (1 << I915_EXEC_BSD_SHIFT)
913 #define I915_EXEC_BSD_RING2	 (2 << I915_EXEC_BSD_SHIFT)
914 
915 /** Tell the kernel that the batchbuffer is processed by
916  *  the resource streamer.
917  */
918 #define I915_EXEC_RESOURCE_STREAMER     (1<<15)
919 
920 /* Setting I915_EXEC_FENCE_IN implies that lower_32_bits(rsvd2) represent
921  * a sync_file fd to wait upon (in a nonblocking manner) prior to executing
922  * the batch.
923  *
924  * Returns -EINVAL if the sync_file fd cannot be found.
925  */
926 #define I915_EXEC_FENCE_IN		(1<<16)
927 
928 /* Setting I915_EXEC_FENCE_OUT causes the ioctl to return a sync_file fd
929  * in the upper_32_bits(rsvd2) upon success. Ownership of the fd is given
930  * to the caller, and it should be close() after use. (The fd is a regular
931  * file descriptor and will be cleaned up on process termination. It holds
932  * a reference to the request, but nothing else.)
933  *
934  * The sync_file fd can be combined with other sync_file and passed either
935  * to execbuf using I915_EXEC_FENCE_IN, to atomic KMS ioctls (so that a flip
936  * will only occur after this request completes), or to other devices.
937  *
938  * Using I915_EXEC_FENCE_OUT requires use of
939  * DRM_IOCTL_I915_GEM_EXECBUFFER2_WR ioctl so that the result is written
940  * back to userspace. Failure to do so will cause the out-fence to always
941  * be reported as zero, and the real fence fd to be leaked.
942  */
943 #define I915_EXEC_FENCE_OUT		(1<<17)
944 
945 /*
946  * Traditionally the execbuf ioctl has only considered the final element in
947  * the execobject[] to be the executable batch. Often though, the client
948  * will known the batch object prior to construction and being able to place
949  * it into the execobject[] array first can simplify the relocation tracking.
950  * Setting I915_EXEC_BATCH_FIRST tells execbuf to use element 0 of the
951  * execobject[] as the * batch instead (the default is to use the last
952  * element).
953  */
954 #define I915_EXEC_BATCH_FIRST		(1<<18)
955 
956 /* Setting I915_FENCE_ARRAY implies that num_cliprects and cliprects_ptr
957  * define an array of i915_gem_exec_fence structures which specify a set of
958  * dma fences to wait upon or signal.
959  */
960 #define I915_EXEC_FENCE_ARRAY   (1<<19)
961 
962 #define __I915_EXEC_UNKNOWN_FLAGS (-(I915_EXEC_FENCE_ARRAY<<1))
963 
964 #define I915_EXEC_CONTEXT_ID_MASK	(0xffffffff)
965 #define i915_execbuffer2_set_context_id(eb2, context) \
966 	(eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
967 #define i915_execbuffer2_get_context_id(eb2) \
968 	((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
969 
970 struct drm_i915_gem_pin {
971 	/** Handle of the buffer to be pinned. */
972 	__u32 handle;
973 	__u32 pad;
974 
975 	/** alignment required within the aperture */
976 	__u64 alignment;
977 
978 	/** Returned GTT offset of the buffer. */
979 	__u64 offset;
980 };
981 
982 struct drm_i915_gem_unpin {
983 	/** Handle of the buffer to be unpinned. */
984 	__u32 handle;
985 	__u32 pad;
986 };
987 
988 struct drm_i915_gem_busy {
989 	/** Handle of the buffer to check for busy */
990 	__u32 handle;
991 
992 	/** Return busy status
993 	 *
994 	 * A return of 0 implies that the object is idle (after
995 	 * having flushed any pending activity), and a non-zero return that
996 	 * the object is still in-flight on the GPU. (The GPU has not yet
997 	 * signaled completion for all pending requests that reference the
998 	 * object.) An object is guaranteed to become idle eventually (so
999 	 * long as no new GPU commands are executed upon it). Due to the
1000 	 * asynchronous nature of the hardware, an object reported
1001 	 * as busy may become idle before the ioctl is completed.
1002 	 *
1003 	 * Furthermore, if the object is busy, which engine is busy is only
1004 	 * provided as a guide. There are race conditions which prevent the
1005 	 * report of which engines are busy from being always accurate.
1006 	 * However, the converse is not true. If the object is idle, the
1007 	 * result of the ioctl, that all engines are idle, is accurate.
1008 	 *
1009 	 * The returned dword is split into two fields to indicate both
1010 	 * the engines on which the object is being read, and the
1011 	 * engine on which it is currently being written (if any).
1012 	 *
1013 	 * The low word (bits 0:15) indicate if the object is being written
1014 	 * to by any engine (there can only be one, as the GEM implicit
1015 	 * synchronisation rules force writes to be serialised). Only the
1016 	 * engine for the last write is reported.
1017 	 *
1018 	 * The high word (bits 16:31) are a bitmask of which engines are
1019 	 * currently reading from the object. Multiple engines may be
1020 	 * reading from the object simultaneously.
1021 	 *
1022 	 * The value of each engine is the same as specified in the
1023 	 * EXECBUFFER2 ioctl, i.e. I915_EXEC_RENDER, I915_EXEC_BSD etc.
1024 	 * Note I915_EXEC_DEFAULT is a symbolic value and is mapped to
1025 	 * the I915_EXEC_RENDER engine for execution, and so it is never
1026 	 * reported as active itself. Some hardware may have parallel
1027 	 * execution engines, e.g. multiple media engines, which are
1028 	 * mapped to the same identifier in the EXECBUFFER2 ioctl and
1029 	 * so are not separately reported for busyness.
1030 	 *
1031 	 * Caveat emptor:
1032 	 * Only the boolean result of this query is reliable; that is whether
1033 	 * the object is idle or busy. The report of which engines are busy
1034 	 * should be only used as a heuristic.
1035 	 */
1036 	__u32 busy;
1037 };
1038 
1039 /**
1040  * I915_CACHING_NONE
1041  *
1042  * GPU access is not coherent with cpu caches. Default for machines without an
1043  * LLC.
1044  */
1045 #define I915_CACHING_NONE		0
1046 /**
1047  * I915_CACHING_CACHED
1048  *
1049  * GPU access is coherent with cpu caches and furthermore the data is cached in
1050  * last-level caches shared between cpu cores and the gpu GT. Default on
1051  * machines with HAS_LLC.
1052  */
1053 #define I915_CACHING_CACHED		1
1054 /**
1055  * I915_CACHING_DISPLAY
1056  *
1057  * Special GPU caching mode which is coherent with the scanout engines.
1058  * Transparently falls back to I915_CACHING_NONE on platforms where no special
1059  * cache mode (like write-through or gfdt flushing) is available. The kernel
1060  * automatically sets this mode when using a buffer as a scanout target.
1061  * Userspace can manually set this mode to avoid a costly stall and clflush in
1062  * the hotpath of drawing the first frame.
1063  */
1064 #define I915_CACHING_DISPLAY		2
1065 
1066 struct drm_i915_gem_caching {
1067 	/**
1068 	 * Handle of the buffer to set/get the caching level of. */
1069 	__u32 handle;
1070 
1071 	/**
1072 	 * Cacheing level to apply or return value
1073 	 *
1074 	 * bits0-15 are for generic caching control (i.e. the above defined
1075 	 * values). bits16-31 are reserved for platform-specific variations
1076 	 * (e.g. l3$ caching on gen7). */
1077 	__u32 caching;
1078 };
1079 
1080 #define I915_TILING_NONE	0
1081 #define I915_TILING_X		1
1082 #define I915_TILING_Y		2
1083 #define I915_TILING_LAST	I915_TILING_Y
1084 
1085 #define I915_BIT_6_SWIZZLE_NONE		0
1086 #define I915_BIT_6_SWIZZLE_9		1
1087 #define I915_BIT_6_SWIZZLE_9_10		2
1088 #define I915_BIT_6_SWIZZLE_9_11		3
1089 #define I915_BIT_6_SWIZZLE_9_10_11	4
1090 /* Not seen by userland */
1091 #define I915_BIT_6_SWIZZLE_UNKNOWN	5
1092 /* Seen by userland. */
1093 #define I915_BIT_6_SWIZZLE_9_17		6
1094 #define I915_BIT_6_SWIZZLE_9_10_17	7
1095 
1096 struct drm_i915_gem_set_tiling {
1097 	/** Handle of the buffer to have its tiling state updated */
1098 	__u32 handle;
1099 
1100 	/**
1101 	 * Tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
1102 	 * I915_TILING_Y).
1103 	 *
1104 	 * This value is to be set on request, and will be updated by the
1105 	 * kernel on successful return with the actual chosen tiling layout.
1106 	 *
1107 	 * The tiling mode may be demoted to I915_TILING_NONE when the system
1108 	 * has bit 6 swizzling that can't be managed correctly by GEM.
1109 	 *
1110 	 * Buffer contents become undefined when changing tiling_mode.
1111 	 */
1112 	__u32 tiling_mode;
1113 
1114 	/**
1115 	 * Stride in bytes for the object when in I915_TILING_X or
1116 	 * I915_TILING_Y.
1117 	 */
1118 	__u32 stride;
1119 
1120 	/**
1121 	 * Returned address bit 6 swizzling required for CPU access through
1122 	 * mmap mapping.
1123 	 */
1124 	__u32 swizzle_mode;
1125 };
1126 
1127 struct drm_i915_gem_get_tiling {
1128 	/** Handle of the buffer to get tiling state for. */
1129 	__u32 handle;
1130 
1131 	/**
1132 	 * Current tiling mode for the object (I915_TILING_NONE, I915_TILING_X,
1133 	 * I915_TILING_Y).
1134 	 */
1135 	__u32 tiling_mode;
1136 
1137 	/**
1138 	 * Returned address bit 6 swizzling required for CPU access through
1139 	 * mmap mapping.
1140 	 */
1141 	__u32 swizzle_mode;
1142 
1143 	/**
1144 	 * Returned address bit 6 swizzling required for CPU access through
1145 	 * mmap mapping whilst bound.
1146 	 */
1147 	__u32 phys_swizzle_mode;
1148 };
1149 
1150 struct drm_i915_gem_get_aperture {
1151 	/** Total size of the aperture used by i915_gem_execbuffer, in bytes */
1152 	__u64 aper_size;
1153 
1154 	/**
1155 	 * Available space in the aperture used by i915_gem_execbuffer, in
1156 	 * bytes
1157 	 */
1158 	__u64 aper_available_size;
1159 };
1160 
1161 struct drm_i915_get_pipe_from_crtc_id {
1162 	/** ID of CRTC being requested **/
1163 	__u32 crtc_id;
1164 
1165 	/** pipe of requested CRTC **/
1166 	__u32 pipe;
1167 };
1168 
1169 #define I915_MADV_WILLNEED 0
1170 #define I915_MADV_DONTNEED 1
1171 #define __I915_MADV_PURGED 2 /* internal state */
1172 
1173 struct drm_i915_gem_madvise {
1174 	/** Handle of the buffer to change the backing store advice */
1175 	__u32 handle;
1176 
1177 	/* Advice: either the buffer will be needed again in the near future,
1178 	 *         or wont be and could be discarded under memory pressure.
1179 	 */
1180 	__u32 madv;
1181 
1182 	/** Whether the backing store still exists. */
1183 	__u32 retained;
1184 };
1185 
1186 /* flags */
1187 #define I915_OVERLAY_TYPE_MASK 		0xff
1188 #define I915_OVERLAY_YUV_PLANAR 	0x01
1189 #define I915_OVERLAY_YUV_PACKED 	0x02
1190 #define I915_OVERLAY_RGB		0x03
1191 
1192 #define I915_OVERLAY_DEPTH_MASK		0xff00
1193 #define I915_OVERLAY_RGB24		0x1000
1194 #define I915_OVERLAY_RGB16		0x2000
1195 #define I915_OVERLAY_RGB15		0x3000
1196 #define I915_OVERLAY_YUV422		0x0100
1197 #define I915_OVERLAY_YUV411		0x0200
1198 #define I915_OVERLAY_YUV420		0x0300
1199 #define I915_OVERLAY_YUV410		0x0400
1200 
1201 #define I915_OVERLAY_SWAP_MASK		0xff0000
1202 #define I915_OVERLAY_NO_SWAP		0x000000
1203 #define I915_OVERLAY_UV_SWAP		0x010000
1204 #define I915_OVERLAY_Y_SWAP		0x020000
1205 #define I915_OVERLAY_Y_AND_UV_SWAP	0x030000
1206 
1207 #define I915_OVERLAY_FLAGS_MASK		0xff000000
1208 #define I915_OVERLAY_ENABLE		0x01000000
1209 
1210 struct drm_intel_overlay_put_image {
1211 	/* various flags and src format description */
1212 	__u32 flags;
1213 	/* source picture description */
1214 	__u32 bo_handle;
1215 	/* stride values and offsets are in bytes, buffer relative */
1216 	__u16 stride_Y; /* stride for packed formats */
1217 	__u16 stride_UV;
1218 	__u32 offset_Y; /* offset for packet formats */
1219 	__u32 offset_U;
1220 	__u32 offset_V;
1221 	/* in pixels */
1222 	__u16 src_width;
1223 	__u16 src_height;
1224 	/* to compensate the scaling factors for partially covered surfaces */
1225 	__u16 src_scan_width;
1226 	__u16 src_scan_height;
1227 	/* output crtc description */
1228 	__u32 crtc_id;
1229 	__u16 dst_x;
1230 	__u16 dst_y;
1231 	__u16 dst_width;
1232 	__u16 dst_height;
1233 };
1234 
1235 /* flags */
1236 #define I915_OVERLAY_UPDATE_ATTRS	(1<<0)
1237 #define I915_OVERLAY_UPDATE_GAMMA	(1<<1)
1238 #define I915_OVERLAY_DISABLE_DEST_COLORKEY	(1<<2)
1239 struct drm_intel_overlay_attrs {
1240 	__u32 flags;
1241 	__u32 color_key;
1242 	__s32 brightness;
1243 	__u32 contrast;
1244 	__u32 saturation;
1245 	__u32 gamma0;
1246 	__u32 gamma1;
1247 	__u32 gamma2;
1248 	__u32 gamma3;
1249 	__u32 gamma4;
1250 	__u32 gamma5;
1251 };
1252 
1253 /*
1254  * Intel sprite handling
1255  *
1256  * Color keying works with a min/mask/max tuple.  Both source and destination
1257  * color keying is allowed.
1258  *
1259  * Source keying:
1260  * Sprite pixels within the min & max values, masked against the color channels
1261  * specified in the mask field, will be transparent.  All other pixels will
1262  * be displayed on top of the primary plane.  For RGB surfaces, only the min
1263  * and mask fields will be used; ranged compares are not allowed.
1264  *
1265  * Destination keying:
1266  * Primary plane pixels that match the min value, masked against the color
1267  * channels specified in the mask field, will be replaced by corresponding
1268  * pixels from the sprite plane.
1269  *
1270  * Note that source & destination keying are exclusive; only one can be
1271  * active on a given plane.
1272  */
1273 
1274 #define I915_SET_COLORKEY_NONE		(1<<0) /* disable color key matching */
1275 #define I915_SET_COLORKEY_DESTINATION	(1<<1)
1276 #define I915_SET_COLORKEY_SOURCE	(1<<2)
1277 struct drm_intel_sprite_colorkey {
1278 	__u32 plane_id;
1279 	__u32 min_value;
1280 	__u32 channel_mask;
1281 	__u32 max_value;
1282 	__u32 flags;
1283 };
1284 
1285 struct drm_i915_gem_wait {
1286 	/** Handle of BO we shall wait on */
1287 	__u32 bo_handle;
1288 	__u32 flags;
1289 	/** Number of nanoseconds to wait, Returns time remaining. */
1290 	__s64 timeout_ns;
1291 };
1292 
1293 struct drm_i915_gem_context_create {
1294 	/*  output: id of new context*/
1295 	__u32 ctx_id;
1296 	__u32 pad;
1297 };
1298 
1299 struct drm_i915_gem_context_destroy {
1300 	__u32 ctx_id;
1301 	__u32 pad;
1302 };
1303 
1304 struct drm_i915_reg_read {
1305 	/*
1306 	 * Register offset.
1307 	 * For 64bit wide registers where the upper 32bits don't immediately
1308 	 * follow the lower 32bits, the offset of the lower 32bits must
1309 	 * be specified
1310 	 */
1311 	__u64 offset;
1312 	__u64 val; /* Return value */
1313 };
1314 /* Known registers:
1315  *
1316  * Render engine timestamp - 0x2358 + 64bit - gen7+
1317  * - Note this register returns an invalid value if using the default
1318  *   single instruction 8byte read, in order to workaround that use
1319  *   offset (0x2538 | 1) instead.
1320  *
1321  */
1322 
1323 struct drm_i915_reset_stats {
1324 	__u32 ctx_id;
1325 	__u32 flags;
1326 
1327 	/* All resets since boot/module reload, for all contexts */
1328 	__u32 reset_count;
1329 
1330 	/* Number of batches lost when active in GPU, for this context */
1331 	__u32 batch_active;
1332 
1333 	/* Number of batches lost pending for execution, for this context */
1334 	__u32 batch_pending;
1335 
1336 	__u32 pad;
1337 };
1338 
1339 struct drm_i915_gem_userptr {
1340 	__u64 user_ptr;
1341 	__u64 user_size;
1342 	__u32 flags;
1343 #define I915_USERPTR_READ_ONLY 0x1
1344 #define I915_USERPTR_UNSYNCHRONIZED 0x80000000
1345 	/**
1346 	 * Returned handle for the object.
1347 	 *
1348 	 * Object handles are nonzero.
1349 	 */
1350 	__u32 handle;
1351 };
1352 
1353 struct drm_i915_gem_context_param {
1354 	__u32 ctx_id;
1355 	__u32 size;
1356 	__u64 param;
1357 #define I915_CONTEXT_PARAM_BAN_PERIOD	0x1
1358 #define I915_CONTEXT_PARAM_NO_ZEROMAP	0x2
1359 #define I915_CONTEXT_PARAM_GTT_SIZE	0x3
1360 #define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE	0x4
1361 #define I915_CONTEXT_PARAM_BANNABLE	0x5
1362 	__u64 value;
1363 };
1364 
1365 enum drm_i915_oa_format {
1366 	I915_OA_FORMAT_A13 = 1,	    /* HSW only */
1367 	I915_OA_FORMAT_A29,	    /* HSW only */
1368 	I915_OA_FORMAT_A13_B8_C8,   /* HSW only */
1369 	I915_OA_FORMAT_B4_C8,	    /* HSW only */
1370 	I915_OA_FORMAT_A45_B8_C8,   /* HSW only */
1371 	I915_OA_FORMAT_B4_C8_A16,   /* HSW only */
1372 	I915_OA_FORMAT_C4_B8,	    /* HSW+ */
1373 
1374 	/* Gen8+ */
1375 	I915_OA_FORMAT_A12,
1376 	I915_OA_FORMAT_A12_B8_C8,
1377 	I915_OA_FORMAT_A32u40_A4u32_B8_C8,
1378 
1379 	I915_OA_FORMAT_MAX	    /* non-ABI */
1380 };
1381 
1382 enum drm_i915_perf_property_id {
1383 	/**
1384 	 * Open the stream for a specific context handle (as used with
1385 	 * execbuffer2). A stream opened for a specific context this way
1386 	 * won't typically require root privileges.
1387 	 */
1388 	DRM_I915_PERF_PROP_CTX_HANDLE = 1,
1389 
1390 	/**
1391 	 * A value of 1 requests the inclusion of raw OA unit reports as
1392 	 * part of stream samples.
1393 	 */
1394 	DRM_I915_PERF_PROP_SAMPLE_OA,
1395 
1396 	/**
1397 	 * The value specifies which set of OA unit metrics should be
1398 	 * be configured, defining the contents of any OA unit reports.
1399 	 */
1400 	DRM_I915_PERF_PROP_OA_METRICS_SET,
1401 
1402 	/**
1403 	 * The value specifies the size and layout of OA unit reports.
1404 	 */
1405 	DRM_I915_PERF_PROP_OA_FORMAT,
1406 
1407 	/**
1408 	 * Specifying this property implicitly requests periodic OA unit
1409 	 * sampling and (at least on Haswell) the sampling frequency is derived
1410 	 * from this exponent as follows:
1411 	 *
1412 	 *   80ns * 2^(period_exponent + 1)
1413 	 */
1414 	DRM_I915_PERF_PROP_OA_EXPONENT,
1415 
1416 	DRM_I915_PERF_PROP_MAX /* non-ABI */
1417 };
1418 
1419 struct drm_i915_perf_open_param {
1420 	__u32 flags;
1421 #define I915_PERF_FLAG_FD_CLOEXEC	(1<<0)
1422 #define I915_PERF_FLAG_FD_NONBLOCK	(1<<1)
1423 #define I915_PERF_FLAG_DISABLED		(1<<2)
1424 
1425 	/** The number of u64 (id, value) pairs */
1426 	__u32 num_properties;
1427 
1428 	/**
1429 	 * Pointer to array of u64 (id, value) pairs configuring the stream
1430 	 * to open.
1431 	 */
1432 	__u64 properties_ptr;
1433 };
1434 
1435 /**
1436  * Enable data capture for a stream that was either opened in a disabled state
1437  * via I915_PERF_FLAG_DISABLED or was later disabled via
1438  * I915_PERF_IOCTL_DISABLE.
1439  *
1440  * It is intended to be cheaper to disable and enable a stream than it may be
1441  * to close and re-open a stream with the same configuration.
1442  *
1443  * It's undefined whether any pending data for the stream will be lost.
1444  */
1445 #define I915_PERF_IOCTL_ENABLE	_IO('i', 0x0)
1446 
1447 /**
1448  * Disable data capture for a stream.
1449  *
1450  * It is an error to try and read a stream that is disabled.
1451  */
1452 #define I915_PERF_IOCTL_DISABLE	_IO('i', 0x1)
1453 
1454 /**
1455  * Common to all i915 perf records
1456  */
1457 struct drm_i915_perf_record_header {
1458 	__u32 type;
1459 	__u16 pad;
1460 	__u16 size;
1461 };
1462 
1463 enum drm_i915_perf_record_type {
1464 
1465 	/**
1466 	 * Samples are the work horse record type whose contents are extensible
1467 	 * and defined when opening an i915 perf stream based on the given
1468 	 * properties.
1469 	 *
1470 	 * Boolean properties following the naming convention
1471 	 * DRM_I915_PERF_SAMPLE_xyz_PROP request the inclusion of 'xyz' data in
1472 	 * every sample.
1473 	 *
1474 	 * The order of these sample properties given by userspace has no
1475 	 * affect on the ordering of data within a sample. The order is
1476 	 * documented here.
1477 	 *
1478 	 * struct {
1479 	 *     struct drm_i915_perf_record_header header;
1480 	 *
1481 	 *     { u32 oa_report[]; } && DRM_I915_PERF_PROP_SAMPLE_OA
1482 	 * };
1483 	 */
1484 	DRM_I915_PERF_RECORD_SAMPLE = 1,
1485 
1486 	/*
1487 	 * Indicates that one or more OA reports were not written by the
1488 	 * hardware. This can happen for example if an MI_REPORT_PERF_COUNT
1489 	 * command collides with periodic sampling - which would be more likely
1490 	 * at higher sampling frequencies.
1491 	 */
1492 	DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2,
1493 
1494 	/**
1495 	 * An error occurred that resulted in all pending OA reports being lost.
1496 	 */
1497 	DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3,
1498 
1499 	DRM_I915_PERF_RECORD_MAX /* non-ABI */
1500 };
1501 
1502 /**
1503  * Structure to upload perf dynamic configuration into the kernel.
1504  */
1505 struct drm_i915_perf_oa_config {
1506 	/** String formatted like "%08x-%04x-%04x-%04x-%012x" */
1507 	char uuid[36];
1508 
1509 	__u32 n_mux_regs;
1510 	__u32 n_boolean_regs;
1511 	__u32 n_flex_regs;
1512 
1513 	__u64 __user mux_regs_ptr;
1514 	__u64 __user boolean_regs_ptr;
1515 	__u64 __user flex_regs_ptr;
1516 };
1517 
1518 #if defined(__cplusplus)
1519 }
1520 #endif
1521 
1522 #endif /* _UAPI_I915_DRM_H_ */
1523