xref: /openbmc/linux/include/sound/ak4113.h (revision 1a59d1b8)
11a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
242cfa276SPavel Hofman #ifndef __SOUND_AK4113_H
342cfa276SPavel Hofman #define __SOUND_AK4113_H
442cfa276SPavel Hofman 
542cfa276SPavel Hofman /*
642cfa276SPavel Hofman  *  Routines for Asahi Kasei AK4113
742cfa276SPavel Hofman  *  Copyright (c) by Jaroslav Kysela <perex@perex.cz>,
842cfa276SPavel Hofman  *  Copyright (c) by Pavel Hofman <pavel.hofman@ivitera.com>,
942cfa276SPavel Hofman  */
1042cfa276SPavel Hofman 
1142cfa276SPavel Hofman /* AK4113 registers */
1242cfa276SPavel Hofman /* power down */
1342cfa276SPavel Hofman #define AK4113_REG_PWRDN	0x00
1442cfa276SPavel Hofman /* format control */
1542cfa276SPavel Hofman #define AK4113_REG_FORMAT	0x01
1642cfa276SPavel Hofman /* input/output control */
1742cfa276SPavel Hofman #define AK4113_REG_IO0		0x02
1842cfa276SPavel Hofman /* input/output control */
1942cfa276SPavel Hofman #define AK4113_REG_IO1		0x03
2042cfa276SPavel Hofman /* interrupt0 mask */
2142cfa276SPavel Hofman #define AK4113_REG_INT0_MASK	0x04
2242cfa276SPavel Hofman /* interrupt1 mask */
2342cfa276SPavel Hofman #define AK4113_REG_INT1_MASK	0x05
2442cfa276SPavel Hofman /* DAT mask & DTS select */
2542cfa276SPavel Hofman #define AK4113_REG_DATDTS	0x06
2642cfa276SPavel Hofman /* receiver status 0 */
2742cfa276SPavel Hofman #define AK4113_REG_RCS0		0x07
2842cfa276SPavel Hofman /* receiver status 1 */
2942cfa276SPavel Hofman #define AK4113_REG_RCS1		0x08
3042cfa276SPavel Hofman /* receiver status 2 */
3142cfa276SPavel Hofman #define AK4113_REG_RCS2		0x09
3242cfa276SPavel Hofman /* RX channel status byte 0 */
3342cfa276SPavel Hofman #define AK4113_REG_RXCSB0	0x0a
3442cfa276SPavel Hofman /* RX channel status byte 1 */
3542cfa276SPavel Hofman #define AK4113_REG_RXCSB1	0x0b
3642cfa276SPavel Hofman /* RX channel status byte 2 */
3742cfa276SPavel Hofman #define AK4113_REG_RXCSB2	0x0c
3842cfa276SPavel Hofman /* RX channel status byte 3 */
3942cfa276SPavel Hofman #define AK4113_REG_RXCSB3	0x0d
4042cfa276SPavel Hofman /* RX channel status byte 4 */
4142cfa276SPavel Hofman #define AK4113_REG_RXCSB4	0x0e
4242cfa276SPavel Hofman /* burst preamble Pc byte 0 */
4342cfa276SPavel Hofman #define AK4113_REG_Pc0		0x0f
4442cfa276SPavel Hofman /* burst preamble Pc byte 1 */
4542cfa276SPavel Hofman #define AK4113_REG_Pc1		0x10
4642cfa276SPavel Hofman /* burst preamble Pd byte 0 */
4742cfa276SPavel Hofman #define AK4113_REG_Pd0		0x11
4842cfa276SPavel Hofman /* burst preamble Pd byte 1 */
4942cfa276SPavel Hofman #define AK4113_REG_Pd1		0x12
5042cfa276SPavel Hofman /* Q-subcode address + control */
5142cfa276SPavel Hofman #define AK4113_REG_QSUB_ADDR	0x13
5242cfa276SPavel Hofman /* Q-subcode track */
5342cfa276SPavel Hofman #define AK4113_REG_QSUB_TRACK	0x14
5442cfa276SPavel Hofman /* Q-subcode index */
5542cfa276SPavel Hofman #define AK4113_REG_QSUB_INDEX	0x15
5642cfa276SPavel Hofman /* Q-subcode minute */
5742cfa276SPavel Hofman #define AK4113_REG_QSUB_MINUTE	0x16
5842cfa276SPavel Hofman /* Q-subcode second */
5942cfa276SPavel Hofman #define AK4113_REG_QSUB_SECOND	0x17
6042cfa276SPavel Hofman /* Q-subcode frame */
6142cfa276SPavel Hofman #define AK4113_REG_QSUB_FRAME	0x18
6242cfa276SPavel Hofman /* Q-subcode zero */
6342cfa276SPavel Hofman #define AK4113_REG_QSUB_ZERO	0x19
6442cfa276SPavel Hofman /* Q-subcode absolute minute */
6542cfa276SPavel Hofman #define AK4113_REG_QSUB_ABSMIN	0x1a
6642cfa276SPavel Hofman /* Q-subcode absolute second */
6742cfa276SPavel Hofman #define AK4113_REG_QSUB_ABSSEC	0x1b
6842cfa276SPavel Hofman /* Q-subcode absolute frame */
6942cfa276SPavel Hofman #define AK4113_REG_QSUB_ABSFRM	0x1c
7042cfa276SPavel Hofman 
7142cfa276SPavel Hofman /* sizes */
7242cfa276SPavel Hofman #define AK4113_REG_RXCSB_SIZE	((AK4113_REG_RXCSB4-AK4113_REG_RXCSB0)+1)
7342cfa276SPavel Hofman #define AK4113_REG_QSUB_SIZE	((AK4113_REG_QSUB_ABSFRM-AK4113_REG_QSUB_ADDR)\
7442cfa276SPavel Hofman 		+1)
7542cfa276SPavel Hofman 
7642cfa276SPavel Hofman #define AK4113_WRITABLE_REGS	(AK4113_REG_DATDTS + 1)
7742cfa276SPavel Hofman 
7842cfa276SPavel Hofman /* AK4113_REG_PWRDN bits */
7942cfa276SPavel Hofman /* Channel Status Select */
8042cfa276SPavel Hofman #define AK4113_CS12		(1<<7)
8142cfa276SPavel Hofman /* Block Start & C/U Output Mode */
8242cfa276SPavel Hofman #define AK4113_BCU		(1<<6)
8342cfa276SPavel Hofman /* Master Clock Operation Select */
8442cfa276SPavel Hofman #define AK4113_CM1		(1<<5)
8542cfa276SPavel Hofman /* Master Clock Operation Select */
8642cfa276SPavel Hofman #define AK4113_CM0		(1<<4)
8742cfa276SPavel Hofman /* Master Clock Frequency Select */
8842cfa276SPavel Hofman #define AK4113_OCKS1		(1<<3)
8942cfa276SPavel Hofman /* Master Clock Frequency Select */
9042cfa276SPavel Hofman #define AK4113_OCKS0		(1<<2)
9142cfa276SPavel Hofman /* 0 = power down, 1 = normal operation */
9242cfa276SPavel Hofman #define AK4113_PWN		(1<<1)
9342cfa276SPavel Hofman /* 0 = reset & initialize (except thisregister), 1 = normal operation */
9442cfa276SPavel Hofman #define AK4113_RST		(1<<0)
9542cfa276SPavel Hofman 
9642cfa276SPavel Hofman /* AK4113_REQ_FORMAT bits */
9742cfa276SPavel Hofman /* V/TX Output select: 0 = Validity Flag Output, 1 = TX */
9842cfa276SPavel Hofman #define AK4113_VTX		(1<<7)
9942cfa276SPavel Hofman /* Audio Data Control */
10042cfa276SPavel Hofman #define AK4113_DIF2		(1<<6)
10142cfa276SPavel Hofman /* Audio Data Control */
10242cfa276SPavel Hofman #define AK4113_DIF1		(1<<5)
10342cfa276SPavel Hofman /* Audio Data Control */
10442cfa276SPavel Hofman #define AK4113_DIF0		(1<<4)
10542cfa276SPavel Hofman /* Deemphasis Autodetect Enable (1 = enable) */
10642cfa276SPavel Hofman #define AK4113_DEAU		(1<<3)
10742cfa276SPavel Hofman /* 32kHz-48kHz Deemphasis Control */
10842cfa276SPavel Hofman #define AK4113_DEM1		(1<<2)
10942cfa276SPavel Hofman /* 32kHz-48kHz Deemphasis Control */
11042cfa276SPavel Hofman #define AK4113_DEM0		(1<<1)
11142cfa276SPavel Hofman #define AK4113_DEM_OFF		(AK4113_DEM0)
11242cfa276SPavel Hofman #define AK4113_DEM_44KHZ	(0)
11342cfa276SPavel Hofman #define AK4113_DEM_48KHZ	(AK4113_DEM1)
11442cfa276SPavel Hofman #define AK4113_DEM_32KHZ	(AK4113_DEM0|AK4113_DEM1)
11542cfa276SPavel Hofman /* STDO: 16-bit, right justified */
11642cfa276SPavel Hofman #define AK4113_DIF_16R		(0)
11742cfa276SPavel Hofman /* STDO: 18-bit, right justified */
11842cfa276SPavel Hofman #define AK4113_DIF_18R		(AK4113_DIF0)
11942cfa276SPavel Hofman /* STDO: 20-bit, right justified */
12042cfa276SPavel Hofman #define AK4113_DIF_20R		(AK4113_DIF1)
12142cfa276SPavel Hofman /* STDO: 24-bit, right justified */
12242cfa276SPavel Hofman #define AK4113_DIF_24R		(AK4113_DIF1|AK4113_DIF0)
12342cfa276SPavel Hofman /* STDO: 24-bit, left justified */
12442cfa276SPavel Hofman #define AK4113_DIF_24L		(AK4113_DIF2)
12542cfa276SPavel Hofman /* STDO: I2S */
12642cfa276SPavel Hofman #define AK4113_DIF_24I2S	(AK4113_DIF2|AK4113_DIF0)
12742cfa276SPavel Hofman /* STDO: 24-bit, left justified; LRCLK, BICK = Input */
12842cfa276SPavel Hofman #define AK4113_DIF_I24L		(AK4113_DIF2|AK4113_DIF1)
12942cfa276SPavel Hofman /* STDO: I2S;  LRCLK, BICK = Input */
13042cfa276SPavel Hofman #define AK4113_DIF_I24I2S	(AK4113_DIF2|AK4113_DIF1|AK4113_DIF0)
13142cfa276SPavel Hofman 
13242cfa276SPavel Hofman /* AK4113_REG_IO0 */
13342cfa276SPavel Hofman /* XTL1=0,XTL0=0 -> 11.2896Mhz; XTL1=0,XTL0=1 -> 12.288Mhz */
13442cfa276SPavel Hofman #define AK4113_XTL1		(1<<6)
13542cfa276SPavel Hofman /* XTL1=1,XTL0=0 -> 24.576Mhz; XTL1=1,XTL0=1 -> use channel status */
13642cfa276SPavel Hofman #define AK4113_XTL0		(1<<5)
13742cfa276SPavel Hofman /* Block Start Signal Output: 0 = U-bit, 1 = C-bit (req. BCU = 1) */
13842cfa276SPavel Hofman #define AK4113_UCE		(1<<4)
13942cfa276SPavel Hofman /* TX Output Enable (1 = enable) */
14042cfa276SPavel Hofman #define AK4113_TXE		(1<<3)
14142cfa276SPavel Hofman /* Output Through Data Selector for TX pin */
14242cfa276SPavel Hofman #define AK4113_OPS2		(1<<2)
14342cfa276SPavel Hofman /* Output Through Data Selector for TX pin */
14442cfa276SPavel Hofman #define AK4113_OPS1		(1<<1)
14542cfa276SPavel Hofman /* Output Through Data Selector for TX pin */
14642cfa276SPavel Hofman #define AK4113_OPS0		(1<<0)
14742cfa276SPavel Hofman /* 11.2896 MHz ref. Xtal freq. */
14842cfa276SPavel Hofman #define AK4113_XTL_11_2896M	(0)
14942cfa276SPavel Hofman /* 12.288 MHz ref. Xtal freq. */
15042cfa276SPavel Hofman #define AK4113_XTL_12_288M	(AK4113_XTL0)
15142cfa276SPavel Hofman /* 24.576 MHz ref. Xtal freq. */
15242cfa276SPavel Hofman #define AK4113_XTL_24_576M	(AK4113_XTL1)
15342cfa276SPavel Hofman 
15442cfa276SPavel Hofman /* AK4113_REG_IO1 */
15542cfa276SPavel Hofman /* Interrupt 0 pin Hold */
15642cfa276SPavel Hofman #define AK4113_EFH1		(1<<7)
15742cfa276SPavel Hofman /* Interrupt 0 pin Hold */
15842cfa276SPavel Hofman #define AK4113_EFH0		(1<<6)
15942cfa276SPavel Hofman #define AK4113_EFH_512LRCLK	(0)
16042cfa276SPavel Hofman #define AK4113_EFH_1024LRCLK	(AK4113_EFH0)
16142cfa276SPavel Hofman #define AK4113_EFH_2048LRCLK	(AK4113_EFH1)
16242cfa276SPavel Hofman #define AK4113_EFH_4096LRCLK	(AK4113_EFH1|AK4113_EFH0)
16342cfa276SPavel Hofman /* PLL Lock Time: 0 = 384/fs, 1 = 1/fs */
16442cfa276SPavel Hofman #define AK4113_FAST		(1<<5)
16542cfa276SPavel Hofman /* MCKO2 Output Select: 0 = CMx/OCKSx, 1 = Xtal */
16642cfa276SPavel Hofman #define AK4113_XMCK		(1<<4)
16742cfa276SPavel Hofman /* MCKO2 Output Freq. Select: 0 = x1, 1 = x0.5  (req. XMCK = 1) */
16842cfa276SPavel Hofman #define AK4113_DIV		(1<<3)
16942cfa276SPavel Hofman /* Input Recovery Data Select */
17042cfa276SPavel Hofman #define AK4113_IPS2		(1<<2)
17142cfa276SPavel Hofman /* Input Recovery Data Select */
17242cfa276SPavel Hofman #define AK4113_IPS1		(1<<1)
17342cfa276SPavel Hofman /* Input Recovery Data Select */
17442cfa276SPavel Hofman #define AK4113_IPS0		(1<<0)
17542cfa276SPavel Hofman #define AK4113_IPS(x)		((x)&7)
17642cfa276SPavel Hofman 
17742cfa276SPavel Hofman /* AK4113_REG_INT0_MASK && AK4113_REG_INT1_MASK*/
17842cfa276SPavel Hofman /* mask enable for QINT bit */
17942cfa276SPavel Hofman #define AK4113_MQI		(1<<7)
18042cfa276SPavel Hofman /* mask enable for AUTO bit */
18142cfa276SPavel Hofman #define AK4113_MAUT		(1<<6)
18242cfa276SPavel Hofman /* mask enable for CINT bit */
18342cfa276SPavel Hofman #define AK4113_MCIT		(1<<5)
18442cfa276SPavel Hofman /* mask enable for UNLOCK bit */
18542cfa276SPavel Hofman #define AK4113_MULK		(1<<4)
18642cfa276SPavel Hofman /* mask enable for V bit */
18742cfa276SPavel Hofman #define AK4113_V		(1<<3)
18842cfa276SPavel Hofman /* mask enable for STC bit */
18942cfa276SPavel Hofman #define AK4113_STC		(1<<2)
19042cfa276SPavel Hofman /* mask enable for AUDN bit */
19142cfa276SPavel Hofman #define AK4113_MAN		(1<<1)
19242cfa276SPavel Hofman /* mask enable for PAR bit */
19342cfa276SPavel Hofman #define AK4113_MPR		(1<<0)
19442cfa276SPavel Hofman 
19542cfa276SPavel Hofman /* AK4113_REG_DATDTS */
19642cfa276SPavel Hofman /* DAT Start ID Counter */
19742cfa276SPavel Hofman #define AK4113_DCNT		(1<<4)
19842cfa276SPavel Hofman /* DTS-CD 16-bit Sync Word Detect */
19942cfa276SPavel Hofman #define AK4113_DTS16		(1<<3)
20042cfa276SPavel Hofman /* DTS-CD 14-bit Sync Word Detect */
20142cfa276SPavel Hofman #define AK4113_DTS14		(1<<2)
20242cfa276SPavel Hofman /* mask enable for DAT bit (if 1, no INT1 effect */
20342cfa276SPavel Hofman #define AK4113_MDAT1		(1<<1)
20442cfa276SPavel Hofman /* mask enable for DAT bit (if 1, no INT0 effect */
20542cfa276SPavel Hofman #define AK4113_MDAT0		(1<<0)
20642cfa276SPavel Hofman 
20742cfa276SPavel Hofman /* AK4113_REG_RCS0 */
20842cfa276SPavel Hofman /* Q-subcode buffer interrupt, 0 = no change, 1 = changed */
20942cfa276SPavel Hofman #define AK4113_QINT		(1<<7)
21042cfa276SPavel Hofman /* Non-PCM or DTS stream auto detection, 0 = no detect, 1 = detect */
21142cfa276SPavel Hofman #define AK4113_AUTO		(1<<6)
21242cfa276SPavel Hofman /* channel status buffer interrupt, 0 = no change, 1 = change */
21342cfa276SPavel Hofman #define AK4113_CINT		(1<<5)
21442cfa276SPavel Hofman /* PLL lock status, 0 = lock, 1 = unlock */
21542cfa276SPavel Hofman #define AK4113_UNLCK		(1<<4)
21642cfa276SPavel Hofman /* Validity bit, 0 = valid, 1 = invalid */
21742cfa276SPavel Hofman #define AK4113_V		(1<<3)
21842cfa276SPavel Hofman /* sampling frequency or Pre-emphasis change, 0 = no detect, 1 = detect */
21942cfa276SPavel Hofman #define AK4113_STC		(1<<2)
22042cfa276SPavel Hofman /* audio bit output, 0 = audio, 1 = non-audio */
22142cfa276SPavel Hofman #define AK4113_AUDION		(1<<1)
22242cfa276SPavel Hofman /* parity error or biphase error status, 0 = no error, 1 = error */
22342cfa276SPavel Hofman #define AK4113_PAR		(1<<0)
22442cfa276SPavel Hofman 
22542cfa276SPavel Hofman /* AK4113_REG_RCS1 */
22642cfa276SPavel Hofman /* sampling frequency detection */
22742cfa276SPavel Hofman #define AK4113_FS3		(1<<7)
22842cfa276SPavel Hofman #define AK4113_FS2		(1<<6)
22942cfa276SPavel Hofman #define AK4113_FS1		(1<<5)
23042cfa276SPavel Hofman #define AK4113_FS0		(1<<4)
23142cfa276SPavel Hofman /* Pre-emphasis detect, 0 = OFF, 1 = ON */
23242cfa276SPavel Hofman #define AK4113_PEM		(1<<3)
23342cfa276SPavel Hofman /* DAT Start ID Detect, 0 = no detect, 1 = detect */
23442cfa276SPavel Hofman #define AK4113_DAT		(1<<2)
23542cfa276SPavel Hofman /* DTS-CD bit audio stream detect, 0 = no detect, 1 = detect */
23642cfa276SPavel Hofman #define AK4113_DTSCD		(1<<1)
23742cfa276SPavel Hofman /* Non-PCM bit stream detection, 0 = no detect, 1 = detect */
23842cfa276SPavel Hofman #define AK4113_NPCM		(1<<0)
23942cfa276SPavel Hofman #define AK4113_FS_8000HZ	(AK4113_FS3|AK4113_FS0)
24042cfa276SPavel Hofman #define AK4113_FS_11025HZ	(AK4113_FS2|AK4113_FS0)
24142cfa276SPavel Hofman #define AK4113_FS_16000HZ	(AK4113_FS2|AK4113_FS1|AK4113_FS0)
24242cfa276SPavel Hofman #define AK4113_FS_22050HZ	(AK4113_FS2)
24342cfa276SPavel Hofman #define AK4113_FS_24000HZ	(AK4113_FS2|AK4113_FS1)
24442cfa276SPavel Hofman #define AK4113_FS_32000HZ	(AK4113_FS1|AK4113_FS0)
24542cfa276SPavel Hofman #define AK4113_FS_44100HZ	(0)
24642cfa276SPavel Hofman #define AK4113_FS_48000HZ	(AK4113_FS1)
24742cfa276SPavel Hofman #define AK4113_FS_64000HZ	(AK4113_FS3|AK4113_FS1|AK4113_FS0)
24842cfa276SPavel Hofman #define AK4113_FS_88200HZ	(AK4113_FS3)
24942cfa276SPavel Hofman #define AK4113_FS_96000HZ	(AK4113_FS3|AK4113_FS1)
25042cfa276SPavel Hofman #define AK4113_FS_176400HZ	(AK4113_FS3|AK4113_FS2)
25142cfa276SPavel Hofman #define AK4113_FS_192000HZ	(AK4113_FS3|AK4113_FS2|AK4113_FS1)
25242cfa276SPavel Hofman 
25342cfa276SPavel Hofman /* AK4113_REG_RCS2 */
25442cfa276SPavel Hofman /* CRC for Q-subcode, 0 = no error, 1 = error */
25542cfa276SPavel Hofman #define AK4113_QCRC		(1<<1)
25642cfa276SPavel Hofman /* CRC for channel status, 0 = no error, 1 = error */
25742cfa276SPavel Hofman #define AK4113_CCRC		(1<<0)
25842cfa276SPavel Hofman 
25942cfa276SPavel Hofman /* flags for snd_ak4113_check_rate_and_errors() */
26042cfa276SPavel Hofman #define AK4113_CHECK_NO_STAT	(1<<0)	/* no statistics */
26142cfa276SPavel Hofman #define AK4113_CHECK_NO_RATE	(1<<1)	/* no rate check */
26242cfa276SPavel Hofman 
26342cfa276SPavel Hofman #define AK4113_CONTROLS		13
26442cfa276SPavel Hofman 
26542cfa276SPavel Hofman typedef void (ak4113_write_t)(void *private_data, unsigned char addr,
26642cfa276SPavel Hofman 		unsigned char data);
26742cfa276SPavel Hofman typedef unsigned char (ak4113_read_t)(void *private_data, unsigned char addr);
26842cfa276SPavel Hofman 
269239480abSTakashi Iwai enum {
270239480abSTakashi Iwai 	AK4113_PARITY_ERRORS,
271239480abSTakashi Iwai 	AK4113_V_BIT_ERRORS,
272239480abSTakashi Iwai 	AK4113_QCRC_ERRORS,
273239480abSTakashi Iwai 	AK4113_CCRC_ERRORS,
274239480abSTakashi Iwai 	AK4113_NUM_ERRORS
275239480abSTakashi Iwai };
276239480abSTakashi Iwai 
27742cfa276SPavel Hofman struct ak4113 {
27842cfa276SPavel Hofman 	struct snd_card *card;
27942cfa276SPavel Hofman 	ak4113_write_t *write;
28042cfa276SPavel Hofman 	ak4113_read_t *read;
28142cfa276SPavel Hofman 	void *private_data;
2824161b450STakashi Iwai 	atomic_t wq_processing;
2831781e78cSTakashi Iwai 	struct mutex reinit_mutex;
28442cfa276SPavel Hofman 	spinlock_t lock;
28542cfa276SPavel Hofman 	unsigned char regmap[AK4113_WRITABLE_REGS];
28642cfa276SPavel Hofman 	struct snd_kcontrol *kctls[AK4113_CONTROLS];
28742cfa276SPavel Hofman 	struct snd_pcm_substream *substream;
288239480abSTakashi Iwai 	unsigned long errors[AK4113_NUM_ERRORS];
28942cfa276SPavel Hofman 	unsigned char rcs0;
29042cfa276SPavel Hofman 	unsigned char rcs1;
29142cfa276SPavel Hofman 	unsigned char rcs2;
29242cfa276SPavel Hofman 	struct delayed_work work;
29342cfa276SPavel Hofman 	unsigned int check_flags;
29442cfa276SPavel Hofman 	void *change_callback_private;
29542cfa276SPavel Hofman 	void (*change_callback)(struct ak4113 *ak4113, unsigned char c0,
29642cfa276SPavel Hofman 			unsigned char c1);
29742cfa276SPavel Hofman };
29842cfa276SPavel Hofman 
29942cfa276SPavel Hofman int snd_ak4113_create(struct snd_card *card, ak4113_read_t *read,
30042cfa276SPavel Hofman 		ak4113_write_t *write,
301f11947c7SDan Carpenter 		const unsigned char *pgm,
30242cfa276SPavel Hofman 		void *private_data, struct ak4113 **r_ak4113);
30342cfa276SPavel Hofman void snd_ak4113_reg_write(struct ak4113 *ak4113, unsigned char reg,
30442cfa276SPavel Hofman 		unsigned char mask, unsigned char val);
30542cfa276SPavel Hofman void snd_ak4113_reinit(struct ak4113 *ak4113);
30642cfa276SPavel Hofman int snd_ak4113_build(struct ak4113 *ak4113,
30742cfa276SPavel Hofman 		struct snd_pcm_substream *capture_substream);
30842cfa276SPavel Hofman int snd_ak4113_external_rate(struct ak4113 *ak4113);
30942cfa276SPavel Hofman int snd_ak4113_check_rate_and_errors(struct ak4113 *ak4113, unsigned int flags);
31042cfa276SPavel Hofman 
3111293617cSTakashi Iwai #ifdef CONFIG_PM
3121293617cSTakashi Iwai void snd_ak4113_suspend(struct ak4113 *chip);
3131293617cSTakashi Iwai void snd_ak4113_resume(struct ak4113 *chip);
3141293617cSTakashi Iwai #else
snd_ak4113_suspend(struct ak4113 * chip)3151293617cSTakashi Iwai static inline void snd_ak4113_suspend(struct ak4113 *chip) {}
snd_ak4113_resume(struct ak4113 * chip)3161293617cSTakashi Iwai static inline void snd_ak4113_resume(struct ak4113 *chip) {}
3171293617cSTakashi Iwai #endif
3181293617cSTakashi Iwai 
31942cfa276SPavel Hofman #endif /* __SOUND_AK4113_H */
32042cfa276SPavel Hofman 
321