1392f1045SVinod Koul /* SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) */
2392f1045SVinod Koul /* Copyright(c) 2015-17 Intel Corporation. */
371bb8a1bSVinod Koul 
471bb8a1bSVinod Koul #ifndef __SDW_INTEL_H
571bb8a1bSVinod Koul #define __SDW_INTEL_H
671bb8a1bSVinod Koul 
76cd1d670SBard Liao #include <linux/irqreturn.h>
892f622bcSBard Liao #include <linux/soundwire/sdw.h>
96cd1d670SBard Liao 
10f0163958SBard Liao #define SDW_SHIM_BASE			0x2C000
11f0163958SBard Liao #define SDW_ALH_BASE			0x2C800
12064520e8SBard Liao #define SDW_SHIM_BASE_ACE		0x38000
13064520e8SBard Liao #define SDW_ALH_BASE_ACE		0x24000
14f0163958SBard Liao #define SDW_LINK_BASE			0x30000
15f0163958SBard Liao #define SDW_LINK_SIZE			0x10000
16f0163958SBard Liao 
17f0163958SBard Liao /* Intel SHIM Registers Definition */
187f817068SPierre-Louis Bossart /* LCAP */
19f0163958SBard Liao #define SDW_SHIM_LCAP			0x0
207f817068SPierre-Louis Bossart #define SDW_SHIM_LCAP_LCOUNT_MASK	GENMASK(2, 0)
217f817068SPierre-Louis Bossart 
22feaa24aaSPierre-Louis Bossart /* LCTL */
23f0163958SBard Liao #define SDW_SHIM_LCTL			0x4
24feaa24aaSPierre-Louis Bossart 
25feaa24aaSPierre-Louis Bossart #define SDW_SHIM_LCTL_SPA		BIT(0)
26feaa24aaSPierre-Louis Bossart #define SDW_SHIM_LCTL_SPA_MASK		GENMASK(3, 0)
27feaa24aaSPierre-Louis Bossart #define SDW_SHIM_LCTL_CPA		BIT(8)
28feaa24aaSPierre-Louis Bossart #define SDW_SHIM_LCTL_CPA_MASK		GENMASK(11, 8)
29feaa24aaSPierre-Louis Bossart 
30ca33a58dSPierre-Louis Bossart /* SYNC */
31f0163958SBard Liao #define SDW_SHIM_SYNC			0xC
32f0163958SBard Liao 
33ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCPRD_VAL_24	(24000 / SDW_CADENCE_GSYNC_KHZ - 1)
34ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCPRD_VAL_38_4	(38400 / SDW_CADENCE_GSYNC_KHZ - 1)
35ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCPRD		GENMASK(14, 0)
36ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCCPU		BIT(15)
37ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_CMDSYNC_MASK	GENMASK(19, 16)
38ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_CMDSYNC		BIT(16)
39ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCGO		BIT(24)
40ca33a58dSPierre-Louis Bossart 
41bd45a65dSPierre-Louis Bossart /* Control stream capabililities and channel mask */
42f0163958SBard Liao #define SDW_SHIM_CTLSCAP(x)		(0x010 + 0x60 * (x))
43f0163958SBard Liao #define SDW_SHIM_CTLS0CM(x)		(0x012 + 0x60 * (x))
44f0163958SBard Liao #define SDW_SHIM_CTLS1CM(x)		(0x014 + 0x60 * (x))
45f0163958SBard Liao #define SDW_SHIM_CTLS2CM(x)		(0x016 + 0x60 * (x))
46f0163958SBard Liao #define SDW_SHIM_CTLS3CM(x)		(0x018 + 0x60 * (x))
47bd45a65dSPierre-Louis Bossart 
4840f7a3ddSPierre-Louis Bossart /* PCM Stream capabilities */
49f0163958SBard Liao #define SDW_SHIM_PCMSCAP(x)		(0x020 + 0x60 * (x))
50f0163958SBard Liao 
5140f7a3ddSPierre-Louis Bossart #define SDW_SHIM_PCMSCAP_ISS		GENMASK(3, 0)
5240f7a3ddSPierre-Louis Bossart #define SDW_SHIM_PCMSCAP_OSS		GENMASK(7, 4)
5340f7a3ddSPierre-Louis Bossart #define SDW_SHIM_PCMSCAP_BSS		GENMASK(12, 8)
5440f7a3ddSPierre-Louis Bossart 
55*5c0d2562SPierre-Louis Bossart /* PCM Stream Channel Map */
56f0163958SBard Liao #define SDW_SHIM_PCMSYCHM(x, y)		(0x022 + (0x60 * (x)) + (0x2 * (y)))
57f0163958SBard Liao 
58*5c0d2562SPierre-Louis Bossart /* PCM Stream Channel Count */
59*5c0d2562SPierre-Louis Bossart #define SDW_SHIM_PCMSYCHC(x, y)		(0x042 + (0x60 * (x)) + (0x2 * (y)))
60f0163958SBard Liao 
61f0163958SBard Liao #define SDW_SHIM_PCMSYCM_LCHN		GENMASK(3, 0)
62f0163958SBard Liao #define SDW_SHIM_PCMSYCM_HCHN		GENMASK(7, 4)
63f0163958SBard Liao #define SDW_SHIM_PCMSYCM_STREAM		GENMASK(13, 8)
64f0163958SBard Liao #define SDW_SHIM_PCMSYCM_DIR		BIT(15)
65f0163958SBard Liao 
66*5c0d2562SPierre-Louis Bossart #define SDW_SHIM_IOCTL(x)		(0x06C + 0x60 * (x))
67*5c0d2562SPierre-Louis Bossart #define SDW_SHIM_CTMCTL(x)		(0x06E + 0x60 * (x))
68*5c0d2562SPierre-Louis Bossart 
69*5c0d2562SPierre-Louis Bossart #define SDW_SHIM_WAKEEN			0x190
70*5c0d2562SPierre-Louis Bossart #define SDW_SHIM_WAKESTS		0x192
71*5c0d2562SPierre-Louis Bossart 
72f0163958SBard Liao #define SDW_SHIM_IOCTL_MIF		BIT(0)
73f0163958SBard Liao #define SDW_SHIM_IOCTL_CO		BIT(1)
74f0163958SBard Liao #define SDW_SHIM_IOCTL_COE		BIT(2)
75f0163958SBard Liao #define SDW_SHIM_IOCTL_DO		BIT(3)
76f0163958SBard Liao #define SDW_SHIM_IOCTL_DOE		BIT(4)
77f0163958SBard Liao #define SDW_SHIM_IOCTL_BKE		BIT(5)
78f0163958SBard Liao #define SDW_SHIM_IOCTL_WPDD		BIT(6)
79f0163958SBard Liao #define SDW_SHIM_IOCTL_CIBD		BIT(8)
80f0163958SBard Liao #define SDW_SHIM_IOCTL_DIBD		BIT(9)
81f0163958SBard Liao 
82f0163958SBard Liao #define SDW_SHIM_CTMCTL_DACTQE		BIT(0)
83f0163958SBard Liao #define SDW_SHIM_CTMCTL_DODS		BIT(1)
84f0163958SBard Liao #define SDW_SHIM_CTMCTL_DOAIS		GENMASK(4, 3)
85f0163958SBard Liao 
86f0163958SBard Liao #define SDW_SHIM_WAKEEN_ENABLE		BIT(0)
87f0163958SBard Liao #define SDW_SHIM_WAKESTS_STATUS		BIT(0)
88f0163958SBard Liao 
89f0163958SBard Liao /* Intel ALH Register definitions */
90f0163958SBard Liao #define SDW_ALH_STRMZCFG(x)		(0x000 + (0x4 * (x)))
91f0163958SBard Liao #define SDW_ALH_NUM_STREAMS		64
92f0163958SBard Liao 
93f0163958SBard Liao #define SDW_ALH_STRMZCFG_DMAT_VAL	0x3
94f0163958SBard Liao #define SDW_ALH_STRMZCFG_DMAT		GENMASK(7, 0)
95f0163958SBard Liao #define SDW_ALH_STRMZCFG_CHN		GENMASK(19, 16)
96f0163958SBard Liao 
9771bb8a1bSVinod Koul /**
984b206d34SRander Wang  * struct sdw_intel_stream_params_data: configuration passed during
994b206d34SRander Wang  * the @params_stream callback, e.g. for interaction with DSP
1004b206d34SRander Wang  * firmware.
1014b206d34SRander Wang  */
1024b206d34SRander Wang struct sdw_intel_stream_params_data {
103b86947b5SPierre-Louis Bossart 	int stream;
1044b206d34SRander Wang 	struct snd_soc_dai *dai;
1054b206d34SRander Wang 	struct snd_pcm_hw_params *hw_params;
1064b206d34SRander Wang 	int link_id;
1074b206d34SRander Wang 	int alh_stream_id;
1084b206d34SRander Wang };
1094b206d34SRander Wang 
1104b206d34SRander Wang /**
1114b206d34SRander Wang  * struct sdw_intel_stream_free_data: configuration passed during
1124b206d34SRander Wang  * the @free_stream callback, e.g. for interaction with DSP
1134b206d34SRander Wang  * firmware.
1144b206d34SRander Wang  */
1154b206d34SRander Wang struct sdw_intel_stream_free_data {
116b86947b5SPierre-Louis Bossart 	int stream;
1174b206d34SRander Wang 	struct snd_soc_dai *dai;
1184b206d34SRander Wang 	int link_id;
1194b206d34SRander Wang };
1204b206d34SRander Wang 
1214b206d34SRander Wang /**
122c46302ecSVinod Koul  * struct sdw_intel_ops: Intel audio driver callback ops
123c46302ecSVinod Koul  *
124c46302ecSVinod Koul  */
125c46302ecSVinod Koul struct sdw_intel_ops {
1264b206d34SRander Wang 	int (*params_stream)(struct device *dev,
1274b206d34SRander Wang 			     struct sdw_intel_stream_params_data *params_data);
1284b206d34SRander Wang 	int (*free_stream)(struct device *dev,
1294b206d34SRander Wang 			   struct sdw_intel_stream_free_data *free_data);
1306d1c1a73SBard Liao 	int (*trigger)(struct snd_soc_dai *dai, int cmd, int stream);
131c46302ecSVinod Koul };
132c46302ecSVinod Koul 
133c46302ecSVinod Koul /**
134f98f690fSPierre-Louis Bossart  * struct sdw_intel_acpi_info - Soundwire Intel information found in ACPI tables
135f98f690fSPierre-Louis Bossart  * @handle: ACPI controller handle
136f98f690fSPierre-Louis Bossart  * @count: link count found with "sdw-master-count" property
137f98f690fSPierre-Louis Bossart  * @link_mask: bit-wise mask listing links enabled by BIOS menu
138f98f690fSPierre-Louis Bossart  *
139f98f690fSPierre-Louis Bossart  * this structure could be expanded to e.g. provide all the _ADR
140f98f690fSPierre-Louis Bossart  * information in case the link_mask is not sufficient to identify
141f98f690fSPierre-Louis Bossart  * platform capabilities.
142f98f690fSPierre-Louis Bossart  */
143f98f690fSPierre-Louis Bossart struct sdw_intel_acpi_info {
144f98f690fSPierre-Louis Bossart 	acpi_handle handle;
145f98f690fSPierre-Louis Bossart 	int count;
146f98f690fSPierre-Louis Bossart 	u32 link_mask;
147f98f690fSPierre-Louis Bossart };
148f98f690fSPierre-Louis Bossart 
14929a269c6SPierre-Louis Bossart struct sdw_intel_link_dev;
150f98f690fSPierre-Louis Bossart 
15109f6a72dSPierre-Louis Bossart /* Intel clock-stop/pm_runtime quirk definitions */
15209f6a72dSPierre-Louis Bossart 
15309f6a72dSPierre-Louis Bossart /*
15409f6a72dSPierre-Louis Bossart  * Force the clock to remain on during pm_runtime suspend. This might
15509f6a72dSPierre-Louis Bossart  * be needed if Slave devices do not have an alternate clock source or
15609f6a72dSPierre-Louis Bossart  * if the latency requirements are very strict.
15709f6a72dSPierre-Louis Bossart  */
15809f6a72dSPierre-Louis Bossart #define SDW_INTEL_CLK_STOP_NOT_ALLOWED		BIT(0)
15909f6a72dSPierre-Louis Bossart 
16009f6a72dSPierre-Louis Bossart /*
16109f6a72dSPierre-Louis Bossart  * Stop the bus during pm_runtime suspend. If set, a complete bus
16209f6a72dSPierre-Louis Bossart  * reset and re-enumeration will be performed when the bus
16309f6a72dSPierre-Louis Bossart  * restarts. This mode shall not be used if Slave devices can generate
16409f6a72dSPierre-Louis Bossart  * in-band wakes.
16509f6a72dSPierre-Louis Bossart  */
16609f6a72dSPierre-Louis Bossart #define SDW_INTEL_CLK_STOP_TEARDOWN		BIT(1)
16709f6a72dSPierre-Louis Bossart 
16809f6a72dSPierre-Louis Bossart /*
16909f6a72dSPierre-Louis Bossart  * Stop the bus during pm_suspend if Slaves are not wake capable
17009f6a72dSPierre-Louis Bossart  * (e.g. speaker amplifiers). The clock-stop mode is typically
17109f6a72dSPierre-Louis Bossart  * slightly higher power than when the IP is completely powered-off.
17209f6a72dSPierre-Louis Bossart  */
17309f6a72dSPierre-Louis Bossart #define SDW_INTEL_CLK_STOP_WAKE_CAPABLE_ONLY	BIT(2)
17409f6a72dSPierre-Louis Bossart 
17509f6a72dSPierre-Louis Bossart /*
17609f6a72dSPierre-Louis Bossart  * Require a bus reset (and complete re-enumeration) when exiting
17709f6a72dSPierre-Louis Bossart  * clock stop modes. This may be needed if the controller power was
17809f6a72dSPierre-Louis Bossart  * turned off and all context lost. This quirk shall not be used if a
17909f6a72dSPierre-Louis Bossart  * Slave device needs to remain enumerated and keep its context,
18009f6a72dSPierre-Louis Bossart  * e.g. to provide the reasons for the wake, report acoustic events or
18109f6a72dSPierre-Louis Bossart  * pass a history buffer.
18209f6a72dSPierre-Louis Bossart  */
18309f6a72dSPierre-Louis Bossart #define SDW_INTEL_CLK_STOP_BUS_RESET		BIT(3)
18409f6a72dSPierre-Louis Bossart 
18592f622bcSBard Liao struct sdw_intel_slave_id {
18692f622bcSBard Liao 	int link_id;
18792f622bcSBard Liao 	struct sdw_slave_id id;
18892f622bcSBard Liao };
18992f622bcSBard Liao 
190f98f690fSPierre-Louis Bossart /**
191f98f690fSPierre-Louis Bossart  * struct sdw_intel_ctx - context allocated by the controller
192f98f690fSPierre-Louis Bossart  * driver probe
193f98f690fSPierre-Louis Bossart  * @count: link count
194f98f690fSPierre-Louis Bossart  * @mmio_base: mmio base of SoundWire registers, only used to check
195f98f690fSPierre-Louis Bossart  * hardware capabilities after all power dependencies are settled.
196f98f690fSPierre-Louis Bossart  * @link_mask: bit-wise mask listing SoundWire links reported by the
197f98f690fSPierre-Louis Bossart  * Controller
19892f622bcSBard Liao  * @num_slaves: total number of devices exposed across all enabled links
199f98f690fSPierre-Louis Bossart  * @handle: ACPI parent handle
20029a269c6SPierre-Louis Bossart  * @ldev: information for each link (controller-specific and kept
201f98f690fSPierre-Louis Bossart  * opaque here)
20292f622bcSBard Liao  * @ids: array of slave_id, representing Slaves exposed across all enabled
20392f622bcSBard Liao  * links
204eae0b60dSBard Liao  * @link_list: list to handle interrupts across all links
2054da0680fSPierre-Louis Bossart  * @shim_lock: mutex to handle concurrent rmw access to shared SHIM registers.
2064a17c441SPierre-Louis Bossart  * @shim_mask: flags to track initialization of SHIM shared registers
20760e9feb7SBard Liao  * @shim_base: sdw shim base.
20860e9feb7SBard Liao  * @alh_base: sdw alh base.
209f98f690fSPierre-Louis Bossart  */
210f98f690fSPierre-Louis Bossart struct sdw_intel_ctx {
211f98f690fSPierre-Louis Bossart 	int count;
212f98f690fSPierre-Louis Bossart 	void __iomem *mmio_base;
213f98f690fSPierre-Louis Bossart 	u32 link_mask;
21492f622bcSBard Liao 	int num_slaves;
215f98f690fSPierre-Louis Bossart 	acpi_handle handle;
21629a269c6SPierre-Louis Bossart 	struct sdw_intel_link_dev **ldev;
21792f622bcSBard Liao 	struct sdw_intel_slave_id *ids;
218eae0b60dSBard Liao 	struct list_head link_list;
2194da0680fSPierre-Louis Bossart 	struct mutex shim_lock; /* lock for access to shared SHIM registers */
2204a17c441SPierre-Louis Bossart 	u32 shim_mask;
22160e9feb7SBard Liao 	u32 shim_base;
22260e9feb7SBard Liao 	u32 alh_base;
223f98f690fSPierre-Louis Bossart };
224f98f690fSPierre-Louis Bossart 
225f98f690fSPierre-Louis Bossart /**
226f98f690fSPierre-Louis Bossart  * struct sdw_intel_res - Soundwire Intel global resource structure,
227f98f690fSPierre-Louis Bossart  * typically populated by the DSP driver
228f98f690fSPierre-Louis Bossart  *
229f98f690fSPierre-Louis Bossart  * @count: link count
23071bb8a1bSVinod Koul  * @mmio_base: mmio base of SoundWire registers
23171bb8a1bSVinod Koul  * @irq: interrupt number
23271bb8a1bSVinod Koul  * @handle: ACPI parent handle
23371bb8a1bSVinod Koul  * @parent: parent device
234c46302ecSVinod Koul  * @ops: callback ops
235f98f690fSPierre-Louis Bossart  * @dev: device implementing hwparams and free callbacks
236f98f690fSPierre-Louis Bossart  * @link_mask: bit-wise mask listing links selected by the DSP driver
237f98f690fSPierre-Louis Bossart  * This mask may be a subset of the one reported by the controller since
238f98f690fSPierre-Louis Bossart  * machine-specific quirks are handled in the DSP driver.
23909f6a72dSPierre-Louis Bossart  * @clock_stop_quirks: mask array of possible behaviors requested by the
24009f6a72dSPierre-Louis Bossart  * DSP driver. The quirks are common for all links for now.
24160e9feb7SBard Liao  * @shim_base: sdw shim base.
24260e9feb7SBard Liao  * @alh_base: sdw alh base.
24371bb8a1bSVinod Koul  */
24471bb8a1bSVinod Koul struct sdw_intel_res {
245f98f690fSPierre-Louis Bossart 	int count;
24671bb8a1bSVinod Koul 	void __iomem *mmio_base;
24771bb8a1bSVinod Koul 	int irq;
24871bb8a1bSVinod Koul 	acpi_handle handle;
24971bb8a1bSVinod Koul 	struct device *parent;
250c46302ecSVinod Koul 	const struct sdw_intel_ops *ops;
251f98f690fSPierre-Louis Bossart 	struct device *dev;
252f98f690fSPierre-Louis Bossart 	u32 link_mask;
25309f6a72dSPierre-Louis Bossart 	u32 clock_stop_quirks;
25460e9feb7SBard Liao 	u32 shim_base;
25560e9feb7SBard Liao 	u32 alh_base;
25671bb8a1bSVinod Koul };
25771bb8a1bSVinod Koul 
258f98f690fSPierre-Louis Bossart /*
259f98f690fSPierre-Louis Bossart  * On Intel platforms, the SoundWire IP has dependencies on power
260f98f690fSPierre-Louis Bossart  * rails shared with the DSP, and the initialization steps are split
261f98f690fSPierre-Louis Bossart  * in three. First an ACPI scan to check what the firmware describes
262f98f690fSPierre-Louis Bossart  * in DSDT tables, then an allocation step (with no hardware
263f98f690fSPierre-Louis Bossart  * configuration but with all the relevant devices created) and last
264f98f690fSPierre-Louis Bossart  * the actual hardware configuration. The final stage is a global
265f98f690fSPierre-Louis Bossart  * interrupt enable which is controlled by the DSP driver. Splitting
266f98f690fSPierre-Louis Bossart  * these phases helps simplify the boot flow and make early decisions
267f98f690fSPierre-Louis Bossart  * on e.g. which machine driver to select (I2S mode, HDaudio or
268f98f690fSPierre-Louis Bossart  * SoundWire).
269f98f690fSPierre-Louis Bossart  */
270f98f690fSPierre-Louis Bossart int sdw_intel_acpi_scan(acpi_handle *parent_handle,
271f98f690fSPierre-Louis Bossart 			struct sdw_intel_acpi_info *info);
272f98f690fSPierre-Louis Bossart 
273905b5a81SRander Wang void sdw_intel_process_wakeen_event(struct sdw_intel_ctx *ctx);
274905b5a81SRander Wang 
275f98f690fSPierre-Louis Bossart struct sdw_intel_ctx *
276f98f690fSPierre-Louis Bossart sdw_intel_probe(struct sdw_intel_res *res);
277f98f690fSPierre-Louis Bossart 
278f98f690fSPierre-Louis Bossart int sdw_intel_startup(struct sdw_intel_ctx *ctx);
279f98f690fSPierre-Louis Bossart 
280f98f690fSPierre-Louis Bossart void sdw_intel_exit(struct sdw_intel_ctx *ctx);
281f98f690fSPierre-Louis Bossart 
282f98f690fSPierre-Louis Bossart void sdw_intel_enable_irq(void __iomem *mmio_base, bool enable);
283d62a7d41SVinod Koul 
2846cd1d670SBard Liao irqreturn_t sdw_intel_thread(int irq, void *dev_id);
2856cd1d670SBard Liao 
28608c2a4bcSPierre-Louis Bossart #define SDW_INTEL_QUIRK_MASK_BUS_DISABLE      BIT(1)
28708c2a4bcSPierre-Louis Bossart 
28871bb8a1bSVinod Koul #endif
289