1392f1045SVinod Koul /* SPDX-License-Identifier: (GPL-2.0 OR BSD-3-Clause) */ 2392f1045SVinod Koul /* Copyright(c) 2015-17 Intel Corporation. */ 371bb8a1bSVinod Koul 471bb8a1bSVinod Koul #ifndef __SDW_INTEL_H 571bb8a1bSVinod Koul #define __SDW_INTEL_H 671bb8a1bSVinod Koul 76cd1d670SBard Liao #include <linux/irqreturn.h> 892f622bcSBard Liao #include <linux/soundwire/sdw.h> 96cd1d670SBard Liao 10f0163958SBard Liao #define SDW_SHIM_BASE 0x2C000 11f0163958SBard Liao #define SDW_ALH_BASE 0x2C800 12064520e8SBard Liao #define SDW_SHIM_BASE_ACE 0x38000 13064520e8SBard Liao #define SDW_ALH_BASE_ACE 0x24000 14f0163958SBard Liao #define SDW_LINK_BASE 0x30000 15f0163958SBard Liao #define SDW_LINK_SIZE 0x10000 16f0163958SBard Liao 17f0163958SBard Liao /* Intel SHIM Registers Definition */ 187f817068SPierre-Louis Bossart /* LCAP */ 19f0163958SBard Liao #define SDW_SHIM_LCAP 0x0 207f817068SPierre-Louis Bossart #define SDW_SHIM_LCAP_LCOUNT_MASK GENMASK(2, 0) 217f817068SPierre-Louis Bossart 22feaa24aaSPierre-Louis Bossart /* LCTL */ 23f0163958SBard Liao #define SDW_SHIM_LCTL 0x4 24feaa24aaSPierre-Louis Bossart 25feaa24aaSPierre-Louis Bossart #define SDW_SHIM_LCTL_SPA BIT(0) 26feaa24aaSPierre-Louis Bossart #define SDW_SHIM_LCTL_SPA_MASK GENMASK(3, 0) 27feaa24aaSPierre-Louis Bossart #define SDW_SHIM_LCTL_CPA BIT(8) 28feaa24aaSPierre-Louis Bossart #define SDW_SHIM_LCTL_CPA_MASK GENMASK(11, 8) 29feaa24aaSPierre-Louis Bossart 30ca33a58dSPierre-Louis Bossart /* SYNC */ 31f0163958SBard Liao #define SDW_SHIM_SYNC 0xC 32f0163958SBard Liao 33ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCPRD_VAL_24 (24000 / SDW_CADENCE_GSYNC_KHZ - 1) 34ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCPRD_VAL_38_4 (38400 / SDW_CADENCE_GSYNC_KHZ - 1) 35ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCPRD GENMASK(14, 0) 36ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCCPU BIT(15) 37ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_CMDSYNC_MASK GENMASK(19, 16) 38ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_CMDSYNC BIT(16) 39ca33a58dSPierre-Louis Bossart #define SDW_SHIM_SYNC_SYNCGO BIT(24) 40ca33a58dSPierre-Louis Bossart 41bd45a65dSPierre-Louis Bossart /* Control stream capabililities and channel mask */ 42f0163958SBard Liao #define SDW_SHIM_CTLSCAP(x) (0x010 + 0x60 * (x)) 43f0163958SBard Liao #define SDW_SHIM_CTLS0CM(x) (0x012 + 0x60 * (x)) 44f0163958SBard Liao #define SDW_SHIM_CTLS1CM(x) (0x014 + 0x60 * (x)) 45f0163958SBard Liao #define SDW_SHIM_CTLS2CM(x) (0x016 + 0x60 * (x)) 46f0163958SBard Liao #define SDW_SHIM_CTLS3CM(x) (0x018 + 0x60 * (x)) 47bd45a65dSPierre-Louis Bossart 48*40f7a3ddSPierre-Louis Bossart /* PCM Stream capabilities */ 49f0163958SBard Liao #define SDW_SHIM_PCMSCAP(x) (0x020 + 0x60 * (x)) 50f0163958SBard Liao 51*40f7a3ddSPierre-Louis Bossart #define SDW_SHIM_PCMSCAP_ISS GENMASK(3, 0) 52*40f7a3ddSPierre-Louis Bossart #define SDW_SHIM_PCMSCAP_OSS GENMASK(7, 4) 53*40f7a3ddSPierre-Louis Bossart #define SDW_SHIM_PCMSCAP_BSS GENMASK(12, 8) 54*40f7a3ddSPierre-Louis Bossart 55f0163958SBard Liao #define SDW_SHIM_PCMSYCHM(x, y) (0x022 + (0x60 * (x)) + (0x2 * (y))) 56f0163958SBard Liao #define SDW_SHIM_PCMSYCHC(x, y) (0x042 + (0x60 * (x)) + (0x2 * (y))) 57f0163958SBard Liao #define SDW_SHIM_IOCTL(x) (0x06C + 0x60 * (x)) 58f0163958SBard Liao #define SDW_SHIM_CTMCTL(x) (0x06E + 0x60 * (x)) 59f0163958SBard Liao 60f0163958SBard Liao #define SDW_SHIM_WAKEEN 0x190 61f0163958SBard Liao #define SDW_SHIM_WAKESTS 0x192 62f0163958SBard Liao 63f0163958SBard Liao #define SDW_SHIM_PCMSYCM_LCHN GENMASK(3, 0) 64f0163958SBard Liao #define SDW_SHIM_PCMSYCM_HCHN GENMASK(7, 4) 65f0163958SBard Liao #define SDW_SHIM_PCMSYCM_STREAM GENMASK(13, 8) 66f0163958SBard Liao #define SDW_SHIM_PCMSYCM_DIR BIT(15) 67f0163958SBard Liao 68f0163958SBard Liao #define SDW_SHIM_IOCTL_MIF BIT(0) 69f0163958SBard Liao #define SDW_SHIM_IOCTL_CO BIT(1) 70f0163958SBard Liao #define SDW_SHIM_IOCTL_COE BIT(2) 71f0163958SBard Liao #define SDW_SHIM_IOCTL_DO BIT(3) 72f0163958SBard Liao #define SDW_SHIM_IOCTL_DOE BIT(4) 73f0163958SBard Liao #define SDW_SHIM_IOCTL_BKE BIT(5) 74f0163958SBard Liao #define SDW_SHIM_IOCTL_WPDD BIT(6) 75f0163958SBard Liao #define SDW_SHIM_IOCTL_CIBD BIT(8) 76f0163958SBard Liao #define SDW_SHIM_IOCTL_DIBD BIT(9) 77f0163958SBard Liao 78f0163958SBard Liao #define SDW_SHIM_CTMCTL_DACTQE BIT(0) 79f0163958SBard Liao #define SDW_SHIM_CTMCTL_DODS BIT(1) 80f0163958SBard Liao #define SDW_SHIM_CTMCTL_DOAIS GENMASK(4, 3) 81f0163958SBard Liao 82f0163958SBard Liao #define SDW_SHIM_WAKEEN_ENABLE BIT(0) 83f0163958SBard Liao #define SDW_SHIM_WAKESTS_STATUS BIT(0) 84f0163958SBard Liao 85f0163958SBard Liao /* Intel ALH Register definitions */ 86f0163958SBard Liao #define SDW_ALH_STRMZCFG(x) (0x000 + (0x4 * (x))) 87f0163958SBard Liao #define SDW_ALH_NUM_STREAMS 64 88f0163958SBard Liao 89f0163958SBard Liao #define SDW_ALH_STRMZCFG_DMAT_VAL 0x3 90f0163958SBard Liao #define SDW_ALH_STRMZCFG_DMAT GENMASK(7, 0) 91f0163958SBard Liao #define SDW_ALH_STRMZCFG_CHN GENMASK(19, 16) 92f0163958SBard Liao 9371bb8a1bSVinod Koul /** 944b206d34SRander Wang * struct sdw_intel_stream_params_data: configuration passed during 954b206d34SRander Wang * the @params_stream callback, e.g. for interaction with DSP 964b206d34SRander Wang * firmware. 974b206d34SRander Wang */ 984b206d34SRander Wang struct sdw_intel_stream_params_data { 99b86947b5SPierre-Louis Bossart int stream; 1004b206d34SRander Wang struct snd_soc_dai *dai; 1014b206d34SRander Wang struct snd_pcm_hw_params *hw_params; 1024b206d34SRander Wang int link_id; 1034b206d34SRander Wang int alh_stream_id; 1044b206d34SRander Wang }; 1054b206d34SRander Wang 1064b206d34SRander Wang /** 1074b206d34SRander Wang * struct sdw_intel_stream_free_data: configuration passed during 1084b206d34SRander Wang * the @free_stream callback, e.g. for interaction with DSP 1094b206d34SRander Wang * firmware. 1104b206d34SRander Wang */ 1114b206d34SRander Wang struct sdw_intel_stream_free_data { 112b86947b5SPierre-Louis Bossart int stream; 1134b206d34SRander Wang struct snd_soc_dai *dai; 1144b206d34SRander Wang int link_id; 1154b206d34SRander Wang }; 1164b206d34SRander Wang 1174b206d34SRander Wang /** 118c46302ecSVinod Koul * struct sdw_intel_ops: Intel audio driver callback ops 119c46302ecSVinod Koul * 120c46302ecSVinod Koul */ 121c46302ecSVinod Koul struct sdw_intel_ops { 1224b206d34SRander Wang int (*params_stream)(struct device *dev, 1234b206d34SRander Wang struct sdw_intel_stream_params_data *params_data); 1244b206d34SRander Wang int (*free_stream)(struct device *dev, 1254b206d34SRander Wang struct sdw_intel_stream_free_data *free_data); 1266d1c1a73SBard Liao int (*trigger)(struct snd_soc_dai *dai, int cmd, int stream); 127c46302ecSVinod Koul }; 128c46302ecSVinod Koul 129c46302ecSVinod Koul /** 130f98f690fSPierre-Louis Bossart * struct sdw_intel_acpi_info - Soundwire Intel information found in ACPI tables 131f98f690fSPierre-Louis Bossart * @handle: ACPI controller handle 132f98f690fSPierre-Louis Bossart * @count: link count found with "sdw-master-count" property 133f98f690fSPierre-Louis Bossart * @link_mask: bit-wise mask listing links enabled by BIOS menu 134f98f690fSPierre-Louis Bossart * 135f98f690fSPierre-Louis Bossart * this structure could be expanded to e.g. provide all the _ADR 136f98f690fSPierre-Louis Bossart * information in case the link_mask is not sufficient to identify 137f98f690fSPierre-Louis Bossart * platform capabilities. 138f98f690fSPierre-Louis Bossart */ 139f98f690fSPierre-Louis Bossart struct sdw_intel_acpi_info { 140f98f690fSPierre-Louis Bossart acpi_handle handle; 141f98f690fSPierre-Louis Bossart int count; 142f98f690fSPierre-Louis Bossart u32 link_mask; 143f98f690fSPierre-Louis Bossart }; 144f98f690fSPierre-Louis Bossart 14529a269c6SPierre-Louis Bossart struct sdw_intel_link_dev; 146f98f690fSPierre-Louis Bossart 14709f6a72dSPierre-Louis Bossart /* Intel clock-stop/pm_runtime quirk definitions */ 14809f6a72dSPierre-Louis Bossart 14909f6a72dSPierre-Louis Bossart /* 15009f6a72dSPierre-Louis Bossart * Force the clock to remain on during pm_runtime suspend. This might 15109f6a72dSPierre-Louis Bossart * be needed if Slave devices do not have an alternate clock source or 15209f6a72dSPierre-Louis Bossart * if the latency requirements are very strict. 15309f6a72dSPierre-Louis Bossart */ 15409f6a72dSPierre-Louis Bossart #define SDW_INTEL_CLK_STOP_NOT_ALLOWED BIT(0) 15509f6a72dSPierre-Louis Bossart 15609f6a72dSPierre-Louis Bossart /* 15709f6a72dSPierre-Louis Bossart * Stop the bus during pm_runtime suspend. If set, a complete bus 15809f6a72dSPierre-Louis Bossart * reset and re-enumeration will be performed when the bus 15909f6a72dSPierre-Louis Bossart * restarts. This mode shall not be used if Slave devices can generate 16009f6a72dSPierre-Louis Bossart * in-band wakes. 16109f6a72dSPierre-Louis Bossart */ 16209f6a72dSPierre-Louis Bossart #define SDW_INTEL_CLK_STOP_TEARDOWN BIT(1) 16309f6a72dSPierre-Louis Bossart 16409f6a72dSPierre-Louis Bossart /* 16509f6a72dSPierre-Louis Bossart * Stop the bus during pm_suspend if Slaves are not wake capable 16609f6a72dSPierre-Louis Bossart * (e.g. speaker amplifiers). The clock-stop mode is typically 16709f6a72dSPierre-Louis Bossart * slightly higher power than when the IP is completely powered-off. 16809f6a72dSPierre-Louis Bossart */ 16909f6a72dSPierre-Louis Bossart #define SDW_INTEL_CLK_STOP_WAKE_CAPABLE_ONLY BIT(2) 17009f6a72dSPierre-Louis Bossart 17109f6a72dSPierre-Louis Bossart /* 17209f6a72dSPierre-Louis Bossart * Require a bus reset (and complete re-enumeration) when exiting 17309f6a72dSPierre-Louis Bossart * clock stop modes. This may be needed if the controller power was 17409f6a72dSPierre-Louis Bossart * turned off and all context lost. This quirk shall not be used if a 17509f6a72dSPierre-Louis Bossart * Slave device needs to remain enumerated and keep its context, 17609f6a72dSPierre-Louis Bossart * e.g. to provide the reasons for the wake, report acoustic events or 17709f6a72dSPierre-Louis Bossart * pass a history buffer. 17809f6a72dSPierre-Louis Bossart */ 17909f6a72dSPierre-Louis Bossart #define SDW_INTEL_CLK_STOP_BUS_RESET BIT(3) 18009f6a72dSPierre-Louis Bossart 18192f622bcSBard Liao struct sdw_intel_slave_id { 18292f622bcSBard Liao int link_id; 18392f622bcSBard Liao struct sdw_slave_id id; 18492f622bcSBard Liao }; 18592f622bcSBard Liao 186f98f690fSPierre-Louis Bossart /** 187f98f690fSPierre-Louis Bossart * struct sdw_intel_ctx - context allocated by the controller 188f98f690fSPierre-Louis Bossart * driver probe 189f98f690fSPierre-Louis Bossart * @count: link count 190f98f690fSPierre-Louis Bossart * @mmio_base: mmio base of SoundWire registers, only used to check 191f98f690fSPierre-Louis Bossart * hardware capabilities after all power dependencies are settled. 192f98f690fSPierre-Louis Bossart * @link_mask: bit-wise mask listing SoundWire links reported by the 193f98f690fSPierre-Louis Bossart * Controller 19492f622bcSBard Liao * @num_slaves: total number of devices exposed across all enabled links 195f98f690fSPierre-Louis Bossart * @handle: ACPI parent handle 19629a269c6SPierre-Louis Bossart * @ldev: information for each link (controller-specific and kept 197f98f690fSPierre-Louis Bossart * opaque here) 19892f622bcSBard Liao * @ids: array of slave_id, representing Slaves exposed across all enabled 19992f622bcSBard Liao * links 200eae0b60dSBard Liao * @link_list: list to handle interrupts across all links 2014da0680fSPierre-Louis Bossart * @shim_lock: mutex to handle concurrent rmw access to shared SHIM registers. 2024a17c441SPierre-Louis Bossart * @shim_mask: flags to track initialization of SHIM shared registers 20360e9feb7SBard Liao * @shim_base: sdw shim base. 20460e9feb7SBard Liao * @alh_base: sdw alh base. 205f98f690fSPierre-Louis Bossart */ 206f98f690fSPierre-Louis Bossart struct sdw_intel_ctx { 207f98f690fSPierre-Louis Bossart int count; 208f98f690fSPierre-Louis Bossart void __iomem *mmio_base; 209f98f690fSPierre-Louis Bossart u32 link_mask; 21092f622bcSBard Liao int num_slaves; 211f98f690fSPierre-Louis Bossart acpi_handle handle; 21229a269c6SPierre-Louis Bossart struct sdw_intel_link_dev **ldev; 21392f622bcSBard Liao struct sdw_intel_slave_id *ids; 214eae0b60dSBard Liao struct list_head link_list; 2154da0680fSPierre-Louis Bossart struct mutex shim_lock; /* lock for access to shared SHIM registers */ 2164a17c441SPierre-Louis Bossart u32 shim_mask; 21760e9feb7SBard Liao u32 shim_base; 21860e9feb7SBard Liao u32 alh_base; 219f98f690fSPierre-Louis Bossart }; 220f98f690fSPierre-Louis Bossart 221f98f690fSPierre-Louis Bossart /** 222f98f690fSPierre-Louis Bossart * struct sdw_intel_res - Soundwire Intel global resource structure, 223f98f690fSPierre-Louis Bossart * typically populated by the DSP driver 224f98f690fSPierre-Louis Bossart * 225f98f690fSPierre-Louis Bossart * @count: link count 22671bb8a1bSVinod Koul * @mmio_base: mmio base of SoundWire registers 22771bb8a1bSVinod Koul * @irq: interrupt number 22871bb8a1bSVinod Koul * @handle: ACPI parent handle 22971bb8a1bSVinod Koul * @parent: parent device 230c46302ecSVinod Koul * @ops: callback ops 231f98f690fSPierre-Louis Bossart * @dev: device implementing hwparams and free callbacks 232f98f690fSPierre-Louis Bossart * @link_mask: bit-wise mask listing links selected by the DSP driver 233f98f690fSPierre-Louis Bossart * This mask may be a subset of the one reported by the controller since 234f98f690fSPierre-Louis Bossart * machine-specific quirks are handled in the DSP driver. 23509f6a72dSPierre-Louis Bossart * @clock_stop_quirks: mask array of possible behaviors requested by the 23609f6a72dSPierre-Louis Bossart * DSP driver. The quirks are common for all links for now. 23760e9feb7SBard Liao * @shim_base: sdw shim base. 23860e9feb7SBard Liao * @alh_base: sdw alh base. 23971bb8a1bSVinod Koul */ 24071bb8a1bSVinod Koul struct sdw_intel_res { 241f98f690fSPierre-Louis Bossart int count; 24271bb8a1bSVinod Koul void __iomem *mmio_base; 24371bb8a1bSVinod Koul int irq; 24471bb8a1bSVinod Koul acpi_handle handle; 24571bb8a1bSVinod Koul struct device *parent; 246c46302ecSVinod Koul const struct sdw_intel_ops *ops; 247f98f690fSPierre-Louis Bossart struct device *dev; 248f98f690fSPierre-Louis Bossart u32 link_mask; 24909f6a72dSPierre-Louis Bossart u32 clock_stop_quirks; 25060e9feb7SBard Liao u32 shim_base; 25160e9feb7SBard Liao u32 alh_base; 25271bb8a1bSVinod Koul }; 25371bb8a1bSVinod Koul 254f98f690fSPierre-Louis Bossart /* 255f98f690fSPierre-Louis Bossart * On Intel platforms, the SoundWire IP has dependencies on power 256f98f690fSPierre-Louis Bossart * rails shared with the DSP, and the initialization steps are split 257f98f690fSPierre-Louis Bossart * in three. First an ACPI scan to check what the firmware describes 258f98f690fSPierre-Louis Bossart * in DSDT tables, then an allocation step (with no hardware 259f98f690fSPierre-Louis Bossart * configuration but with all the relevant devices created) and last 260f98f690fSPierre-Louis Bossart * the actual hardware configuration. The final stage is a global 261f98f690fSPierre-Louis Bossart * interrupt enable which is controlled by the DSP driver. Splitting 262f98f690fSPierre-Louis Bossart * these phases helps simplify the boot flow and make early decisions 263f98f690fSPierre-Louis Bossart * on e.g. which machine driver to select (I2S mode, HDaudio or 264f98f690fSPierre-Louis Bossart * SoundWire). 265f98f690fSPierre-Louis Bossart */ 266f98f690fSPierre-Louis Bossart int sdw_intel_acpi_scan(acpi_handle *parent_handle, 267f98f690fSPierre-Louis Bossart struct sdw_intel_acpi_info *info); 268f98f690fSPierre-Louis Bossart 269905b5a81SRander Wang void sdw_intel_process_wakeen_event(struct sdw_intel_ctx *ctx); 270905b5a81SRander Wang 271f98f690fSPierre-Louis Bossart struct sdw_intel_ctx * 272f98f690fSPierre-Louis Bossart sdw_intel_probe(struct sdw_intel_res *res); 273f98f690fSPierre-Louis Bossart 274f98f690fSPierre-Louis Bossart int sdw_intel_startup(struct sdw_intel_ctx *ctx); 275f98f690fSPierre-Louis Bossart 276f98f690fSPierre-Louis Bossart void sdw_intel_exit(struct sdw_intel_ctx *ctx); 277f98f690fSPierre-Louis Bossart 278f98f690fSPierre-Louis Bossart void sdw_intel_enable_irq(void __iomem *mmio_base, bool enable); 279d62a7d41SVinod Koul 2806cd1d670SBard Liao irqreturn_t sdw_intel_thread(int irq, void *dev_id); 2816cd1d670SBard Liao 28208c2a4bcSPierre-Louis Bossart #define SDW_INTEL_QUIRK_MASK_BUS_DISABLE BIT(1) 28308c2a4bcSPierre-Louis Bossart 28471bb8a1bSVinod Koul #endif 285