xref: /openbmc/linux/include/linux/rio_regs.h (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*2874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
270a50ebdSMatt Porter /*
370a50ebdSMatt Porter  * RapidIO register definitions
470a50ebdSMatt Porter  *
570a50ebdSMatt Porter  * Copyright 2005 MontaVista Software, Inc.
670a50ebdSMatt Porter  * Matt Porter <mporter@kernel.crashing.org>
770a50ebdSMatt Porter  */
870a50ebdSMatt Porter 
970a50ebdSMatt Porter #ifndef LINUX_RIO_REGS_H
1070a50ebdSMatt Porter #define LINUX_RIO_REGS_H
1170a50ebdSMatt Porter 
1270a50ebdSMatt Porter /*
13fe41947eSAlexandre Bounine  * In RapidIO, each device has a 16MB configuration space that is
1470a50ebdSMatt Porter  * accessed via maintenance transactions.  Portions of configuration
1570a50ebdSMatt Porter  * space are standardized and/or reserved.
1670a50ebdSMatt Porter  */
17fe41947eSAlexandre Bounine #define RIO_MAINT_SPACE_SZ	0x1000000 /* 16MB of RapidIO mainenance space */
18fe41947eSAlexandre Bounine 
1970a50ebdSMatt Porter #define RIO_DEV_ID_CAR		0x00	/* [I] Device Identity CAR */
2070a50ebdSMatt Porter #define RIO_DEV_INFO_CAR	0x04	/* [I] Device Information CAR */
2170a50ebdSMatt Porter #define RIO_ASM_ID_CAR		0x08	/* [I] Assembly Identity CAR */
2270a50ebdSMatt Porter #define  RIO_ASM_ID_MASK		0xffff0000	/* [I] Asm ID Mask */
2370a50ebdSMatt Porter #define  RIO_ASM_VEN_ID_MASK		0x0000ffff	/* [I] Asm Vend Mask */
2470a50ebdSMatt Porter 
2570a50ebdSMatt Porter #define RIO_ASM_INFO_CAR	0x0c	/* [I] Assembly Information CAR */
2670a50ebdSMatt Porter #define  RIO_ASM_REV_MASK		0xffff0000	/* [I] Asm Rev Mask */
2770a50ebdSMatt Porter #define  RIO_EXT_FTR_PTR_MASK		0x0000ffff	/* [I] EF_PTR Mask */
2870a50ebdSMatt Porter 
2970a50ebdSMatt Porter #define RIO_PEF_CAR		0x10	/* [I] Processing Element Features CAR */
3070a50ebdSMatt Porter #define  RIO_PEF_BRIDGE			0x80000000	/* [I] Bridge */
3170a50ebdSMatt Porter #define  RIO_PEF_MEMORY			0x40000000	/* [I] MMIO */
3270a50ebdSMatt Porter #define  RIO_PEF_PROCESSOR		0x20000000	/* [I] Processor */
3370a50ebdSMatt Porter #define  RIO_PEF_SWITCH			0x10000000	/* [I] Switch */
34ae05cbd5SAlexandre Bounine #define  RIO_PEF_MULTIPORT		0x08000000	/* [VI, 2.1] Multiport */
35284fb68dSAlexandre Bounine #define  RIO_PEF_INB_MBOX		0x00f00000	/* [II, <= 1.2] Mailboxes */
36284fb68dSAlexandre Bounine #define  RIO_PEF_INB_MBOX0		0x00800000	/* [II, <= 1.2] Mailbox 0 */
37284fb68dSAlexandre Bounine #define  RIO_PEF_INB_MBOX1		0x00400000	/* [II, <= 1.2] Mailbox 1 */
38284fb68dSAlexandre Bounine #define  RIO_PEF_INB_MBOX2		0x00200000	/* [II, <= 1.2] Mailbox 2 */
39284fb68dSAlexandre Bounine #define  RIO_PEF_INB_MBOX3		0x00100000	/* [II, <= 1.2] Mailbox 3 */
40284fb68dSAlexandre Bounine #define  RIO_PEF_INB_DOORBELL		0x00080000	/* [II, <= 1.2] Doorbells */
411ae842deSAlexandre Bounine #define  RIO_PEF_DEV32			0x00001000	/* [III] PE supports Common TRansport Dev32 */
4207590ff0SAlexandre Bounine #define  RIO_PEF_EXT_RT			0x00000200	/* [III, 1.3] Extended route table support */
4307590ff0SAlexandre Bounine #define  RIO_PEF_STD_RT			0x00000100	/* [III, 1.3] Standard route table support */
441ae842deSAlexandre Bounine #define  RIO_PEF_CTLS			0x00000010	/* [III] Common Transport Large System (< rev.3) */
451ae842deSAlexandre Bounine #define  RIO_PEF_DEV16			0x00000010	/* [III] PE Supports Common Transport Dev16 (rev.3) */
4670a50ebdSMatt Porter #define  RIO_PEF_EXT_FEATURES		0x00000008	/* [I] EFT_PTR valid */
4770a50ebdSMatt Porter #define  RIO_PEF_ADDR_66		0x00000004	/* [I] 66 bits */
4870a50ebdSMatt Porter #define  RIO_PEF_ADDR_50		0x00000002	/* [I] 50 bits */
4970a50ebdSMatt Porter #define  RIO_PEF_ADDR_34		0x00000001	/* [I] 34 bits */
5070a50ebdSMatt Porter 
5170a50ebdSMatt Porter #define RIO_SWP_INFO_CAR	0x14	/* [I] Switch Port Information CAR */
5270a50ebdSMatt Porter #define  RIO_SWP_INFO_PORT_TOTAL_MASK	0x0000ff00	/* [I] Total number of ports */
5370a50ebdSMatt Porter #define  RIO_SWP_INFO_PORT_NUM_MASK	0x000000ff	/* [I] Maintenance transaction port number */
5470a50ebdSMatt Porter #define  RIO_GET_TOTAL_PORTS(x)		((x & RIO_SWP_INFO_PORT_TOTAL_MASK) >> 8)
55ae05cbd5SAlexandre Bounine #define  RIO_GET_PORT_NUM(x)		(x & RIO_SWP_INFO_PORT_NUM_MASK)
5670a50ebdSMatt Porter 
5770a50ebdSMatt Porter #define RIO_SRC_OPS_CAR		0x18	/* [I] Source Operations CAR */
5870a50ebdSMatt Porter #define  RIO_SRC_OPS_READ		0x00008000	/* [I] Read op */
5970a50ebdSMatt Porter #define  RIO_SRC_OPS_WRITE		0x00004000	/* [I] Write op */
6070a50ebdSMatt Porter #define  RIO_SRC_OPS_STREAM_WRITE	0x00002000	/* [I] Str-write op */
6170a50ebdSMatt Porter #define  RIO_SRC_OPS_WRITE_RESPONSE	0x00001000	/* [I] Write/resp op */
6270a50ebdSMatt Porter #define  RIO_SRC_OPS_DATA_MSG		0x00000800	/* [II] Data msg op */
6370a50ebdSMatt Porter #define  RIO_SRC_OPS_DOORBELL		0x00000400	/* [II] Doorbell op */
6470a50ebdSMatt Porter #define  RIO_SRC_OPS_ATOMIC_TST_SWP	0x00000100	/* [I] Atomic TAS op */
6570a50ebdSMatt Porter #define  RIO_SRC_OPS_ATOMIC_INC		0x00000080	/* [I] Atomic inc op */
6670a50ebdSMatt Porter #define  RIO_SRC_OPS_ATOMIC_DEC		0x00000040	/* [I] Atomic dec op */
6770a50ebdSMatt Porter #define  RIO_SRC_OPS_ATOMIC_SET		0x00000020	/* [I] Atomic set op */
6870a50ebdSMatt Porter #define  RIO_SRC_OPS_ATOMIC_CLR		0x00000010	/* [I] Atomic clr op */
6970a50ebdSMatt Porter #define  RIO_SRC_OPS_PORT_WRITE		0x00000004	/* [I] Port-write op */
7070a50ebdSMatt Porter 
7170a50ebdSMatt Porter #define RIO_DST_OPS_CAR		0x1c	/* Destination Operations CAR */
7270a50ebdSMatt Porter #define  RIO_DST_OPS_READ		0x00008000	/* [I] Read op */
7370a50ebdSMatt Porter #define  RIO_DST_OPS_WRITE		0x00004000	/* [I] Write op */
7470a50ebdSMatt Porter #define  RIO_DST_OPS_STREAM_WRITE	0x00002000	/* [I] Str-write op */
7570a50ebdSMatt Porter #define  RIO_DST_OPS_WRITE_RESPONSE	0x00001000	/* [I] Write/resp op */
7670a50ebdSMatt Porter #define  RIO_DST_OPS_DATA_MSG		0x00000800	/* [II] Data msg op */
7770a50ebdSMatt Porter #define  RIO_DST_OPS_DOORBELL		0x00000400	/* [II] Doorbell op */
7870a50ebdSMatt Porter #define  RIO_DST_OPS_ATOMIC_TST_SWP	0x00000100	/* [I] Atomic TAS op */
7970a50ebdSMatt Porter #define  RIO_DST_OPS_ATOMIC_INC		0x00000080	/* [I] Atomic inc op */
8070a50ebdSMatt Porter #define  RIO_DST_OPS_ATOMIC_DEC		0x00000040	/* [I] Atomic dec op */
8170a50ebdSMatt Porter #define  RIO_DST_OPS_ATOMIC_SET		0x00000020	/* [I] Atomic set op */
8270a50ebdSMatt Porter #define  RIO_DST_OPS_ATOMIC_CLR		0x00000010	/* [I] Atomic clr op */
8370a50ebdSMatt Porter #define  RIO_DST_OPS_PORT_WRITE		0x00000004	/* [I] Port-write op */
8470a50ebdSMatt Porter 
85fa78cc51SMatt Porter #define  RIO_OPS_READ			0x00008000	/* [I] Read op */
86fa78cc51SMatt Porter #define  RIO_OPS_WRITE			0x00004000	/* [I] Write op */
87fa78cc51SMatt Porter #define  RIO_OPS_STREAM_WRITE		0x00002000	/* [I] Str-write op */
88fa78cc51SMatt Porter #define  RIO_OPS_WRITE_RESPONSE		0x00001000	/* [I] Write/resp op */
89fa78cc51SMatt Porter #define  RIO_OPS_DATA_MSG		0x00000800	/* [II] Data msg op */
90fa78cc51SMatt Porter #define  RIO_OPS_DOORBELL		0x00000400	/* [II] Doorbell op */
91fa78cc51SMatt Porter #define  RIO_OPS_ATOMIC_TST_SWP		0x00000100	/* [I] Atomic TAS op */
92fa78cc51SMatt Porter #define  RIO_OPS_ATOMIC_INC		0x00000080	/* [I] Atomic inc op */
93fa78cc51SMatt Porter #define  RIO_OPS_ATOMIC_DEC		0x00000040	/* [I] Atomic dec op */
94fa78cc51SMatt Porter #define  RIO_OPS_ATOMIC_SET		0x00000020	/* [I] Atomic set op */
95fa78cc51SMatt Porter #define  RIO_OPS_ATOMIC_CLR		0x00000010	/* [I] Atomic clr op */
96fa78cc51SMatt Porter #define  RIO_OPS_PORT_WRITE		0x00000004	/* [I] Port-write op */
97fa78cc51SMatt Porter 
9807590ff0SAlexandre Bounine 					/* 0x20-0x30 *//* Reserved */
9907590ff0SAlexandre Bounine 
10007590ff0SAlexandre Bounine #define	RIO_SWITCH_RT_LIMIT	0x34	/* [III, 1.3] Switch Route Table Destination ID Limit CAR */
10107590ff0SAlexandre Bounine #define	 RIO_RT_MAX_DESTID		0x0000ffff
10270a50ebdSMatt Porter 
103284fb68dSAlexandre Bounine #define RIO_MBOX_CSR		0x40	/* [II, <= 1.2] Mailbox CSR */
10470a50ebdSMatt Porter #define  RIO_MBOX0_AVAIL		0x80000000	/* [II] Mbox 0 avail */
10570a50ebdSMatt Porter #define  RIO_MBOX0_FULL			0x40000000	/* [II] Mbox 0 full */
10670a50ebdSMatt Porter #define  RIO_MBOX0_EMPTY		0x20000000	/* [II] Mbox 0 empty */
10770a50ebdSMatt Porter #define  RIO_MBOX0_BUSY			0x10000000	/* [II] Mbox 0 busy */
10870a50ebdSMatt Porter #define  RIO_MBOX0_FAIL			0x08000000	/* [II] Mbox 0 fail */
10970a50ebdSMatt Porter #define  RIO_MBOX0_ERROR		0x04000000	/* [II] Mbox 0 error */
11070a50ebdSMatt Porter #define  RIO_MBOX1_AVAIL		0x00800000	/* [II] Mbox 1 avail */
11170a50ebdSMatt Porter #define  RIO_MBOX1_FULL			0x00200000	/* [II] Mbox 1 full */
11270a50ebdSMatt Porter #define  RIO_MBOX1_EMPTY		0x00200000	/* [II] Mbox 1 empty */
11370a50ebdSMatt Porter #define  RIO_MBOX1_BUSY			0x00100000	/* [II] Mbox 1 busy */
11470a50ebdSMatt Porter #define  RIO_MBOX1_FAIL			0x00080000	/* [II] Mbox 1 fail */
11570a50ebdSMatt Porter #define  RIO_MBOX1_ERROR		0x00040000	/* [II] Mbox 1 error */
11670a50ebdSMatt Porter #define  RIO_MBOX2_AVAIL		0x00008000	/* [II] Mbox 2 avail */
11770a50ebdSMatt Porter #define  RIO_MBOX2_FULL			0x00004000	/* [II] Mbox 2 full */
11870a50ebdSMatt Porter #define  RIO_MBOX2_EMPTY		0x00002000	/* [II] Mbox 2 empty */
11970a50ebdSMatt Porter #define  RIO_MBOX2_BUSY			0x00001000	/* [II] Mbox 2 busy */
12070a50ebdSMatt Porter #define  RIO_MBOX2_FAIL			0x00000800	/* [II] Mbox 2 fail */
12170a50ebdSMatt Porter #define  RIO_MBOX2_ERROR		0x00000400	/* [II] Mbox 2 error */
12270a50ebdSMatt Porter #define  RIO_MBOX3_AVAIL		0x00000080	/* [II] Mbox 3 avail */
12370a50ebdSMatt Porter #define  RIO_MBOX3_FULL			0x00000040	/* [II] Mbox 3 full */
12470a50ebdSMatt Porter #define  RIO_MBOX3_EMPTY		0x00000020	/* [II] Mbox 3 empty */
12570a50ebdSMatt Porter #define  RIO_MBOX3_BUSY			0x00000010	/* [II] Mbox 3 busy */
12670a50ebdSMatt Porter #define  RIO_MBOX3_FAIL			0x00000008	/* [II] Mbox 3 fail */
12770a50ebdSMatt Porter #define  RIO_MBOX3_ERROR		0x00000004	/* [II] Mbox 3 error */
12870a50ebdSMatt Porter 
129284fb68dSAlexandre Bounine #define RIO_WRITE_PORT_CSR	0x44	/* [I, <= 1.2] Write Port CSR */
130284fb68dSAlexandre Bounine #define RIO_DOORBELL_CSR	0x44	/* [II, <= 1.2] Doorbell CSR */
13170a50ebdSMatt Porter #define  RIO_DOORBELL_AVAIL		0x80000000	/* [II] Doorbell avail */
13270a50ebdSMatt Porter #define  RIO_DOORBELL_FULL		0x40000000	/* [II] Doorbell full */
13370a50ebdSMatt Porter #define  RIO_DOORBELL_EMPTY		0x20000000	/* [II] Doorbell empty */
13470a50ebdSMatt Porter #define  RIO_DOORBELL_BUSY		0x10000000	/* [II] Doorbell busy */
13570a50ebdSMatt Porter #define  RIO_DOORBELL_FAILED		0x08000000	/* [II] Doorbell failed */
13670a50ebdSMatt Porter #define  RIO_DOORBELL_ERROR		0x04000000	/* [II] Doorbell error */
13770a50ebdSMatt Porter #define  RIO_WRITE_PORT_AVAILABLE	0x00000080	/* [I] Write Port Available */
13870a50ebdSMatt Porter #define  RIO_WRITE_PORT_FULL		0x00000040	/* [I] Write Port Full */
13970a50ebdSMatt Porter #define  RIO_WRITE_PORT_EMPTY		0x00000020	/* [I] Write Port Empty */
14070a50ebdSMatt Porter #define  RIO_WRITE_PORT_BUSY		0x00000010	/* [I] Write Port Busy */
14170a50ebdSMatt Porter #define  RIO_WRITE_PORT_FAILED		0x00000008	/* [I] Write Port Failed */
14270a50ebdSMatt Porter #define  RIO_WRITE_PORT_ERROR		0x00000004	/* [I] Write Port Error */
14370a50ebdSMatt Porter 
14470a50ebdSMatt Porter 					/* 0x48 *//* Reserved */
14570a50ebdSMatt Porter 
14670a50ebdSMatt Porter #define RIO_PELL_CTRL_CSR	0x4c	/* [I] PE Logical Layer Control CSR */
14770a50ebdSMatt Porter #define   RIO_PELL_ADDR_66		0x00000004	/* [I] 66-bit addr */
14870a50ebdSMatt Porter #define   RIO_PELL_ADDR_50		0x00000002	/* [I] 50-bit addr */
14970a50ebdSMatt Porter #define   RIO_PELL_ADDR_34		0x00000001	/* [I] 34-bit addr */
15070a50ebdSMatt Porter 
15170a50ebdSMatt Porter 					/* 0x50-0x54 *//* Reserved */
15270a50ebdSMatt Porter 
15370a50ebdSMatt Porter #define RIO_LCSH_BA		0x58	/* [I] LCS High Base Address */
15470a50ebdSMatt Porter #define RIO_LCSL_BA		0x5c	/* [I] LCS Base Address */
15570a50ebdSMatt Porter 
15670a50ebdSMatt Porter #define RIO_DID_CSR		0x60	/* [III] Base Device ID CSR */
15770a50ebdSMatt Porter 
15870a50ebdSMatt Porter 					/* 0x64 *//* Reserved */
15970a50ebdSMatt Porter 
16070a50ebdSMatt Porter #define RIO_HOST_DID_LOCK_CSR	0x68	/* [III] Host Base Device ID Lock CSR */
16170a50ebdSMatt Porter #define RIO_COMPONENT_TAG_CSR	0x6c	/* [III] Component Tag CSR */
16270a50ebdSMatt Porter 
16307590ff0SAlexandre Bounine #define RIO_STD_RTE_CONF_DESTID_SEL_CSR	0x70
164a3725c45SAlexandre Bounine #define  RIO_STD_RTE_CONF_EXTCFGEN		0x80000000
16507590ff0SAlexandre Bounine #define RIO_STD_RTE_CONF_PORT_SEL_CSR	0x74
16607590ff0SAlexandre Bounine #define RIO_STD_RTE_DEFAULT_PORT	0x78
16707590ff0SAlexandre Bounine 
16807590ff0SAlexandre Bounine 					/* 0x7c-0xf8 *//* Reserved */
16970a50ebdSMatt Porter 					/* 0x100-0xfff8 *//* [I] Extended Features Space */
17070a50ebdSMatt Porter 					/* 0x10000-0xfffff8 *//* [I] Implementation-defined Space */
17170a50ebdSMatt Porter 
17270a50ebdSMatt Porter /*
17370a50ebdSMatt Porter  * Extended Features Space is a configuration space area where
17470a50ebdSMatt Porter  * functionality is mapped into extended feature blocks via a
17570a50ebdSMatt Porter  * singly linked list of extended feature pointers (EFT_PTR).
17670a50ebdSMatt Porter  *
17770a50ebdSMatt Porter  * Each extended feature block can be identified/located in
17870a50ebdSMatt Porter  * Extended Features Space by walking the extended feature
17970a50ebdSMatt Porter  * list starting with the Extended Feature Pointer located
18070a50ebdSMatt Porter  * in the Assembly Information CAR.
18170a50ebdSMatt Porter  *
18270a50ebdSMatt Porter  * Extended Feature Blocks (EFBs) are identified with an assigned
18370a50ebdSMatt Porter  * EFB ID. Extended feature block offsets in the definitions are
18470a50ebdSMatt Porter  * relative to the offset of the EFB within the  Extended Features
18570a50ebdSMatt Porter  * Space.
18670a50ebdSMatt Porter  */
18770a50ebdSMatt Porter 
18870a50ebdSMatt Porter /* Helper macros to parse the Extended Feature Block header */
18970a50ebdSMatt Porter #define RIO_EFB_PTR_MASK	0xffff0000
19070a50ebdSMatt Porter #define RIO_EFB_ID_MASK		0x0000ffff
19170a50ebdSMatt Porter #define RIO_GET_BLOCK_PTR(x)	((x & RIO_EFB_PTR_MASK) >> 16)
19270a50ebdSMatt Porter #define RIO_GET_BLOCK_ID(x)	(x & RIO_EFB_ID_MASK)
19370a50ebdSMatt Porter 
19470a50ebdSMatt Porter /* Extended Feature Block IDs */
1951ae842deSAlexandre Bounine #define RIO_EFB_SER_EP_M1_ID	0x0001	/* [VI] LP-Serial EP Devices, Map I */
1961ae842deSAlexandre Bounine #define RIO_EFB_SER_EP_SW_M1_ID	0x0002	/* [VI] LP-Serial EP w SW Recovery Devices, Map I */
1971ae842deSAlexandre Bounine #define RIO_EFB_SER_EPF_M1_ID	0x0003	/* [VI] LP-Serial EP Free Devices, Map I */
1981ae842deSAlexandre Bounine #define RIO_EFB_SER_EP_ID	0x0004	/* [VI] LP-Serial EP Devices, RIO 1.2 */
1991ae842deSAlexandre Bounine #define RIO_EFB_SER_EP_REC_ID	0x0005	/* [VI] LP-Serial EP w SW Recovery Devices, RIO 1.2 */
2001ae842deSAlexandre Bounine #define RIO_EFB_SER_EP_FREE_ID	0x0006	/* [VI] LP-Serial EP Free Devices, RIO 1.2 */
201e5cabeb3SAlexandre Bounine #define RIO_EFB_ERR_MGMNT	0x0007  /* [VIII] Error Management Extensions */
2021ae842deSAlexandre Bounine #define RIO_EFB_SER_EPF_SW_M1_ID	0x0009  /* [VI] LP-Serial EP Free w SW Recovery Devices, Map I */
2031ae842deSAlexandre Bounine #define RIO_EFB_SW_ROUTING_TBL	0x000E  /* [III] Switch Routing Table Block */
2041ae842deSAlexandre Bounine #define RIO_EFB_SER_EP_M2_ID	0x0011	/* [VI] LP-Serial EP Devices, Map II */
2051ae842deSAlexandre Bounine #define RIO_EFB_SER_EP_SW_M2_ID	0x0012	/* [VI] LP-Serial EP w SW Recovery Devices, Map II */
2061ae842deSAlexandre Bounine #define RIO_EFB_SER_EPF_M2_ID	0x0013	/* [VI] LP-Serial EP Free Devices, Map II */
2071ae842deSAlexandre Bounine #define RIO_EFB_ERR_MGMNT_HS	0x0017  /* [VIII] Error Management Extensions, Hot-Swap only */
2081ae842deSAlexandre Bounine #define RIO_EFB_SER_EPF_SW_M2_ID	0x0019  /* [VI] LP-Serial EP Free w SW Recovery Devices, Map II */
20970a50ebdSMatt Porter 
21070a50ebdSMatt Porter /*
2111ae842deSAlexandre Bounine  * Physical LP-Serial Registers Definitions
2121ae842deSAlexandre Bounine  * Parameters in register macros:
2131ae842deSAlexandre Bounine  *    n - port number, m - Register Map Type (1 or 2)
21470a50ebdSMatt Porter  */
21570a50ebdSMatt Porter #define RIO_PORT_MNT_HEADER		0x0000
21670a50ebdSMatt Porter #define RIO_PORT_REQ_CTL_CSR		0x0020
2171ae842deSAlexandre Bounine #define RIO_PORT_RSP_CTL_CSR		0x0024
2181ae842deSAlexandre Bounine #define RIO_PORT_LINKTO_CTL_CSR		0x0020
2191ae842deSAlexandre Bounine #define RIO_PORT_RSPTO_CTL_CSR		0x0024
22070a50ebdSMatt Porter #define RIO_PORT_GEN_CTL_CSR		0x003c
22170a50ebdSMatt Porter #define  RIO_PORT_GEN_HOST		0x80000000
22270a50ebdSMatt Porter #define  RIO_PORT_GEN_MASTER		0x40000000
22370a50ebdSMatt Porter #define  RIO_PORT_GEN_DISCOVERED	0x20000000
2241ae842deSAlexandre Bounine #define RIO_PORT_N_MNT_REQ_CSR(n, m)	(0x40 + (n) * (0x20 * (m)))
225dd5648c9SAlexandre Bounine #define  RIO_MNT_REQ_CMD_RD		0x03	/* Reset-device command */
226dd5648c9SAlexandre Bounine #define  RIO_MNT_REQ_CMD_IS		0x04	/* Input-status command */
2271ae842deSAlexandre Bounine #define RIO_PORT_N_MNT_RSP_CSR(n, m)	(0x44 + (n) * (0x20 * (m)))
228e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_MNT_RSP_RVAL	0x80000000 /* Response Valid */
229388c45ccSAlexandre Bounine #define  RIO_PORT_N_MNT_RSP_ASTAT	0x000007e0 /* ackID Status */
230e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_MNT_RSP_LSTAT	0x0000001f /* Link Status */
2311ae842deSAlexandre Bounine #define RIO_PORT_N_ACK_STS_CSR(n)	(0x48 + (n) * 0x20) /* Only in RM-I */
232e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_ACK_CLEAR		0x80000000
233dd5648c9SAlexandre Bounine #define  RIO_PORT_N_ACK_INBOUND		0x3f000000
234dd5648c9SAlexandre Bounine #define  RIO_PORT_N_ACK_OUTSTAND	0x00003f00
235dd5648c9SAlexandre Bounine #define  RIO_PORT_N_ACK_OUTBOUND	0x0000003f
2361ae842deSAlexandre Bounine #define RIO_PORT_N_CTL2_CSR(n, m)	(0x54 + (n) * (0x20 * (m)))
2378b189fdbSAlexandre Bounine #define  RIO_PORT_N_CTL2_SEL_BAUD	0xf0000000
2381ae842deSAlexandre Bounine #define RIO_PORT_N_ERR_STS_CSR(n, m)	(0x58 + (n) * (0x20 * (m)))
2391ae842deSAlexandre Bounine #define  RIO_PORT_N_ERR_STS_OUT_ES	0x00010000 /* Output Error-stopped */
2401ae842deSAlexandre Bounine #define  RIO_PORT_N_ERR_STS_INP_ES	0x00000100 /* Input Error-stopped */
241e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_ERR_STS_PW_PEND	0x00000010 /* Port-Write Pending */
2421ae842deSAlexandre Bounine #define  RIO_PORT_N_ERR_STS_PORT_UA	0x00000008 /* Port Unavailable */
243e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_ERR_STS_PORT_ERR	0x00000004
244e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_ERR_STS_PORT_OK	0x00000002
245e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_ERR_STS_PORT_UNINIT	0x00000001
2461ae842deSAlexandre Bounine #define RIO_PORT_N_CTL_CSR(n, m)	(0x5c + (n) * (0x20 * (m)))
247e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_CTL_PWIDTH		0xc0000000
248e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_CTL_PWIDTH_1	0x00000000
249e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_CTL_PWIDTH_4	0x40000000
2508b189fdbSAlexandre Bounine #define  RIO_PORT_N_CTL_IPW		0x38000000 /* Initialized Port Width */
251933af4a6SThomas Moll #define  RIO_PORT_N_CTL_P_TYP_SER	0x00000001
252e5cabeb3SAlexandre Bounine #define  RIO_PORT_N_CTL_LOCKOUT		0x00000002
2531ae842deSAlexandre Bounine #define  RIO_PORT_N_CTL_EN_RX		0x00200000
2541ae842deSAlexandre Bounine #define  RIO_PORT_N_CTL_EN_TX		0x00400000
2551ae842deSAlexandre Bounine #define RIO_PORT_N_OB_ACK_CSR(n)	(0x60 + (n) * 0x40) /* Only in RM-II */
2561ae842deSAlexandre Bounine #define  RIO_PORT_N_OB_ACK_CLEAR	0x80000000
2571ae842deSAlexandre Bounine #define  RIO_PORT_N_OB_ACK_OUTSTD	0x00fff000
2581ae842deSAlexandre Bounine #define  RIO_PORT_N_OB_ACK_OUTBND	0x00000fff
2591ae842deSAlexandre Bounine #define RIO_PORT_N_IB_ACK_CSR(n)	(0x64 + (n) * 0x40) /* Only in RM-II */
2601ae842deSAlexandre Bounine #define  RIO_PORT_N_IB_ACK_INBND	0x00000fff
2611ae842deSAlexandre Bounine 
2621ae842deSAlexandre Bounine /*
2631ae842deSAlexandre Bounine  * Device-based helper macros for serial port register access.
2641ae842deSAlexandre Bounine  *   d - pointer to rapidio device object, n - port number
2651ae842deSAlexandre Bounine  */
2661ae842deSAlexandre Bounine 
2671ae842deSAlexandre Bounine #define RIO_DEV_PORT_N_MNT_REQ_CSR(d, n)	\
2681ae842deSAlexandre Bounine 		(d->phys_efptr + RIO_PORT_N_MNT_REQ_CSR(n, d->phys_rmap))
2691ae842deSAlexandre Bounine 
2701ae842deSAlexandre Bounine #define RIO_DEV_PORT_N_MNT_RSP_CSR(d, n)	\
2711ae842deSAlexandre Bounine 		(d->phys_efptr + RIO_PORT_N_MNT_RSP_CSR(n, d->phys_rmap))
2721ae842deSAlexandre Bounine 
2731ae842deSAlexandre Bounine #define RIO_DEV_PORT_N_ACK_STS_CSR(d, n)	\
2741ae842deSAlexandre Bounine 		(d->phys_efptr + RIO_PORT_N_ACK_STS_CSR(n))
2751ae842deSAlexandre Bounine 
2761ae842deSAlexandre Bounine #define RIO_DEV_PORT_N_CTL2_CSR(d, n)		\
2771ae842deSAlexandre Bounine 		(d->phys_efptr + RIO_PORT_N_CTL2_CSR(n, d->phys_rmap))
2781ae842deSAlexandre Bounine 
2791ae842deSAlexandre Bounine #define RIO_DEV_PORT_N_ERR_STS_CSR(d, n)	\
2801ae842deSAlexandre Bounine 		(d->phys_efptr + RIO_PORT_N_ERR_STS_CSR(n, d->phys_rmap))
2811ae842deSAlexandre Bounine 
2821ae842deSAlexandre Bounine #define RIO_DEV_PORT_N_CTL_CSR(d, n)		\
2831ae842deSAlexandre Bounine 		(d->phys_efptr + RIO_PORT_N_CTL_CSR(n, d->phys_rmap))
2841ae842deSAlexandre Bounine 
2851ae842deSAlexandre Bounine #define RIO_DEV_PORT_N_OB_ACK_CSR(d, n)		\
2861ae842deSAlexandre Bounine 		(d->phys_efptr + RIO_PORT_N_OB_ACK_CSR(n))
2871ae842deSAlexandre Bounine 
2881ae842deSAlexandre Bounine #define RIO_DEV_PORT_N_IB_ACK_CSR(d, n)		\
2891ae842deSAlexandre Bounine 		(d->phys_efptr + RIO_PORT_N_IB_ACK_CSR(n))
290e5cabeb3SAlexandre Bounine 
291e5cabeb3SAlexandre Bounine /*
292e5cabeb3SAlexandre Bounine  * Error Management Extensions (RapidIO 1.3+, Part 8)
293e5cabeb3SAlexandre Bounine  *
294e5cabeb3SAlexandre Bounine  * Extended Features Block ID=0x0007
295e5cabeb3SAlexandre Bounine  */
296e5cabeb3SAlexandre Bounine 
297e5cabeb3SAlexandre Bounine /* General EM Registers (Common for all Ports) */
298e5cabeb3SAlexandre Bounine 
299e5cabeb3SAlexandre Bounine #define RIO_EM_EFB_HEADER	0x000	/* Error Management Extensions Block Header */
3001ae842deSAlexandre Bounine #define RIO_EM_EMHS_CAR		0x004	/* EM Functionality CAR */
301e5cabeb3SAlexandre Bounine #define RIO_EM_LTL_ERR_DETECT	0x008	/* Logical/Transport Layer Error Detect CSR */
302e5cabeb3SAlexandre Bounine #define RIO_EM_LTL_ERR_EN	0x00c	/* Logical/Transport Layer Error Enable CSR */
303a3725c45SAlexandre Bounine #define  REM_LTL_ERR_ILLTRAN		0x08000000 /* Illegal Transaction decode */
304a3725c45SAlexandre Bounine #define  REM_LTL_ERR_UNSOLR		0x00800000 /* Unsolicited Response */
305a3725c45SAlexandre Bounine #define  REM_LTL_ERR_UNSUPTR		0x00400000 /* Unsupported Transaction */
306a3725c45SAlexandre Bounine #define  REM_LTL_ERR_IMPSPEC		0x000000ff /* Implementation Specific */
307e5cabeb3SAlexandre Bounine #define RIO_EM_LTL_HIADDR_CAP	0x010	/* Logical/Transport Layer High Address Capture CSR */
308e5cabeb3SAlexandre Bounine #define RIO_EM_LTL_ADDR_CAP	0x014	/* Logical/Transport Layer Address Capture CSR */
309e5cabeb3SAlexandre Bounine #define RIO_EM_LTL_DEVID_CAP	0x018	/* Logical/Transport Layer Device ID Capture CSR */
310e5cabeb3SAlexandre Bounine #define RIO_EM_LTL_CTRL_CAP	0x01c	/* Logical/Transport Layer Control Capture CSR */
3111ae842deSAlexandre Bounine #define RIO_EM_LTL_DID32_CAP	0x020	/* Logical/Transport Layer Dev32 DestID Capture CSR */
3121ae842deSAlexandre Bounine #define RIO_EM_LTL_SID32_CAP	0x024	/* Logical/Transport Layer Dev32  source ID Capture CSR */
313e5cabeb3SAlexandre Bounine #define RIO_EM_PW_TGT_DEVID	0x028	/* Port-write Target deviceID CSR */
3141ae842deSAlexandre Bounine #define  RIO_EM_PW_TGT_DEVID_D16M	0xff000000	/* Port-write Target DID16 MSB */
3151ae842deSAlexandre Bounine #define  RIO_EM_PW_TGT_DEVID_D8		0x00ff0000	/* Port-write Target DID16 LSB or DID8 */
3161ae842deSAlexandre Bounine #define  RIO_EM_PW_TGT_DEVID_DEV16	0x00008000	/* Port-write Target DID16 LSB or DID8 */
3171ae842deSAlexandre Bounine #define  RIO_EM_PW_TGT_DEVID_DEV32	0x00004000	/* Port-write Target DID16 LSB or DID8 */
318e5cabeb3SAlexandre Bounine #define RIO_EM_PKT_TTL		0x02c	/* Packet Time-to-live CSR */
3191ae842deSAlexandre Bounine #define RIO_EM_PKT_TTL_VAL		0xffff0000	/* Packet Time-to-live value */
3201ae842deSAlexandre Bounine #define RIO_EM_PW_TGT32_DEVID	0x030	/* Port-write Dev32 Target deviceID CSR */
3211ae842deSAlexandre Bounine #define RIO_EM_PW_TX_CTRL	0x034	/* Port-write Transmission Control CSR */
3221ae842deSAlexandre Bounine #define RIO_EM_PW_TX_CTRL_PW_DIS	0x00000001	/* Port-write Transmission Disable bit */
323e5cabeb3SAlexandre Bounine 
324e5cabeb3SAlexandre Bounine /* Per-Port EM Registers */
325e5cabeb3SAlexandre Bounine 
326e5cabeb3SAlexandre Bounine #define RIO_EM_PN_ERR_DETECT(x)	(0x040 + x*0x40) /* Port N Error Detect CSR */
327e5cabeb3SAlexandre Bounine #define  REM_PED_IMPL_SPEC		0x80000000
3281ae842deSAlexandre Bounine #define  REM_PED_LINK_OK2U		0x40000000 /* Link OK to Uninit transition */
3291ae842deSAlexandre Bounine #define  REM_PED_LINK_UPDA		0x20000000 /* Link Uninit Packet Discard Active */
3301ae842deSAlexandre Bounine #define  REM_PED_LINK_U2OK		0x10000000 /* Link Uninit to OK transition */
331e5cabeb3SAlexandre Bounine #define  REM_PED_LINK_TO		0x00000001
3321ae842deSAlexandre Bounine 
333e5cabeb3SAlexandre Bounine #define RIO_EM_PN_ERRRATE_EN(x) (0x044 + x*0x40) /* Port N Error Rate Enable CSR */
3341ae842deSAlexandre Bounine #define RIO_EM_PN_ERRRATE_EN_OK2U	0x40000000 /* Enable notification for OK2U */
3351ae842deSAlexandre Bounine #define RIO_EM_PN_ERRRATE_EN_UPDA	0x20000000 /* Enable notification for UPDA */
3361ae842deSAlexandre Bounine #define RIO_EM_PN_ERRRATE_EN_U2OK	0x10000000 /* Enable notification for U2OK */
3371ae842deSAlexandre Bounine 
338e5cabeb3SAlexandre Bounine #define RIO_EM_PN_ATTRIB_CAP(x)	(0x048 + x*0x40) /* Port N Attributes Capture CSR */
339e5cabeb3SAlexandre Bounine #define RIO_EM_PN_PKT_CAP_0(x)	(0x04c + x*0x40) /* Port N Packet/Control Symbol Capture 0 CSR */
340e5cabeb3SAlexandre Bounine #define RIO_EM_PN_PKT_CAP_1(x)	(0x050 + x*0x40) /* Port N Packet Capture 1 CSR */
341e5cabeb3SAlexandre Bounine #define RIO_EM_PN_PKT_CAP_2(x)	(0x054 + x*0x40) /* Port N Packet Capture 2 CSR */
342e5cabeb3SAlexandre Bounine #define RIO_EM_PN_PKT_CAP_3(x)	(0x058 + x*0x40) /* Port N Packet Capture 3 CSR */
343e5cabeb3SAlexandre Bounine #define RIO_EM_PN_ERRRATE(x)	(0x068 + x*0x40) /* Port N Error Rate CSR */
344e5cabeb3SAlexandre Bounine #define RIO_EM_PN_ERRRATE_TR(x) (0x06c + x*0x40) /* Port N Error Rate Threshold CSR */
3451ae842deSAlexandre Bounine #define RIO_EM_PN_LINK_UDT(x)	(0x070 + x*0x40) /* Port N Link Uninit Discard Timer CSR */
3461ae842deSAlexandre Bounine #define RIO_EM_PN_LINK_UDT_TO		0xffffff00 /* Link Uninit Timeout value */
3471ae842deSAlexandre Bounine 
3481ae842deSAlexandre Bounine /*
3491ae842deSAlexandre Bounine  * Switch Routing Table Register Block ID=0x000E (RapidIO 3.0+, part 3)
3501ae842deSAlexandre Bounine  * Register offsets are defined from beginning of the block.
3511ae842deSAlexandre Bounine  */
3521ae842deSAlexandre Bounine 
3531ae842deSAlexandre Bounine /* Broadcast Routing Table Control CSR */
3541ae842deSAlexandre Bounine #define RIO_BC_RT_CTL_CSR	0x020
3551ae842deSAlexandre Bounine #define  RIO_RT_CTL_THREE_LVL		0x80000000
3561ae842deSAlexandre Bounine #define  RIO_RT_CTL_DEV32_RT_CTRL	0x40000000
3571ae842deSAlexandre Bounine #define  RIO_RT_CTL_MC_MASK_SZ		0x03000000 /* 3.0+ Part 11: Multicast */
3581ae842deSAlexandre Bounine 
3591ae842deSAlexandre Bounine /* Broadcast Level 0 Info CSR */
3601ae842deSAlexandre Bounine #define RIO_BC_RT_LVL0_INFO_CSR	0x030
3611ae842deSAlexandre Bounine #define  RIO_RT_L0I_NUM_GR		0xff000000
3621ae842deSAlexandre Bounine #define  RIO_RT_L0I_GR_PTR		0x00fffc00
3631ae842deSAlexandre Bounine 
3641ae842deSAlexandre Bounine /* Broadcast Level 1 Info CSR */
3651ae842deSAlexandre Bounine #define RIO_BC_RT_LVL1_INFO_CSR	0x034
3661ae842deSAlexandre Bounine #define  RIO_RT_L1I_NUM_GR		0xff000000
3671ae842deSAlexandre Bounine #define  RIO_RT_L1I_GR_PTR		0x00fffc00
3681ae842deSAlexandre Bounine 
3691ae842deSAlexandre Bounine /* Broadcast Level 2 Info CSR */
3701ae842deSAlexandre Bounine #define RIO_BC_RT_LVL2_INFO_CSR	0x038
3711ae842deSAlexandre Bounine #define  RIO_RT_L2I_NUM_GR		0xff000000
3721ae842deSAlexandre Bounine #define  RIO_RT_L2I_GR_PTR		0x00fffc00
3731ae842deSAlexandre Bounine 
3741ae842deSAlexandre Bounine /* Per-Port Routing Table registers.
3751ae842deSAlexandre Bounine  * Register fields defined in the broadcast section above are
3761ae842deSAlexandre Bounine  * applicable to the corresponding registers below.
3771ae842deSAlexandre Bounine  */
3781ae842deSAlexandre Bounine #define RIO_SPx_RT_CTL_CSR(x)	(0x040 + (0x20 * x))
3791ae842deSAlexandre Bounine #define RIO_SPx_RT_LVL0_INFO_CSR(x)	(0x50 + (0x20 * x))
3801ae842deSAlexandre Bounine #define RIO_SPx_RT_LVL1_INFO_CSR(x)	(0x54 + (0x20 * x))
3811ae842deSAlexandre Bounine #define RIO_SPx_RT_LVL2_INFO_CSR(x)	(0x58 + (0x20 * x))
3821ae842deSAlexandre Bounine 
3831ae842deSAlexandre Bounine /* Register Formats for Routing Table Group entry.
3841ae842deSAlexandre Bounine  * Register offsets are calculated using GR_PTR field in the corresponding
3851ae842deSAlexandre Bounine  * table Level_N and group/entry numbers (see RapidIO 3.0+ Part 3).
3861ae842deSAlexandre Bounine  */
3871ae842deSAlexandre Bounine #define RIO_RT_Ln_ENTRY_IMPL_DEF	0xf0000000
3881ae842deSAlexandre Bounine #define RIO_RT_Ln_ENTRY_RTE_VAL		0x000003ff
3891ae842deSAlexandre Bounine #define RIO_RT_ENTRY_DROP_PKT		0x300
39070a50ebdSMatt Porter 
39170a50ebdSMatt Porter #endif				/* LINUX_RIO_REGS_H */
392