xref: /openbmc/linux/include/linux/qed/qed_rdma_if.h (revision 03ab8e6297acd1bc0eedaa050e2a1635c576fd11)
11f4d4ed6SAlexander Lobakin /* SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause) */
27003cdd6SKalderon, Michal /* QLogic qed NIC Driver
37003cdd6SKalderon, Michal  * Copyright (c) 2015-2017  QLogic Corporation
4663eacd8SAlexander Lobakin  * Copyright (c) 2019-2020 Marvell International Ltd.
57003cdd6SKalderon, Michal  */
61f4d4ed6SAlexander Lobakin 
77003cdd6SKalderon, Michal #ifndef _QED_RDMA_IF_H
87003cdd6SKalderon, Michal #define _QED_RDMA_IF_H
97003cdd6SKalderon, Michal #include <linux/types.h>
107003cdd6SKalderon, Michal #include <linux/delay.h>
117003cdd6SKalderon, Michal #include <linux/list.h>
127003cdd6SKalderon, Michal #include <linux/slab.h>
137003cdd6SKalderon, Michal #include <linux/qed/qed_if.h>
147003cdd6SKalderon, Michal #include <linux/qed/qed_ll2_if.h>
157003cdd6SKalderon, Michal #include <linux/qed/rdma_common.h>
167003cdd6SKalderon, Michal 
177003cdd6SKalderon, Michal #define QED_RDMA_MAX_CNQ_SIZE               (0xFFFF)
187003cdd6SKalderon, Michal 
197003cdd6SKalderon, Michal /* rdma interface */
207003cdd6SKalderon, Michal 
217003cdd6SKalderon, Michal enum qed_roce_qp_state {
227003cdd6SKalderon, Michal 	QED_ROCE_QP_STATE_RESET,
237003cdd6SKalderon, Michal 	QED_ROCE_QP_STATE_INIT,
247003cdd6SKalderon, Michal 	QED_ROCE_QP_STATE_RTR,
257003cdd6SKalderon, Michal 	QED_ROCE_QP_STATE_RTS,
267003cdd6SKalderon, Michal 	QED_ROCE_QP_STATE_SQD,
277003cdd6SKalderon, Michal 	QED_ROCE_QP_STATE_ERR,
287003cdd6SKalderon, Michal 	QED_ROCE_QP_STATE_SQE
297003cdd6SKalderon, Michal };
307003cdd6SKalderon, Michal 
317bfb399eSYuval Basson enum qed_rdma_qp_type {
327bfb399eSYuval Basson 	QED_RDMA_QP_TYPE_RC,
337bfb399eSYuval Basson 	QED_RDMA_QP_TYPE_XRC_INI,
347bfb399eSYuval Basson 	QED_RDMA_QP_TYPE_XRC_TGT,
357bfb399eSYuval Basson 	QED_RDMA_QP_TYPE_INVAL = 0xffff,
367bfb399eSYuval Basson };
377bfb399eSYuval Basson 
387003cdd6SKalderon, Michal enum qed_rdma_tid_type {
397003cdd6SKalderon, Michal 	QED_RDMA_TID_REGISTERED_MR,
407003cdd6SKalderon, Michal 	QED_RDMA_TID_FMR,
41d52c89f1SMichal Kalderon 	QED_RDMA_TID_MW
427003cdd6SKalderon, Michal };
437003cdd6SKalderon, Michal 
447003cdd6SKalderon, Michal struct qed_rdma_events {
457003cdd6SKalderon, Michal 	void *context;
467003cdd6SKalderon, Michal 	void (*affiliated_event)(void *context, u8 fw_event_code,
477003cdd6SKalderon, Michal 				 void *fw_handle);
487003cdd6SKalderon, Michal 	void (*unaffiliated_event)(void *context, u8 event_code);
497003cdd6SKalderon, Michal };
507003cdd6SKalderon, Michal 
517003cdd6SKalderon, Michal struct qed_rdma_device {
527003cdd6SKalderon, Michal 	u32 vendor_id;
537003cdd6SKalderon, Michal 	u32 vendor_part_id;
547003cdd6SKalderon, Michal 	u32 hw_ver;
557003cdd6SKalderon, Michal 	u64 fw_ver;
567003cdd6SKalderon, Michal 
577003cdd6SKalderon, Michal 	u64 node_guid;
587003cdd6SKalderon, Michal 	u64 sys_image_guid;
597003cdd6SKalderon, Michal 
607003cdd6SKalderon, Michal 	u8 max_cnq;
617003cdd6SKalderon, Michal 	u8 max_sge;
627003cdd6SKalderon, Michal 	u8 max_srq_sge;
637003cdd6SKalderon, Michal 	u16 max_inline;
647003cdd6SKalderon, Michal 	u32 max_wqe;
657003cdd6SKalderon, Michal 	u32 max_srq_wqe;
667003cdd6SKalderon, Michal 	u8 max_qp_resp_rd_atomic_resc;
677003cdd6SKalderon, Michal 	u8 max_qp_req_rd_atomic_resc;
687003cdd6SKalderon, Michal 	u64 max_dev_resp_rd_atomic_resc;
697003cdd6SKalderon, Michal 	u32 max_cq;
707003cdd6SKalderon, Michal 	u32 max_qp;
717003cdd6SKalderon, Michal 	u32 max_srq;
727003cdd6SKalderon, Michal 	u32 max_mr;
737003cdd6SKalderon, Michal 	u64 max_mr_size;
747003cdd6SKalderon, Michal 	u32 max_cqe;
757003cdd6SKalderon, Michal 	u32 max_mw;
767003cdd6SKalderon, Michal 	u32 max_mr_mw_fmr_pbl;
777003cdd6SKalderon, Michal 	u64 max_mr_mw_fmr_size;
787003cdd6SKalderon, Michal 	u32 max_pd;
797003cdd6SKalderon, Michal 	u32 max_ah;
807003cdd6SKalderon, Michal 	u8 max_pkey;
817003cdd6SKalderon, Michal 	u16 max_srq_wr;
827003cdd6SKalderon, Michal 	u8 max_stats_queues;
837003cdd6SKalderon, Michal 	u32 dev_caps;
847003cdd6SKalderon, Michal 
857003cdd6SKalderon, Michal 	/* Abilty to support RNR-NAK generation */
867003cdd6SKalderon, Michal 
877003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_RNR_NAK_MASK                           0x1
887003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_RNR_NAK_SHIFT                  0
897003cdd6SKalderon, Michal 	/* Abilty to support shutdown port */
907003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_SHUTDOWN_PORT_MASK                     0x1
917003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_SHUTDOWN_PORT_SHIFT                    1
927003cdd6SKalderon, Michal 	/* Abilty to support port active event */
937003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_PORT_ACTIVE_EVENT_MASK         0x1
947003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_PORT_ACTIVE_EVENT_SHIFT                2
957003cdd6SKalderon, Michal 	/* Abilty to support port change event */
967003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_PORT_CHANGE_EVENT_MASK         0x1
977003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_PORT_CHANGE_EVENT_SHIFT                3
987003cdd6SKalderon, Michal 	/* Abilty to support system image GUID */
997003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_SYS_IMAGE_MASK                 0x1
1007003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_SYS_IMAGE_SHIFT                        4
1017003cdd6SKalderon, Michal 	/* Abilty to support bad P_Key counter support */
1027003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_BAD_PKEY_CNT_MASK                      0x1
1037003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_BAD_PKEY_CNT_SHIFT                     5
1047003cdd6SKalderon, Michal 	/* Abilty to support atomic operations */
1057003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_ATOMIC_OP_MASK                 0x1
1067003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_ATOMIC_OP_SHIFT                        6
1077003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_RESIZE_CQ_MASK                 0x1
1087003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_RESIZE_CQ_SHIFT                        7
1097003cdd6SKalderon, Michal 	/* Abilty to support modifying the maximum number of
1107003cdd6SKalderon, Michal 	 * outstanding work requests per QP
1117003cdd6SKalderon, Michal 	 */
1127003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_RESIZE_MAX_WR_MASK                     0x1
1137003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_RESIZE_MAX_WR_SHIFT                    8
1147003cdd6SKalderon, Michal 	/* Abilty to support automatic path migration */
1157003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_AUTO_PATH_MIG_MASK                     0x1
1167003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_AUTO_PATH_MIG_SHIFT                    9
1177003cdd6SKalderon, Michal 	/* Abilty to support the base memory management extensions */
1187003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_BASE_MEMORY_EXT_MASK                   0x1
1197003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_BASE_MEMORY_EXT_SHIFT          10
1207003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_BASE_QUEUE_EXT_MASK                    0x1
1217003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_BASE_QUEUE_EXT_SHIFT                   11
1227003cdd6SKalderon, Michal 	/* Abilty to support multipile page sizes per memory region */
1237003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_MULTI_PAGE_PER_MR_EXT_MASK             0x1
1247003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_MULTI_PAGE_PER_MR_EXT_SHIFT            12
1257003cdd6SKalderon, Michal 	/* Abilty to support block list physical buffer list */
1267003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_BLOCK_MODE_MASK                        0x1
1277003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_BLOCK_MODE_SHIFT                       13
1287003cdd6SKalderon, Michal 	/* Abilty to support zero based virtual addresses */
1297003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_ZBVA_MASK                              0x1
1307003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_ZBVA_SHIFT                             14
1317003cdd6SKalderon, Michal 	/* Abilty to support local invalidate fencing */
1327003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_LOCAL_INV_FENCE_MASK                   0x1
1337003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_LOCAL_INV_FENCE_SHIFT          15
1347003cdd6SKalderon, Michal 	/* Abilty to support Loopback on QP */
1357003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_LB_INDICATOR_MASK                      0x1
1367003cdd6SKalderon, Michal #define QED_RDMA_DEV_CAP_LB_INDICATOR_SHIFT                     16
1377003cdd6SKalderon, Michal 	u64 page_size_caps;
1387003cdd6SKalderon, Michal 	u8 dev_ack_delay;
1397003cdd6SKalderon, Michal 	u32 reserved_lkey;
1407003cdd6SKalderon, Michal 	u32 bad_pkey_counter;
1417003cdd6SKalderon, Michal 	struct qed_rdma_events events;
1427003cdd6SKalderon, Michal };
1437003cdd6SKalderon, Michal 
1447003cdd6SKalderon, Michal enum qed_port_state {
1457003cdd6SKalderon, Michal 	QED_RDMA_PORT_UP,
1467003cdd6SKalderon, Michal 	QED_RDMA_PORT_DOWN,
1477003cdd6SKalderon, Michal };
1487003cdd6SKalderon, Michal 
1497003cdd6SKalderon, Michal enum qed_roce_capability {
1507003cdd6SKalderon, Michal 	QED_ROCE_V1 = 1 << 0,
1517003cdd6SKalderon, Michal 	QED_ROCE_V2 = 1 << 1,
1527003cdd6SKalderon, Michal };
1537003cdd6SKalderon, Michal 
1547003cdd6SKalderon, Michal struct qed_rdma_port {
1557003cdd6SKalderon, Michal 	enum qed_port_state port_state;
1567003cdd6SKalderon, Michal 	int link_speed;
1577003cdd6SKalderon, Michal 	u64 max_msg_size;
1587003cdd6SKalderon, Michal 	u8 source_gid_table_len;
1597003cdd6SKalderon, Michal 	void *source_gid_table_ptr;
1607003cdd6SKalderon, Michal 	u8 pkey_table_len;
1617003cdd6SKalderon, Michal 	void *pkey_table_ptr;
1627003cdd6SKalderon, Michal 	u32 pkey_bad_counter;
1637003cdd6SKalderon, Michal 	enum qed_roce_capability capability;
1647003cdd6SKalderon, Michal };
1657003cdd6SKalderon, Michal 
1667003cdd6SKalderon, Michal struct qed_rdma_cnq_params {
1677003cdd6SKalderon, Michal 	u8 num_pbl_pages;
1687003cdd6SKalderon, Michal 	u64 pbl_ptr;
1697003cdd6SKalderon, Michal };
1707003cdd6SKalderon, Michal 
1717003cdd6SKalderon, Michal /* The CQ Mode affects the CQ doorbell transaction size.
1727003cdd6SKalderon, Michal  * 64/32 bit machines should configure to 32/16 bits respectively.
1737003cdd6SKalderon, Michal  */
1747003cdd6SKalderon, Michal enum qed_rdma_cq_mode {
1757003cdd6SKalderon, Michal 	QED_RDMA_CQ_MODE_16_BITS,
1767003cdd6SKalderon, Michal 	QED_RDMA_CQ_MODE_32_BITS,
1777003cdd6SKalderon, Michal };
1787003cdd6SKalderon, Michal 
1797003cdd6SKalderon, Michal struct qed_roce_dcqcn_params {
1807003cdd6SKalderon, Michal 	u8 notification_point;
1817003cdd6SKalderon, Michal 	u8 reaction_point;
1827003cdd6SKalderon, Michal 
1837003cdd6SKalderon, Michal 	/* fields for notification point */
1847003cdd6SKalderon, Michal 	u32 cnp_send_timeout;
1857003cdd6SKalderon, Michal 
1867003cdd6SKalderon, Michal 	/* fields for reaction point */
1877003cdd6SKalderon, Michal 	u32 rl_bc_rate;
1887003cdd6SKalderon, Michal 	u16 rl_max_rate;
1897003cdd6SKalderon, Michal 	u16 rl_r_ai;
1907003cdd6SKalderon, Michal 	u16 rl_r_hai;
1917003cdd6SKalderon, Michal 	u16 dcqcn_g;
1927003cdd6SKalderon, Michal 	u32 dcqcn_k_us;
1937003cdd6SKalderon, Michal 	u32 dcqcn_timeout_us;
1947003cdd6SKalderon, Michal };
1957003cdd6SKalderon, Michal 
1967003cdd6SKalderon, Michal struct qed_rdma_start_in_params {
1977003cdd6SKalderon, Michal 	struct qed_rdma_events *events;
1987003cdd6SKalderon, Michal 	struct qed_rdma_cnq_params cnq_pbl_list[128];
1997003cdd6SKalderon, Michal 	u8 desired_cnq;
2007003cdd6SKalderon, Michal 	enum qed_rdma_cq_mode cq_mode;
2017003cdd6SKalderon, Michal 	struct qed_roce_dcqcn_params dcqcn_params;
2027003cdd6SKalderon, Michal 	u16 max_mtu;
2037003cdd6SKalderon, Michal 	u8 mac_addr[ETH_ALEN];
2047003cdd6SKalderon, Michal 	u8 iwarp_flags;
2057003cdd6SKalderon, Michal };
2067003cdd6SKalderon, Michal 
2077003cdd6SKalderon, Michal struct qed_rdma_add_user_out_params {
2087003cdd6SKalderon, Michal 	u16 dpi;
2090058eb58SMichal Kalderon 	void __iomem *dpi_addr;
2107003cdd6SKalderon, Michal 	u64 dpi_phys_addr;
2117003cdd6SKalderon, Michal 	u32 dpi_size;
2127003cdd6SKalderon, Michal 	u16 wid_count;
2137003cdd6SKalderon, Michal };
2147003cdd6SKalderon, Michal 
2157003cdd6SKalderon, Michal enum roce_mode {
2167003cdd6SKalderon, Michal 	ROCE_V1,
2177003cdd6SKalderon, Michal 	ROCE_V2_IPV4,
2187003cdd6SKalderon, Michal 	ROCE_V2_IPV6,
2197003cdd6SKalderon, Michal 	MAX_ROCE_MODE
2207003cdd6SKalderon, Michal };
2217003cdd6SKalderon, Michal 
2227003cdd6SKalderon, Michal union qed_gid {
2237003cdd6SKalderon, Michal 	u8 bytes[16];
2247003cdd6SKalderon, Michal 	u16 words[8];
2257003cdd6SKalderon, Michal 	u32 dwords[4];
2267003cdd6SKalderon, Michal 	u64 qwords[2];
2277003cdd6SKalderon, Michal 	u32 ipv4_addr;
2287003cdd6SKalderon, Michal };
2297003cdd6SKalderon, Michal 
2307003cdd6SKalderon, Michal struct qed_rdma_register_tid_in_params {
2317003cdd6SKalderon, Michal 	u32 itid;
2327003cdd6SKalderon, Michal 	enum qed_rdma_tid_type tid_type;
2337003cdd6SKalderon, Michal 	u8 key;
2347003cdd6SKalderon, Michal 	u16 pd;
2357003cdd6SKalderon, Michal 	bool local_read;
2367003cdd6SKalderon, Michal 	bool local_write;
2377003cdd6SKalderon, Michal 	bool remote_read;
2387003cdd6SKalderon, Michal 	bool remote_write;
2397003cdd6SKalderon, Michal 	bool remote_atomic;
2407003cdd6SKalderon, Michal 	bool mw_bind;
2417003cdd6SKalderon, Michal 	u64 pbl_ptr;
2427003cdd6SKalderon, Michal 	bool pbl_two_level;
2437003cdd6SKalderon, Michal 	u8 pbl_page_size_log;
2447003cdd6SKalderon, Michal 	u8 page_size_log;
2457003cdd6SKalderon, Michal 	u64 length;
2467003cdd6SKalderon, Michal 	u64 vaddr;
2477003cdd6SKalderon, Michal 	bool phy_mr;
2487003cdd6SKalderon, Michal 	bool dma_mr;
2497003cdd6SKalderon, Michal 
2507003cdd6SKalderon, Michal 	bool dif_enabled;
2517003cdd6SKalderon, Michal 	u64 dif_error_addr;
2527003cdd6SKalderon, Michal };
2537003cdd6SKalderon, Michal 
2547003cdd6SKalderon, Michal struct qed_rdma_create_cq_in_params {
2557003cdd6SKalderon, Michal 	u32 cq_handle_lo;
2567003cdd6SKalderon, Michal 	u32 cq_handle_hi;
2577003cdd6SKalderon, Michal 	u32 cq_size;
2587003cdd6SKalderon, Michal 	u16 dpi;
2597003cdd6SKalderon, Michal 	bool pbl_two_level;
2607003cdd6SKalderon, Michal 	u64 pbl_ptr;
2617003cdd6SKalderon, Michal 	u16 pbl_num_pages;
2627003cdd6SKalderon, Michal 	u8 pbl_page_size_log;
2637003cdd6SKalderon, Michal 	u8 cnq_id;
2647003cdd6SKalderon, Michal 	u16 int_timeout;
2657003cdd6SKalderon, Michal };
2667003cdd6SKalderon, Michal 
2677003cdd6SKalderon, Michal struct qed_rdma_create_srq_in_params {
2687003cdd6SKalderon, Michal 	u64 pbl_base_addr;
2697003cdd6SKalderon, Michal 	u64 prod_pair_addr;
2707003cdd6SKalderon, Michal 	u16 num_pages;
2717003cdd6SKalderon, Michal 	u16 pd_id;
2727003cdd6SKalderon, Michal 	u16 page_size;
2737bfb399eSYuval Basson 
2747bfb399eSYuval Basson 	/* XRC related only */
2757bfb399eSYuval Basson 	bool reserved_key_en;
2767bfb399eSYuval Basson 	bool is_xrc;
2777bfb399eSYuval Basson 	u32 cq_cid;
2787bfb399eSYuval Basson 	u16 xrcd_id;
2797003cdd6SKalderon, Michal };
2807003cdd6SKalderon, Michal 
2817003cdd6SKalderon, Michal struct qed_rdma_destroy_cq_in_params {
2827003cdd6SKalderon, Michal 	u16 icid;
2837003cdd6SKalderon, Michal };
2847003cdd6SKalderon, Michal 
2857003cdd6SKalderon, Michal struct qed_rdma_destroy_cq_out_params {
2867003cdd6SKalderon, Michal 	u16 num_cq_notif;
2877003cdd6SKalderon, Michal };
2887003cdd6SKalderon, Michal 
2897003cdd6SKalderon, Michal struct qed_rdma_create_qp_in_params {
2907003cdd6SKalderon, Michal 	u32 qp_handle_lo;
2917003cdd6SKalderon, Michal 	u32 qp_handle_hi;
2927003cdd6SKalderon, Michal 	u32 qp_handle_async_lo;
2937003cdd6SKalderon, Michal 	u32 qp_handle_async_hi;
2947003cdd6SKalderon, Michal 	bool use_srq;
2957003cdd6SKalderon, Michal 	bool signal_all;
2967003cdd6SKalderon, Michal 	bool fmr_and_reserved_lkey;
2977003cdd6SKalderon, Michal 	u16 pd;
2987003cdd6SKalderon, Michal 	u16 dpi;
2997003cdd6SKalderon, Michal 	u16 sq_cq_id;
3007003cdd6SKalderon, Michal 	u16 sq_num_pages;
3017003cdd6SKalderon, Michal 	u64 sq_pbl_ptr;
3027003cdd6SKalderon, Michal 	u8 max_sq_sges;
3037003cdd6SKalderon, Michal 	u16 rq_cq_id;
3047003cdd6SKalderon, Michal 	u16 rq_num_pages;
3057003cdd6SKalderon, Michal 	u64 rq_pbl_ptr;
3067003cdd6SKalderon, Michal 	u16 srq_id;
3077bfb399eSYuval Basson 	u16 xrcd_id;
3087003cdd6SKalderon, Michal 	u8 stats_queue;
3097bfb399eSYuval Basson 	enum qed_rdma_qp_type qp_type;
310ff937b91SYuval Basson 	u8 flags;
311ff937b91SYuval Basson #define QED_ROCE_EDPM_MODE_MASK      0x1
312ff937b91SYuval Basson #define QED_ROCE_EDPM_MODE_SHIFT     0
3137003cdd6SKalderon, Michal };
3147003cdd6SKalderon, Michal 
3157003cdd6SKalderon, Michal struct qed_rdma_create_qp_out_params {
3167003cdd6SKalderon, Michal 	u32 qp_id;
3177003cdd6SKalderon, Michal 	u16 icid;
3187003cdd6SKalderon, Michal 	void *rq_pbl_virt;
3197003cdd6SKalderon, Michal 	dma_addr_t rq_pbl_phys;
3207003cdd6SKalderon, Michal 	void *sq_pbl_virt;
3217003cdd6SKalderon, Michal 	dma_addr_t sq_pbl_phys;
3227003cdd6SKalderon, Michal };
3237003cdd6SKalderon, Michal 
3247003cdd6SKalderon, Michal struct qed_rdma_modify_qp_in_params {
3257003cdd6SKalderon, Michal 	u32 modify_flags;
3267003cdd6SKalderon, Michal #define QED_RDMA_MODIFY_QP_VALID_NEW_STATE_MASK               0x1
3277003cdd6SKalderon, Michal #define QED_RDMA_MODIFY_QP_VALID_NEW_STATE_SHIFT              0
3287003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_PKEY_MASK                    0x1
3297003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_PKEY_SHIFT                   1
3307003cdd6SKalderon, Michal #define QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN_MASK             0x1
3317003cdd6SKalderon, Michal #define QED_RDMA_MODIFY_QP_VALID_RDMA_OPS_EN_SHIFT            2
3327003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_DEST_QP_MASK                 0x1
3337003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_DEST_QP_SHIFT                3
3347003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR_MASK          0x1
3357003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_ADDRESS_VECTOR_SHIFT         4
3367003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_RQ_PSN_MASK                  0x1
3377003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_RQ_PSN_SHIFT                 5
3387003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_SQ_PSN_MASK                  0x1
3397003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_SQ_PSN_SHIFT                 6
3407003cdd6SKalderon, Michal #define QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ_MASK       0x1
3417003cdd6SKalderon, Michal #define QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_REQ_SHIFT      7
3427003cdd6SKalderon, Michal #define QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP_MASK      0x1
3437003cdd6SKalderon, Michal #define QED_RDMA_MODIFY_QP_VALID_MAX_RD_ATOMIC_RESP_SHIFT     8
3447003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT_MASK             0x1
3457003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_ACK_TIMEOUT_SHIFT            9
3467003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_RETRY_CNT_MASK               0x1
3477003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_RETRY_CNT_SHIFT              10
3487003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT_MASK           0x1
3497003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_RNR_RETRY_CNT_SHIFT          11
3507003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER_MASK       0x1
3517003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_MIN_RNR_NAK_TIMER_SHIFT      12
3527003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_E2E_FLOW_CONTROL_EN_MASK     0x1
3537003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_E2E_FLOW_CONTROL_EN_SHIFT    13
3547003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_ROCE_MODE_MASK               0x1
3557003cdd6SKalderon, Michal #define QED_ROCE_MODIFY_QP_VALID_ROCE_MODE_SHIFT              14
3567003cdd6SKalderon, Michal 
3577003cdd6SKalderon, Michal 	enum qed_roce_qp_state new_state;
3587003cdd6SKalderon, Michal 	u16 pkey;
3597003cdd6SKalderon, Michal 	bool incoming_rdma_read_en;
3607003cdd6SKalderon, Michal 	bool incoming_rdma_write_en;
3617003cdd6SKalderon, Michal 	bool incoming_atomic_en;
3627003cdd6SKalderon, Michal 	bool e2e_flow_control_en;
3637003cdd6SKalderon, Michal 	u32 dest_qp;
3647003cdd6SKalderon, Michal 	bool lb_indication;
3657003cdd6SKalderon, Michal 	u16 mtu;
3667003cdd6SKalderon, Michal 	u8 traffic_class_tos;
3677003cdd6SKalderon, Michal 	u8 hop_limit_ttl;
3687003cdd6SKalderon, Michal 	u32 flow_label;
3697003cdd6SKalderon, Michal 	union qed_gid sgid;
3707003cdd6SKalderon, Michal 	union qed_gid dgid;
3717003cdd6SKalderon, Michal 	u16 udp_src_port;
3727003cdd6SKalderon, Michal 
3737003cdd6SKalderon, Michal 	u16 vlan_id;
3747003cdd6SKalderon, Michal 
3757003cdd6SKalderon, Michal 	u32 rq_psn;
3767003cdd6SKalderon, Michal 	u32 sq_psn;
3777003cdd6SKalderon, Michal 	u8 max_rd_atomic_resp;
3787003cdd6SKalderon, Michal 	u8 max_rd_atomic_req;
3797003cdd6SKalderon, Michal 	u32 ack_timeout;
3807003cdd6SKalderon, Michal 	u8 retry_cnt;
3817003cdd6SKalderon, Michal 	u8 rnr_retry_cnt;
3827003cdd6SKalderon, Michal 	u8 min_rnr_nak_timer;
3837003cdd6SKalderon, Michal 	bool sqd_async;
3847003cdd6SKalderon, Michal 	u8 remote_mac_addr[6];
3857003cdd6SKalderon, Michal 	u8 local_mac_addr[6];
3867003cdd6SKalderon, Michal 	bool use_local_mac;
3877003cdd6SKalderon, Michal 	enum roce_mode roce_mode;
3887003cdd6SKalderon, Michal };
3897003cdd6SKalderon, Michal 
3907003cdd6SKalderon, Michal struct qed_rdma_query_qp_out_params {
3917003cdd6SKalderon, Michal 	enum qed_roce_qp_state state;
3927003cdd6SKalderon, Michal 	u32 rq_psn;
3937003cdd6SKalderon, Michal 	u32 sq_psn;
3947003cdd6SKalderon, Michal 	bool draining;
3957003cdd6SKalderon, Michal 	u16 mtu;
3967003cdd6SKalderon, Michal 	u32 dest_qp;
3977003cdd6SKalderon, Michal 	bool incoming_rdma_read_en;
3987003cdd6SKalderon, Michal 	bool incoming_rdma_write_en;
3997003cdd6SKalderon, Michal 	bool incoming_atomic_en;
4007003cdd6SKalderon, Michal 	bool e2e_flow_control_en;
4017003cdd6SKalderon, Michal 	union qed_gid sgid;
4027003cdd6SKalderon, Michal 	union qed_gid dgid;
4037003cdd6SKalderon, Michal 	u32 flow_label;
4047003cdd6SKalderon, Michal 	u8 hop_limit_ttl;
4057003cdd6SKalderon, Michal 	u8 traffic_class_tos;
4067003cdd6SKalderon, Michal 	u32 timeout;
4077003cdd6SKalderon, Michal 	u8 rnr_retry;
4087003cdd6SKalderon, Michal 	u8 retry_cnt;
4097003cdd6SKalderon, Michal 	u8 min_rnr_nak_timer;
4107003cdd6SKalderon, Michal 	u16 pkey_index;
4117003cdd6SKalderon, Michal 	u8 max_rd_atomic;
4127003cdd6SKalderon, Michal 	u8 max_dest_rd_atomic;
4137003cdd6SKalderon, Michal 	bool sqd_async;
4147003cdd6SKalderon, Michal };
4157003cdd6SKalderon, Michal 
4167003cdd6SKalderon, Michal struct qed_rdma_create_srq_out_params {
4177003cdd6SKalderon, Michal 	u16 srq_id;
4187003cdd6SKalderon, Michal };
4197003cdd6SKalderon, Michal 
4207003cdd6SKalderon, Michal struct qed_rdma_destroy_srq_in_params {
4217003cdd6SKalderon, Michal 	u16 srq_id;
4227bfb399eSYuval Basson 	bool is_xrc;
4237003cdd6SKalderon, Michal };
4247003cdd6SKalderon, Michal 
4257003cdd6SKalderon, Michal struct qed_rdma_modify_srq_in_params {
4267003cdd6SKalderon, Michal 	u32 wqe_limit;
4277003cdd6SKalderon, Michal 	u16 srq_id;
4287bfb399eSYuval Basson 	bool is_xrc;
4297003cdd6SKalderon, Michal };
4307003cdd6SKalderon, Michal 
4317003cdd6SKalderon, Michal struct qed_rdma_stats_out_params {
4327003cdd6SKalderon, Michal 	u64 sent_bytes;
4337003cdd6SKalderon, Michal 	u64 sent_pkts;
4347003cdd6SKalderon, Michal 	u64 rcv_bytes;
4357003cdd6SKalderon, Michal 	u64 rcv_pkts;
4367003cdd6SKalderon, Michal };
4377003cdd6SKalderon, Michal 
4387003cdd6SKalderon, Michal struct qed_rdma_counters_out_params {
4397003cdd6SKalderon, Michal 	u64 pd_count;
4407003cdd6SKalderon, Michal 	u64 max_pd;
4417003cdd6SKalderon, Michal 	u64 dpi_count;
4427003cdd6SKalderon, Michal 	u64 max_dpi;
4437003cdd6SKalderon, Michal 	u64 cq_count;
4447003cdd6SKalderon, Michal 	u64 max_cq;
4457003cdd6SKalderon, Michal 	u64 qp_count;
4467003cdd6SKalderon, Michal 	u64 max_qp;
4477003cdd6SKalderon, Michal 	u64 tid_count;
4487003cdd6SKalderon, Michal 	u64 max_tid;
4497003cdd6SKalderon, Michal };
4507003cdd6SKalderon, Michal 
4517003cdd6SKalderon, Michal #define QED_ROCE_TX_HEAD_FAILURE        (1)
4527003cdd6SKalderon, Michal #define QED_ROCE_TX_FRAG_FAILURE        (2)
4537003cdd6SKalderon, Michal 
45465a91a6cSKalderon, Michal enum qed_iwarp_event_type {
45565a91a6cSKalderon, Michal 	QED_IWARP_EVENT_MPA_REQUEST,	  /* Passive side request received */
456456a5849SKalderon, Michal 	QED_IWARP_EVENT_PASSIVE_COMPLETE, /* ack on mpa response */
4574b0fdd7cSKalderon, Michal 	QED_IWARP_EVENT_ACTIVE_COMPLETE,  /* Active side reply received */
458fc4c6065SKalderon, Michal 	QED_IWARP_EVENT_DISCONNECT,
459fc4c6065SKalderon, Michal 	QED_IWARP_EVENT_CLOSE,
4609816b614SKalderon, Michal 	QED_IWARP_EVENT_IRQ_FULL,
4619816b614SKalderon, Michal 	QED_IWARP_EVENT_RQ_EMPTY,
4629816b614SKalderon, Michal 	QED_IWARP_EVENT_LLP_TIMEOUT,
4639816b614SKalderon, Michal 	QED_IWARP_EVENT_REMOTE_PROTECTION_ERROR,
4649816b614SKalderon, Michal 	QED_IWARP_EVENT_CQ_OVERFLOW,
4659816b614SKalderon, Michal 	QED_IWARP_EVENT_QP_CATASTROPHIC,
4664b0fdd7cSKalderon, Michal 	QED_IWARP_EVENT_ACTIVE_MPA_REPLY,
4679816b614SKalderon, Michal 	QED_IWARP_EVENT_LOCAL_ACCESS_ERROR,
4689816b614SKalderon, Michal 	QED_IWARP_EVENT_REMOTE_OPERATION_ERROR,
46939dbc646SYuval Bason 	QED_IWARP_EVENT_TERMINATE_RECEIVED,
47039dbc646SYuval Bason 	QED_IWARP_EVENT_SRQ_LIMIT,
47139dbc646SYuval Bason 	QED_IWARP_EVENT_SRQ_EMPTY,
47265a91a6cSKalderon, Michal };
47365a91a6cSKalderon, Michal 
47465a91a6cSKalderon, Michal enum qed_tcp_ip_version {
47565a91a6cSKalderon, Michal 	QED_TCP_IPV4,
47665a91a6cSKalderon, Michal 	QED_TCP_IPV6,
47765a91a6cSKalderon, Michal };
47865a91a6cSKalderon, Michal 
47965a91a6cSKalderon, Michal struct qed_iwarp_cm_info {
48065a91a6cSKalderon, Michal 	enum qed_tcp_ip_version ip_version;
48165a91a6cSKalderon, Michal 	u32 remote_ip[4];
48265a91a6cSKalderon, Michal 	u32 local_ip[4];
48365a91a6cSKalderon, Michal 	u16 remote_port;
48465a91a6cSKalderon, Michal 	u16 local_port;
48565a91a6cSKalderon, Michal 	u16 vlan;
48665a91a6cSKalderon, Michal 	u8 ord;
48765a91a6cSKalderon, Michal 	u8 ird;
48865a91a6cSKalderon, Michal 	u16 private_data_len;
48965a91a6cSKalderon, Michal 	const void *private_data;
49065a91a6cSKalderon, Michal };
49165a91a6cSKalderon, Michal 
49265a91a6cSKalderon, Michal struct qed_iwarp_cm_event_params {
49365a91a6cSKalderon, Michal 	enum qed_iwarp_event_type event;
49465a91a6cSKalderon, Michal 	const struct qed_iwarp_cm_info *cm_info;
49565a91a6cSKalderon, Michal 	void *ep_context;	/* To be passed to accept call */
49665a91a6cSKalderon, Michal 	int status;
49765a91a6cSKalderon, Michal };
49865a91a6cSKalderon, Michal 
49965a91a6cSKalderon, Michal typedef int (*iwarp_event_handler) (void *context,
50065a91a6cSKalderon, Michal 				    struct qed_iwarp_cm_event_params *event);
50165a91a6cSKalderon, Michal 
5024b0fdd7cSKalderon, Michal struct qed_iwarp_connect_in {
5034b0fdd7cSKalderon, Michal 	iwarp_event_handler event_cb;
5044b0fdd7cSKalderon, Michal 	void *cb_context;
5054b0fdd7cSKalderon, Michal 	struct qed_rdma_qp *qp;
5064b0fdd7cSKalderon, Michal 	struct qed_iwarp_cm_info cm_info;
5074b0fdd7cSKalderon, Michal 	u16 mss;
5084b0fdd7cSKalderon, Michal 	u8 remote_mac_addr[ETH_ALEN];
5094b0fdd7cSKalderon, Michal 	u8 local_mac_addr[ETH_ALEN];
5104b0fdd7cSKalderon, Michal };
5114b0fdd7cSKalderon, Michal 
5124b0fdd7cSKalderon, Michal struct qed_iwarp_connect_out {
5134b0fdd7cSKalderon, Michal 	void *ep_context;
5144b0fdd7cSKalderon, Michal };
5154b0fdd7cSKalderon, Michal 
51665a91a6cSKalderon, Michal struct qed_iwarp_listen_in {
51765a91a6cSKalderon, Michal 	iwarp_event_handler event_cb;
51865a91a6cSKalderon, Michal 	void *cb_context;	/* passed to event_cb */
51965a91a6cSKalderon, Michal 	u32 max_backlog;
52065a91a6cSKalderon, Michal 	enum qed_tcp_ip_version ip_version;
52165a91a6cSKalderon, Michal 	u32 ip_addr[4];
52265a91a6cSKalderon, Michal 	u16 port;
52365a91a6cSKalderon, Michal 	u16 vlan;
52465a91a6cSKalderon, Michal };
52565a91a6cSKalderon, Michal 
52665a91a6cSKalderon, Michal struct qed_iwarp_listen_out {
52765a91a6cSKalderon, Michal 	void *handle;
52865a91a6cSKalderon, Michal };
52965a91a6cSKalderon, Michal 
530456a5849SKalderon, Michal struct qed_iwarp_accept_in {
531456a5849SKalderon, Michal 	void *ep_context;
532456a5849SKalderon, Michal 	void *cb_context;
533456a5849SKalderon, Michal 	struct qed_rdma_qp *qp;
534456a5849SKalderon, Michal 	const void *private_data;
535456a5849SKalderon, Michal 	u16 private_data_len;
536456a5849SKalderon, Michal 	u8 ord;
537456a5849SKalderon, Michal 	u8 ird;
538456a5849SKalderon, Michal };
539456a5849SKalderon, Michal 
540456a5849SKalderon, Michal struct qed_iwarp_reject_in {
541456a5849SKalderon, Michal 	void *ep_context;
542456a5849SKalderon, Michal 	void *cb_context;
543456a5849SKalderon, Michal 	const void *private_data;
544456a5849SKalderon, Michal 	u16 private_data_len;
545456a5849SKalderon, Michal };
546456a5849SKalderon, Michal 
5474b0fdd7cSKalderon, Michal struct qed_iwarp_send_rtr_in {
5484b0fdd7cSKalderon, Michal 	void *ep_context;
5494b0fdd7cSKalderon, Michal };
5504b0fdd7cSKalderon, Michal 
5517003cdd6SKalderon, Michal struct qed_roce_ll2_header {
5527003cdd6SKalderon, Michal 	void *vaddr;
5537003cdd6SKalderon, Michal 	dma_addr_t baddr;
5547003cdd6SKalderon, Michal 	size_t len;
5557003cdd6SKalderon, Michal };
5567003cdd6SKalderon, Michal 
5577003cdd6SKalderon, Michal struct qed_roce_ll2_buffer {
5587003cdd6SKalderon, Michal 	dma_addr_t baddr;
5597003cdd6SKalderon, Michal 	size_t len;
5607003cdd6SKalderon, Michal };
5617003cdd6SKalderon, Michal 
5627003cdd6SKalderon, Michal struct qed_roce_ll2_packet {
5637003cdd6SKalderon, Michal 	struct qed_roce_ll2_header header;
5647003cdd6SKalderon, Michal 	int n_seg;
5657003cdd6SKalderon, Michal 	struct qed_roce_ll2_buffer payload[RDMA_MAX_SGE_PER_SQ_WQE];
5667003cdd6SKalderon, Michal 	int roce_mode;
567aef716faSNathan Chancellor 	enum qed_ll2_tx_dest tx_dest;
5687003cdd6SKalderon, Michal };
5697003cdd6SKalderon, Michal 
5707003cdd6SKalderon, Michal enum qed_rdma_type {
5717003cdd6SKalderon, Michal 	QED_RDMA_TYPE_ROCE,
57267b40dccSKalderon, Michal 	QED_RDMA_TYPE_IWARP
5737003cdd6SKalderon, Michal };
5747003cdd6SKalderon, Michal 
5757003cdd6SKalderon, Michal struct qed_dev_rdma_info {
5767003cdd6SKalderon, Michal 	struct qed_dev_info common;
5777003cdd6SKalderon, Michal 	enum qed_rdma_type rdma_type;
5787003cdd6SKalderon, Michal 	u8 user_dpm_enabled;
5797003cdd6SKalderon, Michal };
5807003cdd6SKalderon, Michal 
5817003cdd6SKalderon, Michal struct qed_rdma_ops {
5827003cdd6SKalderon, Michal 	const struct qed_common_ops *common;
5837003cdd6SKalderon, Michal 
5847003cdd6SKalderon, Michal 	int (*fill_dev_info)(struct qed_dev *cdev,
5857003cdd6SKalderon, Michal 			     struct qed_dev_rdma_info *info);
5867003cdd6SKalderon, Michal 	void *(*rdma_get_rdma_ctx)(struct qed_dev *cdev);
5877003cdd6SKalderon, Michal 
5887003cdd6SKalderon, Michal 	int (*rdma_init)(struct qed_dev *dev,
5897003cdd6SKalderon, Michal 			 struct qed_rdma_start_in_params *iparams);
5907003cdd6SKalderon, Michal 
5917003cdd6SKalderon, Michal 	int (*rdma_add_user)(void *rdma_cxt,
5927003cdd6SKalderon, Michal 			     struct qed_rdma_add_user_out_params *oparams);
5937003cdd6SKalderon, Michal 
5947003cdd6SKalderon, Michal 	void (*rdma_remove_user)(void *rdma_cxt, u16 dpi);
5957003cdd6SKalderon, Michal 	int (*rdma_stop)(void *rdma_cxt);
5967003cdd6SKalderon, Michal 	struct qed_rdma_device* (*rdma_query_device)(void *rdma_cxt);
5977003cdd6SKalderon, Michal 	struct qed_rdma_port* (*rdma_query_port)(void *rdma_cxt);
5987003cdd6SKalderon, Michal 	int (*rdma_get_start_sb)(struct qed_dev *cdev);
5997003cdd6SKalderon, Michal 	int (*rdma_get_min_cnq_msix)(struct qed_dev *cdev);
6007003cdd6SKalderon, Michal 	void (*rdma_cnq_prod_update)(void *rdma_cxt, u8 cnq_index, u16 prod);
6017003cdd6SKalderon, Michal 	int (*rdma_get_rdma_int)(struct qed_dev *cdev,
6027003cdd6SKalderon, Michal 				 struct qed_int_info *info);
6037003cdd6SKalderon, Michal 	int (*rdma_set_rdma_int)(struct qed_dev *cdev, u16 cnt);
6047003cdd6SKalderon, Michal 	int (*rdma_alloc_pd)(void *rdma_cxt, u16 *pd);
6057003cdd6SKalderon, Michal 	void (*rdma_dealloc_pd)(void *rdma_cxt, u16 pd);
6067bfb399eSYuval Basson 	int (*rdma_alloc_xrcd)(void *rdma_cxt, u16 *xrcd);
6077bfb399eSYuval Basson 	void (*rdma_dealloc_xrcd)(void *rdma_cxt, u16 xrcd);
6087003cdd6SKalderon, Michal 	int (*rdma_create_cq)(void *rdma_cxt,
6097003cdd6SKalderon, Michal 			      struct qed_rdma_create_cq_in_params *params,
6107003cdd6SKalderon, Michal 			      u16 *icid);
6117003cdd6SKalderon, Michal 	int (*rdma_destroy_cq)(void *rdma_cxt,
6127003cdd6SKalderon, Michal 			       struct qed_rdma_destroy_cq_in_params *iparams,
6137003cdd6SKalderon, Michal 			       struct qed_rdma_destroy_cq_out_params *oparams);
6147003cdd6SKalderon, Michal 	struct qed_rdma_qp *
6157003cdd6SKalderon, Michal 	(*rdma_create_qp)(void *rdma_cxt,
6167003cdd6SKalderon, Michal 			  struct qed_rdma_create_qp_in_params *iparams,
6177003cdd6SKalderon, Michal 			  struct qed_rdma_create_qp_out_params *oparams);
6187003cdd6SKalderon, Michal 
6197003cdd6SKalderon, Michal 	int (*rdma_modify_qp)(void *roce_cxt, struct qed_rdma_qp *qp,
6207003cdd6SKalderon, Michal 			      struct qed_rdma_modify_qp_in_params *iparams);
6217003cdd6SKalderon, Michal 
6227003cdd6SKalderon, Michal 	int (*rdma_query_qp)(void *rdma_cxt, struct qed_rdma_qp *qp,
6237003cdd6SKalderon, Michal 			     struct qed_rdma_query_qp_out_params *oparams);
6247003cdd6SKalderon, Michal 	int (*rdma_destroy_qp)(void *rdma_cxt, struct qed_rdma_qp *qp);
6257003cdd6SKalderon, Michal 
6267003cdd6SKalderon, Michal 	int
6277003cdd6SKalderon, Michal 	(*rdma_register_tid)(void *rdma_cxt,
6287003cdd6SKalderon, Michal 			     struct qed_rdma_register_tid_in_params *iparams);
6297003cdd6SKalderon, Michal 
6307003cdd6SKalderon, Michal 	int (*rdma_deregister_tid)(void *rdma_cxt, u32 itid);
6317003cdd6SKalderon, Michal 	int (*rdma_alloc_tid)(void *rdma_cxt, u32 *itid);
6327003cdd6SKalderon, Michal 	void (*rdma_free_tid)(void *rdma_cxt, u32 itid);
6337003cdd6SKalderon, Michal 
63439dbc646SYuval Bason 	int (*rdma_create_srq)(void *rdma_cxt,
63539dbc646SYuval Bason 			       struct qed_rdma_create_srq_in_params *iparams,
63639dbc646SYuval Bason 			       struct qed_rdma_create_srq_out_params *oparams);
63739dbc646SYuval Bason 	int (*rdma_destroy_srq)(void *rdma_cxt,
63839dbc646SYuval Bason 				struct qed_rdma_destroy_srq_in_params *iparams);
63939dbc646SYuval Bason 	int (*rdma_modify_srq)(void *rdma_cxt,
64039dbc646SYuval Bason 			       struct qed_rdma_modify_srq_in_params *iparams);
64139dbc646SYuval Bason 
6427003cdd6SKalderon, Michal 	int (*ll2_acquire_connection)(void *rdma_cxt,
6437003cdd6SKalderon, Michal 				      struct qed_ll2_acquire_data *data);
6447003cdd6SKalderon, Michal 
6457003cdd6SKalderon, Michal 	int (*ll2_establish_connection)(void *rdma_cxt, u8 connection_handle);
6467003cdd6SKalderon, Michal 	int (*ll2_terminate_connection)(void *rdma_cxt, u8 connection_handle);
6477003cdd6SKalderon, Michal 	void (*ll2_release_connection)(void *rdma_cxt, u8 connection_handle);
6487003cdd6SKalderon, Michal 
6497003cdd6SKalderon, Michal 	int (*ll2_prepare_tx_packet)(void *rdma_cxt,
6507003cdd6SKalderon, Michal 				     u8 connection_handle,
6517003cdd6SKalderon, Michal 				     struct qed_ll2_tx_pkt_info *pkt,
6527003cdd6SKalderon, Michal 				     bool notify_fw);
6537003cdd6SKalderon, Michal 
6547003cdd6SKalderon, Michal 	int (*ll2_set_fragment_of_tx_packet)(void *rdma_cxt,
6557003cdd6SKalderon, Michal 					     u8 connection_handle,
6567003cdd6SKalderon, Michal 					     dma_addr_t addr,
6577003cdd6SKalderon, Michal 					     u16 nbytes);
6587003cdd6SKalderon, Michal 	int (*ll2_post_rx_buffer)(void *rdma_cxt, u8 connection_handle,
6597003cdd6SKalderon, Michal 				  dma_addr_t addr, u16 buf_len, void *cookie,
6607003cdd6SKalderon, Michal 				  u8 notify_fw);
6617003cdd6SKalderon, Michal 	int (*ll2_get_stats)(void *rdma_cxt,
6627003cdd6SKalderon, Michal 			     u8 connection_handle,
6637003cdd6SKalderon, Michal 			     struct qed_ll2_stats *p_stats);
6647003cdd6SKalderon, Michal 	int (*ll2_set_mac_filter)(struct qed_dev *cdev,
665*76660757SJakub Kicinski 				  u8 *old_mac_address,
666*76660757SJakub Kicinski 				  const u8 *new_mac_address);
6677003cdd6SKalderon, Michal 
6683576e99eSMichal Kalderon 	int (*iwarp_set_engine_affin)(struct qed_dev *cdev, bool b_reset);
6693576e99eSMichal Kalderon 
6704b0fdd7cSKalderon, Michal 	int (*iwarp_connect)(void *rdma_cxt,
6714b0fdd7cSKalderon, Michal 			     struct qed_iwarp_connect_in *iparams,
6724b0fdd7cSKalderon, Michal 			     struct qed_iwarp_connect_out *oparams);
6734b0fdd7cSKalderon, Michal 
67465a91a6cSKalderon, Michal 	int (*iwarp_create_listen)(void *rdma_cxt,
67565a91a6cSKalderon, Michal 				   struct qed_iwarp_listen_in *iparams,
67665a91a6cSKalderon, Michal 				   struct qed_iwarp_listen_out *oparams);
67765a91a6cSKalderon, Michal 
678456a5849SKalderon, Michal 	int (*iwarp_accept)(void *rdma_cxt,
679456a5849SKalderon, Michal 			    struct qed_iwarp_accept_in *iparams);
680456a5849SKalderon, Michal 
681456a5849SKalderon, Michal 	int (*iwarp_reject)(void *rdma_cxt,
682456a5849SKalderon, Michal 			    struct qed_iwarp_reject_in *iparams);
683456a5849SKalderon, Michal 
68465a91a6cSKalderon, Michal 	int (*iwarp_destroy_listen)(void *rdma_cxt, void *handle);
68565a91a6cSKalderon, Michal 
6864b0fdd7cSKalderon, Michal 	int (*iwarp_send_rtr)(void *rdma_cxt,
6874b0fdd7cSKalderon, Michal 			      struct qed_iwarp_send_rtr_in *iparams);
6887003cdd6SKalderon, Michal };
6897003cdd6SKalderon, Michal 
6907003cdd6SKalderon, Michal const struct qed_rdma_ops *qed_get_rdma_ops(void);
6917003cdd6SKalderon, Michal 
6927003cdd6SKalderon, Michal #endif
693