xref: /openbmc/linux/include/linux/mmc/mmc.h (revision 46bc5c40)
1da7fbe58SPierre Ossman /*
2da7fbe58SPierre Ossman  * Header for MultiMediaCard (MMC)
3da7fbe58SPierre Ossman  *
4da7fbe58SPierre Ossman  * Copyright 2002 Hewlett-Packard Company
5da7fbe58SPierre Ossman  *
6da7fbe58SPierre Ossman  * Use consistent with the GNU GPL is permitted,
7da7fbe58SPierre Ossman  * provided that this copyright notice is
8da7fbe58SPierre Ossman  * preserved in its entirety in all copies and derived works.
9da7fbe58SPierre Ossman  *
10da7fbe58SPierre Ossman  * HEWLETT-PACKARD COMPANY MAKES NO WARRANTIES, EXPRESSED OR IMPLIED,
11da7fbe58SPierre Ossman  * AS TO THE USEFULNESS OR CORRECTNESS OF THIS CODE OR ITS
12da7fbe58SPierre Ossman  * FITNESS FOR ANY PARTICULAR PURPOSE.
13da7fbe58SPierre Ossman  *
14da7fbe58SPierre Ossman  * Many thanks to Alessandro Rubini and Jonathan Corbet!
15da7fbe58SPierre Ossman  *
16da7fbe58SPierre Ossman  * Based strongly on code by:
17da7fbe58SPierre Ossman  *
18da7fbe58SPierre Ossman  * Author: Yong-iL Joh <tolkien@mizi.com>
19da7fbe58SPierre Ossman  *
20da7fbe58SPierre Ossman  * Author:  Andrew Christian
21da7fbe58SPierre Ossman  *          15 May 2002
22da7fbe58SPierre Ossman  */
23da7fbe58SPierre Ossman 
24100e9186SRobert P. J. Day #ifndef LINUX_MMC_MMC_H
25100e9186SRobert P. J. Day #define LINUX_MMC_MMC_H
26da7fbe58SPierre Ossman 
27da7fbe58SPierre Ossman /* Standard MMC commands (4.1)           type  argument     response */
28da7fbe58SPierre Ossman    /* class 1 */
29da7fbe58SPierre Ossman #define MMC_GO_IDLE_STATE         0   /* bc                          */
30da7fbe58SPierre Ossman #define MMC_SEND_OP_COND          1   /* bcr  [31:0] OCR         R3  */
31da7fbe58SPierre Ossman #define MMC_ALL_SEND_CID          2   /* bcr                     R2  */
32da7fbe58SPierre Ossman #define MMC_SET_RELATIVE_ADDR     3   /* ac   [31:16] RCA        R1  */
33da7fbe58SPierre Ossman #define MMC_SET_DSR               4   /* bc   [31:16] RCA            */
34b1ebe384SJarkko Lavinen #define MMC_SLEEP_AWAKE		  5   /* ac   [31:16] RCA 15:flg R1b */
35da7fbe58SPierre Ossman #define MMC_SWITCH                6   /* ac   [31:0] See below   R1b */
36da7fbe58SPierre Ossman #define MMC_SELECT_CARD           7   /* ac   [31:16] RCA        R1  */
37da7fbe58SPierre Ossman #define MMC_SEND_EXT_CSD          8   /* adtc                    R1  */
38da7fbe58SPierre Ossman #define MMC_SEND_CSD              9   /* ac   [31:16] RCA        R2  */
39da7fbe58SPierre Ossman #define MMC_SEND_CID             10   /* ac   [31:16] RCA        R2  */
40da7fbe58SPierre Ossman #define MMC_READ_DAT_UNTIL_STOP  11   /* adtc [31:0] dadr        R1  */
41da7fbe58SPierre Ossman #define MMC_STOP_TRANSMISSION    12   /* ac                      R1b */
42da7fbe58SPierre Ossman #define MMC_SEND_STATUS          13   /* ac   [31:16] RCA        R1  */
4322113efdSAries Lee #define MMC_BUS_TEST_R           14   /* adtc                    R1  */
44da7fbe58SPierre Ossman #define MMC_GO_INACTIVE_STATE    15   /* ac   [31:16] RCA            */
4522113efdSAries Lee #define MMC_BUS_TEST_W           19   /* adtc                    R1  */
4697018580SDavid Brownell #define MMC_SPI_READ_OCR         58   /* spi                  spi_R3 */
4797018580SDavid Brownell #define MMC_SPI_CRC_ON_OFF       59   /* spi  [0:0] flag      spi_R1 */
48da7fbe58SPierre Ossman 
49da7fbe58SPierre Ossman   /* class 2 */
50da7fbe58SPierre Ossman #define MMC_SET_BLOCKLEN         16   /* ac   [31:0] block len   R1  */
51da7fbe58SPierre Ossman #define MMC_READ_SINGLE_BLOCK    17   /* adtc [31:0] data addr   R1  */
52da7fbe58SPierre Ossman #define MMC_READ_MULTIPLE_BLOCK  18   /* adtc [31:0] data addr   R1  */
53b513ea25SArindam Nath #define MMC_SEND_TUNING_BLOCK    19   /* adtc                    R1  */
54a4924c71SGirish K S #define MMC_SEND_TUNING_BLOCK_HS200	21	/* adtc R1  */
55da7fbe58SPierre Ossman 
56da7fbe58SPierre Ossman   /* class 3 */
57da7fbe58SPierre Ossman #define MMC_WRITE_DAT_UNTIL_STOP 20   /* adtc [31:0] data addr   R1  */
58da7fbe58SPierre Ossman 
59da7fbe58SPierre Ossman   /* class 4 */
60da7fbe58SPierre Ossman #define MMC_SET_BLOCK_COUNT      23   /* adtc [31:0] data addr   R1  */
61da7fbe58SPierre Ossman #define MMC_WRITE_BLOCK          24   /* adtc [31:0] data addr   R1  */
62da7fbe58SPierre Ossman #define MMC_WRITE_MULTIPLE_BLOCK 25   /* adtc                    R1  */
63da7fbe58SPierre Ossman #define MMC_PROGRAM_CID          26   /* adtc                    R1  */
64da7fbe58SPierre Ossman #define MMC_PROGRAM_CSD          27   /* adtc                    R1  */
65da7fbe58SPierre Ossman 
66da7fbe58SPierre Ossman   /* class 6 */
67da7fbe58SPierre Ossman #define MMC_SET_WRITE_PROT       28   /* ac   [31:0] data addr   R1b */
68da7fbe58SPierre Ossman #define MMC_CLR_WRITE_PROT       29   /* ac   [31:0] data addr   R1b */
69da7fbe58SPierre Ossman #define MMC_SEND_WRITE_PROT      30   /* adtc [31:0] wpdata addr R1  */
70da7fbe58SPierre Ossman 
71da7fbe58SPierre Ossman   /* class 5 */
72da7fbe58SPierre Ossman #define MMC_ERASE_GROUP_START    35   /* ac   [31:0] data addr   R1  */
73da7fbe58SPierre Ossman #define MMC_ERASE_GROUP_END      36   /* ac   [31:0] data addr   R1  */
74da7fbe58SPierre Ossman #define MMC_ERASE                38   /* ac                      R1b */
75da7fbe58SPierre Ossman 
76da7fbe58SPierre Ossman   /* class 9 */
77da7fbe58SPierre Ossman #define MMC_FAST_IO              39   /* ac   <Complex>          R4  */
78da7fbe58SPierre Ossman #define MMC_GO_IRQ_STATE         40   /* bcr                     R5  */
79da7fbe58SPierre Ossman 
80da7fbe58SPierre Ossman   /* class 7 */
81da7fbe58SPierre Ossman #define MMC_LOCK_UNLOCK          42   /* adtc                    R1b */
82da7fbe58SPierre Ossman 
83da7fbe58SPierre Ossman   /* class 8 */
84da7fbe58SPierre Ossman #define MMC_APP_CMD              55   /* ac   [31:16] RCA        R1  */
85da7fbe58SPierre Ossman #define MMC_GEN_CMD              56   /* adtc [0] RD/WR          R1  */
86da7fbe58SPierre Ossman 
87925ff3a7SAdrian Hunter   /* class 11 */
88925ff3a7SAdrian Hunter #define MMC_QUE_TASK_PARAMS      44   /* ac   [20:16] task id    R1  */
89925ff3a7SAdrian Hunter #define MMC_QUE_TASK_ADDR        45   /* ac   [31:0] data addr   R1  */
90925ff3a7SAdrian Hunter #define MMC_EXECUTE_READ_TASK    46   /* adtc [20:16] task id    R1  */
91925ff3a7SAdrian Hunter #define MMC_EXECUTE_WRITE_TASK   47   /* adtc [20:16] task id    R1  */
92925ff3a7SAdrian Hunter #define MMC_CMDQ_TASK_MGMT       48   /* ac   [20:16] task id    R1b */
93925ff3a7SAdrian Hunter 
94d0c97cfbSAndrei Warkentin static inline bool mmc_op_multi(u32 opcode)
95d0c97cfbSAndrei Warkentin {
96d0c97cfbSAndrei Warkentin 	return opcode == MMC_WRITE_MULTIPLE_BLOCK ||
97d0c97cfbSAndrei Warkentin 	       opcode == MMC_READ_MULTIPLE_BLOCK;
98d0c97cfbSAndrei Warkentin }
99d0c97cfbSAndrei Warkentin 
100da7fbe58SPierre Ossman /*
101da7fbe58SPierre Ossman  * MMC_SWITCH argument format:
102da7fbe58SPierre Ossman  *
103da7fbe58SPierre Ossman  *	[31:26] Always 0
104da7fbe58SPierre Ossman  *	[25:24] Access Mode
105da7fbe58SPierre Ossman  *	[23:16] Location of target Byte in EXT_CSD
106da7fbe58SPierre Ossman  *	[15:08] Value Byte
107da7fbe58SPierre Ossman  *	[07:03] Always 0
108da7fbe58SPierre Ossman  *	[02:00] Command Set
109da7fbe58SPierre Ossman  */
110da7fbe58SPierre Ossman 
111da7fbe58SPierre Ossman /*
11297018580SDavid Brownell   MMC status in R1, for native mode (SPI bits are different)
113da7fbe58SPierre Ossman   Type
114da7fbe58SPierre Ossman 	e : error bit
115da7fbe58SPierre Ossman 	s : status bit
116da7fbe58SPierre Ossman 	r : detected and set for the actual command response
117da7fbe58SPierre Ossman 	x : detected and set during command execution. the host must poll
118da7fbe58SPierre Ossman             the card by sending status command in order to read these bits.
119da7fbe58SPierre Ossman   Clear condition
120da7fbe58SPierre Ossman 	a : according to the card state
121da7fbe58SPierre Ossman 	b : always related to the previous command. Reception of
122da7fbe58SPierre Ossman             a valid command will clear it (with a delay of one command)
123da7fbe58SPierre Ossman 	c : clear by read
124da7fbe58SPierre Ossman  */
125da7fbe58SPierre Ossman 
126da7fbe58SPierre Ossman #define R1_OUT_OF_RANGE		(1 << 31)	/* er, c */
127da7fbe58SPierre Ossman #define R1_ADDRESS_ERROR	(1 << 30)	/* erx, c */
128da7fbe58SPierre Ossman #define R1_BLOCK_LEN_ERROR	(1 << 29)	/* er, c */
129da7fbe58SPierre Ossman #define R1_ERASE_SEQ_ERROR      (1 << 28)	/* er, c */
130da7fbe58SPierre Ossman #define R1_ERASE_PARAM		(1 << 27)	/* ex, c */
131da7fbe58SPierre Ossman #define R1_WP_VIOLATION		(1 << 26)	/* erx, c */
132da7fbe58SPierre Ossman #define R1_CARD_IS_LOCKED	(1 << 25)	/* sx, a */
133da7fbe58SPierre Ossman #define R1_LOCK_UNLOCK_FAILED	(1 << 24)	/* erx, c */
134da7fbe58SPierre Ossman #define R1_COM_CRC_ERROR	(1 << 23)	/* er, b */
135da7fbe58SPierre Ossman #define R1_ILLEGAL_COMMAND	(1 << 22)	/* er, b */
136da7fbe58SPierre Ossman #define R1_CARD_ECC_FAILED	(1 << 21)	/* ex, c */
137da7fbe58SPierre Ossman #define R1_CC_ERROR		(1 << 20)	/* erx, c */
138da7fbe58SPierre Ossman #define R1_ERROR		(1 << 19)	/* erx, c */
139da7fbe58SPierre Ossman #define R1_UNDERRUN		(1 << 18)	/* ex, c */
140da7fbe58SPierre Ossman #define R1_OVERRUN		(1 << 17)	/* ex, c */
141da7fbe58SPierre Ossman #define R1_CID_CSD_OVERWRITE	(1 << 16)	/* erx, c, CID/CSD overwrite */
142da7fbe58SPierre Ossman #define R1_WP_ERASE_SKIP	(1 << 15)	/* sx, c */
143da7fbe58SPierre Ossman #define R1_CARD_ECC_DISABLED	(1 << 14)	/* sx, a */
144da7fbe58SPierre Ossman #define R1_ERASE_RESET		(1 << 13)	/* sr, c */
145da7fbe58SPierre Ossman #define R1_STATUS(x)            (x & 0xFFFFE000)
146da7fbe58SPierre Ossman #define R1_CURRENT_STATE(x)	((x & 0x00001E00) >> 9)	/* sx, b (4 bits) */
147da7fbe58SPierre Ossman #define R1_READY_FOR_DATA	(1 << 8)	/* sx, a */
148ef0b27d4SAdrian Hunter #define R1_SWITCH_ERROR		(1 << 7)	/* sx, c */
149abd9ac14SSeungwon Jeon #define R1_EXCEPTION_EVENT	(1 << 6)	/* sr, a */
150da7fbe58SPierre Ossman #define R1_APP_CMD		(1 << 5)	/* sr, c */
151da7fbe58SPierre Ossman 
1520a2d4048SRussell King - ARM Linux #define R1_STATE_IDLE	0
1530a2d4048SRussell King - ARM Linux #define R1_STATE_READY	1
1540a2d4048SRussell King - ARM Linux #define R1_STATE_IDENT	2
1550a2d4048SRussell King - ARM Linux #define R1_STATE_STBY	3
1560a2d4048SRussell King - ARM Linux #define R1_STATE_TRAN	4
1570a2d4048SRussell King - ARM Linux #define R1_STATE_DATA	5
1580a2d4048SRussell King - ARM Linux #define R1_STATE_RCV	6
1590a2d4048SRussell King - ARM Linux #define R1_STATE_PRG	7
1600a2d4048SRussell King - ARM Linux #define R1_STATE_DIS	8
1610a2d4048SRussell King - ARM Linux 
16297018580SDavid Brownell /*
16397018580SDavid Brownell  * MMC/SD in SPI mode reports R1 status always, and R2 for SEND_STATUS
16497018580SDavid Brownell  * R1 is the low order byte; R2 is the next highest byte, when present.
16597018580SDavid Brownell  */
16697018580SDavid Brownell #define R1_SPI_IDLE		(1 << 0)
16797018580SDavid Brownell #define R1_SPI_ERASE_RESET	(1 << 1)
16897018580SDavid Brownell #define R1_SPI_ILLEGAL_COMMAND	(1 << 2)
16997018580SDavid Brownell #define R1_SPI_COM_CRC		(1 << 3)
17097018580SDavid Brownell #define R1_SPI_ERASE_SEQ	(1 << 4)
17197018580SDavid Brownell #define R1_SPI_ADDRESS		(1 << 5)
17297018580SDavid Brownell #define R1_SPI_PARAMETER	(1 << 6)
17397018580SDavid Brownell /* R1 bit 7 is always zero */
17497018580SDavid Brownell #define R2_SPI_CARD_LOCKED	(1 << 8)
17597018580SDavid Brownell #define R2_SPI_WP_ERASE_SKIP	(1 << 9)	/* or lock/unlock fail */
17697018580SDavid Brownell #define R2_SPI_LOCK_UNLOCK_FAIL	R2_SPI_WP_ERASE_SKIP
17797018580SDavid Brownell #define R2_SPI_ERROR		(1 << 10)
17897018580SDavid Brownell #define R2_SPI_CC_ERROR		(1 << 11)
17997018580SDavid Brownell #define R2_SPI_CARD_ECC_ERROR	(1 << 12)
18097018580SDavid Brownell #define R2_SPI_WP_VIOLATION	(1 << 13)
18197018580SDavid Brownell #define R2_SPI_ERASE_PARAM	(1 << 14)
18297018580SDavid Brownell #define R2_SPI_OUT_OF_RANGE	(1 << 15)	/* or CSD overwrite */
18397018580SDavid Brownell #define R2_SPI_CSD_OVERWRITE	R2_SPI_OUT_OF_RANGE
18497018580SDavid Brownell 
185da7fbe58SPierre Ossman /* These are unpacked versions of the actual responses */
186da7fbe58SPierre Ossman 
187da7fbe58SPierre Ossman struct _mmc_csd {
188da7fbe58SPierre Ossman 	u8  csd_structure;
189da7fbe58SPierre Ossman 	u8  spec_vers;
190da7fbe58SPierre Ossman 	u8  taac;
191da7fbe58SPierre Ossman 	u8  nsac;
192da7fbe58SPierre Ossman 	u8  tran_speed;
193da7fbe58SPierre Ossman 	u16 ccc;
194da7fbe58SPierre Ossman 	u8  read_bl_len;
195da7fbe58SPierre Ossman 	u8  read_bl_partial;
196da7fbe58SPierre Ossman 	u8  write_blk_misalign;
197da7fbe58SPierre Ossman 	u8  read_blk_misalign;
198da7fbe58SPierre Ossman 	u8  dsr_imp;
199da7fbe58SPierre Ossman 	u16 c_size;
200da7fbe58SPierre Ossman 	u8  vdd_r_curr_min;
201da7fbe58SPierre Ossman 	u8  vdd_r_curr_max;
202da7fbe58SPierre Ossman 	u8  vdd_w_curr_min;
203da7fbe58SPierre Ossman 	u8  vdd_w_curr_max;
204da7fbe58SPierre Ossman 	u8  c_size_mult;
205da7fbe58SPierre Ossman 	union {
206da7fbe58SPierre Ossman 		struct { /* MMC system specification version 3.1 */
207da7fbe58SPierre Ossman 			u8  erase_grp_size;
208da7fbe58SPierre Ossman 			u8  erase_grp_mult;
209da7fbe58SPierre Ossman 		} v31;
210da7fbe58SPierre Ossman 		struct { /* MMC system specification version 2.2 */
211da7fbe58SPierre Ossman 			u8  sector_size;
212da7fbe58SPierre Ossman 			u8  erase_grp_size;
213da7fbe58SPierre Ossman 		} v22;
214da7fbe58SPierre Ossman 	} erase;
215da7fbe58SPierre Ossman 	u8  wp_grp_size;
216da7fbe58SPierre Ossman 	u8  wp_grp_enable;
217da7fbe58SPierre Ossman 	u8  default_ecc;
218da7fbe58SPierre Ossman 	u8  r2w_factor;
219da7fbe58SPierre Ossman 	u8  write_bl_len;
220da7fbe58SPierre Ossman 	u8  write_bl_partial;
221da7fbe58SPierre Ossman 	u8  file_format_grp;
222da7fbe58SPierre Ossman 	u8  copy;
223da7fbe58SPierre Ossman 	u8  perm_write_protect;
224da7fbe58SPierre Ossman 	u8  tmp_write_protect;
225da7fbe58SPierre Ossman 	u8  file_format;
226da7fbe58SPierre Ossman 	u8  ecc;
227da7fbe58SPierre Ossman };
228da7fbe58SPierre Ossman 
229da7fbe58SPierre Ossman /*
230da7fbe58SPierre Ossman  * OCR bits are mostly in host.h
231da7fbe58SPierre Ossman  */
232da7fbe58SPierre Ossman #define MMC_CARD_BUSY	0x80000000	/* Card Power up status bit */
233da7fbe58SPierre Ossman 
234da7fbe58SPierre Ossman /*
235da7fbe58SPierre Ossman  * Card Command Classes (CCC)
236da7fbe58SPierre Ossman  */
237da7fbe58SPierre Ossman #define CCC_BASIC		(1<<0)	/* (0) Basic protocol functions */
238da7fbe58SPierre Ossman 					/* (CMD0,1,2,3,4,7,9,10,12,13,15) */
23997018580SDavid Brownell 					/* (and for SPI, CMD58,59) */
240da7fbe58SPierre Ossman #define CCC_STREAM_READ		(1<<1)	/* (1) Stream read commands */
241da7fbe58SPierre Ossman 					/* (CMD11) */
242da7fbe58SPierre Ossman #define CCC_BLOCK_READ		(1<<2)	/* (2) Block read commands */
243da7fbe58SPierre Ossman 					/* (CMD16,17,18) */
244da7fbe58SPierre Ossman #define CCC_STREAM_WRITE	(1<<3)	/* (3) Stream write commands */
245da7fbe58SPierre Ossman 					/* (CMD20) */
246da7fbe58SPierre Ossman #define CCC_BLOCK_WRITE		(1<<4)	/* (4) Block write commands */
247da7fbe58SPierre Ossman 					/* (CMD16,24,25,26,27) */
248da7fbe58SPierre Ossman #define CCC_ERASE		(1<<5)	/* (5) Ability to erase blocks */
249da7fbe58SPierre Ossman 					/* (CMD32,33,34,35,36,37,38,39) */
250da7fbe58SPierre Ossman #define CCC_WRITE_PROT		(1<<6)	/* (6) Able to write protect blocks */
251da7fbe58SPierre Ossman 					/* (CMD28,29,30) */
252da7fbe58SPierre Ossman #define CCC_LOCK_CARD		(1<<7)	/* (7) Able to lock down card */
253da7fbe58SPierre Ossman 					/* (CMD16,CMD42) */
254da7fbe58SPierre Ossman #define CCC_APP_SPEC		(1<<8)	/* (8) Application specific */
255da7fbe58SPierre Ossman 					/* (CMD55,56,57,ACMD*) */
256da7fbe58SPierre Ossman #define CCC_IO_MODE		(1<<9)	/* (9) I/O mode */
257da7fbe58SPierre Ossman 					/* (CMD5,39,40,52,53) */
258da7fbe58SPierre Ossman #define CCC_SWITCH		(1<<10)	/* (10) High speed switch */
259da7fbe58SPierre Ossman 					/* (CMD6,34,35,36,37,50) */
260da7fbe58SPierre Ossman 					/* (11) Reserved */
261da7fbe58SPierre Ossman 					/* (CMD?) */
262da7fbe58SPierre Ossman 
263da7fbe58SPierre Ossman /*
264da7fbe58SPierre Ossman  * CSD field definitions
265da7fbe58SPierre Ossman  */
266da7fbe58SPierre Ossman 
267da7fbe58SPierre Ossman #define CSD_STRUCT_VER_1_0  0           /* Valid for system specification 1.0 - 1.2 */
268da7fbe58SPierre Ossman #define CSD_STRUCT_VER_1_1  1           /* Valid for system specification 1.4 - 2.2 */
269da7fbe58SPierre Ossman #define CSD_STRUCT_VER_1_2  2           /* Valid for system specification 3.1 - 3.2 - 3.31 - 4.0 - 4.1 */
270da7fbe58SPierre Ossman #define CSD_STRUCT_EXT_CSD  3           /* Version is coded in CSD_STRUCTURE in EXT_CSD */
271da7fbe58SPierre Ossman 
272da7fbe58SPierre Ossman #define CSD_SPEC_VER_0      0           /* Implements system specification 1.0 - 1.2 */
273da7fbe58SPierre Ossman #define CSD_SPEC_VER_1      1           /* Implements system specification 1.4 */
274da7fbe58SPierre Ossman #define CSD_SPEC_VER_2      2           /* Implements system specification 2.0 - 2.2 */
275da7fbe58SPierre Ossman #define CSD_SPEC_VER_3      3           /* Implements system specification 3.1 - 3.2 - 3.31 */
276da7fbe58SPierre Ossman #define CSD_SPEC_VER_4      4           /* Implements system specification 4.0 - 4.1 */
277da7fbe58SPierre Ossman 
278da7fbe58SPierre Ossman /*
279da7fbe58SPierre Ossman  * EXT_CSD fields
280da7fbe58SPierre Ossman  */
281da7fbe58SPierre Ossman 
282925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_MODE_EN		15	/* R/W */
283881d1c25SSeungwon Jeon #define EXT_CSD_FLUSH_CACHE		32      /* W */
284881d1c25SSeungwon Jeon #define EXT_CSD_CACHE_CTRL		33      /* R/W */
285bec8726aSGirish K S #define EXT_CSD_POWER_OFF_NOTIFICATION	34	/* R/W */
286abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_FAILURE_INDEX	35	/* RO */
287abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_CMD_STATUS	36	/* RO */
288abd9ac14SSeungwon Jeon #define EXT_CSD_EXP_EVENTS_STATUS	54	/* RO, 2 bytes */
289abd9ac14SSeungwon Jeon #define EXT_CSD_EXP_EVENTS_CTRL		56	/* R/W, 2 bytes */
2904265900eSSaugata Das #define EXT_CSD_DATA_SECTOR_SIZE	61	/* R */
291e0c368d5SNamjae Jeon #define EXT_CSD_GP_SIZE_MULT		143	/* R/W */
29269803d4fSGrégory Soutadé #define EXT_CSD_PARTITION_SETTING_COMPLETED 155	/* R/W */
293709de99dSChuanxiao Dong #define EXT_CSD_PARTITION_ATTRIBUTE	156	/* R/W */
294709de99dSChuanxiao Dong #define EXT_CSD_PARTITION_SUPPORT	160	/* RO */
295eb0d8f13SJaehoon Chung #define EXT_CSD_HPI_MGMT		161	/* R/W */
296b2499518SAdrian Hunter #define EXT_CSD_RST_N_FUNCTION		162	/* R/W */
297950d56acSJaehoon Chung #define EXT_CSD_BKOPS_EN		163	/* R/W */
298950d56acSJaehoon Chung #define EXT_CSD_BKOPS_START		164	/* W */
299d9ddd629SKyungmin Park #define EXT_CSD_SANITIZE_START		165     /* W */
300f4c5522bSAndrei Warkentin #define EXT_CSD_WR_REL_PARAM		166	/* RO */
301090d25feSLoic Pallardy #define EXT_CSD_RPMB_MULT		168	/* RO */
3020f762426SGwendal Grignou #define EXT_CSD_FW_CONFIG		169	/* R/W */
303add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP			173	/* R/W */
304dfe86cbaSAdrian Hunter #define EXT_CSD_ERASE_GROUP_DEF		175	/* R/W */
305371a689fSAndrei Warkentin #define EXT_CSD_PART_CONFIG		179	/* R/W */
306dfe86cbaSAdrian Hunter #define EXT_CSD_ERASED_MEM_CONT		181	/* RO */
307da7fbe58SPierre Ossman #define EXT_CSD_BUS_WIDTH		183	/* R/W */
30881ac2af6SShawn Lin #define EXT_CSD_STROBE_SUPPORT		184	/* RO */
309da7fbe58SPierre Ossman #define EXT_CSD_HS_TIMING		185	/* R/W */
310b87d8dbfSGirish K S #define EXT_CSD_POWER_CLASS		187	/* R/W */
311d7604d76SPierre Ossman #define EXT_CSD_REV			192	/* RO */
312dfe86cbaSAdrian Hunter #define EXT_CSD_STRUCTURE		194	/* RO */
313dfe86cbaSAdrian Hunter #define EXT_CSD_CARD_TYPE		196	/* RO */
314b097e07fSAdrian Hunter #define EXT_CSD_DRIVER_STRENGTH		197	/* RO */
315eb0d8f13SJaehoon Chung #define EXT_CSD_OUT_OF_INTERRUPT_TIME	198	/* RO */
316371a689fSAndrei Warkentin #define EXT_CSD_PART_SWITCH_TIME        199     /* RO */
317b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_52_195		200	/* RO */
318b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_26_195		201	/* RO */
319b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_52_360		202	/* RO */
320b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_26_360		203	/* RO */
321da7fbe58SPierre Ossman #define EXT_CSD_SEC_CNT			212	/* RO, 4 bytes */
322dfe86cbaSAdrian Hunter #define EXT_CSD_S_A_TIMEOUT		217	/* RO */
323f4c5522bSAndrei Warkentin #define EXT_CSD_REL_WR_SEC_C		222	/* RO */
324709de99dSChuanxiao Dong #define EXT_CSD_HC_WP_GRP_SIZE		221	/* RO */
325dfe86cbaSAdrian Hunter #define EXT_CSD_ERASE_TIMEOUT_MULT	223	/* RO */
326dfe86cbaSAdrian Hunter #define EXT_CSD_HC_ERASE_GRP_SIZE	224	/* RO */
327371a689fSAndrei Warkentin #define EXT_CSD_BOOT_MULT		226	/* RO */
328dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_TRIM_MULT		229	/* RO */
329dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_ERASE_MULT		230	/* RO */
330dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_FEATURE_SUPPORT	231	/* RO */
331dfe86cbaSAdrian Hunter #define EXT_CSD_TRIM_MULT		232	/* RO */
332b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_200_195		236	/* RO */
333b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_200_360		237	/* RO */
334b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_DDR_52_195	238	/* RO */
335b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_DDR_52_360	239	/* RO */
336950d56acSJaehoon Chung #define EXT_CSD_BKOPS_STATUS		246	/* RO */
337b87d8dbfSGirish K S #define EXT_CSD_POWER_OFF_LONG_TIME	247	/* RO */
338b23cf0bdSSeungwon Jeon #define EXT_CSD_GENERIC_CMD6_TIME	248	/* RO */
339881d1c25SSeungwon Jeon #define EXT_CSD_CACHE_SIZE		249	/* RO, 4 bytes */
3400a5b6438SSeungwon Jeon #define EXT_CSD_PWR_CL_DDR_200_360	253	/* RO */
3410f762426SGwendal Grignou #define EXT_CSD_FIRMWARE_VERSION	254	/* RO, 8 bytes */
34246bc5c40SJungseung Lee #define EXT_CSD_PRE_EOL_INFO		267	/* RO */
34346bc5c40SJungseung Lee #define EXT_CSD_DEVICE_LIFE_TIME_EST_TYP_A	268	/* RO */
34446bc5c40SJungseung Lee #define EXT_CSD_DEVICE_LIFE_TIME_EST_TYP_B	269	/* RO */
345925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_DEPTH		307	/* RO */
346925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_SUPPORT		308	/* RO */
3470f762426SGwendal Grignou #define EXT_CSD_SUPPORTED_MODE		493	/* RO */
3484265900eSSaugata Das #define EXT_CSD_TAG_UNIT_SIZE		498	/* RO */
3494265900eSSaugata Das #define EXT_CSD_DATA_TAG_SUPPORT	499	/* RO */
350abd9ac14SSeungwon Jeon #define EXT_CSD_MAX_PACKED_WRITES	500	/* RO */
351abd9ac14SSeungwon Jeon #define EXT_CSD_MAX_PACKED_READS	501	/* RO */
352950d56acSJaehoon Chung #define EXT_CSD_BKOPS_SUPPORT		502	/* RO */
353eb0d8f13SJaehoon Chung #define EXT_CSD_HPI_FEATURES		503	/* RO */
354da7fbe58SPierre Ossman 
355da7fbe58SPierre Ossman /*
356da7fbe58SPierre Ossman  * EXT_CSD field definitions
357da7fbe58SPierre Ossman  */
358da7fbe58SPierre Ossman 
359f4c5522bSAndrei Warkentin #define EXT_CSD_WR_REL_PARAM_EN		(1<<2)
360f4c5522bSAndrei Warkentin 
361add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP_B_PWR_WP_DIS	(0x40)
362add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP_B_PERM_WP_DIS	(0x10)
363add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP_B_PERM_WP_EN	(0x04)
364add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP_B_PWR_WP_EN	(0x01)
365add710eaSJohan Rudholm 
366371a689fSAndrei Warkentin #define EXT_CSD_PART_CONFIG_ACC_MASK	(0x7)
367371a689fSAndrei Warkentin #define EXT_CSD_PART_CONFIG_ACC_BOOT0	(0x1)
368090d25feSLoic Pallardy #define EXT_CSD_PART_CONFIG_ACC_RPMB	(0x3)
369e0c368d5SNamjae Jeon #define EXT_CSD_PART_CONFIG_ACC_GP0	(0x4)
370e0c368d5SNamjae Jeon 
37169803d4fSGrégory Soutadé #define EXT_CSD_PART_SETTING_COMPLETED	(0x1)
372e0c368d5SNamjae Jeon #define EXT_CSD_PART_SUPPORT_PART_EN	(0x1)
373371a689fSAndrei Warkentin 
374da7fbe58SPierre Ossman #define EXT_CSD_CMD_SET_NORMAL		(1<<0)
375da7fbe58SPierre Ossman #define EXT_CSD_CMD_SET_SECURE		(1<<1)
376da7fbe58SPierre Ossman #define EXT_CSD_CMD_SET_CPSECURE	(1<<2)
377da7fbe58SPierre Ossman 
3782415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS_26	(1<<0)	/* Card can run at 26MHz */
3792415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS_52	(1<<1)	/* Card can run at 52MHz */
3802415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS	(EXT_CSD_CARD_TYPE_HS_26 | \
3812415c0efSSeungwon Jeon 				 EXT_CSD_CARD_TYPE_HS_52)
382dfc13e84SHanumath Prasad #define EXT_CSD_CARD_TYPE_DDR_1_8V  (1<<2)   /* Card can run at 52MHz */
383dfc13e84SHanumath Prasad 					     /* DDR mode @1.8V or 3V I/O */
384dfc13e84SHanumath Prasad #define EXT_CSD_CARD_TYPE_DDR_1_2V  (1<<3)   /* Card can run at 52MHz */
385dfc13e84SHanumath Prasad 					     /* DDR mode @1.2V I/O */
386dfc13e84SHanumath Prasad #define EXT_CSD_CARD_TYPE_DDR_52       (EXT_CSD_CARD_TYPE_DDR_1_8V  \
387dfc13e84SHanumath Prasad 					| EXT_CSD_CARD_TYPE_DDR_1_2V)
3882415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS200_1_8V	(1<<4)	/* Card can run at 200MHz */
3892415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS200_1_2V	(1<<5)	/* Card can run at 200MHz */
390a4924c71SGirish K S 						/* SDR mode @1.2V I/O */
3912415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS200		(EXT_CSD_CARD_TYPE_HS200_1_8V | \
3922415c0efSSeungwon Jeon 					 EXT_CSD_CARD_TYPE_HS200_1_2V)
3930a5b6438SSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS400_1_8V	(1<<6)	/* Card can run at 200MHz DDR, 1.8V */
3940a5b6438SSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS400_1_2V	(1<<7)	/* Card can run at 200MHz DDR, 1.2V */
3950a5b6438SSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS400		(EXT_CSD_CARD_TYPE_HS400_1_8V | \
3960a5b6438SSeungwon Jeon 					 EXT_CSD_CARD_TYPE_HS400_1_2V)
39781ac2af6SShawn Lin #define EXT_CSD_CARD_TYPE_HS400ES	(1<<8)	/* Card can run at HS400ES */
398a4924c71SGirish K S 
399da7fbe58SPierre Ossman #define EXT_CSD_BUS_WIDTH_1	0	/* Card is in 1 bit mode */
400da7fbe58SPierre Ossman #define EXT_CSD_BUS_WIDTH_4	1	/* Card is in 4 bit mode */
401da7fbe58SPierre Ossman #define EXT_CSD_BUS_WIDTH_8	2	/* Card is in 8 bit mode */
402dfc13e84SHanumath Prasad #define EXT_CSD_DDR_BUS_WIDTH_4	5	/* Card is in 4 bit DDR mode */
403dfc13e84SHanumath Prasad #define EXT_CSD_DDR_BUS_WIDTH_8	6	/* Card is in 8 bit DDR mode */
40481ac2af6SShawn Lin #define EXT_CSD_BUS_WIDTH_STROBE BIT(7)	/* Enhanced strobe mode */
405da7fbe58SPierre Ossman 
406577fb131SSeungwon Jeon #define EXT_CSD_TIMING_BC	0	/* Backwards compatility */
407577fb131SSeungwon Jeon #define EXT_CSD_TIMING_HS	1	/* High speed */
408577fb131SSeungwon Jeon #define EXT_CSD_TIMING_HS200	2	/* HS200 */
4090a5b6438SSeungwon Jeon #define EXT_CSD_TIMING_HS400	3	/* HS400 */
410cc4f414cSAdrian Hunter #define EXT_CSD_DRV_STR_SHIFT	4	/* Driver Strength shift */
411577fb131SSeungwon Jeon 
412dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_ER_EN	BIT(0)
413dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_BD_BLK_EN	BIT(2)
414dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_GB_CL_EN	BIT(4)
415d9ddd629SKyungmin Park #define EXT_CSD_SEC_SANITIZE	BIT(6)  /* v4.5 only */
416dfe86cbaSAdrian Hunter 
417b2499518SAdrian Hunter #define EXT_CSD_RST_N_EN_MASK	0x3
418b2499518SAdrian Hunter #define EXT_CSD_RST_N_ENABLED	1	/* RST_n is enabled on card */
419b2499518SAdrian Hunter 
420bec8726aSGirish K S #define EXT_CSD_NO_POWER_NOTIFICATION	0
421bec8726aSGirish K S #define EXT_CSD_POWER_ON		1
422bec8726aSGirish K S #define EXT_CSD_POWER_OFF_SHORT		2
423bec8726aSGirish K S #define EXT_CSD_POWER_OFF_LONG		3
424bec8726aSGirish K S 
425b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_8BIT_MASK	0xF0	/* 8 bit PWR CLS */
426b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_4BIT_MASK	0x0F	/* 8 bit PWR CLS */
427b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_8BIT_SHIFT	4
428b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_4BIT_SHIFT	0
429abd9ac14SSeungwon Jeon 
430abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_EVENT_EN	BIT(3)
431abd9ac14SSeungwon Jeon 
432da7fbe58SPierre Ossman /*
433950d56acSJaehoon Chung  * EXCEPTION_EVENT_STATUS field
434950d56acSJaehoon Chung  */
435950d56acSJaehoon Chung #define EXT_CSD_URGENT_BKOPS		BIT(0)
436950d56acSJaehoon Chung #define EXT_CSD_DYNCAP_NEEDED		BIT(1)
437950d56acSJaehoon Chung #define EXT_CSD_SYSPOOL_EXHAUSTED	BIT(2)
438950d56acSJaehoon Chung #define EXT_CSD_PACKED_FAILURE		BIT(3)
439950d56acSJaehoon Chung 
440abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_GENERIC_ERROR	BIT(0)
441abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_INDEXED_ERROR	BIT(1)
442abd9ac14SSeungwon Jeon 
443950d56acSJaehoon Chung /*
444950d56acSJaehoon Chung  * BKOPS status level
445950d56acSJaehoon Chung  */
446950d56acSJaehoon Chung #define EXT_CSD_BKOPS_LEVEL_2		0x2
447950d56acSJaehoon Chung 
448950d56acSJaehoon Chung /*
4490501be64SAlexey Skidanov  * BKOPS modes
4500501be64SAlexey Skidanov  */
4510501be64SAlexey Skidanov #define EXT_CSD_MANUAL_BKOPS_MASK	0x01
4520501be64SAlexey Skidanov 
4530501be64SAlexey Skidanov /*
454925ff3a7SAdrian Hunter  * Command Queue
455925ff3a7SAdrian Hunter  */
456925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_MODE_ENABLED	BIT(0)
457925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_DEPTH_MASK		GENMASK(4, 0)
458925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_SUPPORTED		BIT(0)
459925ff3a7SAdrian Hunter 
460925ff3a7SAdrian Hunter /*
461da7fbe58SPierre Ossman  * MMC_SWITCH access modes
462da7fbe58SPierre Ossman  */
463da7fbe58SPierre Ossman 
464da7fbe58SPierre Ossman #define MMC_SWITCH_MODE_CMD_SET		0x00	/* Change the command set */
465da7fbe58SPierre Ossman #define MMC_SWITCH_MODE_SET_BITS	0x01	/* Set bits which are 1 in value */
466da7fbe58SPierre Ossman #define MMC_SWITCH_MODE_CLEAR_BITS	0x02	/* Clear bits which are 1 in value */
467da7fbe58SPierre Ossman #define MMC_SWITCH_MODE_WRITE_BYTE	0x03	/* Set target to value */
468da7fbe58SPierre Ossman 
469cc4f414cSAdrian Hunter #define mmc_driver_type_mask(n)		(1 << (n))
470cc4f414cSAdrian Hunter 
471100e9186SRobert P. J. Day #endif /* LINUX_MMC_MMC_H */
472