1da7fbe58SPierre Ossman /* 2da7fbe58SPierre Ossman * Header for MultiMediaCard (MMC) 3da7fbe58SPierre Ossman * 4da7fbe58SPierre Ossman * Copyright 2002 Hewlett-Packard Company 5da7fbe58SPierre Ossman * 6da7fbe58SPierre Ossman * Use consistent with the GNU GPL is permitted, 7da7fbe58SPierre Ossman * provided that this copyright notice is 8da7fbe58SPierre Ossman * preserved in its entirety in all copies and derived works. 9da7fbe58SPierre Ossman * 10da7fbe58SPierre Ossman * HEWLETT-PACKARD COMPANY MAKES NO WARRANTIES, EXPRESSED OR IMPLIED, 11da7fbe58SPierre Ossman * AS TO THE USEFULNESS OR CORRECTNESS OF THIS CODE OR ITS 12da7fbe58SPierre Ossman * FITNESS FOR ANY PARTICULAR PURPOSE. 13da7fbe58SPierre Ossman * 14da7fbe58SPierre Ossman * Many thanks to Alessandro Rubini and Jonathan Corbet! 15da7fbe58SPierre Ossman * 16da7fbe58SPierre Ossman * Based strongly on code by: 17da7fbe58SPierre Ossman * 18da7fbe58SPierre Ossman * Author: Yong-iL Joh <tolkien@mizi.com> 19da7fbe58SPierre Ossman * 20da7fbe58SPierre Ossman * Author: Andrew Christian 21da7fbe58SPierre Ossman * 15 May 2002 22da7fbe58SPierre Ossman */ 23da7fbe58SPierre Ossman 24100e9186SRobert P. J. Day #ifndef LINUX_MMC_MMC_H 25100e9186SRobert P. J. Day #define LINUX_MMC_MMC_H 26da7fbe58SPierre Ossman 278da00734SUlf Hansson #include <linux/types.h> 288da00734SUlf Hansson 29da7fbe58SPierre Ossman /* Standard MMC commands (4.1) type argument response */ 30da7fbe58SPierre Ossman /* class 1 */ 31da7fbe58SPierre Ossman #define MMC_GO_IDLE_STATE 0 /* bc */ 32da7fbe58SPierre Ossman #define MMC_SEND_OP_COND 1 /* bcr [31:0] OCR R3 */ 33da7fbe58SPierre Ossman #define MMC_ALL_SEND_CID 2 /* bcr R2 */ 34da7fbe58SPierre Ossman #define MMC_SET_RELATIVE_ADDR 3 /* ac [31:16] RCA R1 */ 35da7fbe58SPierre Ossman #define MMC_SET_DSR 4 /* bc [31:16] RCA */ 36b1ebe384SJarkko Lavinen #define MMC_SLEEP_AWAKE 5 /* ac [31:16] RCA 15:flg R1b */ 37da7fbe58SPierre Ossman #define MMC_SWITCH 6 /* ac [31:0] See below R1b */ 38da7fbe58SPierre Ossman #define MMC_SELECT_CARD 7 /* ac [31:16] RCA R1 */ 39da7fbe58SPierre Ossman #define MMC_SEND_EXT_CSD 8 /* adtc R1 */ 40da7fbe58SPierre Ossman #define MMC_SEND_CSD 9 /* ac [31:16] RCA R2 */ 41da7fbe58SPierre Ossman #define MMC_SEND_CID 10 /* ac [31:16] RCA R2 */ 42da7fbe58SPierre Ossman #define MMC_READ_DAT_UNTIL_STOP 11 /* adtc [31:0] dadr R1 */ 43da7fbe58SPierre Ossman #define MMC_STOP_TRANSMISSION 12 /* ac R1b */ 44da7fbe58SPierre Ossman #define MMC_SEND_STATUS 13 /* ac [31:16] RCA R1 */ 4522113efdSAries Lee #define MMC_BUS_TEST_R 14 /* adtc R1 */ 46da7fbe58SPierre Ossman #define MMC_GO_INACTIVE_STATE 15 /* ac [31:16] RCA */ 4722113efdSAries Lee #define MMC_BUS_TEST_W 19 /* adtc R1 */ 4897018580SDavid Brownell #define MMC_SPI_READ_OCR 58 /* spi spi_R3 */ 4997018580SDavid Brownell #define MMC_SPI_CRC_ON_OFF 59 /* spi [0:0] flag spi_R1 */ 50da7fbe58SPierre Ossman 51da7fbe58SPierre Ossman /* class 2 */ 52da7fbe58SPierre Ossman #define MMC_SET_BLOCKLEN 16 /* ac [31:0] block len R1 */ 53da7fbe58SPierre Ossman #define MMC_READ_SINGLE_BLOCK 17 /* adtc [31:0] data addr R1 */ 54da7fbe58SPierre Ossman #define MMC_READ_MULTIPLE_BLOCK 18 /* adtc [31:0] data addr R1 */ 55b513ea25SArindam Nath #define MMC_SEND_TUNING_BLOCK 19 /* adtc R1 */ 56a4924c71SGirish K S #define MMC_SEND_TUNING_BLOCK_HS200 21 /* adtc R1 */ 57da7fbe58SPierre Ossman 58da7fbe58SPierre Ossman /* class 3 */ 59da7fbe58SPierre Ossman #define MMC_WRITE_DAT_UNTIL_STOP 20 /* adtc [31:0] data addr R1 */ 60da7fbe58SPierre Ossman 61da7fbe58SPierre Ossman /* class 4 */ 62da7fbe58SPierre Ossman #define MMC_SET_BLOCK_COUNT 23 /* adtc [31:0] data addr R1 */ 63da7fbe58SPierre Ossman #define MMC_WRITE_BLOCK 24 /* adtc [31:0] data addr R1 */ 64da7fbe58SPierre Ossman #define MMC_WRITE_MULTIPLE_BLOCK 25 /* adtc R1 */ 65da7fbe58SPierre Ossman #define MMC_PROGRAM_CID 26 /* adtc R1 */ 66da7fbe58SPierre Ossman #define MMC_PROGRAM_CSD 27 /* adtc R1 */ 67da7fbe58SPierre Ossman 68da7fbe58SPierre Ossman /* class 6 */ 69da7fbe58SPierre Ossman #define MMC_SET_WRITE_PROT 28 /* ac [31:0] data addr R1b */ 70da7fbe58SPierre Ossman #define MMC_CLR_WRITE_PROT 29 /* ac [31:0] data addr R1b */ 71da7fbe58SPierre Ossman #define MMC_SEND_WRITE_PROT 30 /* adtc [31:0] wpdata addr R1 */ 72da7fbe58SPierre Ossman 73da7fbe58SPierre Ossman /* class 5 */ 74da7fbe58SPierre Ossman #define MMC_ERASE_GROUP_START 35 /* ac [31:0] data addr R1 */ 75da7fbe58SPierre Ossman #define MMC_ERASE_GROUP_END 36 /* ac [31:0] data addr R1 */ 76da7fbe58SPierre Ossman #define MMC_ERASE 38 /* ac R1b */ 77da7fbe58SPierre Ossman 78da7fbe58SPierre Ossman /* class 9 */ 79da7fbe58SPierre Ossman #define MMC_FAST_IO 39 /* ac <Complex> R4 */ 80da7fbe58SPierre Ossman #define MMC_GO_IRQ_STATE 40 /* bcr R5 */ 81da7fbe58SPierre Ossman 82da7fbe58SPierre Ossman /* class 7 */ 83da7fbe58SPierre Ossman #define MMC_LOCK_UNLOCK 42 /* adtc R1b */ 84da7fbe58SPierre Ossman 85da7fbe58SPierre Ossman /* class 8 */ 86da7fbe58SPierre Ossman #define MMC_APP_CMD 55 /* ac [31:16] RCA R1 */ 87da7fbe58SPierre Ossman #define MMC_GEN_CMD 56 /* adtc [0] RD/WR R1 */ 88da7fbe58SPierre Ossman 89925ff3a7SAdrian Hunter /* class 11 */ 90925ff3a7SAdrian Hunter #define MMC_QUE_TASK_PARAMS 44 /* ac [20:16] task id R1 */ 91925ff3a7SAdrian Hunter #define MMC_QUE_TASK_ADDR 45 /* ac [31:0] data addr R1 */ 92925ff3a7SAdrian Hunter #define MMC_EXECUTE_READ_TASK 46 /* adtc [20:16] task id R1 */ 93925ff3a7SAdrian Hunter #define MMC_EXECUTE_WRITE_TASK 47 /* adtc [20:16] task id R1 */ 94925ff3a7SAdrian Hunter #define MMC_CMDQ_TASK_MGMT 48 /* ac [20:16] task id R1b */ 95925ff3a7SAdrian Hunter 96d0c97cfbSAndrei Warkentin static inline bool mmc_op_multi(u32 opcode) 97d0c97cfbSAndrei Warkentin { 98d0c97cfbSAndrei Warkentin return opcode == MMC_WRITE_MULTIPLE_BLOCK || 99d0c97cfbSAndrei Warkentin opcode == MMC_READ_MULTIPLE_BLOCK; 100d0c97cfbSAndrei Warkentin } 101d0c97cfbSAndrei Warkentin 102da7fbe58SPierre Ossman /* 103da7fbe58SPierre Ossman * MMC_SWITCH argument format: 104da7fbe58SPierre Ossman * 105da7fbe58SPierre Ossman * [31:26] Always 0 106da7fbe58SPierre Ossman * [25:24] Access Mode 107da7fbe58SPierre Ossman * [23:16] Location of target Byte in EXT_CSD 108da7fbe58SPierre Ossman * [15:08] Value Byte 109da7fbe58SPierre Ossman * [07:03] Always 0 110da7fbe58SPierre Ossman * [02:00] Command Set 111da7fbe58SPierre Ossman */ 112da7fbe58SPierre Ossman 113da7fbe58SPierre Ossman /* 11497018580SDavid Brownell MMC status in R1, for native mode (SPI bits are different) 115da7fbe58SPierre Ossman Type 116da7fbe58SPierre Ossman e : error bit 117da7fbe58SPierre Ossman s : status bit 118da7fbe58SPierre Ossman r : detected and set for the actual command response 119da7fbe58SPierre Ossman x : detected and set during command execution. the host must poll 120da7fbe58SPierre Ossman the card by sending status command in order to read these bits. 121da7fbe58SPierre Ossman Clear condition 122da7fbe58SPierre Ossman a : according to the card state 123da7fbe58SPierre Ossman b : always related to the previous command. Reception of 124da7fbe58SPierre Ossman a valid command will clear it (with a delay of one command) 125da7fbe58SPierre Ossman c : clear by read 126da7fbe58SPierre Ossman */ 127da7fbe58SPierre Ossman 128da7fbe58SPierre Ossman #define R1_OUT_OF_RANGE (1 << 31) /* er, c */ 129da7fbe58SPierre Ossman #define R1_ADDRESS_ERROR (1 << 30) /* erx, c */ 130da7fbe58SPierre Ossman #define R1_BLOCK_LEN_ERROR (1 << 29) /* er, c */ 131da7fbe58SPierre Ossman #define R1_ERASE_SEQ_ERROR (1 << 28) /* er, c */ 132da7fbe58SPierre Ossman #define R1_ERASE_PARAM (1 << 27) /* ex, c */ 133da7fbe58SPierre Ossman #define R1_WP_VIOLATION (1 << 26) /* erx, c */ 134da7fbe58SPierre Ossman #define R1_CARD_IS_LOCKED (1 << 25) /* sx, a */ 135da7fbe58SPierre Ossman #define R1_LOCK_UNLOCK_FAILED (1 << 24) /* erx, c */ 136da7fbe58SPierre Ossman #define R1_COM_CRC_ERROR (1 << 23) /* er, b */ 137da7fbe58SPierre Ossman #define R1_ILLEGAL_COMMAND (1 << 22) /* er, b */ 138da7fbe58SPierre Ossman #define R1_CARD_ECC_FAILED (1 << 21) /* ex, c */ 139da7fbe58SPierre Ossman #define R1_CC_ERROR (1 << 20) /* erx, c */ 140da7fbe58SPierre Ossman #define R1_ERROR (1 << 19) /* erx, c */ 141da7fbe58SPierre Ossman #define R1_UNDERRUN (1 << 18) /* ex, c */ 142da7fbe58SPierre Ossman #define R1_OVERRUN (1 << 17) /* ex, c */ 143da7fbe58SPierre Ossman #define R1_CID_CSD_OVERWRITE (1 << 16) /* erx, c, CID/CSD overwrite */ 144da7fbe58SPierre Ossman #define R1_WP_ERASE_SKIP (1 << 15) /* sx, c */ 145da7fbe58SPierre Ossman #define R1_CARD_ECC_DISABLED (1 << 14) /* sx, a */ 146da7fbe58SPierre Ossman #define R1_ERASE_RESET (1 << 13) /* sr, c */ 147a94a7483SShawn Lin #define R1_STATUS(x) (x & 0xFFF9A000) 148da7fbe58SPierre Ossman #define R1_CURRENT_STATE(x) ((x & 0x00001E00) >> 9) /* sx, b (4 bits) */ 149da7fbe58SPierre Ossman #define R1_READY_FOR_DATA (1 << 8) /* sx, a */ 150ef0b27d4SAdrian Hunter #define R1_SWITCH_ERROR (1 << 7) /* sx, c */ 151abd9ac14SSeungwon Jeon #define R1_EXCEPTION_EVENT (1 << 6) /* sr, a */ 152da7fbe58SPierre Ossman #define R1_APP_CMD (1 << 5) /* sr, c */ 153da7fbe58SPierre Ossman 1540a2d4048SRussell King - ARM Linux #define R1_STATE_IDLE 0 1550a2d4048SRussell King - ARM Linux #define R1_STATE_READY 1 1560a2d4048SRussell King - ARM Linux #define R1_STATE_IDENT 2 1570a2d4048SRussell King - ARM Linux #define R1_STATE_STBY 3 1580a2d4048SRussell King - ARM Linux #define R1_STATE_TRAN 4 1590a2d4048SRussell King - ARM Linux #define R1_STATE_DATA 5 1600a2d4048SRussell King - ARM Linux #define R1_STATE_RCV 6 1610a2d4048SRussell King - ARM Linux #define R1_STATE_PRG 7 1620a2d4048SRussell King - ARM Linux #define R1_STATE_DIS 8 1630a2d4048SRussell King - ARM Linux 16440c96853SUlf Hansson static inline bool mmc_ready_for_data(u32 status) 16540c96853SUlf Hansson { 16640c96853SUlf Hansson /* 16740c96853SUlf Hansson * Some cards mishandle the status bits, so make sure to check both the 16840c96853SUlf Hansson * busy indication and the card state. 16940c96853SUlf Hansson */ 17040c96853SUlf Hansson return status & R1_READY_FOR_DATA && 17140c96853SUlf Hansson R1_CURRENT_STATE(status) == R1_STATE_TRAN; 17240c96853SUlf Hansson } 17340c96853SUlf Hansson 17497018580SDavid Brownell /* 17597018580SDavid Brownell * MMC/SD in SPI mode reports R1 status always, and R2 for SEND_STATUS 17697018580SDavid Brownell * R1 is the low order byte; R2 is the next highest byte, when present. 17797018580SDavid Brownell */ 17897018580SDavid Brownell #define R1_SPI_IDLE (1 << 0) 17997018580SDavid Brownell #define R1_SPI_ERASE_RESET (1 << 1) 18097018580SDavid Brownell #define R1_SPI_ILLEGAL_COMMAND (1 << 2) 18197018580SDavid Brownell #define R1_SPI_COM_CRC (1 << 3) 18297018580SDavid Brownell #define R1_SPI_ERASE_SEQ (1 << 4) 18397018580SDavid Brownell #define R1_SPI_ADDRESS (1 << 5) 18497018580SDavid Brownell #define R1_SPI_PARAMETER (1 << 6) 18597018580SDavid Brownell /* R1 bit 7 is always zero */ 18697018580SDavid Brownell #define R2_SPI_CARD_LOCKED (1 << 8) 18797018580SDavid Brownell #define R2_SPI_WP_ERASE_SKIP (1 << 9) /* or lock/unlock fail */ 18897018580SDavid Brownell #define R2_SPI_LOCK_UNLOCK_FAIL R2_SPI_WP_ERASE_SKIP 18997018580SDavid Brownell #define R2_SPI_ERROR (1 << 10) 19097018580SDavid Brownell #define R2_SPI_CC_ERROR (1 << 11) 19197018580SDavid Brownell #define R2_SPI_CARD_ECC_ERROR (1 << 12) 19297018580SDavid Brownell #define R2_SPI_WP_VIOLATION (1 << 13) 19397018580SDavid Brownell #define R2_SPI_ERASE_PARAM (1 << 14) 19497018580SDavid Brownell #define R2_SPI_OUT_OF_RANGE (1 << 15) /* or CSD overwrite */ 19597018580SDavid Brownell #define R2_SPI_CSD_OVERWRITE R2_SPI_OUT_OF_RANGE 19697018580SDavid Brownell 197da7fbe58SPierre Ossman /* 198da7fbe58SPierre Ossman * OCR bits are mostly in host.h 199da7fbe58SPierre Ossman */ 200da7fbe58SPierre Ossman #define MMC_CARD_BUSY 0x80000000 /* Card Power up status bit */ 201da7fbe58SPierre Ossman 202da7fbe58SPierre Ossman /* 203da7fbe58SPierre Ossman * Card Command Classes (CCC) 204da7fbe58SPierre Ossman */ 205da7fbe58SPierre Ossman #define CCC_BASIC (1<<0) /* (0) Basic protocol functions */ 206da7fbe58SPierre Ossman /* (CMD0,1,2,3,4,7,9,10,12,13,15) */ 20797018580SDavid Brownell /* (and for SPI, CMD58,59) */ 208da7fbe58SPierre Ossman #define CCC_STREAM_READ (1<<1) /* (1) Stream read commands */ 209da7fbe58SPierre Ossman /* (CMD11) */ 210da7fbe58SPierre Ossman #define CCC_BLOCK_READ (1<<2) /* (2) Block read commands */ 211da7fbe58SPierre Ossman /* (CMD16,17,18) */ 212da7fbe58SPierre Ossman #define CCC_STREAM_WRITE (1<<3) /* (3) Stream write commands */ 213da7fbe58SPierre Ossman /* (CMD20) */ 214da7fbe58SPierre Ossman #define CCC_BLOCK_WRITE (1<<4) /* (4) Block write commands */ 215da7fbe58SPierre Ossman /* (CMD16,24,25,26,27) */ 216da7fbe58SPierre Ossman #define CCC_ERASE (1<<5) /* (5) Ability to erase blocks */ 217da7fbe58SPierre Ossman /* (CMD32,33,34,35,36,37,38,39) */ 218da7fbe58SPierre Ossman #define CCC_WRITE_PROT (1<<6) /* (6) Able to write protect blocks */ 219da7fbe58SPierre Ossman /* (CMD28,29,30) */ 220da7fbe58SPierre Ossman #define CCC_LOCK_CARD (1<<7) /* (7) Able to lock down card */ 221da7fbe58SPierre Ossman /* (CMD16,CMD42) */ 222da7fbe58SPierre Ossman #define CCC_APP_SPEC (1<<8) /* (8) Application specific */ 223da7fbe58SPierre Ossman /* (CMD55,56,57,ACMD*) */ 224da7fbe58SPierre Ossman #define CCC_IO_MODE (1<<9) /* (9) I/O mode */ 225da7fbe58SPierre Ossman /* (CMD5,39,40,52,53) */ 226da7fbe58SPierre Ossman #define CCC_SWITCH (1<<10) /* (10) High speed switch */ 227da7fbe58SPierre Ossman /* (CMD6,34,35,36,37,50) */ 228da7fbe58SPierre Ossman /* (11) Reserved */ 229da7fbe58SPierre Ossman /* (CMD?) */ 230da7fbe58SPierre Ossman 231da7fbe58SPierre Ossman /* 232da7fbe58SPierre Ossman * CSD field definitions 233da7fbe58SPierre Ossman */ 234da7fbe58SPierre Ossman 235da7fbe58SPierre Ossman #define CSD_STRUCT_VER_1_0 0 /* Valid for system specification 1.0 - 1.2 */ 236da7fbe58SPierre Ossman #define CSD_STRUCT_VER_1_1 1 /* Valid for system specification 1.4 - 2.2 */ 237da7fbe58SPierre Ossman #define CSD_STRUCT_VER_1_2 2 /* Valid for system specification 3.1 - 3.2 - 3.31 - 4.0 - 4.1 */ 238da7fbe58SPierre Ossman #define CSD_STRUCT_EXT_CSD 3 /* Version is coded in CSD_STRUCTURE in EXT_CSD */ 239da7fbe58SPierre Ossman 240da7fbe58SPierre Ossman #define CSD_SPEC_VER_0 0 /* Implements system specification 1.0 - 1.2 */ 241da7fbe58SPierre Ossman #define CSD_SPEC_VER_1 1 /* Implements system specification 1.4 */ 242da7fbe58SPierre Ossman #define CSD_SPEC_VER_2 2 /* Implements system specification 2.0 - 2.2 */ 243da7fbe58SPierre Ossman #define CSD_SPEC_VER_3 3 /* Implements system specification 3.1 - 3.2 - 3.31 */ 244da7fbe58SPierre Ossman #define CSD_SPEC_VER_4 4 /* Implements system specification 4.0 - 4.1 */ 245da7fbe58SPierre Ossman 246da7fbe58SPierre Ossman /* 247da7fbe58SPierre Ossman * EXT_CSD fields 248da7fbe58SPierre Ossman */ 249da7fbe58SPierre Ossman 250925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_MODE_EN 15 /* R/W */ 251881d1c25SSeungwon Jeon #define EXT_CSD_FLUSH_CACHE 32 /* W */ 252881d1c25SSeungwon Jeon #define EXT_CSD_CACHE_CTRL 33 /* R/W */ 253bec8726aSGirish K S #define EXT_CSD_POWER_OFF_NOTIFICATION 34 /* R/W */ 254abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_FAILURE_INDEX 35 /* RO */ 255abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_CMD_STATUS 36 /* RO */ 256abd9ac14SSeungwon Jeon #define EXT_CSD_EXP_EVENTS_STATUS 54 /* RO, 2 bytes */ 257abd9ac14SSeungwon Jeon #define EXT_CSD_EXP_EVENTS_CTRL 56 /* R/W, 2 bytes */ 2584265900eSSaugata Das #define EXT_CSD_DATA_SECTOR_SIZE 61 /* R */ 259e0c368d5SNamjae Jeon #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ 26069803d4fSGrégory Soutadé #define EXT_CSD_PARTITION_SETTING_COMPLETED 155 /* R/W */ 261709de99dSChuanxiao Dong #define EXT_CSD_PARTITION_ATTRIBUTE 156 /* R/W */ 262709de99dSChuanxiao Dong #define EXT_CSD_PARTITION_SUPPORT 160 /* RO */ 263eb0d8f13SJaehoon Chung #define EXT_CSD_HPI_MGMT 161 /* R/W */ 264b2499518SAdrian Hunter #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ 265950d56acSJaehoon Chung #define EXT_CSD_BKOPS_EN 163 /* R/W */ 266950d56acSJaehoon Chung #define EXT_CSD_BKOPS_START 164 /* W */ 267d9ddd629SKyungmin Park #define EXT_CSD_SANITIZE_START 165 /* W */ 268f4c5522bSAndrei Warkentin #define EXT_CSD_WR_REL_PARAM 166 /* RO */ 269090d25feSLoic Pallardy #define EXT_CSD_RPMB_MULT 168 /* RO */ 2700f762426SGwendal Grignou #define EXT_CSD_FW_CONFIG 169 /* R/W */ 271add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP 173 /* R/W */ 272dfe86cbaSAdrian Hunter #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ 273371a689fSAndrei Warkentin #define EXT_CSD_PART_CONFIG 179 /* R/W */ 274dfe86cbaSAdrian Hunter #define EXT_CSD_ERASED_MEM_CONT 181 /* RO */ 275da7fbe58SPierre Ossman #define EXT_CSD_BUS_WIDTH 183 /* R/W */ 27681ac2af6SShawn Lin #define EXT_CSD_STROBE_SUPPORT 184 /* RO */ 277da7fbe58SPierre Ossman #define EXT_CSD_HS_TIMING 185 /* R/W */ 278b87d8dbfSGirish K S #define EXT_CSD_POWER_CLASS 187 /* R/W */ 279d7604d76SPierre Ossman #define EXT_CSD_REV 192 /* RO */ 280dfe86cbaSAdrian Hunter #define EXT_CSD_STRUCTURE 194 /* RO */ 281dfe86cbaSAdrian Hunter #define EXT_CSD_CARD_TYPE 196 /* RO */ 282b097e07fSAdrian Hunter #define EXT_CSD_DRIVER_STRENGTH 197 /* RO */ 283eb0d8f13SJaehoon Chung #define EXT_CSD_OUT_OF_INTERRUPT_TIME 198 /* RO */ 284371a689fSAndrei Warkentin #define EXT_CSD_PART_SWITCH_TIME 199 /* RO */ 285b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_52_195 200 /* RO */ 286b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_26_195 201 /* RO */ 287b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_52_360 202 /* RO */ 288b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_26_360 203 /* RO */ 289da7fbe58SPierre Ossman #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ 290dfe86cbaSAdrian Hunter #define EXT_CSD_S_A_TIMEOUT 217 /* RO */ 291f4c5522bSAndrei Warkentin #define EXT_CSD_REL_WR_SEC_C 222 /* RO */ 292709de99dSChuanxiao Dong #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ 293dfe86cbaSAdrian Hunter #define EXT_CSD_ERASE_TIMEOUT_MULT 223 /* RO */ 294dfe86cbaSAdrian Hunter #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ 295371a689fSAndrei Warkentin #define EXT_CSD_BOOT_MULT 226 /* RO */ 296dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_TRIM_MULT 229 /* RO */ 297dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_ERASE_MULT 230 /* RO */ 298dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_FEATURE_SUPPORT 231 /* RO */ 299dfe86cbaSAdrian Hunter #define EXT_CSD_TRIM_MULT 232 /* RO */ 300b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_200_195 236 /* RO */ 301b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_200_360 237 /* RO */ 302b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_DDR_52_195 238 /* RO */ 303b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_DDR_52_360 239 /* RO */ 304950d56acSJaehoon Chung #define EXT_CSD_BKOPS_STATUS 246 /* RO */ 305b87d8dbfSGirish K S #define EXT_CSD_POWER_OFF_LONG_TIME 247 /* RO */ 306b23cf0bdSSeungwon Jeon #define EXT_CSD_GENERIC_CMD6_TIME 248 /* RO */ 307881d1c25SSeungwon Jeon #define EXT_CSD_CACHE_SIZE 249 /* RO, 4 bytes */ 3080a5b6438SSeungwon Jeon #define EXT_CSD_PWR_CL_DDR_200_360 253 /* RO */ 3090f762426SGwendal Grignou #define EXT_CSD_FIRMWARE_VERSION 254 /* RO, 8 bytes */ 31046bc5c40SJungseung Lee #define EXT_CSD_PRE_EOL_INFO 267 /* RO */ 31146bc5c40SJungseung Lee #define EXT_CSD_DEVICE_LIFE_TIME_EST_TYP_A 268 /* RO */ 31246bc5c40SJungseung Lee #define EXT_CSD_DEVICE_LIFE_TIME_EST_TYP_B 269 /* RO */ 313925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_DEPTH 307 /* RO */ 314925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_SUPPORT 308 /* RO */ 3150f762426SGwendal Grignou #define EXT_CSD_SUPPORTED_MODE 493 /* RO */ 3164265900eSSaugata Das #define EXT_CSD_TAG_UNIT_SIZE 498 /* RO */ 3174265900eSSaugata Das #define EXT_CSD_DATA_TAG_SUPPORT 499 /* RO */ 318abd9ac14SSeungwon Jeon #define EXT_CSD_MAX_PACKED_WRITES 500 /* RO */ 319abd9ac14SSeungwon Jeon #define EXT_CSD_MAX_PACKED_READS 501 /* RO */ 320950d56acSJaehoon Chung #define EXT_CSD_BKOPS_SUPPORT 502 /* RO */ 321eb0d8f13SJaehoon Chung #define EXT_CSD_HPI_FEATURES 503 /* RO */ 322da7fbe58SPierre Ossman 323da7fbe58SPierre Ossman /* 324da7fbe58SPierre Ossman * EXT_CSD field definitions 325da7fbe58SPierre Ossman */ 326da7fbe58SPierre Ossman 327f4c5522bSAndrei Warkentin #define EXT_CSD_WR_REL_PARAM_EN (1<<2) 328064f7e58SKrishna Konda #define EXT_CSD_WR_REL_PARAM_EN_RPMB_REL_WR (1<<4) 329f4c5522bSAndrei Warkentin 330add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP_B_PWR_WP_DIS (0x40) 331add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP_B_PERM_WP_DIS (0x10) 332add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP_B_PERM_WP_EN (0x04) 333add710eaSJohan Rudholm #define EXT_CSD_BOOT_WP_B_PWR_WP_EN (0x01) 334add710eaSJohan Rudholm 335371a689fSAndrei Warkentin #define EXT_CSD_PART_CONFIG_ACC_MASK (0x7) 336371a689fSAndrei Warkentin #define EXT_CSD_PART_CONFIG_ACC_BOOT0 (0x1) 337090d25feSLoic Pallardy #define EXT_CSD_PART_CONFIG_ACC_RPMB (0x3) 338e0c368d5SNamjae Jeon #define EXT_CSD_PART_CONFIG_ACC_GP0 (0x4) 339e0c368d5SNamjae Jeon 34069803d4fSGrégory Soutadé #define EXT_CSD_PART_SETTING_COMPLETED (0x1) 341e0c368d5SNamjae Jeon #define EXT_CSD_PART_SUPPORT_PART_EN (0x1) 342371a689fSAndrei Warkentin 343da7fbe58SPierre Ossman #define EXT_CSD_CMD_SET_NORMAL (1<<0) 344da7fbe58SPierre Ossman #define EXT_CSD_CMD_SET_SECURE (1<<1) 345da7fbe58SPierre Ossman #define EXT_CSD_CMD_SET_CPSECURE (1<<2) 346da7fbe58SPierre Ossman 3472415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS_26 (1<<0) /* Card can run at 26MHz */ 3482415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS_52 (1<<1) /* Card can run at 52MHz */ 3492415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS (EXT_CSD_CARD_TYPE_HS_26 | \ 3502415c0efSSeungwon Jeon EXT_CSD_CARD_TYPE_HS_52) 351dfc13e84SHanumath Prasad #define EXT_CSD_CARD_TYPE_DDR_1_8V (1<<2) /* Card can run at 52MHz */ 352dfc13e84SHanumath Prasad /* DDR mode @1.8V or 3V I/O */ 353dfc13e84SHanumath Prasad #define EXT_CSD_CARD_TYPE_DDR_1_2V (1<<3) /* Card can run at 52MHz */ 354dfc13e84SHanumath Prasad /* DDR mode @1.2V I/O */ 355dfc13e84SHanumath Prasad #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ 356dfc13e84SHanumath Prasad | EXT_CSD_CARD_TYPE_DDR_1_2V) 3572415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS200_1_8V (1<<4) /* Card can run at 200MHz */ 3582415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS200_1_2V (1<<5) /* Card can run at 200MHz */ 359a4924c71SGirish K S /* SDR mode @1.2V I/O */ 3602415c0efSSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS200 (EXT_CSD_CARD_TYPE_HS200_1_8V | \ 3612415c0efSSeungwon Jeon EXT_CSD_CARD_TYPE_HS200_1_2V) 3620a5b6438SSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS400_1_8V (1<<6) /* Card can run at 200MHz DDR, 1.8V */ 3630a5b6438SSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS400_1_2V (1<<7) /* Card can run at 200MHz DDR, 1.2V */ 3640a5b6438SSeungwon Jeon #define EXT_CSD_CARD_TYPE_HS400 (EXT_CSD_CARD_TYPE_HS400_1_8V | \ 3650a5b6438SSeungwon Jeon EXT_CSD_CARD_TYPE_HS400_1_2V) 36681ac2af6SShawn Lin #define EXT_CSD_CARD_TYPE_HS400ES (1<<8) /* Card can run at HS400ES */ 367a4924c71SGirish K S 368da7fbe58SPierre Ossman #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ 369da7fbe58SPierre Ossman #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ 370da7fbe58SPierre Ossman #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ 371dfc13e84SHanumath Prasad #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ 372dfc13e84SHanumath Prasad #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ 37381ac2af6SShawn Lin #define EXT_CSD_BUS_WIDTH_STROBE BIT(7) /* Enhanced strobe mode */ 374da7fbe58SPierre Ossman 375577fb131SSeungwon Jeon #define EXT_CSD_TIMING_BC 0 /* Backwards compatility */ 376577fb131SSeungwon Jeon #define EXT_CSD_TIMING_HS 1 /* High speed */ 377577fb131SSeungwon Jeon #define EXT_CSD_TIMING_HS200 2 /* HS200 */ 3780a5b6438SSeungwon Jeon #define EXT_CSD_TIMING_HS400 3 /* HS400 */ 379cc4f414cSAdrian Hunter #define EXT_CSD_DRV_STR_SHIFT 4 /* Driver Strength shift */ 380577fb131SSeungwon Jeon 381dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_ER_EN BIT(0) 382dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_BD_BLK_EN BIT(2) 383dfe86cbaSAdrian Hunter #define EXT_CSD_SEC_GB_CL_EN BIT(4) 384d9ddd629SKyungmin Park #define EXT_CSD_SEC_SANITIZE BIT(6) /* v4.5 only */ 385dfe86cbaSAdrian Hunter 386b2499518SAdrian Hunter #define EXT_CSD_RST_N_EN_MASK 0x3 387b2499518SAdrian Hunter #define EXT_CSD_RST_N_ENABLED 1 /* RST_n is enabled on card */ 388b2499518SAdrian Hunter 389bec8726aSGirish K S #define EXT_CSD_NO_POWER_NOTIFICATION 0 390bec8726aSGirish K S #define EXT_CSD_POWER_ON 1 391bec8726aSGirish K S #define EXT_CSD_POWER_OFF_SHORT 2 392bec8726aSGirish K S #define EXT_CSD_POWER_OFF_LONG 3 393bec8726aSGirish K S 394b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_8BIT_MASK 0xF0 /* 8 bit PWR CLS */ 395b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_4BIT_MASK 0x0F /* 8 bit PWR CLS */ 396b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_8BIT_SHIFT 4 397b87d8dbfSGirish K S #define EXT_CSD_PWR_CL_4BIT_SHIFT 0 398abd9ac14SSeungwon Jeon 399abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_EVENT_EN BIT(3) 400abd9ac14SSeungwon Jeon 401da7fbe58SPierre Ossman /* 402950d56acSJaehoon Chung * EXCEPTION_EVENT_STATUS field 403950d56acSJaehoon Chung */ 404950d56acSJaehoon Chung #define EXT_CSD_URGENT_BKOPS BIT(0) 405950d56acSJaehoon Chung #define EXT_CSD_DYNCAP_NEEDED BIT(1) 406950d56acSJaehoon Chung #define EXT_CSD_SYSPOOL_EXHAUSTED BIT(2) 407950d56acSJaehoon Chung #define EXT_CSD_PACKED_FAILURE BIT(3) 408950d56acSJaehoon Chung 409abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_GENERIC_ERROR BIT(0) 410abd9ac14SSeungwon Jeon #define EXT_CSD_PACKED_INDEXED_ERROR BIT(1) 411abd9ac14SSeungwon Jeon 412950d56acSJaehoon Chung /* 413950d56acSJaehoon Chung * BKOPS status level 414950d56acSJaehoon Chung */ 415950d56acSJaehoon Chung #define EXT_CSD_BKOPS_LEVEL_2 0x2 416950d56acSJaehoon Chung 417950d56acSJaehoon Chung /* 4180501be64SAlexey Skidanov * BKOPS modes 4190501be64SAlexey Skidanov */ 4200501be64SAlexey Skidanov #define EXT_CSD_MANUAL_BKOPS_MASK 0x01 421efff8e78SUri Yanai #define EXT_CSD_AUTO_BKOPS_MASK 0x02 4220501be64SAlexey Skidanov 4230501be64SAlexey Skidanov /* 424925ff3a7SAdrian Hunter * Command Queue 425925ff3a7SAdrian Hunter */ 426925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_MODE_ENABLED BIT(0) 427925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_DEPTH_MASK GENMASK(4, 0) 428925ff3a7SAdrian Hunter #define EXT_CSD_CMDQ_SUPPORTED BIT(0) 429925ff3a7SAdrian Hunter 430925ff3a7SAdrian Hunter /* 431da7fbe58SPierre Ossman * MMC_SWITCH access modes 432da7fbe58SPierre Ossman */ 433da7fbe58SPierre Ossman #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ 434da7fbe58SPierre Ossman #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits which are 1 in value */ 435da7fbe58SPierre Ossman #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits which are 1 in value */ 436da7fbe58SPierre Ossman #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target to value */ 437da7fbe58SPierre Ossman 438c0a3e080SUlf Hansson /* 439c0a3e080SUlf Hansson * Erase/trim/discard 440c0a3e080SUlf Hansson */ 441c0a3e080SUlf Hansson #define MMC_ERASE_ARG 0x00000000 442c0a3e080SUlf Hansson #define MMC_SECURE_ERASE_ARG 0x80000000 443c0a3e080SUlf Hansson #define MMC_TRIM_ARG 0x00000001 444c0a3e080SUlf Hansson #define MMC_DISCARD_ARG 0x00000003 445c0a3e080SUlf Hansson #define MMC_SECURE_TRIM1_ARG 0x80000001 446c0a3e080SUlf Hansson #define MMC_SECURE_TRIM2_ARG 0x80008000 447c0a3e080SUlf Hansson #define MMC_SECURE_ARGS 0x80000000 448c0a3e080SUlf Hansson #define MMC_TRIM_ARGS 0x00008001 449c0a3e080SUlf Hansson 450cc4f414cSAdrian Hunter #define mmc_driver_type_mask(n) (1 << (n)) 451cc4f414cSAdrian Hunter 452100e9186SRobert P. J. Day #endif /* LINUX_MMC_MMC_H */ 453