xref: /openbmc/linux/include/linux/mlx4/cmd.h (revision a130b590)
1225c7b1fSRoland Dreier /*
2225c7b1fSRoland Dreier  * Copyright (c) 2006 Cisco Systems, Inc.  All rights reserved.
3225c7b1fSRoland Dreier  *
4225c7b1fSRoland Dreier  * This software is available to you under a choice of one of two
5225c7b1fSRoland Dreier  * licenses.  You may choose to be licensed under the terms of the GNU
6225c7b1fSRoland Dreier  * General Public License (GPL) Version 2, available from the file
7225c7b1fSRoland Dreier  * COPYING in the main directory of this source tree, or the
8225c7b1fSRoland Dreier  * OpenIB.org BSD license below:
9225c7b1fSRoland Dreier  *
10225c7b1fSRoland Dreier  *     Redistribution and use in source and binary forms, with or
11225c7b1fSRoland Dreier  *     without modification, are permitted provided that the following
12225c7b1fSRoland Dreier  *     conditions are met:
13225c7b1fSRoland Dreier  *
14225c7b1fSRoland Dreier  *      - Redistributions of source code must retain the above
15225c7b1fSRoland Dreier  *        copyright notice, this list of conditions and the following
16225c7b1fSRoland Dreier  *        disclaimer.
17225c7b1fSRoland Dreier  *
18225c7b1fSRoland Dreier  *      - Redistributions in binary form must reproduce the above
19225c7b1fSRoland Dreier  *        copyright notice, this list of conditions and the following
20225c7b1fSRoland Dreier  *        disclaimer in the documentation and/or other materials
21225c7b1fSRoland Dreier  *        provided with the distribution.
22225c7b1fSRoland Dreier  *
23225c7b1fSRoland Dreier  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24225c7b1fSRoland Dreier  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25225c7b1fSRoland Dreier  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26225c7b1fSRoland Dreier  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27225c7b1fSRoland Dreier  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28225c7b1fSRoland Dreier  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29225c7b1fSRoland Dreier  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30225c7b1fSRoland Dreier  * SOFTWARE.
31225c7b1fSRoland Dreier  */
32225c7b1fSRoland Dreier 
33225c7b1fSRoland Dreier #ifndef MLX4_CMD_H
34225c7b1fSRoland Dreier #define MLX4_CMD_H
35225c7b1fSRoland Dreier 
36225c7b1fSRoland Dreier #include <linux/dma-mapping.h>
372cccb9e4SRony Efraim #include <linux/if_link.h>
38225c7b1fSRoland Dreier 
39225c7b1fSRoland Dreier enum {
40225c7b1fSRoland Dreier 	/* initialization and general commands */
41225c7b1fSRoland Dreier 	MLX4_CMD_SYS_EN		 = 0x1,
42225c7b1fSRoland Dreier 	MLX4_CMD_SYS_DIS	 = 0x2,
43225c7b1fSRoland Dreier 	MLX4_CMD_MAP_FA		 = 0xfff,
44225c7b1fSRoland Dreier 	MLX4_CMD_UNMAP_FA	 = 0xffe,
45225c7b1fSRoland Dreier 	MLX4_CMD_RUN_FW		 = 0xff6,
46225c7b1fSRoland Dreier 	MLX4_CMD_MOD_STAT_CFG	 = 0x34,
47225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_DEV_CAP	 = 0x3,
48225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_FW	 = 0x4,
49225c7b1fSRoland Dreier 	MLX4_CMD_ENABLE_LAM	 = 0xff8,
50225c7b1fSRoland Dreier 	MLX4_CMD_DISABLE_LAM	 = 0xff7,
51225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_DDR	 = 0x5,
52225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_ADAPTER	 = 0x6,
53225c7b1fSRoland Dreier 	MLX4_CMD_INIT_HCA	 = 0x7,
54225c7b1fSRoland Dreier 	MLX4_CMD_CLOSE_HCA	 = 0x8,
55225c7b1fSRoland Dreier 	MLX4_CMD_INIT_PORT	 = 0x9,
56225c7b1fSRoland Dreier 	MLX4_CMD_CLOSE_PORT	 = 0xa,
57225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_HCA	 = 0xb,
585ae2a7a8SRoland Dreier 	MLX4_CMD_QUERY_PORT	 = 0x43,
5927bf91d6SYevgeny Petrilin 	MLX4_CMD_SENSE_PORT	 = 0x4d,
60e7c1c2c4SYevgeny Petrilin 	MLX4_CMD_HW_HEALTH_CHECK = 0x50,
61225c7b1fSRoland Dreier 	MLX4_CMD_SET_PORT	 = 0xc,
62d0d68b86SJack Morgenstein 	MLX4_CMD_SET_NODE	 = 0x5a,
63623ed84bSJack Morgenstein 	MLX4_CMD_QUERY_FUNC	 = 0x56,
64225c7b1fSRoland Dreier 	MLX4_CMD_ACCESS_DDR	 = 0x2e,
65225c7b1fSRoland Dreier 	MLX4_CMD_MAP_ICM	 = 0xffa,
66225c7b1fSRoland Dreier 	MLX4_CMD_UNMAP_ICM	 = 0xff9,
67225c7b1fSRoland Dreier 	MLX4_CMD_MAP_ICM_AUX	 = 0xffc,
68225c7b1fSRoland Dreier 	MLX4_CMD_UNMAP_ICM_AUX	 = 0xffb,
69225c7b1fSRoland Dreier 	MLX4_CMD_SET_ICM_SIZE	 = 0xffd,
70adbc7ac5SSaeed Mahameed 	MLX4_CMD_ACCESS_REG	 = 0x3b,
717e95bb99SIdo Shamay 	MLX4_CMD_ALLOCATE_VPP	 = 0x80,
721c29146dSIdo Shamay 	MLX4_CMD_SET_VPORT_QOS	 = 0x81,
73adbc7ac5SSaeed Mahameed 
74623ed84bSJack Morgenstein 	/*master notify fw on finish for slave's flr*/
75623ed84bSJack Morgenstein 	MLX4_CMD_INFORM_FLR_DONE = 0x5b,
7659e14e32SMoni Shoua 	MLX4_CMD_VIRT_PORT_MAP   = 0x5c,
77fe6f700dSYevgeny Petrilin 	MLX4_CMD_GET_OP_REQ      = 0x59,
78225c7b1fSRoland Dreier 
79225c7b1fSRoland Dreier 	/* TPT commands */
80225c7b1fSRoland Dreier 	MLX4_CMD_SW2HW_MPT	 = 0xd,
81225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_MPT	 = 0xe,
82225c7b1fSRoland Dreier 	MLX4_CMD_HW2SW_MPT	 = 0xf,
83225c7b1fSRoland Dreier 	MLX4_CMD_READ_MTT	 = 0x10,
84225c7b1fSRoland Dreier 	MLX4_CMD_WRITE_MTT	 = 0x11,
85225c7b1fSRoland Dreier 	MLX4_CMD_SYNC_TPT	 = 0x2f,
86225c7b1fSRoland Dreier 
87225c7b1fSRoland Dreier 	/* EQ commands */
88225c7b1fSRoland Dreier 	MLX4_CMD_MAP_EQ		 = 0x12,
89225c7b1fSRoland Dreier 	MLX4_CMD_SW2HW_EQ	 = 0x13,
90225c7b1fSRoland Dreier 	MLX4_CMD_HW2SW_EQ	 = 0x14,
91225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_EQ	 = 0x15,
92225c7b1fSRoland Dreier 
93225c7b1fSRoland Dreier 	/* CQ commands */
94225c7b1fSRoland Dreier 	MLX4_CMD_SW2HW_CQ	 = 0x16,
95225c7b1fSRoland Dreier 	MLX4_CMD_HW2SW_CQ	 = 0x17,
96225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_CQ	 = 0x18,
973fdcb97fSEli Cohen 	MLX4_CMD_MODIFY_CQ	 = 0x2c,
98225c7b1fSRoland Dreier 
99225c7b1fSRoland Dreier 	/* SRQ commands */
100225c7b1fSRoland Dreier 	MLX4_CMD_SW2HW_SRQ	 = 0x35,
101225c7b1fSRoland Dreier 	MLX4_CMD_HW2SW_SRQ	 = 0x36,
102225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_SRQ	 = 0x37,
103225c7b1fSRoland Dreier 	MLX4_CMD_ARM_SRQ	 = 0x40,
104225c7b1fSRoland Dreier 
105225c7b1fSRoland Dreier 	/* QP/EE commands */
106225c7b1fSRoland Dreier 	MLX4_CMD_RST2INIT_QP	 = 0x19,
107225c7b1fSRoland Dreier 	MLX4_CMD_INIT2RTR_QP	 = 0x1a,
108225c7b1fSRoland Dreier 	MLX4_CMD_RTR2RTS_QP	 = 0x1b,
109225c7b1fSRoland Dreier 	MLX4_CMD_RTS2RTS_QP	 = 0x1c,
110225c7b1fSRoland Dreier 	MLX4_CMD_SQERR2RTS_QP	 = 0x1d,
111225c7b1fSRoland Dreier 	MLX4_CMD_2ERR_QP	 = 0x1e,
112225c7b1fSRoland Dreier 	MLX4_CMD_RTS2SQD_QP	 = 0x1f,
113225c7b1fSRoland Dreier 	MLX4_CMD_SQD2SQD_QP	 = 0x38,
114225c7b1fSRoland Dreier 	MLX4_CMD_SQD2RTS_QP	 = 0x20,
115225c7b1fSRoland Dreier 	MLX4_CMD_2RST_QP	 = 0x21,
116225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_QP	 = 0x22,
117225c7b1fSRoland Dreier 	MLX4_CMD_INIT2INIT_QP	 = 0x2d,
118225c7b1fSRoland Dreier 	MLX4_CMD_SUSPEND_QP	 = 0x32,
119225c7b1fSRoland Dreier 	MLX4_CMD_UNSUSPEND_QP	 = 0x33,
120b01978caSJack Morgenstein 	MLX4_CMD_UPDATE_QP	 = 0x61,
121225c7b1fSRoland Dreier 	/* special QP and management commands */
122225c7b1fSRoland Dreier 	MLX4_CMD_CONF_SPECIAL_QP = 0x23,
123225c7b1fSRoland Dreier 	MLX4_CMD_MAD_IFC	 = 0x24,
124114840c3SJack Morgenstein 	MLX4_CMD_MAD_DEMUX	 = 0x203,
125225c7b1fSRoland Dreier 
126225c7b1fSRoland Dreier 	/* multicast commands */
127225c7b1fSRoland Dreier 	MLX4_CMD_READ_MCG	 = 0x25,
128225c7b1fSRoland Dreier 	MLX4_CMD_WRITE_MCG	 = 0x26,
129225c7b1fSRoland Dreier 	MLX4_CMD_MGID_HASH	 = 0x27,
130225c7b1fSRoland Dreier 
131225c7b1fSRoland Dreier 	/* miscellaneous commands */
132225c7b1fSRoland Dreier 	MLX4_CMD_DIAG_RPRT	 = 0x30,
133225c7b1fSRoland Dreier 	MLX4_CMD_NOP		 = 0x31,
134d18f141aSOr Gerlitz 	MLX4_CMD_CONFIG_DEV	 = 0x3a,
135623ed84bSJack Morgenstein 	MLX4_CMD_ACCESS_MEM	 = 0x2e,
136623ed84bSJack Morgenstein 	MLX4_CMD_SET_VEP	 = 0x52,
137623ed84bSJack Morgenstein 
138623ed84bSJack Morgenstein 	/* Ethernet specific commands */
139623ed84bSJack Morgenstein 	MLX4_CMD_SET_VLAN_FLTR	 = 0x47,
140623ed84bSJack Morgenstein 	MLX4_CMD_SET_MCAST_FLTR	 = 0x48,
141623ed84bSJack Morgenstein 	MLX4_CMD_DUMP_ETH_STATS	 = 0x49,
142623ed84bSJack Morgenstein 
143623ed84bSJack Morgenstein 	/* Communication channel commands */
144623ed84bSJack Morgenstein 	MLX4_CMD_ARM_COMM_CHANNEL = 0x57,
145623ed84bSJack Morgenstein 	MLX4_CMD_GEN_EQE	 = 0x58,
146623ed84bSJack Morgenstein 
147623ed84bSJack Morgenstein 	/* virtual commands */
148623ed84bSJack Morgenstein 	MLX4_CMD_ALLOC_RES	 = 0xf00,
149623ed84bSJack Morgenstein 	MLX4_CMD_FREE_RES	 = 0xf01,
150623ed84bSJack Morgenstein 	MLX4_CMD_MCAST_ATTACH	 = 0xf05,
151623ed84bSJack Morgenstein 	MLX4_CMD_UCAST_ATTACH	 = 0xf06,
152623ed84bSJack Morgenstein 	MLX4_CMD_PROMISC         = 0xf08,
153623ed84bSJack Morgenstein 	MLX4_CMD_QUERY_FUNC_CAP  = 0xf0a,
154623ed84bSJack Morgenstein 	MLX4_CMD_QP_ATTACH	 = 0xf0b,
155225c7b1fSRoland Dreier 
156225c7b1fSRoland Dreier 	/* debug commands */
157225c7b1fSRoland Dreier 	MLX4_CMD_QUERY_DEBUG_MSG = 0x2a,
158225c7b1fSRoland Dreier 	MLX4_CMD_SET_DEBUG_MSG	 = 0x2b,
159f2a3f6a3SOr Gerlitz 
160f2a3f6a3SOr Gerlitz 	/* statistics commands */
161f2a3f6a3SOr Gerlitz 	MLX4_CMD_QUERY_IF_STAT	 = 0X54,
162623ed84bSJack Morgenstein 	MLX4_CMD_SET_IF_STAT	 = 0X55,
163e5395e92SAmir Vadai 
1648fcfb4dbSHadar Hen Zion 	/* register/delete flow steering network rules */
1658fcfb4dbSHadar Hen Zion 	MLX4_QP_FLOW_STEERING_ATTACH = 0x65,
1668fcfb4dbSHadar Hen Zion 	MLX4_QP_FLOW_STEERING_DETACH = 0x66,
1674de65803SMatan Barak 	MLX4_FLOW_STEERING_IB_UC_QP_RANGE = 0x64,
168d237baa1SShani Michaeli 
169d237baa1SShani Michaeli 	/* Update and read QCN parameters */
170d237baa1SShani Michaeli 	MLX4_CMD_CONGESTION_CTRL_OPCODE = 0x68,
171225c7b1fSRoland Dreier };
172225c7b1fSRoland Dreier 
173225c7b1fSRoland Dreier enum {
1745a031086SJack Morgenstein 	MLX4_CMD_TIME_CLASS_A	= 60000,
1755a031086SJack Morgenstein 	MLX4_CMD_TIME_CLASS_B	= 60000,
1765a031086SJack Morgenstein 	MLX4_CMD_TIME_CLASS_C	= 60000,
177225c7b1fSRoland Dreier };
178225c7b1fSRoland Dreier 
179225c7b1fSRoland Dreier enum {
18059e14e32SMoni Shoua 	/* virtual to physical port mapping opcode modifiers */
18159e14e32SMoni Shoua 	MLX4_GET_PORT_VIRT2PHY = 0x0,
18259e14e32SMoni Shoua 	MLX4_SET_PORT_VIRT2PHY = 0x1,
18359e14e32SMoni Shoua };
18459e14e32SMoni Shoua 
18559e14e32SMoni Shoua enum {
186623ed84bSJack Morgenstein 	MLX4_MAILBOX_SIZE	= 4096,
187623ed84bSJack Morgenstein 	MLX4_ACCESS_MEM_ALIGN	= 256,
188225c7b1fSRoland Dreier };
189225c7b1fSRoland Dreier 
1902a2336f8SYevgeny Petrilin enum {
191a130b590SIdo Shamay 	/* Set port opcode modifiers */
192a130b590SIdo Shamay 	MLX4_SET_PORT_IB_OPCODE		= 0x0,
193a130b590SIdo Shamay 	MLX4_SET_PORT_ETH_OPCODE	= 0x1,
194a130b590SIdo Shamay };
195a130b590SIdo Shamay 
196a130b590SIdo Shamay enum {
197a130b590SIdo Shamay 	/* Set port Ethernet input modifiers */
1982a2336f8SYevgeny Petrilin 	MLX4_SET_PORT_GENERAL   = 0x0,
1992a2336f8SYevgeny Petrilin 	MLX4_SET_PORT_RQP_CALC  = 0x1,
2002a2336f8SYevgeny Petrilin 	MLX4_SET_PORT_MAC_TABLE = 0x2,
2012a2336f8SYevgeny Petrilin 	MLX4_SET_PORT_VLAN_TABLE = 0x3,
2022a2336f8SYevgeny Petrilin 	MLX4_SET_PORT_PRIO_MAP  = 0x4,
20396dfa684SEli Cohen 	MLX4_SET_PORT_GID_TABLE = 0x5,
2045930e8d0SOr Gerlitz 	MLX4_SET_PORT_PRIO2TC	= 0x8,
2055930e8d0SOr Gerlitz 	MLX4_SET_PORT_SCHEDULER = 0x9,
2067ffdf726SOr Gerlitz 	MLX4_SET_PORT_VXLAN	= 0xB
2072a2336f8SYevgeny Petrilin };
2082a2336f8SYevgeny Petrilin 
209f9baff50SJack Morgenstein enum {
210114840c3SJack Morgenstein 	MLX4_CMD_MAD_DEMUX_CONFIG	= 0,
211114840c3SJack Morgenstein 	MLX4_CMD_MAD_DEMUX_QUERY_STATE	= 1,
212114840c3SJack Morgenstein 	MLX4_CMD_MAD_DEMUX_QUERY_RESTR	= 2, /* Query mad demux restrictions */
213114840c3SJack Morgenstein };
214114840c3SJack Morgenstein 
215114840c3SJack Morgenstein enum {
216f9baff50SJack Morgenstein 	MLX4_CMD_WRAPPED,
217f9baff50SJack Morgenstein 	MLX4_CMD_NATIVE
218f9baff50SJack Morgenstein };
219f9baff50SJack Morgenstein 
220d475c95bSMatan Barak /*
221d475c95bSMatan Barak  * MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP -
222d475c95bSMatan Barak  * Receive checksum value is reported in CQE also for non TCP/UDP packets.
223d475c95bSMatan Barak  *
224d475c95bSMatan Barak  * MLX4_RX_CSUM_MODE_L4 -
225d475c95bSMatan Barak  * L4_CSUM bit in CQE, which indicates whether or not L4 checksum
226d475c95bSMatan Barak  * was validated correctly, is supported.
227d475c95bSMatan Barak  *
228d475c95bSMatan Barak  * MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP -
229d475c95bSMatan Barak  * IP_OK CQE's field is supported also for non TCP/UDP IP packets.
230d475c95bSMatan Barak  *
231d475c95bSMatan Barak  * MLX4_RX_CSUM_MODE_MULTI_VLAN -
232d475c95bSMatan Barak  * Receive Checksum offload is supported for packets with more than 2 vlan headers.
233d475c95bSMatan Barak  */
234d475c95bSMatan Barak enum mlx4_rx_csum_mode {
235d475c95bSMatan Barak 	MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP		= 1UL << 0,
236d475c95bSMatan Barak 	MLX4_RX_CSUM_MODE_L4				= 1UL << 1,
237d475c95bSMatan Barak 	MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP		= 1UL << 2,
238d475c95bSMatan Barak 	MLX4_RX_CSUM_MODE_MULTI_VLAN			= 1UL << 3
239d475c95bSMatan Barak };
240d475c95bSMatan Barak 
241d475c95bSMatan Barak struct mlx4_config_dev_params {
242d475c95bSMatan Barak 	u16	vxlan_udp_dport;
243d475c95bSMatan Barak 	u8	rx_csum_flags_port_1;
244d475c95bSMatan Barak 	u8	rx_csum_flags_port_2;
245d475c95bSMatan Barak };
246d475c95bSMatan Barak 
247d237baa1SShani Michaeli enum mlx4_en_congestion_control_algorithm {
248d237baa1SShani Michaeli 	MLX4_CTRL_ALGO_802_1_QAU_REACTION_POINT = 0,
249d237baa1SShani Michaeli };
250d237baa1SShani Michaeli 
251d237baa1SShani Michaeli enum mlx4_en_congestion_control_opmod {
252d237baa1SShani Michaeli 	MLX4_CONGESTION_CONTROL_GET_PARAMS,
253d237baa1SShani Michaeli 	MLX4_CONGESTION_CONTROL_GET_STATISTICS,
254d237baa1SShani Michaeli 	MLX4_CONGESTION_CONTROL_SET_PARAMS = 4,
255d237baa1SShani Michaeli };
256d237baa1SShani Michaeli 
257225c7b1fSRoland Dreier struct mlx4_dev;
258225c7b1fSRoland Dreier 
259225c7b1fSRoland Dreier struct mlx4_cmd_mailbox {
260225c7b1fSRoland Dreier 	void		       *buf;
261225c7b1fSRoland Dreier 	dma_addr_t		dma;
262225c7b1fSRoland Dreier };
263225c7b1fSRoland Dreier 
264225c7b1fSRoland Dreier int __mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
265225c7b1fSRoland Dreier 	       int out_is_imm, u32 in_modifier, u8 op_modifier,
266f9baff50SJack Morgenstein 	       u16 op, unsigned long timeout, int native);
267225c7b1fSRoland Dreier 
268225c7b1fSRoland Dreier /* Invoke a command with no output parameter */
269225c7b1fSRoland Dreier static inline int mlx4_cmd(struct mlx4_dev *dev, u64 in_param, u32 in_modifier,
270f9baff50SJack Morgenstein 			   u8 op_modifier, u16 op, unsigned long timeout,
271f9baff50SJack Morgenstein 			   int native)
272225c7b1fSRoland Dreier {
273225c7b1fSRoland Dreier 	return __mlx4_cmd(dev, in_param, NULL, 0, in_modifier,
274f9baff50SJack Morgenstein 			  op_modifier, op, timeout, native);
275225c7b1fSRoland Dreier }
276225c7b1fSRoland Dreier 
277225c7b1fSRoland Dreier /* Invoke a command with an output mailbox */
278225c7b1fSRoland Dreier static inline int mlx4_cmd_box(struct mlx4_dev *dev, u64 in_param, u64 out_param,
279225c7b1fSRoland Dreier 			       u32 in_modifier, u8 op_modifier, u16 op,
280f9baff50SJack Morgenstein 			       unsigned long timeout, int native)
281225c7b1fSRoland Dreier {
282225c7b1fSRoland Dreier 	return __mlx4_cmd(dev, in_param, &out_param, 0, in_modifier,
283f9baff50SJack Morgenstein 			  op_modifier, op, timeout, native);
284225c7b1fSRoland Dreier }
285225c7b1fSRoland Dreier 
286225c7b1fSRoland Dreier /*
287225c7b1fSRoland Dreier  * Invoke a command with an immediate output parameter (and copy the
288225c7b1fSRoland Dreier  * output into the caller's out_param pointer after the command
289225c7b1fSRoland Dreier  * executes).
290225c7b1fSRoland Dreier  */
291225c7b1fSRoland Dreier static inline int mlx4_cmd_imm(struct mlx4_dev *dev, u64 in_param, u64 *out_param,
292225c7b1fSRoland Dreier 			       u32 in_modifier, u8 op_modifier, u16 op,
293f9baff50SJack Morgenstein 			       unsigned long timeout, int native)
294225c7b1fSRoland Dreier {
295225c7b1fSRoland Dreier 	return __mlx4_cmd(dev, in_param, out_param, 1, in_modifier,
296f9baff50SJack Morgenstein 			  op_modifier, op, timeout, native);
297225c7b1fSRoland Dreier }
298225c7b1fSRoland Dreier 
299225c7b1fSRoland Dreier struct mlx4_cmd_mailbox *mlx4_alloc_cmd_mailbox(struct mlx4_dev *dev);
300225c7b1fSRoland Dreier void mlx4_free_cmd_mailbox(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox);
301225c7b1fSRoland Dreier 
302623ed84bSJack Morgenstein u32 mlx4_comm_get_version(void);
3038f7ba3caSRony Efraim int mlx4_set_vf_mac(struct mlx4_dev *dev, int port, int vf, u64 mac);
3043f7fb021SRony Efraim int mlx4_set_vf_vlan(struct mlx4_dev *dev, int port, int vf, u16 vlan, u8 qos);
305cda373f4SIdo Shamay int mlx4_set_vf_rate(struct mlx4_dev *dev, int port, int vf, int min_tx_rate,
306cda373f4SIdo Shamay 		     int max_tx_rate);
307e6b6a231SRony Efraim int mlx4_set_vf_spoofchk(struct mlx4_dev *dev, int port, int vf, bool setting);
3082cccb9e4SRony Efraim int mlx4_get_vf_config(struct mlx4_dev *dev, int port, int vf, struct ifla_vf_info *ivf);
309948e306dSRony Efraim int mlx4_set_vf_link_state(struct mlx4_dev *dev, int port, int vf, int link_state);
310d475c95bSMatan Barak int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
311d475c95bSMatan Barak 			      struct mlx4_config_dev_params *params);
312f5aef5aaSYishai Hadas void mlx4_cmd_wake_completions(struct mlx4_dev *dev);
31355ad3592SYishai Hadas void mlx4_report_internal_err_comm_event(struct mlx4_dev *dev);
3145ea8bbfcSJack Morgenstein /*
3155ea8bbfcSJack Morgenstein  * mlx4_get_slave_default_vlan -
3165ea8bbfcSJack Morgenstein  * return true if VST ( default vlan)
3175ea8bbfcSJack Morgenstein  * if VST, will return vlan & qos (if not NULL)
3185ea8bbfcSJack Morgenstein  */
3195ea8bbfcSJack Morgenstein bool mlx4_get_slave_default_vlan(struct mlx4_dev *dev, int port, int slave,
3205ea8bbfcSJack Morgenstein 				 u16 *vlan, u8 *qos);
321623ed84bSJack Morgenstein 
322ab9c17a0SJack Morgenstein #define MLX4_COMM_GET_IF_REV(cmd_chan_ver) (u8)((cmd_chan_ver) >> 8)
32355ad3592SYishai Hadas #define COMM_CHAN_EVENT_INTERNAL_ERR (1 << 17)
324ab9c17a0SJack Morgenstein 
325225c7b1fSRoland Dreier #endif /* MLX4_CMD_H */
326