101636eb9SPatil, Rachna #ifndef __LINUX_TI_AM335X_TSCADC_MFD_H
201636eb9SPatil, Rachna #define __LINUX_TI_AM335X_TSCADC_MFD_H
301636eb9SPatil, Rachna 
401636eb9SPatil, Rachna /*
501636eb9SPatil, Rachna  * TI Touch Screen / ADC MFD driver
601636eb9SPatil, Rachna  *
701636eb9SPatil, Rachna  * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
801636eb9SPatil, Rachna  *
901636eb9SPatil, Rachna  * This program is free software; you can redistribute it and/or
1001636eb9SPatil, Rachna  * modify it under the terms of the GNU General Public License as
1101636eb9SPatil, Rachna  * published by the Free Software Foundation version 2.
1201636eb9SPatil, Rachna  *
1301636eb9SPatil, Rachna  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
1401636eb9SPatil, Rachna  * kind, whether express or implied; without even the implied warranty
1501636eb9SPatil, Rachna  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
1601636eb9SPatil, Rachna  * GNU General Public License for more details.
1701636eb9SPatil, Rachna  */
1801636eb9SPatil, Rachna 
1901636eb9SPatil, Rachna #include <linux/mfd/core.h>
2001636eb9SPatil, Rachna 
2101636eb9SPatil, Rachna #define REG_RAWIRQSTATUS	0x024
2201636eb9SPatil, Rachna #define REG_IRQSTATUS		0x028
2301636eb9SPatil, Rachna #define REG_IRQENABLE		0x02C
2401636eb9SPatil, Rachna #define REG_IRQCLR		0x030
2501636eb9SPatil, Rachna #define REG_IRQWAKEUP		0x034
26f438b9daSMugunthan V N #define REG_DMAENABLE_SET	0x038
27f438b9daSMugunthan V N #define REG_DMAENABLE_CLEAR	0x03c
2801636eb9SPatil, Rachna #define REG_CTRL		0x040
2901636eb9SPatil, Rachna #define REG_ADCFSM		0x044
3001636eb9SPatil, Rachna #define REG_CLKDIV		0x04C
3101636eb9SPatil, Rachna #define REG_SE			0x054
3201636eb9SPatil, Rachna #define REG_IDLECONFIG		0x058
3301636eb9SPatil, Rachna #define REG_CHARGECONFIG	0x05C
3401636eb9SPatil, Rachna #define REG_CHARGEDELAY		0x060
358c896308SSebastian Andrzej Siewior #define REG_STEPCONFIG(n)	(0x64 + ((n) * 8))
368c896308SSebastian Andrzej Siewior #define REG_STEPDELAY(n)	(0x68 + ((n) * 8))
3701636eb9SPatil, Rachna #define REG_FIFO0CNT		0xE4
3801636eb9SPatil, Rachna #define REG_FIFO0THR		0xE8
3901636eb9SPatil, Rachna #define REG_FIFO1CNT		0xF0
4001636eb9SPatil, Rachna #define REG_FIFO1THR		0xF4
41f438b9daSMugunthan V N #define REG_DMA1REQ		0xF8
4201636eb9SPatil, Rachna #define REG_FIFO0		0x100
4301636eb9SPatil, Rachna #define REG_FIFO1		0x200
4401636eb9SPatil, Rachna 
4501636eb9SPatil, Rachna /*	Register Bitfields	*/
4601636eb9SPatil, Rachna /* IRQ wakeup enable */
4701636eb9SPatil, Rachna #define IRQWKUP_ENB		BIT(0)
4801636eb9SPatil, Rachna 
4901636eb9SPatil, Rachna /* Step Enable */
5001636eb9SPatil, Rachna #define STEPENB_MASK		(0x1FFFF << 0)
5101636eb9SPatil, Rachna #define STEPENB(val)		((val) << 0)
52ca9a5638SZubair Lutfullah #define ENB(val)			(1 << (val))
53ca9a5638SZubair Lutfullah #define STPENB_STEPENB		STEPENB(0x1FFFF)
54ca9a5638SZubair Lutfullah #define STPENB_STEPENB_TC	STEPENB(0x1FFF)
5501636eb9SPatil, Rachna 
5601636eb9SPatil, Rachna /* IRQ enable */
5701636eb9SPatil, Rachna #define IRQENB_HW_PEN		BIT(0)
58344d635bSBrad Griffis #define IRQENB_EOS		BIT(1)
5901636eb9SPatil, Rachna #define IRQENB_FIFO0THRES	BIT(2)
60ca9a5638SZubair Lutfullah #define IRQENB_FIFO0OVRRUN	BIT(3)
61ca9a5638SZubair Lutfullah #define IRQENB_FIFO0UNDRFLW	BIT(4)
6201636eb9SPatil, Rachna #define IRQENB_FIFO1THRES	BIT(5)
63ca9a5638SZubair Lutfullah #define IRQENB_FIFO1OVRRUN	BIT(6)
64ca9a5638SZubair Lutfullah #define IRQENB_FIFO1UNDRFLW	BIT(7)
6501636eb9SPatil, Rachna #define IRQENB_PENUP		BIT(9)
6601636eb9SPatil, Rachna 
6701636eb9SPatil, Rachna /* Step Configuration */
6801636eb9SPatil, Rachna #define STEPCONFIG_MODE_MASK	(3 << 0)
6901636eb9SPatil, Rachna #define STEPCONFIG_MODE(val)	((val) << 0)
70ca9a5638SZubair Lutfullah #define STEPCONFIG_MODE_SWCNT	STEPCONFIG_MODE(1)
7101636eb9SPatil, Rachna #define STEPCONFIG_MODE_HWSYNC	STEPCONFIG_MODE(2)
7201636eb9SPatil, Rachna #define STEPCONFIG_AVG_MASK	(7 << 2)
7301636eb9SPatil, Rachna #define STEPCONFIG_AVG(val)	((val) << 2)
7401636eb9SPatil, Rachna #define STEPCONFIG_AVG_16	STEPCONFIG_AVG(4)
7501636eb9SPatil, Rachna #define STEPCONFIG_XPP		BIT(5)
7601636eb9SPatil, Rachna #define STEPCONFIG_XNN		BIT(6)
7701636eb9SPatil, Rachna #define STEPCONFIG_YPP		BIT(7)
7801636eb9SPatil, Rachna #define STEPCONFIG_YNN		BIT(8)
7901636eb9SPatil, Rachna #define STEPCONFIG_XNP		BIT(9)
8001636eb9SPatil, Rachna #define STEPCONFIG_YPN		BIT(10)
8101636eb9SPatil, Rachna #define STEPCONFIG_INM_MASK	(0xF << 15)
8201636eb9SPatil, Rachna #define STEPCONFIG_INM(val)	((val) << 15)
8301636eb9SPatil, Rachna #define STEPCONFIG_INM_ADCREFM	STEPCONFIG_INM(8)
8401636eb9SPatil, Rachna #define STEPCONFIG_INP_MASK	(0xF << 19)
8501636eb9SPatil, Rachna #define STEPCONFIG_INP(val)	((val) << 19)
8601636eb9SPatil, Rachna #define STEPCONFIG_INP_AN4	STEPCONFIG_INP(4)
8701636eb9SPatil, Rachna #define STEPCONFIG_INP_ADCREFM	STEPCONFIG_INP(8)
8801636eb9SPatil, Rachna #define STEPCONFIG_FIFO1	BIT(26)
8901636eb9SPatil, Rachna 
9001636eb9SPatil, Rachna /* Delay register */
9101636eb9SPatil, Rachna #define STEPDELAY_OPEN_MASK	(0x3FFFF << 0)
9201636eb9SPatil, Rachna #define STEPDELAY_OPEN(val)	((val) << 0)
9301636eb9SPatil, Rachna #define STEPCONFIG_OPENDLY	STEPDELAY_OPEN(0x098)
9401636eb9SPatil, Rachna #define STEPDELAY_SAMPLE_MASK	(0xFF << 24)
9501636eb9SPatil, Rachna #define STEPDELAY_SAMPLE(val)	((val) << 24)
9601636eb9SPatil, Rachna #define STEPCONFIG_SAMPLEDLY	STEPDELAY_SAMPLE(0)
9701636eb9SPatil, Rachna 
9801636eb9SPatil, Rachna /* Charge Config */
9901636eb9SPatil, Rachna #define STEPCHARGE_RFP_MASK	(7 << 12)
10001636eb9SPatil, Rachna #define STEPCHARGE_RFP(val)	((val) << 12)
10101636eb9SPatil, Rachna #define STEPCHARGE_RFP_XPUL	STEPCHARGE_RFP(1)
10201636eb9SPatil, Rachna #define STEPCHARGE_INM_MASK	(0xF << 15)
10301636eb9SPatil, Rachna #define STEPCHARGE_INM(val)	((val) << 15)
10401636eb9SPatil, Rachna #define STEPCHARGE_INM_AN1	STEPCHARGE_INM(1)
10501636eb9SPatil, Rachna #define STEPCHARGE_INP_MASK	(0xF << 19)
10601636eb9SPatil, Rachna #define STEPCHARGE_INP(val)	((val) << 19)
10701636eb9SPatil, Rachna #define STEPCHARGE_RFM_MASK	(3 << 23)
10801636eb9SPatil, Rachna #define STEPCHARGE_RFM(val)	((val) << 23)
10901636eb9SPatil, Rachna #define STEPCHARGE_RFM_XNUR	STEPCHARGE_RFM(1)
11001636eb9SPatil, Rachna 
11101636eb9SPatil, Rachna /* Charge delay */
11201636eb9SPatil, Rachna #define CHARGEDLY_OPEN_MASK	(0x3FFFF << 0)
11301636eb9SPatil, Rachna #define CHARGEDLY_OPEN(val)	((val) << 0)
114344d635bSBrad Griffis #define CHARGEDLY_OPENDLY	CHARGEDLY_OPEN(0x400)
11501636eb9SPatil, Rachna 
11601636eb9SPatil, Rachna /* Control register */
11701636eb9SPatil, Rachna #define CNTRLREG_TSCSSENB	BIT(0)
11801636eb9SPatil, Rachna #define CNTRLREG_STEPID		BIT(1)
11901636eb9SPatil, Rachna #define CNTRLREG_STEPCONFIGWRT	BIT(2)
12001636eb9SPatil, Rachna #define CNTRLREG_POWERDOWN	BIT(4)
12101636eb9SPatil, Rachna #define CNTRLREG_AFE_CTRL_MASK	(3 << 5)
12201636eb9SPatil, Rachna #define CNTRLREG_AFE_CTRL(val)	((val) << 5)
12301636eb9SPatil, Rachna #define CNTRLREG_4WIRE		CNTRLREG_AFE_CTRL(1)
12401636eb9SPatil, Rachna #define CNTRLREG_5WIRE		CNTRLREG_AFE_CTRL(2)
12501636eb9SPatil, Rachna #define CNTRLREG_8WIRE		CNTRLREG_AFE_CTRL(3)
12601636eb9SPatil, Rachna #define CNTRLREG_TSCENB		BIT(7)
12701636eb9SPatil, Rachna 
128b1451e54SPatil, Rachna /* FIFO READ Register */
129b1451e54SPatil, Rachna #define FIFOREAD_DATA_MASK (0xfff << 0)
130b1451e54SPatil, Rachna #define FIFOREAD_CHNLID_MASK (0xf << 16)
131b1451e54SPatil, Rachna 
132f438b9daSMugunthan V N /* DMA ENABLE/CLEAR Register */
133f438b9daSMugunthan V N #define DMA_FIFO0		BIT(0)
134f438b9daSMugunthan V N #define DMA_FIFO1		BIT(1)
135f438b9daSMugunthan V N 
136b1451e54SPatil, Rachna /* Sequencer Status */
137b1451e54SPatil, Rachna #define SEQ_STATUS BIT(5)
138b10848e6SVignesh R #define CHARGE_STEP		0x11
139b1451e54SPatil, Rachna 
14001636eb9SPatil, Rachna #define ADC_CLK			3000000
1415e53a69bSPatil, Rachna #define TOTAL_STEPS		16
1425e53a69bSPatil, Rachna #define TOTAL_CHANNELS		8
143ca9a5638SZubair Lutfullah #define FIFO1_THRESHOLD		19
14401636eb9SPatil, Rachna 
145b1451e54SPatil, Rachna /*
1461a54b7daSMatthias Kaehlcke  * time in us for processing a single channel, calculated as follows:
1471a54b7daSMatthias Kaehlcke  *
1487175cce1SVignesh R  * max num cycles = open delay + (sample delay + conv time) * averaging
1491a54b7daSMatthias Kaehlcke  *
1507175cce1SVignesh R  * max num cycles: 262143 + (255 + 13) * 16 = 266431
1511a54b7daSMatthias Kaehlcke  *
1521a54b7daSMatthias Kaehlcke  * clock frequency: 26MHz / 8 = 3.25MHz
1531a54b7daSMatthias Kaehlcke  * clock period: 1 / 3.25MHz = 308ns
1541a54b7daSMatthias Kaehlcke  *
1557175cce1SVignesh R  * max processing time: 266431 * 308ns = 83ms(approx)
156b1451e54SPatil, Rachna  */
1577175cce1SVignesh R #define IDLE_TIMEOUT 83 /* milliseconds */
158b1451e54SPatil, Rachna 
1595e53a69bSPatil, Rachna #define TSCADC_CELLS		2
1602b99bafaSPatil, Rachna 
16101636eb9SPatil, Rachna struct ti_tscadc_dev {
16201636eb9SPatil, Rachna 	struct device *dev;
1630d3a7cceSAndrew F. Davis 	struct regmap *regmap;
16401636eb9SPatil, Rachna 	void __iomem *tscadc_base;
165c9329d86SMugunthan V N 	phys_addr_t tscadc_phys_base;
16601636eb9SPatil, Rachna 	int irq;
16724d5c82fSPantelis Antoniou 	int used_cells;	/* 1-2 */
168f0933a60SJeff Lance 	int tsc_wires;
16924d5c82fSPantelis Antoniou 	int tsc_cell;	/* -1 if not used */
17024d5c82fSPantelis Antoniou 	int adc_cell;	/* -1 if not used */
17101636eb9SPatil, Rachna 	struct mfd_cell cells[TSCADC_CELLS];
172abeccee4SPatil, Rachna 	u32 reg_se_cache;
1737ca6740cSSebastian Andrzej Siewior 	bool adc_waiting;
1747ca6740cSSebastian Andrzej Siewior 	bool adc_in_use;
1757ca6740cSSebastian Andrzej Siewior 	wait_queue_head_t reg_se_wait;
176abeccee4SPatil, Rachna 	spinlock_t reg_lock;
177e90f8754SMatthias Kaehlcke 	unsigned int clk_div;
1782b99bafaSPatil, Rachna 
1792b99bafaSPatil, Rachna 	/* tsc device */
1802b99bafaSPatil, Rachna 	struct titsc *tsc;
1815e53a69bSPatil, Rachna 
1825e53a69bSPatil, Rachna 	/* adc device */
1835e53a69bSPatil, Rachna 	struct adc_device *adc;
18401636eb9SPatil, Rachna };
18501636eb9SPatil, Rachna 
186a9bce1b0SSebastian Andrzej Siewior static inline struct ti_tscadc_dev *ti_tscadc_dev_get(struct platform_device *p)
187a9bce1b0SSebastian Andrzej Siewior {
188a9bce1b0SSebastian Andrzej Siewior 	struct ti_tscadc_dev **tscadc_dev = p->dev.platform_data;
189a9bce1b0SSebastian Andrzej Siewior 
190a9bce1b0SSebastian Andrzej Siewior 	return *tscadc_dev;
191a9bce1b0SSebastian Andrzej Siewior }
192a9bce1b0SSebastian Andrzej Siewior 
1937e170c6eSSebastian Andrzej Siewior void am335x_tsc_se_set_cache(struct ti_tscadc_dev *tsadc, u32 val);
1947e170c6eSSebastian Andrzej Siewior void am335x_tsc_se_set_once(struct ti_tscadc_dev *tsadc, u32 val);
195abeccee4SPatil, Rachna void am335x_tsc_se_clr(struct ti_tscadc_dev *tsadc, u32 val);
1967ca6740cSSebastian Andrzej Siewior void am335x_tsc_se_adc_done(struct ti_tscadc_dev *tsadc);
197abeccee4SPatil, Rachna 
19801636eb9SPatil, Rachna #endif
199