136782dabSMiquel Raynal /* SPDX-License-Identifier: GPL-2.0-only */
201636eb9SPatil, Rachna /*
301636eb9SPatil, Rachna  * TI Touch Screen / ADC MFD driver
401636eb9SPatil, Rachna  *
54f4ed454SAlexander A. Klimov  * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/
601636eb9SPatil, Rachna  */
701636eb9SPatil, Rachna 
836782dabSMiquel Raynal #ifndef __LINUX_TI_AM335X_TSCADC_MFD_H
936782dabSMiquel Raynal #define __LINUX_TI_AM335X_TSCADC_MFD_H
1036782dabSMiquel Raynal 
11b7cb7bf1SMiquel Raynal #include <linux/bitfield.h>
1201636eb9SPatil, Rachna #include <linux/mfd/core.h>
1348959fcdSMiquel Raynal #include <linux/units.h>
1401636eb9SPatil, Rachna 
1501636eb9SPatil, Rachna #define REG_RAWIRQSTATUS	0x024
1601636eb9SPatil, Rachna #define REG_IRQSTATUS		0x028
1701636eb9SPatil, Rachna #define REG_IRQENABLE		0x02C
1801636eb9SPatil, Rachna #define REG_IRQCLR		0x030
1901636eb9SPatil, Rachna #define REG_IRQWAKEUP		0x034
20f438b9daSMugunthan V N #define REG_DMAENABLE_SET	0x038
21f438b9daSMugunthan V N #define REG_DMAENABLE_CLEAR	0x03c
2201636eb9SPatil, Rachna #define REG_CTRL		0x040
2301636eb9SPatil, Rachna #define REG_ADCFSM		0x044
2401636eb9SPatil, Rachna #define REG_CLKDIV		0x04C
2501636eb9SPatil, Rachna #define REG_SE			0x054
2601636eb9SPatil, Rachna #define REG_IDLECONFIG		0x058
2701636eb9SPatil, Rachna #define REG_CHARGECONFIG	0x05C
2801636eb9SPatil, Rachna #define REG_CHARGEDELAY		0x060
298c896308SSebastian Andrzej Siewior #define REG_STEPCONFIG(n)	(0x64 + ((n) * 8))
308c896308SSebastian Andrzej Siewior #define REG_STEPDELAY(n)	(0x68 + ((n) * 8))
3101636eb9SPatil, Rachna #define REG_FIFO0CNT		0xE4
3201636eb9SPatil, Rachna #define REG_FIFO0THR		0xE8
3301636eb9SPatil, Rachna #define REG_FIFO1CNT		0xF0
3401636eb9SPatil, Rachna #define REG_FIFO1THR		0xF4
35f438b9daSMugunthan V N #define REG_DMA1REQ		0xF8
3601636eb9SPatil, Rachna #define REG_FIFO0		0x100
3701636eb9SPatil, Rachna #define REG_FIFO1		0x200
3801636eb9SPatil, Rachna 
3901636eb9SPatil, Rachna /*	Register Bitfields	*/
4001636eb9SPatil, Rachna /* IRQ wakeup enable */
4101636eb9SPatil, Rachna #define IRQWKUP_ENB		BIT(0)
4201636eb9SPatil, Rachna 
4301636eb9SPatil, Rachna /* IRQ enable */
4401636eb9SPatil, Rachna #define IRQENB_HW_PEN		BIT(0)
45344d635bSBrad Griffis #define IRQENB_EOS		BIT(1)
4601636eb9SPatil, Rachna #define IRQENB_FIFO0THRES	BIT(2)
47ca9a5638SZubair Lutfullah #define IRQENB_FIFO0OVRRUN	BIT(3)
48ca9a5638SZubair Lutfullah #define IRQENB_FIFO0UNDRFLW	BIT(4)
4901636eb9SPatil, Rachna #define IRQENB_FIFO1THRES	BIT(5)
50ca9a5638SZubair Lutfullah #define IRQENB_FIFO1OVRRUN	BIT(6)
51ca9a5638SZubair Lutfullah #define IRQENB_FIFO1UNDRFLW	BIT(7)
5201636eb9SPatil, Rachna #define IRQENB_PENUP		BIT(9)
5301636eb9SPatil, Rachna 
5401636eb9SPatil, Rachna /* Step Configuration */
550fd12262SMiquel Raynal #define STEPCONFIG_MODE(val)	FIELD_PREP(GENMASK(1, 0), (val))
56ca9a5638SZubair Lutfullah #define STEPCONFIG_MODE_SWCNT	STEPCONFIG_MODE(1)
5701636eb9SPatil, Rachna #define STEPCONFIG_MODE_HWSYNC	STEPCONFIG_MODE(2)
580fd12262SMiquel Raynal #define STEPCONFIG_AVG(val)	FIELD_PREP(GENMASK(4, 2), (val))
5901636eb9SPatil, Rachna #define STEPCONFIG_AVG_16	STEPCONFIG_AVG(4)
6001636eb9SPatil, Rachna #define STEPCONFIG_XPP		BIT(5)
6101636eb9SPatil, Rachna #define STEPCONFIG_XNN		BIT(6)
6201636eb9SPatil, Rachna #define STEPCONFIG_YPP		BIT(7)
6301636eb9SPatil, Rachna #define STEPCONFIG_YNN		BIT(8)
6401636eb9SPatil, Rachna #define STEPCONFIG_XNP		BIT(9)
6501636eb9SPatil, Rachna #define STEPCONFIG_YPN		BIT(10)
660fd12262SMiquel Raynal #define STEPCONFIG_RFP(val)	FIELD_PREP(GENMASK(13, 12), (val))
670fd12262SMiquel Raynal #define STEPCONFIG_RFP_VREFP	STEPCONFIG_RFP(3)
680fd12262SMiquel Raynal #define STEPCONFIG_INM(val)	FIELD_PREP(GENMASK(18, 15), (val))
6901636eb9SPatil, Rachna #define STEPCONFIG_INM_ADCREFM	STEPCONFIG_INM(8)
700fd12262SMiquel Raynal #define STEPCONFIG_INP(val)	FIELD_PREP(GENMASK(22, 19), (val))
7101636eb9SPatil, Rachna #define STEPCONFIG_INP_AN4	STEPCONFIG_INP(4)
7201636eb9SPatil, Rachna #define STEPCONFIG_INP_ADCREFM	STEPCONFIG_INP(8)
7301636eb9SPatil, Rachna #define STEPCONFIG_FIFO1	BIT(26)
740fd12262SMiquel Raynal #define STEPCONFIG_RFM(val)	FIELD_PREP(GENMASK(24, 23), (val))
750fd12262SMiquel Raynal #define STEPCONFIG_RFM_VREFN	STEPCONFIG_RFM(3)
7601636eb9SPatil, Rachna 
7701636eb9SPatil, Rachna /* Delay register */
780fd12262SMiquel Raynal #define STEPDELAY_OPEN(val)	FIELD_PREP(GENMASK(17, 0), (val))
7901636eb9SPatil, Rachna #define STEPCONFIG_OPENDLY	STEPDELAY_OPEN(0x098)
80e967b60eSMiquel Raynal #define STEPCONFIG_MAX_OPENDLY	GENMASK(17, 0)
810fd12262SMiquel Raynal #define STEPDELAY_SAMPLE(val)	FIELD_PREP(GENMASK(31, 24), (val))
8201636eb9SPatil, Rachna #define STEPCONFIG_SAMPLEDLY	STEPDELAY_SAMPLE(0)
83e967b60eSMiquel Raynal #define STEPCONFIG_MAX_SAMPLE	GENMASK(7, 0)
8401636eb9SPatil, Rachna 
8501636eb9SPatil, Rachna /* Charge Config */
860fd12262SMiquel Raynal #define STEPCHARGE_RFP(val)	FIELD_PREP(GENMASK(14, 12), (val))
8701636eb9SPatil, Rachna #define STEPCHARGE_RFP_XPUL	STEPCHARGE_RFP(1)
880fd12262SMiquel Raynal #define STEPCHARGE_INM(val)	FIELD_PREP(GENMASK(18, 15), (val))
8901636eb9SPatil, Rachna #define STEPCHARGE_INM_AN1	STEPCHARGE_INM(1)
900fd12262SMiquel Raynal #define STEPCHARGE_INP(val)	FIELD_PREP(GENMASK(22, 19), (val))
910fd12262SMiquel Raynal #define STEPCHARGE_RFM(val)	FIELD_PREP(GENMASK(24, 23), (val))
9201636eb9SPatil, Rachna #define STEPCHARGE_RFM_XNUR	STEPCHARGE_RFM(1)
9301636eb9SPatil, Rachna 
9401636eb9SPatil, Rachna /* Charge delay */
950fd12262SMiquel Raynal #define CHARGEDLY_OPEN(val)	FIELD_PREP(GENMASK(17, 0), (val))
96344d635bSBrad Griffis #define CHARGEDLY_OPENDLY	CHARGEDLY_OPEN(0x400)
9701636eb9SPatil, Rachna 
9801636eb9SPatil, Rachna /* Control register */
99c3e36b5dSMiquel Raynal #define CNTRLREG_SSENB		BIT(0)
10001636eb9SPatil, Rachna #define CNTRLREG_STEPID		BIT(1)
1012f89c261SMiquel Raynal #define CNTRLREG_TSC_STEPCONFIGWRT BIT(2)
10201636eb9SPatil, Rachna #define CNTRLREG_POWERDOWN	BIT(4)
1032f89c261SMiquel Raynal #define CNTRLREG_TSC_AFE_CTRL(val) FIELD_PREP(GENMASK(6, 5), (val))
1042f89c261SMiquel Raynal #define CNTRLREG_TSC_4WIRE	CNTRLREG_TSC_AFE_CTRL(1)
1052f89c261SMiquel Raynal #define CNTRLREG_TSC_5WIRE	CNTRLREG_TSC_AFE_CTRL(2)
1062f89c261SMiquel Raynal #define CNTRLREG_TSC_8WIRE	CNTRLREG_TSC_AFE_CTRL(3)
1072f89c261SMiquel Raynal #define CNTRLREG_TSC_ENB	BIT(7)
10801636eb9SPatil, Rachna 
1090a123303SMiquel Raynal /*Control registers bitfields  for MAGADC IP */
1100a123303SMiquel Raynal #define CNTRLREG_MAGADCENB      BIT(0)
1110a123303SMiquel Raynal #define CNTRLREG_MAG_PREAMP_PWRDOWN BIT(5)
1120a123303SMiquel Raynal #define CNTRLREG_MAG_PREAMP_BYPASS  BIT(6)
1130a123303SMiquel Raynal 
114b1451e54SPatil, Rachna /* FIFO READ Register */
115b7cb7bf1SMiquel Raynal #define FIFOREAD_DATA_MASK	GENMASK(11, 0)
116b7cb7bf1SMiquel Raynal #define FIFOREAD_CHNLID_MASK	GENMASK(19, 16)
117b1451e54SPatil, Rachna 
118f438b9daSMugunthan V N /* DMA ENABLE/CLEAR Register */
119f438b9daSMugunthan V N #define DMA_FIFO0		BIT(0)
120f438b9daSMugunthan V N #define DMA_FIFO1		BIT(1)
121f438b9daSMugunthan V N 
122b1451e54SPatil, Rachna /* Sequencer Status */
123b1451e54SPatil, Rachna #define SEQ_STATUS		BIT(5)
124b10848e6SVignesh R #define CHARGE_STEP		0x11
125b1451e54SPatil, Rachna 
1262f89c261SMiquel Raynal #define TSC_ADC_CLK		(3 * HZ_PER_MHZ)
1270a123303SMiquel Raynal #define MAG_ADC_CLK		(13 * HZ_PER_MHZ)
1285e53a69bSPatil, Rachna #define TOTAL_STEPS		16
1295e53a69bSPatil, Rachna #define TOTAL_CHANNELS		8
130ca9a5638SZubair Lutfullah #define FIFO1_THRESHOLD		19
13101636eb9SPatil, Rachna 
132b1451e54SPatil, Rachna /*
1331a54b7daSMatthias Kaehlcke  * time in us for processing a single channel, calculated as follows:
1341a54b7daSMatthias Kaehlcke  *
1357175cce1SVignesh R  * max num cycles = open delay + (sample delay + conv time) * averaging
1361a54b7daSMatthias Kaehlcke  *
1377175cce1SVignesh R  * max num cycles: 262143 + (255 + 13) * 16 = 266431
1381a54b7daSMatthias Kaehlcke  *
1391a54b7daSMatthias Kaehlcke  * clock frequency: 26MHz / 8 = 3.25MHz
1401a54b7daSMatthias Kaehlcke  * clock period: 1 / 3.25MHz = 308ns
1411a54b7daSMatthias Kaehlcke  *
1427175cce1SVignesh R  * max processing time: 266431 * 308ns = 83ms(approx)
143b1451e54SPatil, Rachna  */
144*789e5ebcSMiquel Raynal #define IDLE_TIMEOUT_MS		83 /* milliseconds */
145b1451e54SPatil, Rachna 
1465e53a69bSPatil, Rachna #define TSCADC_CELLS		2
1472b99bafaSPatil, Rachna 
148f7834843SMiquel Raynal struct ti_tscadc_data {
149f7834843SMiquel Raynal 	char *adc_feature_name;
150f7834843SMiquel Raynal 	char *adc_feature_compatible;
151f7834843SMiquel Raynal 	char *secondary_feature_name;
152f7834843SMiquel Raynal 	char *secondary_feature_compatible;
153f7834843SMiquel Raynal 	unsigned int target_clk_rate;
154f7834843SMiquel Raynal };
155f7834843SMiquel Raynal 
15601636eb9SPatil, Rachna struct ti_tscadc_dev {
15701636eb9SPatil, Rachna 	struct device *dev;
1580d3a7cceSAndrew F. Davis 	struct regmap *regmap;
15901636eb9SPatil, Rachna 	void __iomem *tscadc_base;
160c9329d86SMugunthan V N 	phys_addr_t tscadc_phys_base;
161f7834843SMiquel Raynal 	const struct ti_tscadc_data *data;
16201636eb9SPatil, Rachna 	int irq;
16301636eb9SPatil, Rachna 	struct mfd_cell cells[TSCADC_CELLS];
164b813f320SMiquel Raynal 	u32 ctrl;
165abeccee4SPatil, Rachna 	u32 reg_se_cache;
1667ca6740cSSebastian Andrzej Siewior 	bool adc_waiting;
1677ca6740cSSebastian Andrzej Siewior 	bool adc_in_use;
1687ca6740cSSebastian Andrzej Siewior 	wait_queue_head_t reg_se_wait;
169abeccee4SPatil, Rachna 	spinlock_t reg_lock;
170e90f8754SMatthias Kaehlcke 	unsigned int clk_div;
1712b99bafaSPatil, Rachna 
1722b99bafaSPatil, Rachna 	/* tsc device */
1732b99bafaSPatil, Rachna 	struct titsc *tsc;
1745e53a69bSPatil, Rachna 
1755e53a69bSPatil, Rachna 	/* adc device */
1765e53a69bSPatil, Rachna 	struct adc_device *adc;
17701636eb9SPatil, Rachna };
17801636eb9SPatil, Rachna 
179a9bce1b0SSebastian Andrzej Siewior static inline struct ti_tscadc_dev *ti_tscadc_dev_get(struct platform_device *p)
180a9bce1b0SSebastian Andrzej Siewior {
181a9bce1b0SSebastian Andrzej Siewior 	struct ti_tscadc_dev **tscadc_dev = p->dev.platform_data;
182a9bce1b0SSebastian Andrzej Siewior 
183a9bce1b0SSebastian Andrzej Siewior 	return *tscadc_dev;
184a9bce1b0SSebastian Andrzej Siewior }
185a9bce1b0SSebastian Andrzej Siewior 
186bf0f394cSMiquel Raynal static inline bool ti_adc_with_touchscreen(struct ti_tscadc_dev *tscadc)
187bf0f394cSMiquel Raynal {
188bf0f394cSMiquel Raynal 	return of_device_is_compatible(tscadc->dev->of_node,
189bf0f394cSMiquel Raynal 				       "ti,am3359-tscadc");
190bf0f394cSMiquel Raynal }
191bf0f394cSMiquel Raynal 
1927e170c6eSSebastian Andrzej Siewior void am335x_tsc_se_set_cache(struct ti_tscadc_dev *tsadc, u32 val);
1937e170c6eSSebastian Andrzej Siewior void am335x_tsc_se_set_once(struct ti_tscadc_dev *tsadc, u32 val);
194abeccee4SPatil, Rachna void am335x_tsc_se_clr(struct ti_tscadc_dev *tsadc, u32 val);
1957ca6740cSSebastian Andrzej Siewior void am335x_tsc_se_adc_done(struct ti_tscadc_dev *tsadc);
196abeccee4SPatil, Rachna 
19701636eb9SPatil, Rachna #endif
198