1*36782dabSMiquel Raynal /* SPDX-License-Identifier: GPL-2.0-only */ 201636eb9SPatil, Rachna /* 301636eb9SPatil, Rachna * TI Touch Screen / ADC MFD driver 401636eb9SPatil, Rachna * 54f4ed454SAlexander A. Klimov * Copyright (C) 2012 Texas Instruments Incorporated - https://www.ti.com/ 601636eb9SPatil, Rachna */ 701636eb9SPatil, Rachna 8*36782dabSMiquel Raynal #ifndef __LINUX_TI_AM335X_TSCADC_MFD_H 9*36782dabSMiquel Raynal #define __LINUX_TI_AM335X_TSCADC_MFD_H 10*36782dabSMiquel Raynal 1101636eb9SPatil, Rachna #include <linux/mfd/core.h> 1201636eb9SPatil, Rachna 1301636eb9SPatil, Rachna #define REG_RAWIRQSTATUS 0x024 1401636eb9SPatil, Rachna #define REG_IRQSTATUS 0x028 1501636eb9SPatil, Rachna #define REG_IRQENABLE 0x02C 1601636eb9SPatil, Rachna #define REG_IRQCLR 0x030 1701636eb9SPatil, Rachna #define REG_IRQWAKEUP 0x034 18f438b9daSMugunthan V N #define REG_DMAENABLE_SET 0x038 19f438b9daSMugunthan V N #define REG_DMAENABLE_CLEAR 0x03c 2001636eb9SPatil, Rachna #define REG_CTRL 0x040 2101636eb9SPatil, Rachna #define REG_ADCFSM 0x044 2201636eb9SPatil, Rachna #define REG_CLKDIV 0x04C 2301636eb9SPatil, Rachna #define REG_SE 0x054 2401636eb9SPatil, Rachna #define REG_IDLECONFIG 0x058 2501636eb9SPatil, Rachna #define REG_CHARGECONFIG 0x05C 2601636eb9SPatil, Rachna #define REG_CHARGEDELAY 0x060 278c896308SSebastian Andrzej Siewior #define REG_STEPCONFIG(n) (0x64 + ((n) * 8)) 288c896308SSebastian Andrzej Siewior #define REG_STEPDELAY(n) (0x68 + ((n) * 8)) 2901636eb9SPatil, Rachna #define REG_FIFO0CNT 0xE4 3001636eb9SPatil, Rachna #define REG_FIFO0THR 0xE8 3101636eb9SPatil, Rachna #define REG_FIFO1CNT 0xF0 3201636eb9SPatil, Rachna #define REG_FIFO1THR 0xF4 33f438b9daSMugunthan V N #define REG_DMA1REQ 0xF8 3401636eb9SPatil, Rachna #define REG_FIFO0 0x100 3501636eb9SPatil, Rachna #define REG_FIFO1 0x200 3601636eb9SPatil, Rachna 3701636eb9SPatil, Rachna /* Register Bitfields */ 3801636eb9SPatil, Rachna /* IRQ wakeup enable */ 3901636eb9SPatil, Rachna #define IRQWKUP_ENB BIT(0) 4001636eb9SPatil, Rachna 4101636eb9SPatil, Rachna /* Step Enable */ 4201636eb9SPatil, Rachna #define STEPENB_MASK (0x1FFFF << 0) 4301636eb9SPatil, Rachna #define STEPENB(val) ((val) << 0) 44ca9a5638SZubair Lutfullah #define ENB(val) (1 << (val)) 45ca9a5638SZubair Lutfullah #define STPENB_STEPENB STEPENB(0x1FFFF) 46ca9a5638SZubair Lutfullah #define STPENB_STEPENB_TC STEPENB(0x1FFF) 4701636eb9SPatil, Rachna 4801636eb9SPatil, Rachna /* IRQ enable */ 4901636eb9SPatil, Rachna #define IRQENB_HW_PEN BIT(0) 50344d635bSBrad Griffis #define IRQENB_EOS BIT(1) 5101636eb9SPatil, Rachna #define IRQENB_FIFO0THRES BIT(2) 52ca9a5638SZubair Lutfullah #define IRQENB_FIFO0OVRRUN BIT(3) 53ca9a5638SZubair Lutfullah #define IRQENB_FIFO0UNDRFLW BIT(4) 5401636eb9SPatil, Rachna #define IRQENB_FIFO1THRES BIT(5) 55ca9a5638SZubair Lutfullah #define IRQENB_FIFO1OVRRUN BIT(6) 56ca9a5638SZubair Lutfullah #define IRQENB_FIFO1UNDRFLW BIT(7) 5701636eb9SPatil, Rachna #define IRQENB_PENUP BIT(9) 5801636eb9SPatil, Rachna 5901636eb9SPatil, Rachna /* Step Configuration */ 6001636eb9SPatil, Rachna #define STEPCONFIG_MODE_MASK (3 << 0) 6101636eb9SPatil, Rachna #define STEPCONFIG_MODE(val) ((val) << 0) 62ca9a5638SZubair Lutfullah #define STEPCONFIG_MODE_SWCNT STEPCONFIG_MODE(1) 6301636eb9SPatil, Rachna #define STEPCONFIG_MODE_HWSYNC STEPCONFIG_MODE(2) 6401636eb9SPatil, Rachna #define STEPCONFIG_AVG_MASK (7 << 2) 6501636eb9SPatil, Rachna #define STEPCONFIG_AVG(val) ((val) << 2) 6601636eb9SPatil, Rachna #define STEPCONFIG_AVG_16 STEPCONFIG_AVG(4) 6701636eb9SPatil, Rachna #define STEPCONFIG_XPP BIT(5) 6801636eb9SPatil, Rachna #define STEPCONFIG_XNN BIT(6) 6901636eb9SPatil, Rachna #define STEPCONFIG_YPP BIT(7) 7001636eb9SPatil, Rachna #define STEPCONFIG_YNN BIT(8) 7101636eb9SPatil, Rachna #define STEPCONFIG_XNP BIT(9) 7201636eb9SPatil, Rachna #define STEPCONFIG_YPN BIT(10) 734b3ab937SVignesh R #define STEPCONFIG_RFP(val) ((val) << 12) 744b3ab937SVignesh R #define STEPCONFIG_RFP_VREFP (0x3 << 12) 7501636eb9SPatil, Rachna #define STEPCONFIG_INM_MASK (0xF << 15) 7601636eb9SPatil, Rachna #define STEPCONFIG_INM(val) ((val) << 15) 7701636eb9SPatil, Rachna #define STEPCONFIG_INM_ADCREFM STEPCONFIG_INM(8) 7801636eb9SPatil, Rachna #define STEPCONFIG_INP_MASK (0xF << 19) 7901636eb9SPatil, Rachna #define STEPCONFIG_INP(val) ((val) << 19) 8001636eb9SPatil, Rachna #define STEPCONFIG_INP_AN4 STEPCONFIG_INP(4) 8101636eb9SPatil, Rachna #define STEPCONFIG_INP_ADCREFM STEPCONFIG_INP(8) 8201636eb9SPatil, Rachna #define STEPCONFIG_FIFO1 BIT(26) 834b3ab937SVignesh R #define STEPCONFIG_RFM(val) ((val) << 23) 844b3ab937SVignesh R #define STEPCONFIG_RFM_VREFN (0x3 << 23) 8501636eb9SPatil, Rachna 8601636eb9SPatil, Rachna /* Delay register */ 8701636eb9SPatil, Rachna #define STEPDELAY_OPEN_MASK (0x3FFFF << 0) 8801636eb9SPatil, Rachna #define STEPDELAY_OPEN(val) ((val) << 0) 8901636eb9SPatil, Rachna #define STEPCONFIG_OPENDLY STEPDELAY_OPEN(0x098) 9001636eb9SPatil, Rachna #define STEPDELAY_SAMPLE_MASK (0xFF << 24) 9101636eb9SPatil, Rachna #define STEPDELAY_SAMPLE(val) ((val) << 24) 9201636eb9SPatil, Rachna #define STEPCONFIG_SAMPLEDLY STEPDELAY_SAMPLE(0) 9301636eb9SPatil, Rachna 9401636eb9SPatil, Rachna /* Charge Config */ 9501636eb9SPatil, Rachna #define STEPCHARGE_RFP_MASK (7 << 12) 9601636eb9SPatil, Rachna #define STEPCHARGE_RFP(val) ((val) << 12) 9701636eb9SPatil, Rachna #define STEPCHARGE_RFP_XPUL STEPCHARGE_RFP(1) 9801636eb9SPatil, Rachna #define STEPCHARGE_INM_MASK (0xF << 15) 9901636eb9SPatil, Rachna #define STEPCHARGE_INM(val) ((val) << 15) 10001636eb9SPatil, Rachna #define STEPCHARGE_INM_AN1 STEPCHARGE_INM(1) 10101636eb9SPatil, Rachna #define STEPCHARGE_INP_MASK (0xF << 19) 10201636eb9SPatil, Rachna #define STEPCHARGE_INP(val) ((val) << 19) 10301636eb9SPatil, Rachna #define STEPCHARGE_RFM_MASK (3 << 23) 10401636eb9SPatil, Rachna #define STEPCHARGE_RFM(val) ((val) << 23) 10501636eb9SPatil, Rachna #define STEPCHARGE_RFM_XNUR STEPCHARGE_RFM(1) 10601636eb9SPatil, Rachna 10701636eb9SPatil, Rachna /* Charge delay */ 10801636eb9SPatil, Rachna #define CHARGEDLY_OPEN_MASK (0x3FFFF << 0) 10901636eb9SPatil, Rachna #define CHARGEDLY_OPEN(val) ((val) << 0) 110344d635bSBrad Griffis #define CHARGEDLY_OPENDLY CHARGEDLY_OPEN(0x400) 11101636eb9SPatil, Rachna 11201636eb9SPatil, Rachna /* Control register */ 11301636eb9SPatil, Rachna #define CNTRLREG_TSCSSENB BIT(0) 11401636eb9SPatil, Rachna #define CNTRLREG_STEPID BIT(1) 11501636eb9SPatil, Rachna #define CNTRLREG_STEPCONFIGWRT BIT(2) 11601636eb9SPatil, Rachna #define CNTRLREG_POWERDOWN BIT(4) 11701636eb9SPatil, Rachna #define CNTRLREG_AFE_CTRL_MASK (3 << 5) 11801636eb9SPatil, Rachna #define CNTRLREG_AFE_CTRL(val) ((val) << 5) 11901636eb9SPatil, Rachna #define CNTRLREG_4WIRE CNTRLREG_AFE_CTRL(1) 12001636eb9SPatil, Rachna #define CNTRLREG_5WIRE CNTRLREG_AFE_CTRL(2) 12101636eb9SPatil, Rachna #define CNTRLREG_8WIRE CNTRLREG_AFE_CTRL(3) 12201636eb9SPatil, Rachna #define CNTRLREG_TSCENB BIT(7) 12301636eb9SPatil, Rachna 124b1451e54SPatil, Rachna /* FIFO READ Register */ 125b1451e54SPatil, Rachna #define FIFOREAD_DATA_MASK (0xfff << 0) 126b1451e54SPatil, Rachna #define FIFOREAD_CHNLID_MASK (0xf << 16) 127b1451e54SPatil, Rachna 128f438b9daSMugunthan V N /* DMA ENABLE/CLEAR Register */ 129f438b9daSMugunthan V N #define DMA_FIFO0 BIT(0) 130f438b9daSMugunthan V N #define DMA_FIFO1 BIT(1) 131f438b9daSMugunthan V N 132b1451e54SPatil, Rachna /* Sequencer Status */ 133b1451e54SPatil, Rachna #define SEQ_STATUS BIT(5) 134b10848e6SVignesh R #define CHARGE_STEP 0x11 135b1451e54SPatil, Rachna 13601636eb9SPatil, Rachna #define ADC_CLK 3000000 1375e53a69bSPatil, Rachna #define TOTAL_STEPS 16 1385e53a69bSPatil, Rachna #define TOTAL_CHANNELS 8 139ca9a5638SZubair Lutfullah #define FIFO1_THRESHOLD 19 14001636eb9SPatil, Rachna 141b1451e54SPatil, Rachna /* 1421a54b7daSMatthias Kaehlcke * time in us for processing a single channel, calculated as follows: 1431a54b7daSMatthias Kaehlcke * 1447175cce1SVignesh R * max num cycles = open delay + (sample delay + conv time) * averaging 1451a54b7daSMatthias Kaehlcke * 1467175cce1SVignesh R * max num cycles: 262143 + (255 + 13) * 16 = 266431 1471a54b7daSMatthias Kaehlcke * 1481a54b7daSMatthias Kaehlcke * clock frequency: 26MHz / 8 = 3.25MHz 1491a54b7daSMatthias Kaehlcke * clock period: 1 / 3.25MHz = 308ns 1501a54b7daSMatthias Kaehlcke * 1517175cce1SVignesh R * max processing time: 266431 * 308ns = 83ms(approx) 152b1451e54SPatil, Rachna */ 1537175cce1SVignesh R #define IDLE_TIMEOUT 83 /* milliseconds */ 154b1451e54SPatil, Rachna 1555e53a69bSPatil, Rachna #define TSCADC_CELLS 2 1562b99bafaSPatil, Rachna 157f7834843SMiquel Raynal struct ti_tscadc_data { 158f7834843SMiquel Raynal char *adc_feature_name; 159f7834843SMiquel Raynal char *adc_feature_compatible; 160f7834843SMiquel Raynal char *secondary_feature_name; 161f7834843SMiquel Raynal char *secondary_feature_compatible; 162f7834843SMiquel Raynal unsigned int target_clk_rate; 163f7834843SMiquel Raynal }; 164f7834843SMiquel Raynal 16501636eb9SPatil, Rachna struct ti_tscadc_dev { 16601636eb9SPatil, Rachna struct device *dev; 1670d3a7cceSAndrew F. Davis struct regmap *regmap; 16801636eb9SPatil, Rachna void __iomem *tscadc_base; 169c9329d86SMugunthan V N phys_addr_t tscadc_phys_base; 170f7834843SMiquel Raynal const struct ti_tscadc_data *data; 17101636eb9SPatil, Rachna int irq; 17201636eb9SPatil, Rachna struct mfd_cell cells[TSCADC_CELLS]; 173b813f320SMiquel Raynal u32 ctrl; 174abeccee4SPatil, Rachna u32 reg_se_cache; 1757ca6740cSSebastian Andrzej Siewior bool adc_waiting; 1767ca6740cSSebastian Andrzej Siewior bool adc_in_use; 1777ca6740cSSebastian Andrzej Siewior wait_queue_head_t reg_se_wait; 178abeccee4SPatil, Rachna spinlock_t reg_lock; 179e90f8754SMatthias Kaehlcke unsigned int clk_div; 1802b99bafaSPatil, Rachna 1812b99bafaSPatil, Rachna /* tsc device */ 1822b99bafaSPatil, Rachna struct titsc *tsc; 1835e53a69bSPatil, Rachna 1845e53a69bSPatil, Rachna /* adc device */ 1855e53a69bSPatil, Rachna struct adc_device *adc; 18601636eb9SPatil, Rachna }; 18701636eb9SPatil, Rachna 188a9bce1b0SSebastian Andrzej Siewior static inline struct ti_tscadc_dev *ti_tscadc_dev_get(struct platform_device *p) 189a9bce1b0SSebastian Andrzej Siewior { 190a9bce1b0SSebastian Andrzej Siewior struct ti_tscadc_dev **tscadc_dev = p->dev.platform_data; 191a9bce1b0SSebastian Andrzej Siewior 192a9bce1b0SSebastian Andrzej Siewior return *tscadc_dev; 193a9bce1b0SSebastian Andrzej Siewior } 194a9bce1b0SSebastian Andrzej Siewior 1957e170c6eSSebastian Andrzej Siewior void am335x_tsc_se_set_cache(struct ti_tscadc_dev *tsadc, u32 val); 1967e170c6eSSebastian Andrzej Siewior void am335x_tsc_se_set_once(struct ti_tscadc_dev *tsadc, u32 val); 197abeccee4SPatil, Rachna void am335x_tsc_se_clr(struct ti_tscadc_dev *tsadc, u32 val); 1987ca6740cSSebastian Andrzej Siewior void am335x_tsc_se_adc_done(struct ti_tscadc_dev *tsadc); 199abeccee4SPatil, Rachna 20001636eb9SPatil, Rachna #endif 201