1*75a6faf6SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2327156c5SLaxman Dewangan /* 3327156c5SLaxman Dewangan * Defining registers address and its bit definitions of MAX77620 and MAX20024 4327156c5SLaxman Dewangan * 5327156c5SLaxman Dewangan * Copyright (C) 2016 NVIDIA CORPORATION. All rights reserved. 6327156c5SLaxman Dewangan */ 7327156c5SLaxman Dewangan 8327156c5SLaxman Dewangan #ifndef _MFD_MAX77620_H_ 9327156c5SLaxman Dewangan #define _MFD_MAX77620_H_ 10327156c5SLaxman Dewangan 11327156c5SLaxman Dewangan #include <linux/types.h> 12327156c5SLaxman Dewangan 13327156c5SLaxman Dewangan /* GLOBAL, PMIC, GPIO, FPS, ONOFFC, CID Registers */ 14327156c5SLaxman Dewangan #define MAX77620_REG_CNFGGLBL1 0x00 15327156c5SLaxman Dewangan #define MAX77620_REG_CNFGGLBL2 0x01 16327156c5SLaxman Dewangan #define MAX77620_REG_CNFGGLBL3 0x02 17327156c5SLaxman Dewangan #define MAX77620_REG_CNFG1_32K 0x03 18327156c5SLaxman Dewangan #define MAX77620_REG_CNFGBBC 0x04 19327156c5SLaxman Dewangan #define MAX77620_REG_IRQTOP 0x05 20327156c5SLaxman Dewangan #define MAX77620_REG_INTLBT 0x06 21327156c5SLaxman Dewangan #define MAX77620_REG_IRQSD 0x07 22327156c5SLaxman Dewangan #define MAX77620_REG_IRQ_LVL2_L0_7 0x08 23327156c5SLaxman Dewangan #define MAX77620_REG_IRQ_LVL2_L8 0x09 24327156c5SLaxman Dewangan #define MAX77620_REG_IRQ_LVL2_GPIO 0x0A 25327156c5SLaxman Dewangan #define MAX77620_REG_ONOFFIRQ 0x0B 26327156c5SLaxman Dewangan #define MAX77620_REG_NVERC 0x0C 27327156c5SLaxman Dewangan #define MAX77620_REG_IRQTOPM 0x0D 28327156c5SLaxman Dewangan #define MAX77620_REG_INTENLBT 0x0E 29327156c5SLaxman Dewangan #define MAX77620_REG_IRQMASKSD 0x0F 30327156c5SLaxman Dewangan #define MAX77620_REG_IRQ_MSK_L0_7 0x10 31327156c5SLaxman Dewangan #define MAX77620_REG_IRQ_MSK_L8 0x11 32327156c5SLaxman Dewangan #define MAX77620_REG_ONOFFIRQM 0x12 33327156c5SLaxman Dewangan #define MAX77620_REG_STATLBT 0x13 34327156c5SLaxman Dewangan #define MAX77620_REG_STATSD 0x14 35327156c5SLaxman Dewangan #define MAX77620_REG_ONOFFSTAT 0x15 36327156c5SLaxman Dewangan 37327156c5SLaxman Dewangan /* SD and LDO Registers */ 38327156c5SLaxman Dewangan #define MAX77620_REG_SD0 0x16 39327156c5SLaxman Dewangan #define MAX77620_REG_SD1 0x17 40327156c5SLaxman Dewangan #define MAX77620_REG_SD2 0x18 41327156c5SLaxman Dewangan #define MAX77620_REG_SD3 0x19 42327156c5SLaxman Dewangan #define MAX77620_REG_SD4 0x1A 43327156c5SLaxman Dewangan #define MAX77620_REG_DVSSD0 0x1B 44327156c5SLaxman Dewangan #define MAX77620_REG_DVSSD1 0x1C 45327156c5SLaxman Dewangan #define MAX77620_REG_SD0_CFG 0x1D 46327156c5SLaxman Dewangan #define MAX77620_REG_SD1_CFG 0x1E 47327156c5SLaxman Dewangan #define MAX77620_REG_SD2_CFG 0x1F 48327156c5SLaxman Dewangan #define MAX77620_REG_SD3_CFG 0x20 49327156c5SLaxman Dewangan #define MAX77620_REG_SD4_CFG 0x21 50327156c5SLaxman Dewangan #define MAX77620_REG_SD_CFG2 0x22 51327156c5SLaxman Dewangan #define MAX77620_REG_LDO0_CFG 0x23 52327156c5SLaxman Dewangan #define MAX77620_REG_LDO0_CFG2 0x24 53327156c5SLaxman Dewangan #define MAX77620_REG_LDO1_CFG 0x25 54327156c5SLaxman Dewangan #define MAX77620_REG_LDO1_CFG2 0x26 55327156c5SLaxman Dewangan #define MAX77620_REG_LDO2_CFG 0x27 56327156c5SLaxman Dewangan #define MAX77620_REG_LDO2_CFG2 0x28 57327156c5SLaxman Dewangan #define MAX77620_REG_LDO3_CFG 0x29 58327156c5SLaxman Dewangan #define MAX77620_REG_LDO3_CFG2 0x2A 59327156c5SLaxman Dewangan #define MAX77620_REG_LDO4_CFG 0x2B 60327156c5SLaxman Dewangan #define MAX77620_REG_LDO4_CFG2 0x2C 61327156c5SLaxman Dewangan #define MAX77620_REG_LDO5_CFG 0x2D 62327156c5SLaxman Dewangan #define MAX77620_REG_LDO5_CFG2 0x2E 63327156c5SLaxman Dewangan #define MAX77620_REG_LDO6_CFG 0x2F 64327156c5SLaxman Dewangan #define MAX77620_REG_LDO6_CFG2 0x30 65327156c5SLaxman Dewangan #define MAX77620_REG_LDO7_CFG 0x31 66327156c5SLaxman Dewangan #define MAX77620_REG_LDO7_CFG2 0x32 67327156c5SLaxman Dewangan #define MAX77620_REG_LDO8_CFG 0x33 68327156c5SLaxman Dewangan #define MAX77620_REG_LDO8_CFG2 0x34 69327156c5SLaxman Dewangan #define MAX77620_REG_LDO_CFG3 0x35 70327156c5SLaxman Dewangan 71327156c5SLaxman Dewangan #define MAX77620_LDO_SLEW_RATE_MASK 0x1 72327156c5SLaxman Dewangan 73327156c5SLaxman Dewangan /* LDO Configuration 3 */ 74327156c5SLaxman Dewangan #define MAX77620_TRACK4_MASK BIT(5) 75327156c5SLaxman Dewangan #define MAX77620_TRACK4_SHIFT 5 76327156c5SLaxman Dewangan 77327156c5SLaxman Dewangan /* Voltage */ 78327156c5SLaxman Dewangan #define MAX77620_SDX_VOLT_MASK 0xFF 79327156c5SLaxman Dewangan #define MAX77620_SD0_VOLT_MASK 0x3F 80327156c5SLaxman Dewangan #define MAX77620_SD1_VOLT_MASK 0x7F 81327156c5SLaxman Dewangan #define MAX77620_LDO_VOLT_MASK 0x3F 82327156c5SLaxman Dewangan 83327156c5SLaxman Dewangan #define MAX77620_REG_GPIO0 0x36 84327156c5SLaxman Dewangan #define MAX77620_REG_GPIO1 0x37 85327156c5SLaxman Dewangan #define MAX77620_REG_GPIO2 0x38 86327156c5SLaxman Dewangan #define MAX77620_REG_GPIO3 0x39 87327156c5SLaxman Dewangan #define MAX77620_REG_GPIO4 0x3A 88327156c5SLaxman Dewangan #define MAX77620_REG_GPIO5 0x3B 89327156c5SLaxman Dewangan #define MAX77620_REG_GPIO6 0x3C 90327156c5SLaxman Dewangan #define MAX77620_REG_GPIO7 0x3D 91327156c5SLaxman Dewangan #define MAX77620_REG_PUE_GPIO 0x3E 92327156c5SLaxman Dewangan #define MAX77620_REG_PDE_GPIO 0x3F 93327156c5SLaxman Dewangan #define MAX77620_REG_AME_GPIO 0x40 94327156c5SLaxman Dewangan #define MAX77620_REG_ONOFFCNFG1 0x41 95327156c5SLaxman Dewangan #define MAX77620_REG_ONOFFCNFG2 0x42 96327156c5SLaxman Dewangan 97327156c5SLaxman Dewangan /* FPS Registers */ 98327156c5SLaxman Dewangan #define MAX77620_REG_FPS_CFG0 0x43 99327156c5SLaxman Dewangan #define MAX77620_REG_FPS_CFG1 0x44 100327156c5SLaxman Dewangan #define MAX77620_REG_FPS_CFG2 0x45 101327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO0 0x46 102327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO1 0x47 103327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO2 0x48 104327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO3 0x49 105327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO4 0x4A 106327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO5 0x4B 107327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO6 0x4C 108327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO7 0x4D 109327156c5SLaxman Dewangan #define MAX77620_REG_FPS_LDO8 0x4E 110327156c5SLaxman Dewangan #define MAX77620_REG_FPS_SD0 0x4F 111327156c5SLaxman Dewangan #define MAX77620_REG_FPS_SD1 0x50 112327156c5SLaxman Dewangan #define MAX77620_REG_FPS_SD2 0x51 113327156c5SLaxman Dewangan #define MAX77620_REG_FPS_SD3 0x52 114327156c5SLaxman Dewangan #define MAX77620_REG_FPS_SD4 0x53 115327156c5SLaxman Dewangan #define MAX77620_REG_FPS_NONE 0 116327156c5SLaxman Dewangan 117327156c5SLaxman Dewangan #define MAX77620_FPS_SRC_MASK 0xC0 118327156c5SLaxman Dewangan #define MAX77620_FPS_SRC_SHIFT 6 119327156c5SLaxman Dewangan #define MAX77620_FPS_PU_PERIOD_MASK 0x38 120327156c5SLaxman Dewangan #define MAX77620_FPS_PU_PERIOD_SHIFT 3 121327156c5SLaxman Dewangan #define MAX77620_FPS_PD_PERIOD_MASK 0x07 122327156c5SLaxman Dewangan #define MAX77620_FPS_PD_PERIOD_SHIFT 0 123327156c5SLaxman Dewangan #define MAX77620_FPS_TIME_PERIOD_MASK 0x38 124327156c5SLaxman Dewangan #define MAX77620_FPS_TIME_PERIOD_SHIFT 3 125327156c5SLaxman Dewangan #define MAX77620_FPS_EN_SRC_MASK 0x06 126327156c5SLaxman Dewangan #define MAX77620_FPS_EN_SRC_SHIFT 1 127327156c5SLaxman Dewangan #define MAX77620_FPS_ENFPS_SW_MASK 0x01 128327156c5SLaxman Dewangan #define MAX77620_FPS_ENFPS_SW 0x01 129327156c5SLaxman Dewangan 130327156c5SLaxman Dewangan /* Minimum and maximum FPS period time (in microseconds) are 131327156c5SLaxman Dewangan * different for MAX77620 and Max20024. 132327156c5SLaxman Dewangan */ 133327156c5SLaxman Dewangan #define MAX77620_FPS_PERIOD_MIN_US 40 134327156c5SLaxman Dewangan #define MAX20024_FPS_PERIOD_MIN_US 20 135327156c5SLaxman Dewangan 136ea611d1cSDmitry Osipenko #define MAX20024_FPS_PERIOD_MAX_US 2560 137ea611d1cSDmitry Osipenko #define MAX77620_FPS_PERIOD_MAX_US 5120 138327156c5SLaxman Dewangan 139327156c5SLaxman Dewangan #define MAX77620_REG_FPS_GPIO1 0x54 140327156c5SLaxman Dewangan #define MAX77620_REG_FPS_GPIO2 0x55 141327156c5SLaxman Dewangan #define MAX77620_REG_FPS_GPIO3 0x56 142327156c5SLaxman Dewangan #define MAX77620_REG_FPS_RSO 0x57 143327156c5SLaxman Dewangan #define MAX77620_REG_CID0 0x58 144327156c5SLaxman Dewangan #define MAX77620_REG_CID1 0x59 145327156c5SLaxman Dewangan #define MAX77620_REG_CID2 0x5A 146327156c5SLaxman Dewangan #define MAX77620_REG_CID3 0x5B 147327156c5SLaxman Dewangan #define MAX77620_REG_CID4 0x5C 148327156c5SLaxman Dewangan #define MAX77620_REG_CID5 0x5D 149327156c5SLaxman Dewangan 150327156c5SLaxman Dewangan #define MAX77620_REG_DVSSD4 0x5E 151327156c5SLaxman Dewangan #define MAX20024_REG_MAX_ADD 0x70 152327156c5SLaxman Dewangan 153327156c5SLaxman Dewangan #define MAX77620_CID_DIDM_MASK 0xF0 154327156c5SLaxman Dewangan #define MAX77620_CID_DIDM_SHIFT 4 155327156c5SLaxman Dewangan 156327156c5SLaxman Dewangan /* CNCG2SD */ 157327156c5SLaxman Dewangan #define MAX77620_SD_CNF2_ROVS_EN_SD1 BIT(1) 158327156c5SLaxman Dewangan #define MAX77620_SD_CNF2_ROVS_EN_SD0 BIT(2) 159327156c5SLaxman Dewangan 160327156c5SLaxman Dewangan /* Device Identification Metal */ 161327156c5SLaxman Dewangan #define MAX77620_CID5_DIDM(n) (((n) >> 4) & 0xF) 162327156c5SLaxman Dewangan /* Device Indentification OTP */ 163327156c5SLaxman Dewangan #define MAX77620_CID5_DIDO(n) ((n) & 0xF) 164327156c5SLaxman Dewangan 165327156c5SLaxman Dewangan /* SD CNFG1 */ 166327156c5SLaxman Dewangan #define MAX77620_SD_SR_MASK 0xC0 167327156c5SLaxman Dewangan #define MAX77620_SD_SR_SHIFT 6 168327156c5SLaxman Dewangan #define MAX77620_SD_POWER_MODE_MASK 0x30 169327156c5SLaxman Dewangan #define MAX77620_SD_POWER_MODE_SHIFT 4 170327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_ADE_MASK BIT(3) 171327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_ADE_DISABLE 0 172327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_ADE_ENABLE BIT(3) 173327156c5SLaxman Dewangan #define MAX77620_SD_FPWM_MASK 0x04 174327156c5SLaxman Dewangan #define MAX77620_SD_FPWM_SHIFT 2 175327156c5SLaxman Dewangan #define MAX77620_SD_FSRADE_MASK 0x01 176327156c5SLaxman Dewangan #define MAX77620_SD_FSRADE_SHIFT 0 177327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_FPWM_SD_MASK BIT(2) 178327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_FPWM_SD_SKIP 0 179327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_FPWM_SD_FPWM BIT(2) 180383d0fcaSVenkat Reddy Talla #define MAX20024_SD_CFG1_MPOK_MASK BIT(1) 181327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_FSRADE_SD_MASK BIT(0) 182327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_FSRADE_SD_DISABLE 0 183327156c5SLaxman Dewangan #define MAX77620_SD_CFG1_FSRADE_SD_ENABLE BIT(0) 184327156c5SLaxman Dewangan 185327156c5SLaxman Dewangan /* LDO_CNFG2 */ 186327156c5SLaxman Dewangan #define MAX77620_LDO_POWER_MODE_MASK 0xC0 187327156c5SLaxman Dewangan #define MAX77620_LDO_POWER_MODE_SHIFT 6 188383d0fcaSVenkat Reddy Talla #define MAX20024_LDO_CFG2_MPOK_MASK BIT(2) 189327156c5SLaxman Dewangan #define MAX77620_LDO_CFG2_ADE_MASK BIT(1) 190327156c5SLaxman Dewangan #define MAX77620_LDO_CFG2_ADE_DISABLE 0 191327156c5SLaxman Dewangan #define MAX77620_LDO_CFG2_ADE_ENABLE BIT(1) 192327156c5SLaxman Dewangan #define MAX77620_LDO_CFG2_SS_MASK BIT(0) 193327156c5SLaxman Dewangan #define MAX77620_LDO_CFG2_SS_FAST BIT(0) 194327156c5SLaxman Dewangan #define MAX77620_LDO_CFG2_SS_SLOW 0 195327156c5SLaxman Dewangan 196327156c5SLaxman Dewangan #define MAX77620_IRQ_TOP_GLBL_MASK BIT(7) 197327156c5SLaxman Dewangan #define MAX77620_IRQ_TOP_SD_MASK BIT(6) 198327156c5SLaxman Dewangan #define MAX77620_IRQ_TOP_LDO_MASK BIT(5) 199327156c5SLaxman Dewangan #define MAX77620_IRQ_TOP_GPIO_MASK BIT(4) 200327156c5SLaxman Dewangan #define MAX77620_IRQ_TOP_RTC_MASK BIT(3) 201327156c5SLaxman Dewangan #define MAX77620_IRQ_TOP_32K_MASK BIT(2) 202327156c5SLaxman Dewangan #define MAX77620_IRQ_TOP_ONOFF_MASK BIT(1) 203327156c5SLaxman Dewangan 204327156c5SLaxman Dewangan #define MAX77620_IRQ_LBM_MASK BIT(3) 205327156c5SLaxman Dewangan #define MAX77620_IRQ_TJALRM1_MASK BIT(2) 206327156c5SLaxman Dewangan #define MAX77620_IRQ_TJALRM2_MASK BIT(1) 207327156c5SLaxman Dewangan 208327156c5SLaxman Dewangan #define MAX77620_PWR_I2C_ADDR 0x3c 209327156c5SLaxman Dewangan #define MAX77620_RTC_I2C_ADDR 0x68 210327156c5SLaxman Dewangan 211327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DRV_MASK BIT(0) 212327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DRV_PUSHPULL BIT(0) 213327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DRV_OPENDRAIN 0 214327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DIR_MASK BIT(1) 215327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DIR_INPUT BIT(1) 216327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DIR_OUTPUT 0 217327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_INPUT_VAL_MASK BIT(2) 218327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_OUTPUT_VAL_MASK BIT(3) 219327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_OUTPUT_VAL_HIGH BIT(3) 220327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_OUTPUT_VAL_LOW 0 221327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_INT_MASK (0x3 << 4) 222327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_INT_FALLING BIT(4) 223327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_INT_RISING BIT(5) 224327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DBNC_MASK (0x3 << 6) 225327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DBNC_None (0x0 << 6) 226327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DBNC_8ms (0x1 << 6) 227327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DBNC_16ms (0x2 << 6) 228327156c5SLaxman Dewangan #define MAX77620_CNFG_GPIO_DBNC_32ms (0x3 << 6) 229327156c5SLaxman Dewangan 230327156c5SLaxman Dewangan #define MAX77620_IRQ_LVL2_GPIO_EDGE0 BIT(0) 231327156c5SLaxman Dewangan #define MAX77620_IRQ_LVL2_GPIO_EDGE1 BIT(1) 232327156c5SLaxman Dewangan #define MAX77620_IRQ_LVL2_GPIO_EDGE2 BIT(2) 233327156c5SLaxman Dewangan #define MAX77620_IRQ_LVL2_GPIO_EDGE3 BIT(3) 234327156c5SLaxman Dewangan #define MAX77620_IRQ_LVL2_GPIO_EDGE4 BIT(4) 235327156c5SLaxman Dewangan #define MAX77620_IRQ_LVL2_GPIO_EDGE5 BIT(5) 236327156c5SLaxman Dewangan #define MAX77620_IRQ_LVL2_GPIO_EDGE6 BIT(6) 237327156c5SLaxman Dewangan #define MAX77620_IRQ_LVL2_GPIO_EDGE7 BIT(7) 238327156c5SLaxman Dewangan 239327156c5SLaxman Dewangan #define MAX77620_CNFG1_32K_OUT0_EN BIT(2) 240327156c5SLaxman Dewangan 241327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG1_SFT_RST BIT(7) 242327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG1_MRT_MASK 0x38 243327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG1_MRT_SHIFT 0x3 244327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG1_SLPEN BIT(2) 245327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG1_PWR_OFF BIT(1) 246327156c5SLaxman Dewangan #define MAX20024_ONOFFCNFG1_CLRSE 0x18 247327156c5SLaxman Dewangan 248327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG2_SFT_RST_WK BIT(7) 249327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG2_WD_RST_WK BIT(6) 250327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG2_SLP_LPM_MSK BIT(5) 251327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG2_WK_ALARM1 BIT(2) 252327156c5SLaxman Dewangan #define MAX77620_ONOFFCNFG2_WK_EN0 BIT(0) 253327156c5SLaxman Dewangan 254327156c5SLaxman Dewangan #define MAX77620_GLBLM_MASK BIT(0) 255327156c5SLaxman Dewangan 256327156c5SLaxman Dewangan #define MAX77620_WDTC_MASK 0x3 257327156c5SLaxman Dewangan #define MAX77620_WDTOFFC BIT(4) 258327156c5SLaxman Dewangan #define MAX77620_WDTSLPC BIT(3) 259327156c5SLaxman Dewangan #define MAX77620_WDTEN BIT(2) 260327156c5SLaxman Dewangan 261327156c5SLaxman Dewangan #define MAX77620_TWD_MASK 0x3 262327156c5SLaxman Dewangan #define MAX77620_TWD_2s 0x0 263327156c5SLaxman Dewangan #define MAX77620_TWD_16s 0x1 264327156c5SLaxman Dewangan #define MAX77620_TWD_64s 0x2 265327156c5SLaxman Dewangan #define MAX77620_TWD_128s 0x3 266327156c5SLaxman Dewangan 267327156c5SLaxman Dewangan #define MAX77620_CNFGGLBL1_LBDAC_EN BIT(7) 268327156c5SLaxman Dewangan #define MAX77620_CNFGGLBL1_MPPLD BIT(6) 269327156c5SLaxman Dewangan #define MAX77620_CNFGGLBL1_LBHYST (BIT(5) | BIT(4)) 270327156c5SLaxman Dewangan #define MAX77620_CNFGGLBL1_LBDAC 0x0E 271327156c5SLaxman Dewangan #define MAX77620_CNFGGLBL1_LBRSTEN BIT(0) 272327156c5SLaxman Dewangan 273327156c5SLaxman Dewangan /* CNFG BBC registers */ 274327156c5SLaxman Dewangan #define MAX77620_CNFGBBC_ENABLE BIT(0) 275327156c5SLaxman Dewangan #define MAX77620_CNFGBBC_CURRENT_MASK 0x06 276327156c5SLaxman Dewangan #define MAX77620_CNFGBBC_CURRENT_SHIFT 1 277327156c5SLaxman Dewangan #define MAX77620_CNFGBBC_VOLTAGE_MASK 0x18 278327156c5SLaxman Dewangan #define MAX77620_CNFGBBC_VOLTAGE_SHIFT 3 279327156c5SLaxman Dewangan #define MAX77620_CNFGBBC_LOW_CURRENT_DISABLE BIT(5) 280327156c5SLaxman Dewangan #define MAX77620_CNFGBBC_RESISTOR_MASK 0xC0 281327156c5SLaxman Dewangan #define MAX77620_CNFGBBC_RESISTOR_SHIFT 6 282327156c5SLaxman Dewangan 283327156c5SLaxman Dewangan #define MAX77620_FPS_COUNT 3 284327156c5SLaxman Dewangan 285327156c5SLaxman Dewangan /* Interrupts */ 286327156c5SLaxman Dewangan enum { 287327156c5SLaxman Dewangan MAX77620_IRQ_TOP_GLBL, /* Low-Battery */ 288327156c5SLaxman Dewangan MAX77620_IRQ_TOP_SD, /* SD power fail */ 289327156c5SLaxman Dewangan MAX77620_IRQ_TOP_LDO, /* LDO power fail */ 290327156c5SLaxman Dewangan MAX77620_IRQ_TOP_GPIO, /* TOP GPIO internal int to MAX77620 */ 291327156c5SLaxman Dewangan MAX77620_IRQ_TOP_RTC, /* RTC */ 292327156c5SLaxman Dewangan MAX77620_IRQ_TOP_32K, /* 32kHz oscillator */ 293327156c5SLaxman Dewangan MAX77620_IRQ_TOP_ONOFF, /* ON/OFF oscillator */ 294327156c5SLaxman Dewangan MAX77620_IRQ_LBT_MBATLOW, /* Thermal alarm status, > 120C */ 295327156c5SLaxman Dewangan MAX77620_IRQ_LBT_TJALRM1, /* Thermal alarm status, > 120C */ 296327156c5SLaxman Dewangan MAX77620_IRQ_LBT_TJALRM2, /* Thermal alarm status, > 140C */ 297327156c5SLaxman Dewangan }; 298327156c5SLaxman Dewangan 299327156c5SLaxman Dewangan /* GPIOs */ 300327156c5SLaxman Dewangan enum { 301327156c5SLaxman Dewangan MAX77620_GPIO0, 302327156c5SLaxman Dewangan MAX77620_GPIO1, 303327156c5SLaxman Dewangan MAX77620_GPIO2, 304327156c5SLaxman Dewangan MAX77620_GPIO3, 305327156c5SLaxman Dewangan MAX77620_GPIO4, 306327156c5SLaxman Dewangan MAX77620_GPIO5, 307327156c5SLaxman Dewangan MAX77620_GPIO6, 308327156c5SLaxman Dewangan MAX77620_GPIO7, 309327156c5SLaxman Dewangan MAX77620_GPIO_NR, 310327156c5SLaxman Dewangan }; 311327156c5SLaxman Dewangan 312327156c5SLaxman Dewangan /* FPS Source */ 313327156c5SLaxman Dewangan enum max77620_fps_src { 314327156c5SLaxman Dewangan MAX77620_FPS_SRC_0, 315327156c5SLaxman Dewangan MAX77620_FPS_SRC_1, 316327156c5SLaxman Dewangan MAX77620_FPS_SRC_2, 317327156c5SLaxman Dewangan MAX77620_FPS_SRC_NONE, 318327156c5SLaxman Dewangan MAX77620_FPS_SRC_DEF, 319327156c5SLaxman Dewangan }; 320327156c5SLaxman Dewangan 321327156c5SLaxman Dewangan enum max77620_chip_id { 322327156c5SLaxman Dewangan MAX77620, 323327156c5SLaxman Dewangan MAX20024, 3244c58f701SDmitry Osipenko MAX77663, 325327156c5SLaxman Dewangan }; 326327156c5SLaxman Dewangan 327327156c5SLaxman Dewangan struct max77620_chip { 328327156c5SLaxman Dewangan struct device *dev; 329327156c5SLaxman Dewangan struct regmap *rmap; 330327156c5SLaxman Dewangan 331327156c5SLaxman Dewangan int chip_irq; 332327156c5SLaxman Dewangan 333327156c5SLaxman Dewangan /* chip id */ 334327156c5SLaxman Dewangan enum max77620_chip_id chip_id; 335327156c5SLaxman Dewangan 336327156c5SLaxman Dewangan bool sleep_enable; 337327156c5SLaxman Dewangan bool enable_global_lpm; 338327156c5SLaxman Dewangan int shutdown_fps_period[MAX77620_FPS_COUNT]; 339327156c5SLaxman Dewangan int suspend_fps_period[MAX77620_FPS_COUNT]; 340327156c5SLaxman Dewangan 341327156c5SLaxman Dewangan struct regmap_irq_chip_data *top_irq_data; 342327156c5SLaxman Dewangan struct regmap_irq_chip_data *gpio_irq_data; 343327156c5SLaxman Dewangan }; 344327156c5SLaxman Dewangan 345327156c5SLaxman Dewangan #endif /* _MFD_MAX77620_H_ */ 346