1 /* SPDX-License-Identifier: GPL-2.0 */ 2 #ifndef __LINUX_GPIO_DRIVER_H 3 #define __LINUX_GPIO_DRIVER_H 4 5 #include <linux/device.h> 6 #include <linux/irq.h> 7 #include <linux/irqchip/chained_irq.h> 8 #include <linux/irqdomain.h> 9 #include <linux/lockdep.h> 10 #include <linux/pinctrl/pinctrl.h> 11 #include <linux/pinctrl/pinconf-generic.h> 12 #include <linux/property.h> 13 #include <linux/types.h> 14 15 struct gpio_desc; 16 struct of_phandle_args; 17 struct device_node; 18 struct seq_file; 19 struct gpio_device; 20 struct module; 21 enum gpiod_flags; 22 enum gpio_lookup_flags; 23 24 struct gpio_chip; 25 26 #define GPIO_LINE_DIRECTION_IN 1 27 #define GPIO_LINE_DIRECTION_OUT 0 28 29 /** 30 * struct gpio_irq_chip - GPIO interrupt controller 31 */ 32 struct gpio_irq_chip { 33 /** 34 * @chip: 35 * 36 * GPIO IRQ chip implementation, provided by GPIO driver. 37 */ 38 struct irq_chip *chip; 39 40 /** 41 * @domain: 42 * 43 * Interrupt translation domain; responsible for mapping between GPIO 44 * hwirq number and Linux IRQ number. 45 */ 46 struct irq_domain *domain; 47 48 /** 49 * @domain_ops: 50 * 51 * Table of interrupt domain operations for this IRQ chip. 52 */ 53 const struct irq_domain_ops *domain_ops; 54 55 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY 56 /** 57 * @fwnode: 58 * 59 * Firmware node corresponding to this gpiochip/irqchip, necessary 60 * for hierarchical irqdomain support. 61 */ 62 struct fwnode_handle *fwnode; 63 64 /** 65 * @parent_domain: 66 * 67 * If non-NULL, will be set as the parent of this GPIO interrupt 68 * controller's IRQ domain to establish a hierarchical interrupt 69 * domain. The presence of this will activate the hierarchical 70 * interrupt support. 71 */ 72 struct irq_domain *parent_domain; 73 74 /** 75 * @child_to_parent_hwirq: 76 * 77 * This callback translates a child hardware IRQ offset to a parent 78 * hardware IRQ offset on a hierarchical interrupt chip. The child 79 * hardware IRQs correspond to the GPIO index 0..ngpio-1 (see the 80 * ngpio field of struct gpio_chip) and the corresponding parent 81 * hardware IRQ and type (such as IRQ_TYPE_*) shall be returned by 82 * the driver. The driver can calculate this from an offset or using 83 * a lookup table or whatever method is best for this chip. Return 84 * 0 on successful translation in the driver. 85 * 86 * If some ranges of hardware IRQs do not have a corresponding parent 87 * HWIRQ, return -EINVAL, but also make sure to fill in @valid_mask and 88 * @need_valid_mask to make these GPIO lines unavailable for 89 * translation. 90 */ 91 int (*child_to_parent_hwirq)(struct gpio_chip *gc, 92 unsigned int child_hwirq, 93 unsigned int child_type, 94 unsigned int *parent_hwirq, 95 unsigned int *parent_type); 96 97 /** 98 * @populate_parent_alloc_arg : 99 * 100 * This optional callback allocates and populates the specific struct 101 * for the parent's IRQ domain. If this is not specified, then 102 * &gpiochip_populate_parent_fwspec_twocell will be used. A four-cell 103 * variant named &gpiochip_populate_parent_fwspec_fourcell is also 104 * available. 105 */ 106 void *(*populate_parent_alloc_arg)(struct gpio_chip *gc, 107 unsigned int parent_hwirq, 108 unsigned int parent_type); 109 110 /** 111 * @child_offset_to_irq: 112 * 113 * This optional callback is used to translate the child's GPIO line 114 * offset on the GPIO chip to an IRQ number for the GPIO to_irq() 115 * callback. If this is not specified, then a default callback will be 116 * provided that returns the line offset. 117 */ 118 unsigned int (*child_offset_to_irq)(struct gpio_chip *gc, 119 unsigned int pin); 120 121 /** 122 * @child_irq_domain_ops: 123 * 124 * The IRQ domain operations that will be used for this GPIO IRQ 125 * chip. If no operations are provided, then default callbacks will 126 * be populated to setup the IRQ hierarchy. Some drivers need to 127 * supply their own translate function. 128 */ 129 struct irq_domain_ops child_irq_domain_ops; 130 #endif 131 132 /** 133 * @handler: 134 * 135 * The IRQ handler to use (often a predefined IRQ core function) for 136 * GPIO IRQs, provided by GPIO driver. 137 */ 138 irq_flow_handler_t handler; 139 140 /** 141 * @default_type: 142 * 143 * Default IRQ triggering type applied during GPIO driver 144 * initialization, provided by GPIO driver. 145 */ 146 unsigned int default_type; 147 148 /** 149 * @lock_key: 150 * 151 * Per GPIO IRQ chip lockdep class for IRQ lock. 152 */ 153 struct lock_class_key *lock_key; 154 155 /** 156 * @request_key: 157 * 158 * Per GPIO IRQ chip lockdep class for IRQ request. 159 */ 160 struct lock_class_key *request_key; 161 162 /** 163 * @parent_handler: 164 * 165 * The interrupt handler for the GPIO chip's parent interrupts, may be 166 * NULL if the parent interrupts are nested rather than cascaded. 167 */ 168 irq_flow_handler_t parent_handler; 169 170 /** 171 * @parent_handler_data: 172 * 173 * If @per_parent_data is false, @parent_handler_data is a single 174 * pointer used as the data associated with every parent interrupt. 175 * 176 * @parent_handler_data_array: 177 * 178 * If @per_parent_data is true, @parent_handler_data_array is 179 * an array of @num_parents pointers, and is used to associate 180 * different data for each parent. This cannot be NULL if 181 * @per_parent_data is true. 182 */ 183 union { 184 void *parent_handler_data; 185 void **parent_handler_data_array; 186 }; 187 188 /** 189 * @num_parents: 190 * 191 * The number of interrupt parents of a GPIO chip. 192 */ 193 unsigned int num_parents; 194 195 /** 196 * @parents: 197 * 198 * A list of interrupt parents of a GPIO chip. This is owned by the 199 * driver, so the core will only reference this list, not modify it. 200 */ 201 unsigned int *parents; 202 203 /** 204 * @map: 205 * 206 * A list of interrupt parents for each line of a GPIO chip. 207 */ 208 unsigned int *map; 209 210 /** 211 * @threaded: 212 * 213 * True if set the interrupt handling uses nested threads. 214 */ 215 bool threaded; 216 217 /** 218 * @per_parent_data: 219 * 220 * True if parent_handler_data_array describes a @num_parents 221 * sized array to be used as parent data. 222 */ 223 bool per_parent_data; 224 225 /** 226 * @initialized: 227 * 228 * Flag to track GPIO chip irq member's initialization. 229 * This flag will make sure GPIO chip irq members are not used 230 * before they are initialized. 231 */ 232 bool initialized; 233 234 /** 235 * @init_hw: optional routine to initialize hardware before 236 * an IRQ chip will be added. This is quite useful when 237 * a particular driver wants to clear IRQ related registers 238 * in order to avoid undesired events. 239 */ 240 int (*init_hw)(struct gpio_chip *gc); 241 242 /** 243 * @init_valid_mask: optional routine to initialize @valid_mask, to be 244 * used if not all GPIO lines are valid interrupts. Sometimes some 245 * lines just cannot fire interrupts, and this routine, when defined, 246 * is passed a bitmap in "valid_mask" and it will have ngpios 247 * bits from 0..(ngpios-1) set to "1" as in valid. The callback can 248 * then directly set some bits to "0" if they cannot be used for 249 * interrupts. 250 */ 251 void (*init_valid_mask)(struct gpio_chip *gc, 252 unsigned long *valid_mask, 253 unsigned int ngpios); 254 255 /** 256 * @valid_mask: 257 * 258 * If not %NULL, holds bitmask of GPIOs which are valid to be included 259 * in IRQ domain of the chip. 260 */ 261 unsigned long *valid_mask; 262 263 /** 264 * @first: 265 * 266 * Required for static IRQ allocation. If set, irq_domain_add_simple() 267 * will allocate and map all IRQs during initialization. 268 */ 269 unsigned int first; 270 271 /** 272 * @irq_enable: 273 * 274 * Store old irq_chip irq_enable callback 275 */ 276 void (*irq_enable)(struct irq_data *data); 277 278 /** 279 * @irq_disable: 280 * 281 * Store old irq_chip irq_disable callback 282 */ 283 void (*irq_disable)(struct irq_data *data); 284 /** 285 * @irq_unmask: 286 * 287 * Store old irq_chip irq_unmask callback 288 */ 289 void (*irq_unmask)(struct irq_data *data); 290 291 /** 292 * @irq_mask: 293 * 294 * Store old irq_chip irq_mask callback 295 */ 296 void (*irq_mask)(struct irq_data *data); 297 }; 298 299 /** 300 * struct gpio_chip - abstract a GPIO controller 301 * @label: a functional name for the GPIO device, such as a part 302 * number or the name of the SoC IP-block implementing it. 303 * @gpiodev: the internal state holder, opaque struct 304 * @parent: optional parent device providing the GPIOs 305 * @fwnode: optional fwnode providing this controller's properties 306 * @owner: helps prevent removal of modules exporting active GPIOs 307 * @request: optional hook for chip-specific activation, such as 308 * enabling module power and clock; may sleep 309 * @free: optional hook for chip-specific deactivation, such as 310 * disabling module power and clock; may sleep 311 * @get_direction: returns direction for signal "offset", 0=out, 1=in, 312 * (same as GPIO_LINE_DIRECTION_OUT / GPIO_LINE_DIRECTION_IN), 313 * or negative error. It is recommended to always implement this 314 * function, even on input-only or output-only gpio chips. 315 * @direction_input: configures signal "offset" as input, or returns error 316 * This can be omitted on input-only or output-only gpio chips. 317 * @direction_output: configures signal "offset" as output, or returns error 318 * This can be omitted on input-only or output-only gpio chips. 319 * @get: returns value for signal "offset", 0=low, 1=high, or negative error 320 * @get_multiple: reads values for multiple signals defined by "mask" and 321 * stores them in "bits", returns 0 on success or negative error 322 * @set: assigns output value for signal "offset" 323 * @set_multiple: assigns output values for multiple signals defined by "mask" 324 * @set_config: optional hook for all kinds of settings. Uses the same 325 * packed config format as generic pinconf. 326 * @to_irq: optional hook supporting non-static gpio_to_irq() mappings; 327 * implementation may not sleep 328 * @dbg_show: optional routine to show contents in debugfs; default code 329 * will be used when this is omitted, but custom code can show extra 330 * state (such as pullup/pulldown configuration). 331 * @init_valid_mask: optional routine to initialize @valid_mask, to be used if 332 * not all GPIOs are valid. 333 * @add_pin_ranges: optional routine to initialize pin ranges, to be used when 334 * requires special mapping of the pins that provides GPIO functionality. 335 * It is called after adding GPIO chip and before adding IRQ chip. 336 * @en_hw_timestamp: Dependent on GPIO chip, an optional routine to 337 * enable hardware timestamp. 338 * @dis_hw_timestamp: Dependent on GPIO chip, an optional routine to 339 * disable hardware timestamp. 340 * @base: identifies the first GPIO number handled by this chip; 341 * or, if negative during registration, requests dynamic ID allocation. 342 * DEPRECATION: providing anything non-negative and nailing the base 343 * offset of GPIO chips is deprecated. Please pass -1 as base to 344 * let gpiolib select the chip base in all possible cases. We want to 345 * get rid of the static GPIO number space in the long run. 346 * @ngpio: the number of GPIOs handled by this controller; the last GPIO 347 * handled is (base + ngpio - 1). 348 * @offset: when multiple gpio chips belong to the same device this 349 * can be used as offset within the device so friendly names can 350 * be properly assigned. 351 * @names: if set, must be an array of strings to use as alternative 352 * names for the GPIOs in this chip. Any entry in the array 353 * may be NULL if there is no alias for the GPIO, however the 354 * array must be @ngpio entries long. A name can include a single printk 355 * format specifier for an unsigned int. It is substituted by the actual 356 * number of the gpio. 357 * @can_sleep: flag must be set iff get()/set() methods sleep, as they 358 * must while accessing GPIO expander chips over I2C or SPI. This 359 * implies that if the chip supports IRQs, these IRQs need to be threaded 360 * as the chip access may sleep when e.g. reading out the IRQ status 361 * registers. 362 * @read_reg: reader function for generic GPIO 363 * @write_reg: writer function for generic GPIO 364 * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 365 * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 366 * generic GPIO core. It is for internal housekeeping only. 367 * @reg_dat: data (in) register for generic GPIO 368 * @reg_set: output set register (out=high) for generic GPIO 369 * @reg_clr: output clear register (out=low) for generic GPIO 370 * @reg_dir_out: direction out setting register for generic GPIO 371 * @reg_dir_in: direction in setting register for generic GPIO 372 * @bgpio_dir_unreadable: indicates that the direction register(s) cannot 373 * be read and we need to rely on out internal state tracking. 374 * @bgpio_bits: number of register bits used for a generic GPIO i.e. 375 * <register width> * 8 376 * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 377 * shadowed and real data registers writes together. 378 * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 379 * safely. 380 * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 381 * direction safely. A "1" in this word means the line is set as 382 * output. 383 * 384 * A gpio_chip can help platforms abstract various sources of GPIOs so 385 * they can all be accessed through a common programming interface. 386 * Example sources would be SOC controllers, FPGAs, multifunction 387 * chips, dedicated GPIO expanders, and so on. 388 * 389 * Each chip controls a number of signals, identified in method calls 390 * by "offset" values in the range 0..(@ngpio - 1). When those signals 391 * are referenced through calls like gpio_get_value(gpio), the offset 392 * is calculated by subtracting @base from the gpio number. 393 */ 394 struct gpio_chip { 395 const char *label; 396 struct gpio_device *gpiodev; 397 struct device *parent; 398 struct fwnode_handle *fwnode; 399 struct module *owner; 400 401 int (*request)(struct gpio_chip *gc, 402 unsigned int offset); 403 void (*free)(struct gpio_chip *gc, 404 unsigned int offset); 405 int (*get_direction)(struct gpio_chip *gc, 406 unsigned int offset); 407 int (*direction_input)(struct gpio_chip *gc, 408 unsigned int offset); 409 int (*direction_output)(struct gpio_chip *gc, 410 unsigned int offset, int value); 411 int (*get)(struct gpio_chip *gc, 412 unsigned int offset); 413 int (*get_multiple)(struct gpio_chip *gc, 414 unsigned long *mask, 415 unsigned long *bits); 416 void (*set)(struct gpio_chip *gc, 417 unsigned int offset, int value); 418 void (*set_multiple)(struct gpio_chip *gc, 419 unsigned long *mask, 420 unsigned long *bits); 421 int (*set_config)(struct gpio_chip *gc, 422 unsigned int offset, 423 unsigned long config); 424 int (*to_irq)(struct gpio_chip *gc, 425 unsigned int offset); 426 427 void (*dbg_show)(struct seq_file *s, 428 struct gpio_chip *gc); 429 430 int (*init_valid_mask)(struct gpio_chip *gc, 431 unsigned long *valid_mask, 432 unsigned int ngpios); 433 434 int (*add_pin_ranges)(struct gpio_chip *gc); 435 436 int (*en_hw_timestamp)(struct gpio_chip *gc, 437 u32 offset, 438 unsigned long flags); 439 int (*dis_hw_timestamp)(struct gpio_chip *gc, 440 u32 offset, 441 unsigned long flags); 442 int base; 443 u16 ngpio; 444 u16 offset; 445 const char *const *names; 446 bool can_sleep; 447 448 #if IS_ENABLED(CONFIG_GPIO_GENERIC) 449 unsigned long (*read_reg)(void __iomem *reg); 450 void (*write_reg)(void __iomem *reg, unsigned long data); 451 bool be_bits; 452 void __iomem *reg_dat; 453 void __iomem *reg_set; 454 void __iomem *reg_clr; 455 void __iomem *reg_dir_out; 456 void __iomem *reg_dir_in; 457 bool bgpio_dir_unreadable; 458 int bgpio_bits; 459 raw_spinlock_t bgpio_lock; 460 unsigned long bgpio_data; 461 unsigned long bgpio_dir; 462 #endif /* CONFIG_GPIO_GENERIC */ 463 464 #ifdef CONFIG_GPIOLIB_IRQCHIP 465 /* 466 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 467 * to handle IRQs for most practical cases. 468 */ 469 470 /** 471 * @irq: 472 * 473 * Integrates interrupt chip functionality with the GPIO chip. Can be 474 * used to handle IRQs for most practical cases. 475 */ 476 struct gpio_irq_chip irq; 477 #endif /* CONFIG_GPIOLIB_IRQCHIP */ 478 479 /** 480 * @valid_mask: 481 * 482 * If not %NULL, holds bitmask of GPIOs which are valid to be used 483 * from the chip. 484 */ 485 unsigned long *valid_mask; 486 487 #if defined(CONFIG_OF_GPIO) 488 /* 489 * If CONFIG_OF_GPIO is enabled, then all GPIO controllers described in 490 * the device tree automatically may have an OF translation 491 */ 492 493 /** 494 * @of_node: 495 * 496 * Pointer to a device tree node representing this GPIO controller. 497 */ 498 struct device_node *of_node; 499 500 /** 501 * @of_gpio_n_cells: 502 * 503 * Number of cells used to form the GPIO specifier. 504 */ 505 unsigned int of_gpio_n_cells; 506 507 /** 508 * @of_xlate: 509 * 510 * Callback to translate a device tree GPIO specifier into a chip- 511 * relative GPIO number and flags. 512 */ 513 int (*of_xlate)(struct gpio_chip *gc, 514 const struct of_phandle_args *gpiospec, u32 *flags); 515 516 /** 517 * @of_gpio_ranges_fallback: 518 * 519 * Optional hook for the case that no gpio-ranges property is defined 520 * within the device tree node "np" (usually DT before introduction 521 * of gpio-ranges). So this callback is helpful to provide the 522 * necessary backward compatibility for the pin ranges. 523 */ 524 int (*of_gpio_ranges_fallback)(struct gpio_chip *gc, 525 struct device_node *np); 526 527 #endif /* CONFIG_OF_GPIO */ 528 }; 529 530 extern const char *gpiochip_is_requested(struct gpio_chip *gc, 531 unsigned int offset); 532 533 /** 534 * for_each_requested_gpio_in_range - iterates over requested GPIOs in a given range 535 * @chip: the chip to query 536 * @i: loop variable 537 * @base: first GPIO in the range 538 * @size: amount of GPIOs to check starting from @base 539 * @label: label of current GPIO 540 */ 541 #define for_each_requested_gpio_in_range(chip, i, base, size, label) \ 542 for (i = 0; i < size; i++) \ 543 if ((label = gpiochip_is_requested(chip, base + i)) == NULL) {} else 544 545 /* Iterates over all requested GPIO of the given @chip */ 546 #define for_each_requested_gpio(chip, i, label) \ 547 for_each_requested_gpio_in_range(chip, i, 0, chip->ngpio, label) 548 549 /* add/remove chips */ 550 extern int gpiochip_add_data_with_key(struct gpio_chip *gc, void *data, 551 struct lock_class_key *lock_key, 552 struct lock_class_key *request_key); 553 554 /** 555 * gpiochip_add_data() - register a gpio_chip 556 * @gc: the chip to register, with gc->base initialized 557 * @data: driver-private data associated with this chip 558 * 559 * Context: potentially before irqs will work 560 * 561 * When gpiochip_add_data() is called very early during boot, so that GPIOs 562 * can be freely used, the gc->parent device must be registered before 563 * the gpio framework's arch_initcall(). Otherwise sysfs initialization 564 * for GPIOs will fail rudely. 565 * 566 * gpiochip_add_data() must only be called after gpiolib initialization, 567 * i.e. after core_initcall(). 568 * 569 * If gc->base is negative, this requests dynamic assignment of 570 * a range of valid GPIOs. 571 * 572 * Returns: 573 * A negative errno if the chip can't be registered, such as because the 574 * gc->base is invalid or already associated with a different chip. 575 * Otherwise it returns zero as a success code. 576 */ 577 #ifdef CONFIG_LOCKDEP 578 #define gpiochip_add_data(gc, data) ({ \ 579 static struct lock_class_key lock_key; \ 580 static struct lock_class_key request_key; \ 581 gpiochip_add_data_with_key(gc, data, &lock_key, \ 582 &request_key); \ 583 }) 584 #define devm_gpiochip_add_data(dev, gc, data) ({ \ 585 static struct lock_class_key lock_key; \ 586 static struct lock_class_key request_key; \ 587 devm_gpiochip_add_data_with_key(dev, gc, data, &lock_key, \ 588 &request_key); \ 589 }) 590 #else 591 #define gpiochip_add_data(gc, data) gpiochip_add_data_with_key(gc, data, NULL, NULL) 592 #define devm_gpiochip_add_data(dev, gc, data) \ 593 devm_gpiochip_add_data_with_key(dev, gc, data, NULL, NULL) 594 #endif /* CONFIG_LOCKDEP */ 595 596 static inline int gpiochip_add(struct gpio_chip *gc) 597 { 598 return gpiochip_add_data(gc, NULL); 599 } 600 extern void gpiochip_remove(struct gpio_chip *gc); 601 extern int devm_gpiochip_add_data_with_key(struct device *dev, struct gpio_chip *gc, void *data, 602 struct lock_class_key *lock_key, 603 struct lock_class_key *request_key); 604 605 extern struct gpio_chip *gpiochip_find(void *data, 606 int (*match)(struct gpio_chip *gc, void *data)); 607 608 bool gpiochip_line_is_irq(struct gpio_chip *gc, unsigned int offset); 609 int gpiochip_reqres_irq(struct gpio_chip *gc, unsigned int offset); 610 void gpiochip_relres_irq(struct gpio_chip *gc, unsigned int offset); 611 void gpiochip_disable_irq(struct gpio_chip *gc, unsigned int offset); 612 void gpiochip_enable_irq(struct gpio_chip *gc, unsigned int offset); 613 614 /* irq_data versions of the above */ 615 int gpiochip_irq_reqres(struct irq_data *data); 616 void gpiochip_irq_relres(struct irq_data *data); 617 618 /* Paste this in your irq_chip structure */ 619 #define GPIOCHIP_IRQ_RESOURCE_HELPERS \ 620 .irq_request_resources = gpiochip_irq_reqres, \ 621 .irq_release_resources = gpiochip_irq_relres 622 623 static inline void gpio_irq_chip_set_chip(struct gpio_irq_chip *girq, 624 const struct irq_chip *chip) 625 { 626 /* Yes, dropping const is ugly, but it isn't like we have a choice */ 627 girq->chip = (struct irq_chip *)chip; 628 } 629 630 /* Line status inquiry for drivers */ 631 bool gpiochip_line_is_open_drain(struct gpio_chip *gc, unsigned int offset); 632 bool gpiochip_line_is_open_source(struct gpio_chip *gc, unsigned int offset); 633 634 /* Sleep persistence inquiry for drivers */ 635 bool gpiochip_line_is_persistent(struct gpio_chip *gc, unsigned int offset); 636 bool gpiochip_line_is_valid(const struct gpio_chip *gc, unsigned int offset); 637 638 /* get driver data */ 639 void *gpiochip_get_data(struct gpio_chip *gc); 640 641 struct bgpio_pdata { 642 const char *label; 643 int base; 644 int ngpio; 645 }; 646 647 #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY 648 649 void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc, 650 unsigned int parent_hwirq, 651 unsigned int parent_type); 652 void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc, 653 unsigned int parent_hwirq, 654 unsigned int parent_type); 655 656 #else 657 658 static inline void *gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc, 659 unsigned int parent_hwirq, 660 unsigned int parent_type) 661 { 662 return NULL; 663 } 664 665 static inline void *gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc, 666 unsigned int parent_hwirq, 667 unsigned int parent_type) 668 { 669 return NULL; 670 } 671 672 #endif /* CONFIG_IRQ_DOMAIN_HIERARCHY */ 673 674 int bgpio_init(struct gpio_chip *gc, struct device *dev, 675 unsigned long sz, void __iomem *dat, void __iomem *set, 676 void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 677 unsigned long flags); 678 679 #define BGPIOF_BIG_ENDIAN BIT(0) 680 #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 681 #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 682 #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 683 #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 684 #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 685 #define BGPIOF_NO_SET_ON_INPUT BIT(6) 686 687 int gpiochip_irq_map(struct irq_domain *d, unsigned int irq, 688 irq_hw_number_t hwirq); 689 void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq); 690 691 int gpiochip_irq_domain_activate(struct irq_domain *domain, 692 struct irq_data *data, bool reserve); 693 void gpiochip_irq_domain_deactivate(struct irq_domain *domain, 694 struct irq_data *data); 695 696 bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gc, 697 unsigned int offset); 698 699 #ifdef CONFIG_GPIOLIB_IRQCHIP 700 int gpiochip_irqchip_add_domain(struct gpio_chip *gc, 701 struct irq_domain *domain); 702 #else 703 static inline int gpiochip_irqchip_add_domain(struct gpio_chip *gc, 704 struct irq_domain *domain) 705 { 706 WARN_ON(1); 707 return -EINVAL; 708 } 709 #endif 710 711 int gpiochip_generic_request(struct gpio_chip *gc, unsigned int offset); 712 void gpiochip_generic_free(struct gpio_chip *gc, unsigned int offset); 713 int gpiochip_generic_config(struct gpio_chip *gc, unsigned int offset, 714 unsigned long config); 715 716 /** 717 * struct gpio_pin_range - pin range controlled by a gpio chip 718 * @node: list for maintaining set of pin ranges, used internally 719 * @pctldev: pinctrl device which handles corresponding pins 720 * @range: actual range of pins controlled by a gpio controller 721 */ 722 struct gpio_pin_range { 723 struct list_head node; 724 struct pinctrl_dev *pctldev; 725 struct pinctrl_gpio_range range; 726 }; 727 728 #ifdef CONFIG_PINCTRL 729 730 int gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name, 731 unsigned int gpio_offset, unsigned int pin_offset, 732 unsigned int npins); 733 int gpiochip_add_pingroup_range(struct gpio_chip *gc, 734 struct pinctrl_dev *pctldev, 735 unsigned int gpio_offset, const char *pin_group); 736 void gpiochip_remove_pin_ranges(struct gpio_chip *gc); 737 738 #else /* ! CONFIG_PINCTRL */ 739 740 static inline int 741 gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name, 742 unsigned int gpio_offset, unsigned int pin_offset, 743 unsigned int npins) 744 { 745 return 0; 746 } 747 static inline int 748 gpiochip_add_pingroup_range(struct gpio_chip *gc, 749 struct pinctrl_dev *pctldev, 750 unsigned int gpio_offset, const char *pin_group) 751 { 752 return 0; 753 } 754 755 static inline void 756 gpiochip_remove_pin_ranges(struct gpio_chip *gc) 757 { 758 } 759 760 #endif /* CONFIG_PINCTRL */ 761 762 struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *gc, 763 unsigned int hwnum, 764 const char *label, 765 enum gpio_lookup_flags lflags, 766 enum gpiod_flags dflags); 767 void gpiochip_free_own_desc(struct gpio_desc *desc); 768 769 #ifdef CONFIG_GPIOLIB 770 771 /* lock/unlock as IRQ */ 772 int gpiochip_lock_as_irq(struct gpio_chip *gc, unsigned int offset); 773 void gpiochip_unlock_as_irq(struct gpio_chip *gc, unsigned int offset); 774 775 776 struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 777 778 #else /* CONFIG_GPIOLIB */ 779 780 static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 781 { 782 /* GPIO can never have been requested */ 783 WARN_ON(1); 784 return ERR_PTR(-ENODEV); 785 } 786 787 static inline int gpiochip_lock_as_irq(struct gpio_chip *gc, 788 unsigned int offset) 789 { 790 WARN_ON(1); 791 return -EINVAL; 792 } 793 794 static inline void gpiochip_unlock_as_irq(struct gpio_chip *gc, 795 unsigned int offset) 796 { 797 WARN_ON(1); 798 } 799 #endif /* CONFIG_GPIOLIB */ 800 801 #define for_each_gpiochip_node(dev, child) \ 802 device_for_each_child_node(dev, child) \ 803 if (!fwnode_property_present(child, "gpio-controller")) {} else 804 805 static inline unsigned int gpiochip_node_count(struct device *dev) 806 { 807 struct fwnode_handle *child; 808 unsigned int count = 0; 809 810 for_each_gpiochip_node(dev, child) 811 count++; 812 813 return count; 814 } 815 816 static inline struct fwnode_handle *gpiochip_node_get_first(struct device *dev) 817 { 818 struct fwnode_handle *fwnode; 819 820 for_each_gpiochip_node(dev, fwnode) 821 return fwnode; 822 823 return NULL; 824 } 825 826 #endif /* __LINUX_GPIO_DRIVER_H */ 827