1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H 379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H 479a9becdSAlexandre Courbot 5380c7ba3SAndy Shevchenko #include <linux/bits.h> 614250520SLinus Walleij #include <linux/irqchip/chained_irq.h> 714250520SLinus Walleij #include <linux/irqdomain.h> 8380c7ba3SAndy Shevchenko #include <linux/irqhandler.h> 9a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h> 102956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h> 1108a149c4SAndy Shevchenko #include <linux/pinctrl/pinctrl.h> 1285ebb1a6SAndy Shevchenko #include <linux/property.h> 13380c7ba3SAndy Shevchenko #include <linux/spinlock_types.h> 1485ebb1a6SAndy Shevchenko #include <linux/types.h> 1579a9becdSAlexandre Courbot 16380c7ba3SAndy Shevchenko #ifdef CONFIG_GENERIC_MSI_IRQ 1791a29af4SMarc Zyngier #include <asm/msi.h> 18380c7ba3SAndy Shevchenko #endif 1991a29af4SMarc Zyngier 20380c7ba3SAndy Shevchenko struct device; 21380c7ba3SAndy Shevchenko struct irq_chip; 22380c7ba3SAndy Shevchenko struct irq_data; 23d47529b2SPaul Gortmaker struct module; 24380c7ba3SAndy Shevchenko struct of_phandle_args; 25380c7ba3SAndy Shevchenko struct pinctrl_dev; 26380c7ba3SAndy Shevchenko struct seq_file; 2779a9becdSAlexandre Courbot 28fdd61a01SLinus Walleij struct gpio_chip; 29380c7ba3SAndy Shevchenko struct gpio_desc; 30380c7ba3SAndy Shevchenko struct gpio_device; 31380c7ba3SAndy Shevchenko 32380c7ba3SAndy Shevchenko enum gpio_lookup_flags; 33380c7ba3SAndy Shevchenko enum gpiod_flags; 34fdd61a01SLinus Walleij 3591a29af4SMarc Zyngier union gpio_irq_fwspec { 3691a29af4SMarc Zyngier struct irq_fwspec fwspec; 3713e7accbSThomas Gleixner #ifdef CONFIG_GENERIC_MSI_IRQ 3891a29af4SMarc Zyngier msi_alloc_info_t msiinfo; 3991a29af4SMarc Zyngier #endif 4091a29af4SMarc Zyngier }; 4191a29af4SMarc Zyngier 429208b1e7SMatti Vaittinen #define GPIO_LINE_DIRECTION_IN 1 439208b1e7SMatti Vaittinen #define GPIO_LINE_DIRECTION_OUT 0 449208b1e7SMatti Vaittinen 45c44eafd7SThierry Reding /** 46c44eafd7SThierry Reding * struct gpio_irq_chip - GPIO interrupt controller 47c44eafd7SThierry Reding */ 48c44eafd7SThierry Reding struct gpio_irq_chip { 49c44eafd7SThierry Reding /** 50da80ff81SThierry Reding * @chip: 51da80ff81SThierry Reding * 52da80ff81SThierry Reding * GPIO IRQ chip implementation, provided by GPIO driver. 53da80ff81SThierry Reding */ 54da80ff81SThierry Reding struct irq_chip *chip; 55da80ff81SThierry Reding 56da80ff81SThierry Reding /** 57f0fbe7bcSThierry Reding * @domain: 58f0fbe7bcSThierry Reding * 59f0fbe7bcSThierry Reding * Interrupt translation domain; responsible for mapping between GPIO 60f0fbe7bcSThierry Reding * hwirq number and Linux IRQ number. 61f0fbe7bcSThierry Reding */ 62f0fbe7bcSThierry Reding struct irq_domain *domain; 63f0fbe7bcSThierry Reding 64f0fbe7bcSThierry Reding /** 65c44eafd7SThierry Reding * @domain_ops: 66c44eafd7SThierry Reding * 67c44eafd7SThierry Reding * Table of interrupt domain operations for this IRQ chip. 68c44eafd7SThierry Reding */ 69c44eafd7SThierry Reding const struct irq_domain_ops *domain_ops; 70c44eafd7SThierry Reding 71fdd61a01SLinus Walleij #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY 72fdd61a01SLinus Walleij /** 73fdd61a01SLinus Walleij * @fwnode: 74fdd61a01SLinus Walleij * 75fdd61a01SLinus Walleij * Firmware node corresponding to this gpiochip/irqchip, necessary 76fdd61a01SLinus Walleij * for hierarchical irqdomain support. 77fdd61a01SLinus Walleij */ 78fdd61a01SLinus Walleij struct fwnode_handle *fwnode; 79fdd61a01SLinus Walleij 80fdd61a01SLinus Walleij /** 81fdd61a01SLinus Walleij * @parent_domain: 82fdd61a01SLinus Walleij * 83fdd61a01SLinus Walleij * If non-NULL, will be set as the parent of this GPIO interrupt 84fdd61a01SLinus Walleij * controller's IRQ domain to establish a hierarchical interrupt 85fdd61a01SLinus Walleij * domain. The presence of this will activate the hierarchical 86fdd61a01SLinus Walleij * interrupt support. 87fdd61a01SLinus Walleij */ 88fdd61a01SLinus Walleij struct irq_domain *parent_domain; 89fdd61a01SLinus Walleij 90fdd61a01SLinus Walleij /** 91fdd61a01SLinus Walleij * @child_to_parent_hwirq: 92fdd61a01SLinus Walleij * 93fdd61a01SLinus Walleij * This callback translates a child hardware IRQ offset to a parent 94fdd61a01SLinus Walleij * hardware IRQ offset on a hierarchical interrupt chip. The child 95fdd61a01SLinus Walleij * hardware IRQs correspond to the GPIO index 0..ngpio-1 (see the 96fdd61a01SLinus Walleij * ngpio field of struct gpio_chip) and the corresponding parent 97fdd61a01SLinus Walleij * hardware IRQ and type (such as IRQ_TYPE_*) shall be returned by 98fdd61a01SLinus Walleij * the driver. The driver can calculate this from an offset or using 99fdd61a01SLinus Walleij * a lookup table or whatever method is best for this chip. Return 100fdd61a01SLinus Walleij * 0 on successful translation in the driver. 101fdd61a01SLinus Walleij * 102fdd61a01SLinus Walleij * If some ranges of hardware IRQs do not have a corresponding parent 103fdd61a01SLinus Walleij * HWIRQ, return -EINVAL, but also make sure to fill in @valid_mask and 104fdd61a01SLinus Walleij * @need_valid_mask to make these GPIO lines unavailable for 105fdd61a01SLinus Walleij * translation. 106fdd61a01SLinus Walleij */ 107a0b66a73SLinus Walleij int (*child_to_parent_hwirq)(struct gpio_chip *gc, 108fdd61a01SLinus Walleij unsigned int child_hwirq, 109fdd61a01SLinus Walleij unsigned int child_type, 110fdd61a01SLinus Walleij unsigned int *parent_hwirq, 111fdd61a01SLinus Walleij unsigned int *parent_type); 112fdd61a01SLinus Walleij 113fdd61a01SLinus Walleij /** 11424258761SKevin Hao * @populate_parent_alloc_arg : 115fdd61a01SLinus Walleij * 11624258761SKevin Hao * This optional callback allocates and populates the specific struct 11724258761SKevin Hao * for the parent's IRQ domain. If this is not specified, then 118fdd61a01SLinus Walleij * &gpiochip_populate_parent_fwspec_twocell will be used. A four-cell 119fdd61a01SLinus Walleij * variant named &gpiochip_populate_parent_fwspec_fourcell is also 120fdd61a01SLinus Walleij * available. 121fdd61a01SLinus Walleij */ 12291a29af4SMarc Zyngier int (*populate_parent_alloc_arg)(struct gpio_chip *gc, 12391a29af4SMarc Zyngier union gpio_irq_fwspec *fwspec, 124fdd61a01SLinus Walleij unsigned int parent_hwirq, 125fdd61a01SLinus Walleij unsigned int parent_type); 126fdd61a01SLinus Walleij 127fdd61a01SLinus Walleij /** 128fdd61a01SLinus Walleij * @child_offset_to_irq: 129fdd61a01SLinus Walleij * 130fdd61a01SLinus Walleij * This optional callback is used to translate the child's GPIO line 131fdd61a01SLinus Walleij * offset on the GPIO chip to an IRQ number for the GPIO to_irq() 132fdd61a01SLinus Walleij * callback. If this is not specified, then a default callback will be 133fdd61a01SLinus Walleij * provided that returns the line offset. 134fdd61a01SLinus Walleij */ 135a0b66a73SLinus Walleij unsigned int (*child_offset_to_irq)(struct gpio_chip *gc, 136fdd61a01SLinus Walleij unsigned int pin); 137fdd61a01SLinus Walleij 138fdd61a01SLinus Walleij /** 139fdd61a01SLinus Walleij * @child_irq_domain_ops: 140fdd61a01SLinus Walleij * 141fdd61a01SLinus Walleij * The IRQ domain operations that will be used for this GPIO IRQ 142fdd61a01SLinus Walleij * chip. If no operations are provided, then default callbacks will 143fdd61a01SLinus Walleij * be populated to setup the IRQ hierarchy. Some drivers need to 144fdd61a01SLinus Walleij * supply their own translate function. 145fdd61a01SLinus Walleij */ 146fdd61a01SLinus Walleij struct irq_domain_ops child_irq_domain_ops; 147fdd61a01SLinus Walleij #endif 148fdd61a01SLinus Walleij 149c44eafd7SThierry Reding /** 150c7a0aa59SThierry Reding * @handler: 151c7a0aa59SThierry Reding * 152c7a0aa59SThierry Reding * The IRQ handler to use (often a predefined IRQ core function) for 153c7a0aa59SThierry Reding * GPIO IRQs, provided by GPIO driver. 154c7a0aa59SThierry Reding */ 155c7a0aa59SThierry Reding irq_flow_handler_t handler; 156c7a0aa59SThierry Reding 157c7a0aa59SThierry Reding /** 1583634eeb0SThierry Reding * @default_type: 1593634eeb0SThierry Reding * 1603634eeb0SThierry Reding * Default IRQ triggering type applied during GPIO driver 1613634eeb0SThierry Reding * initialization, provided by GPIO driver. 1623634eeb0SThierry Reding */ 1633634eeb0SThierry Reding unsigned int default_type; 1643634eeb0SThierry Reding 1653634eeb0SThierry Reding /** 166ca9df053SThierry Reding * @lock_key: 167ca9df053SThierry Reding * 16802ad0437SRandy Dunlap * Per GPIO IRQ chip lockdep class for IRQ lock. 169ca9df053SThierry Reding */ 170ca9df053SThierry Reding struct lock_class_key *lock_key; 17102ad0437SRandy Dunlap 17202ad0437SRandy Dunlap /** 17302ad0437SRandy Dunlap * @request_key: 17402ad0437SRandy Dunlap * 17502ad0437SRandy Dunlap * Per GPIO IRQ chip lockdep class for IRQ request. 17602ad0437SRandy Dunlap */ 17739c3fd58SAndrew Lunn struct lock_class_key *request_key; 178ca9df053SThierry Reding 179ca9df053SThierry Reding /** 180c44eafd7SThierry Reding * @parent_handler: 181c44eafd7SThierry Reding * 182c44eafd7SThierry Reding * The interrupt handler for the GPIO chip's parent interrupts, may be 183c44eafd7SThierry Reding * NULL if the parent interrupts are nested rather than cascaded. 184c44eafd7SThierry Reding */ 185c44eafd7SThierry Reding irq_flow_handler_t parent_handler; 186c44eafd7SThierry Reding 187c7e1c443SAkira Yokosawa union { 188c44eafd7SThierry Reding /** 189c44eafd7SThierry Reding * @parent_handler_data: 19048ec13d3SJoey Gouly * 191c7e1c443SAkira Yokosawa * If @per_parent_data is false, @parent_handler_data is a 192c7e1c443SAkira Yokosawa * single pointer used as the data associated with every 193c7e1c443SAkira Yokosawa * parent interrupt. 194c7e1c443SAkira Yokosawa */ 195c7e1c443SAkira Yokosawa void *parent_handler_data; 196c7e1c443SAkira Yokosawa 197c7e1c443SAkira Yokosawa /** 198cfe6807dSMarc Zyngier * @parent_handler_data_array: 199c44eafd7SThierry Reding * 20048ec13d3SJoey Gouly * If @per_parent_data is true, @parent_handler_data_array is 20148ec13d3SJoey Gouly * an array of @num_parents pointers, and is used to associate 20248ec13d3SJoey Gouly * different data for each parent. This cannot be NULL if 20348ec13d3SJoey Gouly * @per_parent_data is true. 204c44eafd7SThierry Reding */ 205cfe6807dSMarc Zyngier void **parent_handler_data_array; 206cfe6807dSMarc Zyngier }; 20739e5f096SThierry Reding 20839e5f096SThierry Reding /** 20939e5f096SThierry Reding * @num_parents: 21039e5f096SThierry Reding * 21139e5f096SThierry Reding * The number of interrupt parents of a GPIO chip. 21239e5f096SThierry Reding */ 21339e5f096SThierry Reding unsigned int num_parents; 21439e5f096SThierry Reding 21539e5f096SThierry Reding /** 21639e5f096SThierry Reding * @parents: 21739e5f096SThierry Reding * 21839e5f096SThierry Reding * A list of interrupt parents of a GPIO chip. This is owned by the 21939e5f096SThierry Reding * driver, so the core will only reference this list, not modify it. 22039e5f096SThierry Reding */ 22139e5f096SThierry Reding unsigned int *parents; 222dc6bafeeSThierry Reding 223dc6bafeeSThierry Reding /** 224e0d89728SThierry Reding * @map: 225e0d89728SThierry Reding * 226e0d89728SThierry Reding * A list of interrupt parents for each line of a GPIO chip. 227e0d89728SThierry Reding */ 228e0d89728SThierry Reding unsigned int *map; 229e0d89728SThierry Reding 230e0d89728SThierry Reding /** 23160ed54caSThierry Reding * @threaded: 232dc6bafeeSThierry Reding * 23360ed54caSThierry Reding * True if set the interrupt handling uses nested threads. 234dc6bafeeSThierry Reding */ 23560ed54caSThierry Reding bool threaded; 236dc7b0387SThierry Reding 237dc7b0387SThierry Reding /** 238cfe6807dSMarc Zyngier * @per_parent_data: 239cfe6807dSMarc Zyngier * 240cfe6807dSMarc Zyngier * True if parent_handler_data_array describes a @num_parents 241cfe6807dSMarc Zyngier * sized array to be used as parent data. 242cfe6807dSMarc Zyngier */ 243cfe6807dSMarc Zyngier bool per_parent_data; 244cfe6807dSMarc Zyngier 245cfe6807dSMarc Zyngier /** 2465467801fSShreeya Patel * @initialized: 2475467801fSShreeya Patel * 2485467801fSShreeya Patel * Flag to track GPIO chip irq member's initialization. 2495467801fSShreeya Patel * This flag will make sure GPIO chip irq members are not used 2505467801fSShreeya Patel * before they are initialized. 2515467801fSShreeya Patel */ 2525467801fSShreeya Patel bool initialized; 2535467801fSShreeya Patel 2545467801fSShreeya Patel /** 255*ff7a1790SMichael Walle * @domain_is_allocated_externally: 256*ff7a1790SMichael Walle * 257*ff7a1790SMichael Walle * True it the irq_domain was allocated outside of gpiolib, in which 258*ff7a1790SMichael Walle * case gpiolib won't free the irq_domain itself. 259*ff7a1790SMichael Walle */ 260*ff7a1790SMichael Walle bool domain_is_allocated_externally; 261*ff7a1790SMichael Walle 262*ff7a1790SMichael Walle /** 2639411e3aaSAndy Shevchenko * @init_hw: optional routine to initialize hardware before 2649411e3aaSAndy Shevchenko * an IRQ chip will be added. This is quite useful when 2659411e3aaSAndy Shevchenko * a particular driver wants to clear IRQ related registers 2669411e3aaSAndy Shevchenko * in order to avoid undesired events. 2679411e3aaSAndy Shevchenko */ 268a0b66a73SLinus Walleij int (*init_hw)(struct gpio_chip *gc); 2699411e3aaSAndy Shevchenko 2709411e3aaSAndy Shevchenko /** 2715fbe5b58SLinus Walleij * @init_valid_mask: optional routine to initialize @valid_mask, to be 2725fbe5b58SLinus Walleij * used if not all GPIO lines are valid interrupts. Sometimes some 2735fbe5b58SLinus Walleij * lines just cannot fire interrupts, and this routine, when defined, 2745fbe5b58SLinus Walleij * is passed a bitmap in "valid_mask" and it will have ngpios 2755fbe5b58SLinus Walleij * bits from 0..(ngpios-1) set to "1" as in valid. The callback can 2765fbe5b58SLinus Walleij * then directly set some bits to "0" if they cannot be used for 2775fbe5b58SLinus Walleij * interrupts. 278dc7b0387SThierry Reding */ 279a0b66a73SLinus Walleij void (*init_valid_mask)(struct gpio_chip *gc, 2805fbe5b58SLinus Walleij unsigned long *valid_mask, 2815fbe5b58SLinus Walleij unsigned int ngpios); 282dc7b0387SThierry Reding 283dc7b0387SThierry Reding /** 284dc7b0387SThierry Reding * @valid_mask: 285dc7b0387SThierry Reding * 2862d93018fSRandy Dunlap * If not %NULL, holds bitmask of GPIOs which are valid to be included 287dc7b0387SThierry Reding * in IRQ domain of the chip. 288dc7b0387SThierry Reding */ 289dc7b0387SThierry Reding unsigned long *valid_mask; 2908302cf58SThierry Reding 2918302cf58SThierry Reding /** 2928302cf58SThierry Reding * @first: 2938302cf58SThierry Reding * 2948302cf58SThierry Reding * Required for static IRQ allocation. If set, irq_domain_add_simple() 2958302cf58SThierry Reding * will allocate and map all IRQs during initialization. 2968302cf58SThierry Reding */ 2978302cf58SThierry Reding unsigned int first; 298461c1a7dSHans Verkuil 299461c1a7dSHans Verkuil /** 300461c1a7dSHans Verkuil * @irq_enable: 301461c1a7dSHans Verkuil * 302461c1a7dSHans Verkuil * Store old irq_chip irq_enable callback 303461c1a7dSHans Verkuil */ 304461c1a7dSHans Verkuil void (*irq_enable)(struct irq_data *data); 305461c1a7dSHans Verkuil 306461c1a7dSHans Verkuil /** 307461c1a7dSHans Verkuil * @irq_disable: 308461c1a7dSHans Verkuil * 309461c1a7dSHans Verkuil * Store old irq_chip irq_disable callback 310461c1a7dSHans Verkuil */ 311461c1a7dSHans Verkuil void (*irq_disable)(struct irq_data *data); 312a8173820SMaulik Shah /** 313a8173820SMaulik Shah * @irq_unmask: 314a8173820SMaulik Shah * 315a8173820SMaulik Shah * Store old irq_chip irq_unmask callback 316a8173820SMaulik Shah */ 317a8173820SMaulik Shah void (*irq_unmask)(struct irq_data *data); 318a8173820SMaulik Shah 319a8173820SMaulik Shah /** 320a8173820SMaulik Shah * @irq_mask: 321a8173820SMaulik Shah * 322a8173820SMaulik Shah * Store old irq_chip irq_mask callback 323a8173820SMaulik Shah */ 324a8173820SMaulik Shah void (*irq_mask)(struct irq_data *data); 325c44eafd7SThierry Reding }; 326c44eafd7SThierry Reding 32779a9becdSAlexandre Courbot /** 32879a9becdSAlexandre Courbot * struct gpio_chip - abstract a GPIO controller 329df4878e9SLinus Walleij * @label: a functional name for the GPIO device, such as a part 330df4878e9SLinus Walleij * number or the name of the SoC IP-block implementing it. 331ff2b1359SLinus Walleij * @gpiodev: the internal state holder, opaque struct 33258383c78SLinus Walleij * @parent: optional parent device providing the GPIOs 333990f6756SBartosz Golaszewski * @fwnode: optional fwnode providing this controller's properties 33479a9becdSAlexandre Courbot * @owner: helps prevent removal of modules exporting active GPIOs 33579a9becdSAlexandre Courbot * @request: optional hook for chip-specific activation, such as 33679a9becdSAlexandre Courbot * enabling module power and clock; may sleep 33779a9becdSAlexandre Courbot * @free: optional hook for chip-specific deactivation, such as 33879a9becdSAlexandre Courbot * disabling module power and clock; may sleep 33979a9becdSAlexandre Courbot * @get_direction: returns direction for signal "offset", 0=out, 1=in, 34036b52154SDouglas Anderson * (same as GPIO_LINE_DIRECTION_OUT / GPIO_LINE_DIRECTION_IN), 34136b52154SDouglas Anderson * or negative error. It is recommended to always implement this 34236b52154SDouglas Anderson * function, even on input-only or output-only gpio chips. 34379a9becdSAlexandre Courbot * @direction_input: configures signal "offset" as input, or returns error 344e48d194dSLinus Walleij * This can be omitted on input-only or output-only gpio chips. 34579a9becdSAlexandre Courbot * @direction_output: configures signal "offset" as output, or returns error 346e48d194dSLinus Walleij * This can be omitted on input-only or output-only gpio chips. 34760befd2eSVladimir Zapolskiy * @get: returns value for signal "offset", 0=low, 1=high, or negative error 348eec1d566SLukas Wunner * @get_multiple: reads values for multiple signals defined by "mask" and 349eec1d566SLukas Wunner * stores them in "bits", returns 0 on success or negative error 35079a9becdSAlexandre Courbot * @set: assigns output value for signal "offset" 3515f424243SRojhalat Ibrahim * @set_multiple: assigns output values for multiple signals defined by "mask" 3522956b5d9SMika Westerberg * @set_config: optional hook for all kinds of settings. Uses the same 3532956b5d9SMika Westerberg * packed config format as generic pinconf. 3549a7dcaefSAndy Shevchenko * @to_irq: optional hook supporting non-static gpiod_to_irq() mappings; 35579a9becdSAlexandre Courbot * implementation may not sleep 35679a9becdSAlexandre Courbot * @dbg_show: optional routine to show contents in debugfs; default code 35779a9becdSAlexandre Courbot * will be used when this is omitted, but custom code can show extra 35879a9becdSAlexandre Courbot * state (such as pullup/pulldown configuration). 359f99d479bSGeert Uytterhoeven * @init_valid_mask: optional routine to initialize @valid_mask, to be used if 360f99d479bSGeert Uytterhoeven * not all GPIOs are valid. 361b056ca1cSAndy Shevchenko * @add_pin_ranges: optional routine to initialize pin ranges, to be used when 362b056ca1cSAndy Shevchenko * requires special mapping of the pins that provides GPIO functionality. 363b056ca1cSAndy Shevchenko * It is called after adding GPIO chip and before adding IRQ chip. 36442112dd7SDipen Patel * @en_hw_timestamp: Dependent on GPIO chip, an optional routine to 36542112dd7SDipen Patel * enable hardware timestamp. 36642112dd7SDipen Patel * @dis_hw_timestamp: Dependent on GPIO chip, an optional routine to 36742112dd7SDipen Patel * disable hardware timestamp. 368af6c235dSLinus Walleij * @base: identifies the first GPIO number handled by this chip; 369af6c235dSLinus Walleij * or, if negative during registration, requests dynamic ID allocation. 370af6c235dSLinus Walleij * DEPRECATION: providing anything non-negative and nailing the base 37130bb6fb3SGeert Uytterhoeven * offset of GPIO chips is deprecated. Please pass -1 as base to 372af6c235dSLinus Walleij * let gpiolib select the chip base in all possible cases. We want to 373af6c235dSLinus Walleij * get rid of the static GPIO number space in the long run. 37479a9becdSAlexandre Courbot * @ngpio: the number of GPIOs handled by this controller; the last GPIO 37579a9becdSAlexandre Courbot * handled is (base + ngpio - 1). 3764e804c39SSergio Paracuellos * @offset: when multiple gpio chips belong to the same device this 3774e804c39SSergio Paracuellos * can be used as offset within the device so friendly names can 3784e804c39SSergio Paracuellos * be properly assigned. 37979a9becdSAlexandre Courbot * @names: if set, must be an array of strings to use as alternative 38079a9becdSAlexandre Courbot * names for the GPIOs in this chip. Any entry in the array 38179a9becdSAlexandre Courbot * may be NULL if there is no alias for the GPIO, however the 38279a9becdSAlexandre Courbot * array must be @ngpio entries long. A name can include a single printk 38379a9becdSAlexandre Courbot * format specifier for an unsigned int. It is substituted by the actual 38479a9becdSAlexandre Courbot * number of the gpio. 3859fb1f39eSLinus Walleij * @can_sleep: flag must be set iff get()/set() methods sleep, as they 3861c8732bbSLinus Walleij * must while accessing GPIO expander chips over I2C or SPI. This 3871c8732bbSLinus Walleij * implies that if the chip supports IRQs, these IRQs need to be threaded 3881c8732bbSLinus Walleij * as the chip access may sleep when e.g. reading out the IRQ status 3891c8732bbSLinus Walleij * registers. 3900f4630f3SLinus Walleij * @read_reg: reader function for generic GPIO 3910f4630f3SLinus Walleij * @write_reg: writer function for generic GPIO 39224efd94bSLinus Walleij * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing 39324efd94bSLinus Walleij * line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the 39424efd94bSLinus Walleij * generic GPIO core. It is for internal housekeeping only. 3950f4630f3SLinus Walleij * @reg_dat: data (in) register for generic GPIO 3960f4630f3SLinus Walleij * @reg_set: output set register (out=high) for generic GPIO 39708bcd3edSAnthony Best * @reg_clr: output clear register (out=low) for generic GPIO 398f69e00bdSLinus Walleij * @reg_dir_out: direction out setting register for generic GPIO 399f69e00bdSLinus Walleij * @reg_dir_in: direction in setting register for generic GPIO 400f69e00bdSLinus Walleij * @bgpio_dir_unreadable: indicates that the direction register(s) cannot 401f69e00bdSLinus Walleij * be read and we need to rely on out internal state tracking. 4020f4630f3SLinus Walleij * @bgpio_bits: number of register bits used for a generic GPIO i.e. 4030f4630f3SLinus Walleij * <register width> * 8 4040f4630f3SLinus Walleij * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep 4050f4630f3SLinus Walleij * shadowed and real data registers writes together. 4060f4630f3SLinus Walleij * @bgpio_data: shadowed data register for generic GPIO to clear/set bits 4070f4630f3SLinus Walleij * safely. 4080f4630f3SLinus Walleij * @bgpio_dir: shadowed direction register for generic GPIO to clear/set 409f69e00bdSLinus Walleij * direction safely. A "1" in this word means the line is set as 410f69e00bdSLinus Walleij * output. 41179a9becdSAlexandre Courbot * 41279a9becdSAlexandre Courbot * A gpio_chip can help platforms abstract various sources of GPIOs so 4132d93018fSRandy Dunlap * they can all be accessed through a common programming interface. 41479a9becdSAlexandre Courbot * Example sources would be SOC controllers, FPGAs, multifunction 41579a9becdSAlexandre Courbot * chips, dedicated GPIO expanders, and so on. 41679a9becdSAlexandre Courbot * 41779a9becdSAlexandre Courbot * Each chip controls a number of signals, identified in method calls 41879a9becdSAlexandre Courbot * by "offset" values in the range 0..(@ngpio - 1). When those signals 41979a9becdSAlexandre Courbot * are referenced through calls like gpio_get_value(gpio), the offset 42079a9becdSAlexandre Courbot * is calculated by subtracting @base from the gpio number. 42179a9becdSAlexandre Courbot */ 42279a9becdSAlexandre Courbot struct gpio_chip { 42379a9becdSAlexandre Courbot const char *label; 424ff2b1359SLinus Walleij struct gpio_device *gpiodev; 42558383c78SLinus Walleij struct device *parent; 426990f6756SBartosz Golaszewski struct fwnode_handle *fwnode; 42779a9becdSAlexandre Courbot struct module *owner; 42879a9becdSAlexandre Courbot 429a0b66a73SLinus Walleij int (*request)(struct gpio_chip *gc, 4308d091012SDouglas Anderson unsigned int offset); 431a0b66a73SLinus Walleij void (*free)(struct gpio_chip *gc, 4328d091012SDouglas Anderson unsigned int offset); 433a0b66a73SLinus Walleij int (*get_direction)(struct gpio_chip *gc, 4348d091012SDouglas Anderson unsigned int offset); 435a0b66a73SLinus Walleij int (*direction_input)(struct gpio_chip *gc, 4368d091012SDouglas Anderson unsigned int offset); 437a0b66a73SLinus Walleij int (*direction_output)(struct gpio_chip *gc, 4388d091012SDouglas Anderson unsigned int offset, int value); 439a0b66a73SLinus Walleij int (*get)(struct gpio_chip *gc, 4408d091012SDouglas Anderson unsigned int offset); 441a0b66a73SLinus Walleij int (*get_multiple)(struct gpio_chip *gc, 442eec1d566SLukas Wunner unsigned long *mask, 443eec1d566SLukas Wunner unsigned long *bits); 444a0b66a73SLinus Walleij void (*set)(struct gpio_chip *gc, 4458d091012SDouglas Anderson unsigned int offset, int value); 446a0b66a73SLinus Walleij void (*set_multiple)(struct gpio_chip *gc, 4475f424243SRojhalat Ibrahim unsigned long *mask, 4485f424243SRojhalat Ibrahim unsigned long *bits); 449a0b66a73SLinus Walleij int (*set_config)(struct gpio_chip *gc, 4508d091012SDouglas Anderson unsigned int offset, 4512956b5d9SMika Westerberg unsigned long config); 452a0b66a73SLinus Walleij int (*to_irq)(struct gpio_chip *gc, 4538d091012SDouglas Anderson unsigned int offset); 45479a9becdSAlexandre Courbot 45579a9becdSAlexandre Courbot void (*dbg_show)(struct seq_file *s, 456a0b66a73SLinus Walleij struct gpio_chip *gc); 457f8ec92a9SRicardo Ribalda Delgado 458a0b66a73SLinus Walleij int (*init_valid_mask)(struct gpio_chip *gc, 459c9fc5affSLinus Walleij unsigned long *valid_mask, 460c9fc5affSLinus Walleij unsigned int ngpios); 461f8ec92a9SRicardo Ribalda Delgado 462a0b66a73SLinus Walleij int (*add_pin_ranges)(struct gpio_chip *gc); 463b056ca1cSAndy Shevchenko 46442112dd7SDipen Patel int (*en_hw_timestamp)(struct gpio_chip *gc, 46542112dd7SDipen Patel u32 offset, 46642112dd7SDipen Patel unsigned long flags); 46742112dd7SDipen Patel int (*dis_hw_timestamp)(struct gpio_chip *gc, 46842112dd7SDipen Patel u32 offset, 46942112dd7SDipen Patel unsigned long flags); 47079a9becdSAlexandre Courbot int base; 47179a9becdSAlexandre Courbot u16 ngpio; 4724e804c39SSergio Paracuellos u16 offset; 47379a9becdSAlexandre Courbot const char *const *names; 4749fb1f39eSLinus Walleij bool can_sleep; 47579a9becdSAlexandre Courbot 4760f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC) 4770f4630f3SLinus Walleij unsigned long (*read_reg)(void __iomem *reg); 4780f4630f3SLinus Walleij void (*write_reg)(void __iomem *reg, unsigned long data); 47924efd94bSLinus Walleij bool be_bits; 4800f4630f3SLinus Walleij void __iomem *reg_dat; 4810f4630f3SLinus Walleij void __iomem *reg_set; 4820f4630f3SLinus Walleij void __iomem *reg_clr; 483f69e00bdSLinus Walleij void __iomem *reg_dir_out; 484f69e00bdSLinus Walleij void __iomem *reg_dir_in; 485f69e00bdSLinus Walleij bool bgpio_dir_unreadable; 4860f4630f3SLinus Walleij int bgpio_bits; 4873c938cc5SSchspa Shi raw_spinlock_t bgpio_lock; 4880f4630f3SLinus Walleij unsigned long bgpio_data; 4890f4630f3SLinus Walleij unsigned long bgpio_dir; 490f310f2efSEnrico Weigelt #endif /* CONFIG_GPIO_GENERIC */ 4910f4630f3SLinus Walleij 49214250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP 49314250520SLinus Walleij /* 4947d75a871SPaul Bolle * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib 49514250520SLinus Walleij * to handle IRQs for most practical cases. 49614250520SLinus Walleij */ 497c44eafd7SThierry Reding 498c44eafd7SThierry Reding /** 499c44eafd7SThierry Reding * @irq: 500c44eafd7SThierry Reding * 501c44eafd7SThierry Reding * Integrates interrupt chip functionality with the GPIO chip. Can be 502c44eafd7SThierry Reding * used to handle IRQs for most practical cases. 503c44eafd7SThierry Reding */ 504c44eafd7SThierry Reding struct gpio_irq_chip irq; 505f310f2efSEnrico Weigelt #endif /* CONFIG_GPIOLIB_IRQCHIP */ 50614250520SLinus Walleij 507726cb3baSStephen Boyd /** 508726cb3baSStephen Boyd * @valid_mask: 509726cb3baSStephen Boyd * 5102d93018fSRandy Dunlap * If not %NULL, holds bitmask of GPIOs which are valid to be used 511726cb3baSStephen Boyd * from the chip. 512726cb3baSStephen Boyd */ 513726cb3baSStephen Boyd unsigned long *valid_mask; 514726cb3baSStephen Boyd 51579a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO) 51679a9becdSAlexandre Courbot /* 5172d93018fSRandy Dunlap * If CONFIG_OF_GPIO is enabled, then all GPIO controllers described in 5182d93018fSRandy Dunlap * the device tree automatically may have an OF translation 51979a9becdSAlexandre Courbot */ 52067049c50SThierry Reding 52167049c50SThierry Reding /** 52267049c50SThierry Reding * @of_gpio_n_cells: 52367049c50SThierry Reding * 52467049c50SThierry Reding * Number of cells used to form the GPIO specifier. 52567049c50SThierry Reding */ 526e3b445d7SThierry Reding unsigned int of_gpio_n_cells; 52767049c50SThierry Reding 52867049c50SThierry Reding /** 52967049c50SThierry Reding * @of_xlate: 53067049c50SThierry Reding * 53167049c50SThierry Reding * Callback to translate a device tree GPIO specifier into a chip- 53267049c50SThierry Reding * relative GPIO number and flags. 53367049c50SThierry Reding */ 53479a9becdSAlexandre Courbot int (*of_xlate)(struct gpio_chip *gc, 53579a9becdSAlexandre Courbot const struct of_phandle_args *gpiospec, u32 *flags); 536f310f2efSEnrico Weigelt #endif /* CONFIG_OF_GPIO */ 53779a9becdSAlexandre Courbot }; 53879a9becdSAlexandre Courbot 539a0b66a73SLinus Walleij extern const char *gpiochip_is_requested(struct gpio_chip *gc, 5408d091012SDouglas Anderson unsigned int offset); 54179a9becdSAlexandre Courbot 542b3337eb2SAndy Shevchenko /** 543b3337eb2SAndy Shevchenko * for_each_requested_gpio_in_range - iterates over requested GPIOs in a given range 544b3337eb2SAndy Shevchenko * @chip: the chip to query 545b3337eb2SAndy Shevchenko * @i: loop variable 546b3337eb2SAndy Shevchenko * @base: first GPIO in the range 547b3337eb2SAndy Shevchenko * @size: amount of GPIOs to check starting from @base 548b3337eb2SAndy Shevchenko * @label: label of current GPIO 549b3337eb2SAndy Shevchenko */ 550b3337eb2SAndy Shevchenko #define for_each_requested_gpio_in_range(chip, i, base, size, label) \ 551b3337eb2SAndy Shevchenko for (i = 0; i < size; i++) \ 552b3337eb2SAndy Shevchenko if ((label = gpiochip_is_requested(chip, base + i)) == NULL) {} else 553b3337eb2SAndy Shevchenko 554b3337eb2SAndy Shevchenko /* Iterates over all requested GPIO of the given @chip */ 555b3337eb2SAndy Shevchenko #define for_each_requested_gpio(chip, i, label) \ 556b3337eb2SAndy Shevchenko for_each_requested_gpio_in_range(chip, i, 0, chip->ngpio, label) 557b3337eb2SAndy Shevchenko 55879a9becdSAlexandre Courbot /* add/remove chips */ 559a0b66a73SLinus Walleij extern int gpiochip_add_data_with_key(struct gpio_chip *gc, void *data, 56039c3fd58SAndrew Lunn struct lock_class_key *lock_key, 56139c3fd58SAndrew Lunn struct lock_class_key *request_key); 562959bc7b2SThierry Reding 563959bc7b2SThierry Reding /** 564959bc7b2SThierry Reding * gpiochip_add_data() - register a gpio_chip 5658fc3ed3aSColton Lewis * @gc: the chip to register, with gc->base initialized 566959bc7b2SThierry Reding * @data: driver-private data associated with this chip 567959bc7b2SThierry Reding * 568959bc7b2SThierry Reding * Context: potentially before irqs will work 569959bc7b2SThierry Reding * 570959bc7b2SThierry Reding * When gpiochip_add_data() is called very early during boot, so that GPIOs 5718fc3ed3aSColton Lewis * can be freely used, the gc->parent device must be registered before 572959bc7b2SThierry Reding * the gpio framework's arch_initcall(). Otherwise sysfs initialization 573959bc7b2SThierry Reding * for GPIOs will fail rudely. 574959bc7b2SThierry Reding * 575959bc7b2SThierry Reding * gpiochip_add_data() must only be called after gpiolib initialization, 5762d93018fSRandy Dunlap * i.e. after core_initcall(). 577959bc7b2SThierry Reding * 5788fc3ed3aSColton Lewis * If gc->base is negative, this requests dynamic assignment of 579959bc7b2SThierry Reding * a range of valid GPIOs. 580959bc7b2SThierry Reding * 581959bc7b2SThierry Reding * Returns: 582959bc7b2SThierry Reding * A negative errno if the chip can't be registered, such as because the 5838fc3ed3aSColton Lewis * gc->base is invalid or already associated with a different chip. 584959bc7b2SThierry Reding * Otherwise it returns zero as a success code. 585959bc7b2SThierry Reding */ 586959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP 587a0b66a73SLinus Walleij #define gpiochip_add_data(gc, data) ({ \ 58839c3fd58SAndrew Lunn static struct lock_class_key lock_key; \ 58939c3fd58SAndrew Lunn static struct lock_class_key request_key; \ 590a0b66a73SLinus Walleij gpiochip_add_data_with_key(gc, data, &lock_key, \ 59139c3fd58SAndrew Lunn &request_key); \ 592959bc7b2SThierry Reding }) 5935f402bb1SAhmad Fatoum #define devm_gpiochip_add_data(dev, gc, data) ({ \ 5945f402bb1SAhmad Fatoum static struct lock_class_key lock_key; \ 5955f402bb1SAhmad Fatoum static struct lock_class_key request_key; \ 5965f402bb1SAhmad Fatoum devm_gpiochip_add_data_with_key(dev, gc, data, &lock_key, \ 5975f402bb1SAhmad Fatoum &request_key); \ 5985f402bb1SAhmad Fatoum }) 599959bc7b2SThierry Reding #else 600a0b66a73SLinus Walleij #define gpiochip_add_data(gc, data) gpiochip_add_data_with_key(gc, data, NULL, NULL) 6015f402bb1SAhmad Fatoum #define devm_gpiochip_add_data(dev, gc, data) \ 6025f402bb1SAhmad Fatoum devm_gpiochip_add_data_with_key(dev, gc, data, NULL, NULL) 603f310f2efSEnrico Weigelt #endif /* CONFIG_LOCKDEP */ 604959bc7b2SThierry Reding 605a0b66a73SLinus Walleij static inline int gpiochip_add(struct gpio_chip *gc) 606b08ea35aSLinus Walleij { 607a0b66a73SLinus Walleij return gpiochip_add_data(gc, NULL); 608b08ea35aSLinus Walleij } 609a0b66a73SLinus Walleij extern void gpiochip_remove(struct gpio_chip *gc); 6105f402bb1SAhmad Fatoum extern int devm_gpiochip_add_data_with_key(struct device *dev, struct gpio_chip *gc, void *data, 6115f402bb1SAhmad Fatoum struct lock_class_key *lock_key, 6125f402bb1SAhmad Fatoum struct lock_class_key *request_key); 6130cf3292cSLaxman Dewangan 61479a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data, 615a0b66a73SLinus Walleij int (*match)(struct gpio_chip *gc, void *data)); 61679a9becdSAlexandre Courbot 617a0b66a73SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *gc, unsigned int offset); 618a0b66a73SLinus Walleij int gpiochip_reqres_irq(struct gpio_chip *gc, unsigned int offset); 619a0b66a73SLinus Walleij void gpiochip_relres_irq(struct gpio_chip *gc, unsigned int offset); 620a0b66a73SLinus Walleij void gpiochip_disable_irq(struct gpio_chip *gc, unsigned int offset); 621a0b66a73SLinus Walleij void gpiochip_enable_irq(struct gpio_chip *gc, unsigned int offset); 62279a9becdSAlexandre Courbot 623704f0875SMarc Zyngier /* irq_data versions of the above */ 624704f0875SMarc Zyngier int gpiochip_irq_reqres(struct irq_data *data); 625704f0875SMarc Zyngier void gpiochip_irq_relres(struct irq_data *data); 626704f0875SMarc Zyngier 62736b78aaeSMarc Zyngier /* Paste this in your irq_chip structure */ 62836b78aaeSMarc Zyngier #define GPIOCHIP_IRQ_RESOURCE_HELPERS \ 62936b78aaeSMarc Zyngier .irq_request_resources = gpiochip_irq_reqres, \ 63036b78aaeSMarc Zyngier .irq_release_resources = gpiochip_irq_relres 63136b78aaeSMarc Zyngier 63236b78aaeSMarc Zyngier static inline void gpio_irq_chip_set_chip(struct gpio_irq_chip *girq, 63336b78aaeSMarc Zyngier const struct irq_chip *chip) 63436b78aaeSMarc Zyngier { 63536b78aaeSMarc Zyngier /* Yes, dropping const is ugly, but it isn't like we have a choice */ 63636b78aaeSMarc Zyngier girq->chip = (struct irq_chip *)chip; 63736b78aaeSMarc Zyngier } 63836b78aaeSMarc Zyngier 639143b65d6SLinus Walleij /* Line status inquiry for drivers */ 640a0b66a73SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *gc, unsigned int offset); 641a0b66a73SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *gc, unsigned int offset); 642143b65d6SLinus Walleij 64305f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */ 644a0b66a73SLinus Walleij bool gpiochip_line_is_persistent(struct gpio_chip *gc, unsigned int offset); 645a0b66a73SLinus Walleij bool gpiochip_line_is_valid(const struct gpio_chip *gc, unsigned int offset); 64605f479bfSCharles Keepax 647b08ea35aSLinus Walleij /* get driver data */ 648a0b66a73SLinus Walleij void *gpiochip_get_data(struct gpio_chip *gc); 649b08ea35aSLinus Walleij 6500f4630f3SLinus Walleij struct bgpio_pdata { 6510f4630f3SLinus Walleij const char *label; 6520f4630f3SLinus Walleij int base; 6530f4630f3SLinus Walleij int ngpio; 6540f4630f3SLinus Walleij }; 6550f4630f3SLinus Walleij 656fdd61a01SLinus Walleij #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY 657fdd61a01SLinus Walleij 65891a29af4SMarc Zyngier int gpiochip_populate_parent_fwspec_twocell(struct gpio_chip *gc, 65991a29af4SMarc Zyngier union gpio_irq_fwspec *gfwspec, 660fdd61a01SLinus Walleij unsigned int parent_hwirq, 661fdd61a01SLinus Walleij unsigned int parent_type); 66291a29af4SMarc Zyngier int gpiochip_populate_parent_fwspec_fourcell(struct gpio_chip *gc, 66391a29af4SMarc Zyngier union gpio_irq_fwspec *gfwspec, 664fdd61a01SLinus Walleij unsigned int parent_hwirq, 665fdd61a01SLinus Walleij unsigned int parent_type); 666fdd61a01SLinus Walleij 667fdd61a01SLinus Walleij #endif /* CONFIG_IRQ_DOMAIN_HIERARCHY */ 668fdd61a01SLinus Walleij 6690f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev, 6700f4630f3SLinus Walleij unsigned long sz, void __iomem *dat, void __iomem *set, 6710f4630f3SLinus Walleij void __iomem *clr, void __iomem *dirout, void __iomem *dirin, 6720f4630f3SLinus Walleij unsigned long flags); 6730f4630f3SLinus Walleij 6740f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN BIT(0) 6750f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET BIT(1) /* reg_set is unreadable */ 6760f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR BIT(2) /* reg_dir is unreadable */ 6770f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER BIT(3) 6780f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET BIT(4) /* reg_set stores output value */ 6790f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT BIT(5) /* only input */ 680d19d2de6SChuanhong Guo #define BGPIOF_NO_SET_ON_INPUT BIT(6) 6810f4630f3SLinus Walleij 6821b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq, 6831b95b4ebSThierry Reding irq_hw_number_t hwirq); 6841b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq); 6851b95b4ebSThierry Reding 686ef74f70eSBrian Masney int gpiochip_irq_domain_activate(struct irq_domain *domain, 687ef74f70eSBrian Masney struct irq_data *data, bool reserve); 688ef74f70eSBrian Masney void gpiochip_irq_domain_deactivate(struct irq_domain *domain, 689ef74f70eSBrian Masney struct irq_data *data); 690ef74f70eSBrian Masney 691a0b66a73SLinus Walleij bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gc, 69264ff2c8eSStephen Boyd unsigned int offset); 69364ff2c8eSStephen Boyd 6949c7d2469SÁlvaro Fernández Rojas #ifdef CONFIG_GPIOLIB_IRQCHIP 6956a45b0e2SMichael Walle int gpiochip_irqchip_add_domain(struct gpio_chip *gc, 6966a45b0e2SMichael Walle struct irq_domain *domain); 6979c7d2469SÁlvaro Fernández Rojas #else 698380c7ba3SAndy Shevchenko 699380c7ba3SAndy Shevchenko #include <asm/bug.h> 700380c7ba3SAndy Shevchenko #include <asm/errno.h> 701380c7ba3SAndy Shevchenko 7029c7d2469SÁlvaro Fernández Rojas static inline int gpiochip_irqchip_add_domain(struct gpio_chip *gc, 7039c7d2469SÁlvaro Fernández Rojas struct irq_domain *domain) 7049c7d2469SÁlvaro Fernández Rojas { 7059c7d2469SÁlvaro Fernández Rojas WARN_ON(1); 7069c7d2469SÁlvaro Fernández Rojas return -EINVAL; 7079c7d2469SÁlvaro Fernández Rojas } 7089c7d2469SÁlvaro Fernández Rojas #endif 7096a45b0e2SMichael Walle 7108d091012SDouglas Anderson int gpiochip_generic_request(struct gpio_chip *gc, unsigned int offset); 7118d091012SDouglas Anderson void gpiochip_generic_free(struct gpio_chip *gc, unsigned int offset); 7128d091012SDouglas Anderson int gpiochip_generic_config(struct gpio_chip *gc, unsigned int offset, 7132956b5d9SMika Westerberg unsigned long config); 714c771c2f4SJonas Gorski 715964cb341SLinus Walleij /** 716964cb341SLinus Walleij * struct gpio_pin_range - pin range controlled by a gpio chip 717950d55f5SThierry Reding * @node: list for maintaining set of pin ranges, used internally 718964cb341SLinus Walleij * @pctldev: pinctrl device which handles corresponding pins 719964cb341SLinus Walleij * @range: actual range of pins controlled by a gpio controller 720964cb341SLinus Walleij */ 721964cb341SLinus Walleij struct gpio_pin_range { 722964cb341SLinus Walleij struct list_head node; 723964cb341SLinus Walleij struct pinctrl_dev *pctldev; 724964cb341SLinus Walleij struct pinctrl_gpio_range range; 725964cb341SLinus Walleij }; 726964cb341SLinus Walleij 7279091373aSMasahiro Yamada #ifdef CONFIG_PINCTRL 7289091373aSMasahiro Yamada 729a0b66a73SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name, 730964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 731964cb341SLinus Walleij unsigned int npins); 732a0b66a73SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *gc, 733964cb341SLinus Walleij struct pinctrl_dev *pctldev, 734964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group); 735a0b66a73SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *gc); 736964cb341SLinus Walleij 737f310f2efSEnrico Weigelt #else /* ! CONFIG_PINCTRL */ 738964cb341SLinus Walleij 739964cb341SLinus Walleij static inline int 740a0b66a73SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *gc, const char *pinctl_name, 741964cb341SLinus Walleij unsigned int gpio_offset, unsigned int pin_offset, 742964cb341SLinus Walleij unsigned int npins) 743964cb341SLinus Walleij { 744964cb341SLinus Walleij return 0; 745964cb341SLinus Walleij } 746964cb341SLinus Walleij static inline int 747a0b66a73SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *gc, 748964cb341SLinus Walleij struct pinctrl_dev *pctldev, 749964cb341SLinus Walleij unsigned int gpio_offset, const char *pin_group) 750964cb341SLinus Walleij { 751964cb341SLinus Walleij return 0; 752964cb341SLinus Walleij } 753964cb341SLinus Walleij 754964cb341SLinus Walleij static inline void 755a0b66a73SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *gc) 756964cb341SLinus Walleij { 757964cb341SLinus Walleij } 758964cb341SLinus Walleij 759964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */ 760964cb341SLinus Walleij 761a0b66a73SLinus Walleij struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *gc, 76206863620SBartosz Golaszewski unsigned int hwnum, 76321abf103SLinus Walleij const char *label, 7645923ea6cSLinus Walleij enum gpio_lookup_flags lflags, 7655923ea6cSLinus Walleij enum gpiod_flags dflags); 766f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc); 767f7d4ad98SGuenter Roeck 768ae0755b5SLinus Walleij #ifdef CONFIG_GPIOLIB 769ae0755b5SLinus Walleij 770c7663fa2SYueHaibing /* lock/unlock as IRQ */ 771a0b66a73SLinus Walleij int gpiochip_lock_as_irq(struct gpio_chip *gc, unsigned int offset); 772a0b66a73SLinus Walleij void gpiochip_unlock_as_irq(struct gpio_chip *gc, unsigned int offset); 773c7663fa2SYueHaibing 7749091373aSMasahiro Yamada 7759091373aSMasahiro Yamada struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc); 7769091373aSMasahiro Yamada 777bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */ 778bb1e88ccSAlexandre Courbot 779380c7ba3SAndy Shevchenko #include <linux/err.h> 780380c7ba3SAndy Shevchenko 781380c7ba3SAndy Shevchenko #include <asm/bug.h> 782380c7ba3SAndy Shevchenko 783bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc) 784bb1e88ccSAlexandre Courbot { 785bb1e88ccSAlexandre Courbot /* GPIO can never have been requested */ 786bb1e88ccSAlexandre Courbot WARN_ON(1); 787bb1e88ccSAlexandre Courbot return ERR_PTR(-ENODEV); 788bb1e88ccSAlexandre Courbot } 789bb1e88ccSAlexandre Courbot 790a0b66a73SLinus Walleij static inline int gpiochip_lock_as_irq(struct gpio_chip *gc, 791c7663fa2SYueHaibing unsigned int offset) 792c7663fa2SYueHaibing { 793c7663fa2SYueHaibing WARN_ON(1); 794c7663fa2SYueHaibing return -EINVAL; 795c7663fa2SYueHaibing } 796c7663fa2SYueHaibing 797a0b66a73SLinus Walleij static inline void gpiochip_unlock_as_irq(struct gpio_chip *gc, 798c7663fa2SYueHaibing unsigned int offset) 799c7663fa2SYueHaibing { 800c7663fa2SYueHaibing WARN_ON(1); 801c7663fa2SYueHaibing } 802bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */ 803bb1e88ccSAlexandre Courbot 80485ebb1a6SAndy Shevchenko #define for_each_gpiochip_node(dev, child) \ 80585ebb1a6SAndy Shevchenko device_for_each_child_node(dev, child) \ 80685ebb1a6SAndy Shevchenko if (!fwnode_property_present(child, "gpio-controller")) {} else 80785ebb1a6SAndy Shevchenko 8080b19dde9SAndy Shevchenko static inline unsigned int gpiochip_node_count(struct device *dev) 8090b19dde9SAndy Shevchenko { 8100b19dde9SAndy Shevchenko struct fwnode_handle *child; 8110b19dde9SAndy Shevchenko unsigned int count = 0; 8120b19dde9SAndy Shevchenko 8130b19dde9SAndy Shevchenko for_each_gpiochip_node(dev, child) 8140b19dde9SAndy Shevchenko count++; 8150b19dde9SAndy Shevchenko 8160b19dde9SAndy Shevchenko return count; 8170b19dde9SAndy Shevchenko } 8180b19dde9SAndy Shevchenko 819af47d803SAndy Shevchenko static inline struct fwnode_handle *gpiochip_node_get_first(struct device *dev) 820af47d803SAndy Shevchenko { 821af47d803SAndy Shevchenko struct fwnode_handle *fwnode; 822af47d803SAndy Shevchenko 823af47d803SAndy Shevchenko for_each_gpiochip_node(dev, fwnode) 824af47d803SAndy Shevchenko return fwnode; 825af47d803SAndy Shevchenko 826af47d803SAndy Shevchenko return NULL; 827af47d803SAndy Shevchenko } 828af47d803SAndy Shevchenko 8299091373aSMasahiro Yamada #endif /* __LINUX_GPIO_DRIVER_H */ 830