xref: /openbmc/linux/include/linux/gpio/driver.h (revision f99d479b)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
479a9becdSAlexandre Courbot 
5ff2b1359SLinus Walleij #include <linux/device.h>
679a9becdSAlexandre Courbot #include <linux/types.h>
714250520SLinus Walleij #include <linux/irq.h>
814250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
914250520SLinus Walleij #include <linux/irqdomain.h>
10a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
11964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
122956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1379a9becdSAlexandre Courbot 
1479a9becdSAlexandre Courbot struct gpio_desc;
15c9a9972bSAlexandre Courbot struct of_phandle_args;
16c9a9972bSAlexandre Courbot struct device_node;
17f3ed0b66SStephen Rothwell struct seq_file;
18ff2b1359SLinus Walleij struct gpio_device;
19d47529b2SPaul Gortmaker struct module;
2021abf103SLinus Walleij enum gpiod_flags;
215923ea6cSLinus Walleij enum gpio_lookup_flags;
2279a9becdSAlexandre Courbot 
23bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB
24bb1e88ccSAlexandre Courbot 
25c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP
26c44eafd7SThierry Reding /**
27c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
28c44eafd7SThierry Reding  */
29c44eafd7SThierry Reding struct gpio_irq_chip {
30c44eafd7SThierry Reding 	/**
31da80ff81SThierry Reding 	 * @chip:
32da80ff81SThierry Reding 	 *
33da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
34da80ff81SThierry Reding 	 */
35da80ff81SThierry Reding 	struct irq_chip *chip;
36da80ff81SThierry Reding 
37da80ff81SThierry Reding 	/**
38f0fbe7bcSThierry Reding 	 * @domain:
39f0fbe7bcSThierry Reding 	 *
40f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
41f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
42f0fbe7bcSThierry Reding 	 */
43f0fbe7bcSThierry Reding 	struct irq_domain *domain;
44f0fbe7bcSThierry Reding 
45f0fbe7bcSThierry Reding 	/**
46c44eafd7SThierry Reding 	 * @domain_ops:
47c44eafd7SThierry Reding 	 *
48c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
49c44eafd7SThierry Reding 	 */
50c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
51c44eafd7SThierry Reding 
52c44eafd7SThierry Reding 	/**
53c7a0aa59SThierry Reding 	 * @handler:
54c7a0aa59SThierry Reding 	 *
55c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
56c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
57c7a0aa59SThierry Reding 	 */
58c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
59c7a0aa59SThierry Reding 
60c7a0aa59SThierry Reding 	/**
613634eeb0SThierry Reding 	 * @default_type:
623634eeb0SThierry Reding 	 *
633634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
643634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
653634eeb0SThierry Reding 	 */
663634eeb0SThierry Reding 	unsigned int default_type;
673634eeb0SThierry Reding 
683634eeb0SThierry Reding 	/**
69ca9df053SThierry Reding 	 * @lock_key:
70ca9df053SThierry Reding 	 *
7102ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ lock.
72ca9df053SThierry Reding 	 */
73ca9df053SThierry Reding 	struct lock_class_key *lock_key;
7402ad0437SRandy Dunlap 
7502ad0437SRandy Dunlap 	/**
7602ad0437SRandy Dunlap 	 * @request_key:
7702ad0437SRandy Dunlap 	 *
7802ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ request.
7902ad0437SRandy Dunlap 	 */
8039c3fd58SAndrew Lunn 	struct lock_class_key *request_key;
81ca9df053SThierry Reding 
82ca9df053SThierry Reding 	/**
83c44eafd7SThierry Reding 	 * @parent_handler:
84c44eafd7SThierry Reding 	 *
85c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
86c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
87c44eafd7SThierry Reding 	 */
88c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
89c44eafd7SThierry Reding 
90c44eafd7SThierry Reding 	/**
91c44eafd7SThierry Reding 	 * @parent_handler_data:
92c44eafd7SThierry Reding 	 *
93c44eafd7SThierry Reding 	 * Data associated, and passed to, the handler for the parent
94c44eafd7SThierry Reding 	 * interrupt.
95c44eafd7SThierry Reding 	 */
96c44eafd7SThierry Reding 	void *parent_handler_data;
9739e5f096SThierry Reding 
9839e5f096SThierry Reding 	/**
9939e5f096SThierry Reding 	 * @num_parents:
10039e5f096SThierry Reding 	 *
10139e5f096SThierry Reding 	 * The number of interrupt parents of a GPIO chip.
10239e5f096SThierry Reding 	 */
10339e5f096SThierry Reding 	unsigned int num_parents;
10439e5f096SThierry Reding 
10539e5f096SThierry Reding 	/**
10639e5f096SThierry Reding 	 * @parents:
10739e5f096SThierry Reding 	 *
10839e5f096SThierry Reding 	 * A list of interrupt parents of a GPIO chip. This is owned by the
10939e5f096SThierry Reding 	 * driver, so the core will only reference this list, not modify it.
11039e5f096SThierry Reding 	 */
11139e5f096SThierry Reding 	unsigned int *parents;
112dc6bafeeSThierry Reding 
113dc6bafeeSThierry Reding 	/**
114e0d89728SThierry Reding 	 * @map:
115e0d89728SThierry Reding 	 *
116e0d89728SThierry Reding 	 * A list of interrupt parents for each line of a GPIO chip.
117e0d89728SThierry Reding 	 */
118e0d89728SThierry Reding 	unsigned int *map;
119e0d89728SThierry Reding 
120e0d89728SThierry Reding 	/**
12160ed54caSThierry Reding 	 * @threaded:
122dc6bafeeSThierry Reding 	 *
12360ed54caSThierry Reding 	 * True if set the interrupt handling uses nested threads.
124dc6bafeeSThierry Reding 	 */
12560ed54caSThierry Reding 	bool threaded;
126dc7b0387SThierry Reding 
127dc7b0387SThierry Reding 	/**
128dc7b0387SThierry Reding 	 * @need_valid_mask:
129dc7b0387SThierry Reding 	 *
130dc7b0387SThierry Reding 	 * If set core allocates @valid_mask with all bits set to one.
131dc7b0387SThierry Reding 	 */
132dc7b0387SThierry Reding 	bool need_valid_mask;
133dc7b0387SThierry Reding 
134dc7b0387SThierry Reding 	/**
135dc7b0387SThierry Reding 	 * @valid_mask:
136dc7b0387SThierry Reding 	 *
137dc7b0387SThierry Reding 	 * If not %NULL holds bitmask of GPIOs which are valid to be included
138dc7b0387SThierry Reding 	 * in IRQ domain of the chip.
139dc7b0387SThierry Reding 	 */
140dc7b0387SThierry Reding 	unsigned long *valid_mask;
1418302cf58SThierry Reding 
1428302cf58SThierry Reding 	/**
1438302cf58SThierry Reding 	 * @first:
1448302cf58SThierry Reding 	 *
1458302cf58SThierry Reding 	 * Required for static IRQ allocation. If set, irq_domain_add_simple()
1468302cf58SThierry Reding 	 * will allocate and map all IRQs during initialization.
1478302cf58SThierry Reding 	 */
1488302cf58SThierry Reding 	unsigned int first;
149461c1a7dSHans Verkuil 
150461c1a7dSHans Verkuil 	/**
151461c1a7dSHans Verkuil 	 * @irq_enable:
152461c1a7dSHans Verkuil 	 *
153461c1a7dSHans Verkuil 	 * Store old irq_chip irq_enable callback
154461c1a7dSHans Verkuil 	 */
155461c1a7dSHans Verkuil 	void		(*irq_enable)(struct irq_data *data);
156461c1a7dSHans Verkuil 
157461c1a7dSHans Verkuil 	/**
158461c1a7dSHans Verkuil 	 * @irq_disable:
159461c1a7dSHans Verkuil 	 *
160461c1a7dSHans Verkuil 	 * Store old irq_chip irq_disable callback
161461c1a7dSHans Verkuil 	 */
162461c1a7dSHans Verkuil 	void		(*irq_disable)(struct irq_data *data);
163c44eafd7SThierry Reding };
164f310f2efSEnrico Weigelt #endif /* CONFIG_GPIOLIB_IRQCHIP */
165c44eafd7SThierry Reding 
16679a9becdSAlexandre Courbot /**
16779a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
168df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
169df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
170ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
17158383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
17279a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
17379a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
17479a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
17579a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
17679a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
17779a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
178e48d194dSLinus Walleij  *	(same as GPIOF_DIR_XXX), or negative error.
179e48d194dSLinus Walleij  *	It is recommended to always implement this function, even on
180e48d194dSLinus Walleij  *	input-only or output-only gpio chips.
18179a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
182e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
18379a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
184e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
18560befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
186eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
187eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
18879a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
1895f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
1902956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
1912956b5d9SMika Westerberg  *	packed config format as generic pinconf.
19279a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
19379a9becdSAlexandre Courbot  *	implementation may not sleep
19479a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
19579a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
19679a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
197f99d479bSGeert Uytterhoeven  * @init_valid_mask: optional routine to initialize @valid_mask, to be used if
198f99d479bSGeert Uytterhoeven  *	not all GPIOs are valid.
199af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
200af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
201af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
20230bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
203af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
204af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
20579a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
20679a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
20779a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
20879a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
20979a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
21079a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
21179a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
21279a9becdSAlexandre Courbot  *      number of the gpio.
2139fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
2141c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
2151c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
2161c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
2171c8732bbSLinus Walleij  *	registers.
2180f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
2190f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
22024efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
22124efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
22224efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
2230f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
2240f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
22508bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
226f69e00bdSLinus Walleij  * @reg_dir_out: direction out setting register for generic GPIO
227f69e00bdSLinus Walleij  * @reg_dir_in: direction in setting register for generic GPIO
228f69e00bdSLinus Walleij  * @bgpio_dir_unreadable: indicates that the direction register(s) cannot
229f69e00bdSLinus Walleij  *	be read and we need to rely on out internal state tracking.
2300f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
2310f4630f3SLinus Walleij  *	<register width> * 8
2320f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
2330f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
2340f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
2350f4630f3SLinus Walleij  *	safely.
2360f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
237f69e00bdSLinus Walleij  *	direction safely. A "1" in this word means the line is set as
238f69e00bdSLinus Walleij  *	output.
23979a9becdSAlexandre Courbot  *
24079a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
24179a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
24279a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
24379a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
24479a9becdSAlexandre Courbot  *
24579a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
24679a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
24779a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
24879a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
24979a9becdSAlexandre Courbot  */
25079a9becdSAlexandre Courbot struct gpio_chip {
25179a9becdSAlexandre Courbot 	const char		*label;
252ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
25358383c78SLinus Walleij 	struct device		*parent;
25479a9becdSAlexandre Courbot 	struct module		*owner;
25579a9becdSAlexandre Courbot 
25679a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
25779a9becdSAlexandre Courbot 						unsigned offset);
25879a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
25979a9becdSAlexandre Courbot 						unsigned offset);
26079a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
26179a9becdSAlexandre Courbot 						unsigned offset);
26279a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
26379a9becdSAlexandre Courbot 						unsigned offset);
26479a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
26579a9becdSAlexandre Courbot 						unsigned offset, int value);
26679a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
26779a9becdSAlexandre Courbot 						unsigned offset);
268eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
269eec1d566SLukas Wunner 						unsigned long *mask,
270eec1d566SLukas Wunner 						unsigned long *bits);
27179a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
27279a9becdSAlexandre Courbot 						unsigned offset, int value);
2735f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
2745f424243SRojhalat Ibrahim 						unsigned long *mask,
2755f424243SRojhalat Ibrahim 						unsigned long *bits);
2762956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
27779a9becdSAlexandre Courbot 					      unsigned offset,
2782956b5d9SMika Westerberg 					      unsigned long config);
27979a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
28079a9becdSAlexandre Courbot 						unsigned offset);
28179a9becdSAlexandre Courbot 
28279a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
28379a9becdSAlexandre Courbot 						struct gpio_chip *chip);
284f8ec92a9SRicardo Ribalda Delgado 
285f8ec92a9SRicardo Ribalda Delgado 	int			(*init_valid_mask)(struct gpio_chip *chip);
286f8ec92a9SRicardo Ribalda Delgado 
28779a9becdSAlexandre Courbot 	int			base;
28879a9becdSAlexandre Courbot 	u16			ngpio;
28979a9becdSAlexandre Courbot 	const char		*const *names;
2909fb1f39eSLinus Walleij 	bool			can_sleep;
29179a9becdSAlexandre Courbot 
2920f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
2930f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
2940f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
29524efd94bSLinus Walleij 	bool be_bits;
2960f4630f3SLinus Walleij 	void __iomem *reg_dat;
2970f4630f3SLinus Walleij 	void __iomem *reg_set;
2980f4630f3SLinus Walleij 	void __iomem *reg_clr;
299f69e00bdSLinus Walleij 	void __iomem *reg_dir_out;
300f69e00bdSLinus Walleij 	void __iomem *reg_dir_in;
301f69e00bdSLinus Walleij 	bool bgpio_dir_unreadable;
3020f4630f3SLinus Walleij 	int bgpio_bits;
3030f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
3040f4630f3SLinus Walleij 	unsigned long bgpio_data;
3050f4630f3SLinus Walleij 	unsigned long bgpio_dir;
306f310f2efSEnrico Weigelt #endif /* CONFIG_GPIO_GENERIC */
3070f4630f3SLinus Walleij 
30814250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
30914250520SLinus Walleij 	/*
3107d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
31114250520SLinus Walleij 	 * to handle IRQs for most practical cases.
31214250520SLinus Walleij 	 */
313c44eafd7SThierry Reding 
314c44eafd7SThierry Reding 	/**
315c44eafd7SThierry Reding 	 * @irq:
316c44eafd7SThierry Reding 	 *
317c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
318c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
319c44eafd7SThierry Reding 	 */
320c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
321f310f2efSEnrico Weigelt #endif /* CONFIG_GPIOLIB_IRQCHIP */
32214250520SLinus Walleij 
323726cb3baSStephen Boyd 	/**
324726cb3baSStephen Boyd 	 * @need_valid_mask:
325726cb3baSStephen Boyd 	 *
326f8ec92a9SRicardo Ribalda Delgado 	 * If set core allocates @valid_mask with all its values initialized
327f8ec92a9SRicardo Ribalda Delgado 	 * with init_valid_mask() or set to one if init_valid_mask() is not
328f8ec92a9SRicardo Ribalda Delgado 	 * defined
329726cb3baSStephen Boyd 	 */
330726cb3baSStephen Boyd 	bool need_valid_mask;
331726cb3baSStephen Boyd 
332726cb3baSStephen Boyd 	/**
333726cb3baSStephen Boyd 	 * @valid_mask:
334726cb3baSStephen Boyd 	 *
335726cb3baSStephen Boyd 	 * If not %NULL holds bitmask of GPIOs which are valid to be used
336726cb3baSStephen Boyd 	 * from the chip.
337726cb3baSStephen Boyd 	 */
338726cb3baSStephen Boyd 	unsigned long *valid_mask;
339726cb3baSStephen Boyd 
34079a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
34179a9becdSAlexandre Courbot 	/*
34279a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
34379a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
34479a9becdSAlexandre Courbot 	 */
34567049c50SThierry Reding 
34667049c50SThierry Reding 	/**
34767049c50SThierry Reding 	 * @of_node:
34867049c50SThierry Reding 	 *
34967049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
35067049c50SThierry Reding 	 */
35179a9becdSAlexandre Courbot 	struct device_node *of_node;
35267049c50SThierry Reding 
35367049c50SThierry Reding 	/**
35467049c50SThierry Reding 	 * @of_gpio_n_cells:
35567049c50SThierry Reding 	 *
35667049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
35767049c50SThierry Reding 	 */
358e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
35967049c50SThierry Reding 
36067049c50SThierry Reding 	/**
36167049c50SThierry Reding 	 * @of_xlate:
36267049c50SThierry Reding 	 *
36367049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
36467049c50SThierry Reding 	 * relative GPIO number and flags.
36567049c50SThierry Reding 	 */
36679a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
36779a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
368f310f2efSEnrico Weigelt #endif /* CONFIG_OF_GPIO */
36979a9becdSAlexandre Courbot };
37079a9becdSAlexandre Courbot 
37179a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
37279a9becdSAlexandre Courbot 			unsigned offset);
37379a9becdSAlexandre Courbot 
37479a9becdSAlexandre Courbot /* add/remove chips */
375959bc7b2SThierry Reding extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
37639c3fd58SAndrew Lunn 				      struct lock_class_key *lock_key,
37739c3fd58SAndrew Lunn 				      struct lock_class_key *request_key);
378959bc7b2SThierry Reding 
379959bc7b2SThierry Reding /**
380959bc7b2SThierry Reding  * gpiochip_add_data() - register a gpio_chip
381959bc7b2SThierry Reding  * @chip: the chip to register, with chip->base initialized
382959bc7b2SThierry Reding  * @data: driver-private data associated with this chip
383959bc7b2SThierry Reding  *
384959bc7b2SThierry Reding  * Context: potentially before irqs will work
385959bc7b2SThierry Reding  *
386959bc7b2SThierry Reding  * When gpiochip_add_data() is called very early during boot, so that GPIOs
387959bc7b2SThierry Reding  * can be freely used, the chip->parent device must be registered before
388959bc7b2SThierry Reding  * the gpio framework's arch_initcall().  Otherwise sysfs initialization
389959bc7b2SThierry Reding  * for GPIOs will fail rudely.
390959bc7b2SThierry Reding  *
391959bc7b2SThierry Reding  * gpiochip_add_data() must only be called after gpiolib initialization,
392959bc7b2SThierry Reding  * ie after core_initcall().
393959bc7b2SThierry Reding  *
394959bc7b2SThierry Reding  * If chip->base is negative, this requests dynamic assignment of
395959bc7b2SThierry Reding  * a range of valid GPIOs.
396959bc7b2SThierry Reding  *
397959bc7b2SThierry Reding  * Returns:
398959bc7b2SThierry Reding  * A negative errno if the chip can't be registered, such as because the
399959bc7b2SThierry Reding  * chip->base is invalid or already associated with a different chip.
400959bc7b2SThierry Reding  * Otherwise it returns zero as a success code.
401959bc7b2SThierry Reding  */
402959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP
403959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) ({		\
40439c3fd58SAndrew Lunn 		static struct lock_class_key lock_key;	\
40539c3fd58SAndrew Lunn 		static struct lock_class_key request_key;	  \
40639c3fd58SAndrew Lunn 		gpiochip_add_data_with_key(chip, data, &lock_key, \
40739c3fd58SAndrew Lunn 					   &request_key);	  \
408959bc7b2SThierry Reding 	})
409959bc7b2SThierry Reding #else
41039c3fd58SAndrew Lunn #define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL)
411f310f2efSEnrico Weigelt #endif /* CONFIG_LOCKDEP */
412959bc7b2SThierry Reding 
413b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
414b08ea35aSLinus Walleij {
415b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
416b08ea35aSLinus Walleij }
417e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
4180cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
4190cf3292cSLaxman Dewangan 				  void *data);
4200cf3292cSLaxman Dewangan 
42179a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
42279a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
42379a9becdSAlexandre Courbot 
42479a9becdSAlexandre Courbot /* lock/unlock as IRQ */
425e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
426e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
4276cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
4284e6b8238SHans Verkuil int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset);
4294e6b8238SHans Verkuil void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset);
4304e9439ddSHans Verkuil void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset);
4314e9439ddSHans Verkuil void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset);
43279a9becdSAlexandre Courbot 
433143b65d6SLinus Walleij /* Line status inquiry for drivers */
434143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
435143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
436143b65d6SLinus Walleij 
43705f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
43805f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
439726cb3baSStephen Boyd bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset);
44005f479bfSCharles Keepax 
441b08ea35aSLinus Walleij /* get driver data */
44243c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
443b08ea35aSLinus Walleij 
444bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
445bb1e88ccSAlexandre Courbot 
4460f4630f3SLinus Walleij struct bgpio_pdata {
4470f4630f3SLinus Walleij 	const char *label;
4480f4630f3SLinus Walleij 	int base;
4490f4630f3SLinus Walleij 	int ngpio;
4500f4630f3SLinus Walleij };
4510f4630f3SLinus Walleij 
452c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC)
453c474e348SArnd Bergmann 
4540f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
4550f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
4560f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
4570f4630f3SLinus Walleij 	       unsigned long flags);
4580f4630f3SLinus Walleij 
4590f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
4600f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
4610f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
4620f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
4630f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
4640f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
4650f4630f3SLinus Walleij 
466f310f2efSEnrico Weigelt #endif /* CONFIG_GPIO_GENERIC */
4670f4630f3SLinus Walleij 
46814250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
46914250520SLinus Walleij 
4701b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
4711b95b4ebSThierry Reding 		     irq_hw_number_t hwirq);
4721b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
4731b95b4ebSThierry Reding 
474ef74f70eSBrian Masney int gpiochip_irq_domain_activate(struct irq_domain *domain,
475ef74f70eSBrian Masney 				 struct irq_data *data, bool reserve);
476ef74f70eSBrian Masney void gpiochip_irq_domain_deactivate(struct irq_domain *domain,
477ef74f70eSBrian Masney 				    struct irq_data *data);
478ef74f70eSBrian Masney 
47914250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
48014250520SLinus Walleij 		struct irq_chip *irqchip,
4816f79309aSThierry Reding 		unsigned int parent_irq,
48214250520SLinus Walleij 		irq_flow_handler_t parent_handler);
48314250520SLinus Walleij 
484d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
485d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
4866f79309aSThierry Reding 		unsigned int parent_irq);
487d245b3f9SLinus Walleij 
488739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
48914250520SLinus Walleij 			     struct irq_chip *irqchip,
49014250520SLinus Walleij 			     unsigned int first_irq,
49114250520SLinus Walleij 			     irq_flow_handler_t handler,
492a0a8bcf4SGrygorii Strashko 			     unsigned int type,
49360ed54caSThierry Reding 			     bool threaded,
49439c3fd58SAndrew Lunn 			     struct lock_class_key *lock_key,
49539c3fd58SAndrew Lunn 			     struct lock_class_key *request_key);
496a0a8bcf4SGrygorii Strashko 
49764ff2c8eSStephen Boyd bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip,
49864ff2c8eSStephen Boyd 				unsigned int offset);
49964ff2c8eSStephen Boyd 
500739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
501739e6f59SLinus Walleij 
502739e6f59SLinus Walleij /*
503739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
504739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
505739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
506739e6f59SLinus Walleij  * unique instance.
507739e6f59SLinus Walleij  */
508739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
509739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
510739e6f59SLinus Walleij 				       unsigned int first_irq,
511739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
512739e6f59SLinus Walleij 				       unsigned int type)
513739e6f59SLinus Walleij {
51439c3fd58SAndrew Lunn 	static struct lock_class_key lock_key;
51539c3fd58SAndrew Lunn 	static struct lock_class_key request_key;
516739e6f59SLinus Walleij 
517739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
51839c3fd58SAndrew Lunn 					handler, type, false,
51939c3fd58SAndrew Lunn 					&lock_key, &request_key);
520739e6f59SLinus Walleij }
521739e6f59SLinus Walleij 
522d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
523d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
524d245b3f9SLinus Walleij 			  unsigned int first_irq,
525d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
526d245b3f9SLinus Walleij 			  unsigned int type)
527d245b3f9SLinus Walleij {
528739e6f59SLinus Walleij 
52939c3fd58SAndrew Lunn 	static struct lock_class_key lock_key;
53039c3fd58SAndrew Lunn 	static struct lock_class_key request_key;
531739e6f59SLinus Walleij 
532739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
53339c3fd58SAndrew Lunn 					handler, type, true,
53439c3fd58SAndrew Lunn 					&lock_key, &request_key);
535739e6f59SLinus Walleij }
536f310f2efSEnrico Weigelt #else /* ! CONFIG_LOCKDEP */
537739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
538739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
539739e6f59SLinus Walleij 				       unsigned int first_irq,
540739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
541739e6f59SLinus Walleij 				       unsigned int type)
542739e6f59SLinus Walleij {
543739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
54439c3fd58SAndrew Lunn 					handler, type, false, NULL, NULL);
545d245b3f9SLinus Walleij }
546d245b3f9SLinus Walleij 
547739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
548739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
549739e6f59SLinus Walleij 			  unsigned int first_irq,
550739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
551739e6f59SLinus Walleij 			  unsigned int type)
552739e6f59SLinus Walleij {
553739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
55439c3fd58SAndrew Lunn 					handler, type, true, NULL, NULL);
555739e6f59SLinus Walleij }
556739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
55714250520SLinus Walleij 
5587d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */
55914250520SLinus Walleij 
560c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
561c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
5622956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
5632956b5d9SMika Westerberg 			    unsigned long config);
564c771c2f4SJonas Gorski 
565964cb341SLinus Walleij #ifdef CONFIG_PINCTRL
566964cb341SLinus Walleij 
567964cb341SLinus Walleij /**
568964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
569950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
570964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
571964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
572964cb341SLinus Walleij  */
573964cb341SLinus Walleij struct gpio_pin_range {
574964cb341SLinus Walleij 	struct list_head node;
575964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
576964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
577964cb341SLinus Walleij };
578964cb341SLinus Walleij 
579964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
580964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
581964cb341SLinus Walleij 			   unsigned int npins);
582964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
583964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
584964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
585964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
586964cb341SLinus Walleij 
587f310f2efSEnrico Weigelt #else /* ! CONFIG_PINCTRL */
588964cb341SLinus Walleij 
589964cb341SLinus Walleij static inline int
590964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
591964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
592964cb341SLinus Walleij 		       unsigned int npins)
593964cb341SLinus Walleij {
594964cb341SLinus Walleij 	return 0;
595964cb341SLinus Walleij }
596964cb341SLinus Walleij static inline int
597964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
598964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
599964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
600964cb341SLinus Walleij {
601964cb341SLinus Walleij 	return 0;
602964cb341SLinus Walleij }
603964cb341SLinus Walleij 
604964cb341SLinus Walleij static inline void
605964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
606964cb341SLinus Walleij {
607964cb341SLinus Walleij }
608964cb341SLinus Walleij 
609964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
610964cb341SLinus Walleij 
611abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
61221abf103SLinus Walleij 					    const char *label,
6135923ea6cSLinus Walleij 					    enum gpio_lookup_flags lflags,
6145923ea6cSLinus Walleij 					    enum gpiod_flags dflags);
615f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
616f7d4ad98SGuenter Roeck 
61764ebde5bSJan Kundrát void devprop_gpiochip_set_names(struct gpio_chip *chip,
61864ebde5bSJan Kundrát 				const struct fwnode_handle *fwnode);
61964ebde5bSJan Kundrát 
620bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
621bb1e88ccSAlexandre Courbot 
622bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
623bb1e88ccSAlexandre Courbot {
624bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
625bb1e88ccSAlexandre Courbot 	WARN_ON(1);
626bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
627bb1e88ccSAlexandre Courbot }
628bb1e88ccSAlexandre Courbot 
629bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
630bb1e88ccSAlexandre Courbot 
63179a9becdSAlexandre Courbot #endif
632