xref: /openbmc/linux/include/linux/gpio/driver.h (revision f8ec92a9)
1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
279a9becdSAlexandre Courbot #ifndef __LINUX_GPIO_DRIVER_H
379a9becdSAlexandre Courbot #define __LINUX_GPIO_DRIVER_H
479a9becdSAlexandre Courbot 
5ff2b1359SLinus Walleij #include <linux/device.h>
679a9becdSAlexandre Courbot #include <linux/types.h>
714250520SLinus Walleij #include <linux/irq.h>
814250520SLinus Walleij #include <linux/irqchip/chained_irq.h>
914250520SLinus Walleij #include <linux/irqdomain.h>
10a0a8bcf4SGrygorii Strashko #include <linux/lockdep.h>
11964cb341SLinus Walleij #include <linux/pinctrl/pinctrl.h>
122956b5d9SMika Westerberg #include <linux/pinctrl/pinconf-generic.h>
1379a9becdSAlexandre Courbot 
1479a9becdSAlexandre Courbot struct gpio_desc;
15c9a9972bSAlexandre Courbot struct of_phandle_args;
16c9a9972bSAlexandre Courbot struct device_node;
17f3ed0b66SStephen Rothwell struct seq_file;
18ff2b1359SLinus Walleij struct gpio_device;
19d47529b2SPaul Gortmaker struct module;
2079a9becdSAlexandre Courbot 
21bb1e88ccSAlexandre Courbot #ifdef CONFIG_GPIOLIB
22bb1e88ccSAlexandre Courbot 
23c44eafd7SThierry Reding #ifdef CONFIG_GPIOLIB_IRQCHIP
24c44eafd7SThierry Reding /**
25c44eafd7SThierry Reding  * struct gpio_irq_chip - GPIO interrupt controller
26c44eafd7SThierry Reding  */
27c44eafd7SThierry Reding struct gpio_irq_chip {
28c44eafd7SThierry Reding 	/**
29da80ff81SThierry Reding 	 * @chip:
30da80ff81SThierry Reding 	 *
31da80ff81SThierry Reding 	 * GPIO IRQ chip implementation, provided by GPIO driver.
32da80ff81SThierry Reding 	 */
33da80ff81SThierry Reding 	struct irq_chip *chip;
34da80ff81SThierry Reding 
35da80ff81SThierry Reding 	/**
36f0fbe7bcSThierry Reding 	 * @domain:
37f0fbe7bcSThierry Reding 	 *
38f0fbe7bcSThierry Reding 	 * Interrupt translation domain; responsible for mapping between GPIO
39f0fbe7bcSThierry Reding 	 * hwirq number and Linux IRQ number.
40f0fbe7bcSThierry Reding 	 */
41f0fbe7bcSThierry Reding 	struct irq_domain *domain;
42f0fbe7bcSThierry Reding 
43f0fbe7bcSThierry Reding 	/**
44c44eafd7SThierry Reding 	 * @domain_ops:
45c44eafd7SThierry Reding 	 *
46c44eafd7SThierry Reding 	 * Table of interrupt domain operations for this IRQ chip.
47c44eafd7SThierry Reding 	 */
48c44eafd7SThierry Reding 	const struct irq_domain_ops *domain_ops;
49c44eafd7SThierry Reding 
50c44eafd7SThierry Reding 	/**
51c7a0aa59SThierry Reding 	 * @handler:
52c7a0aa59SThierry Reding 	 *
53c7a0aa59SThierry Reding 	 * The IRQ handler to use (often a predefined IRQ core function) for
54c7a0aa59SThierry Reding 	 * GPIO IRQs, provided by GPIO driver.
55c7a0aa59SThierry Reding 	 */
56c7a0aa59SThierry Reding 	irq_flow_handler_t handler;
57c7a0aa59SThierry Reding 
58c7a0aa59SThierry Reding 	/**
593634eeb0SThierry Reding 	 * @default_type:
603634eeb0SThierry Reding 	 *
613634eeb0SThierry Reding 	 * Default IRQ triggering type applied during GPIO driver
623634eeb0SThierry Reding 	 * initialization, provided by GPIO driver.
633634eeb0SThierry Reding 	 */
643634eeb0SThierry Reding 	unsigned int default_type;
653634eeb0SThierry Reding 
663634eeb0SThierry Reding 	/**
67ca9df053SThierry Reding 	 * @lock_key:
68ca9df053SThierry Reding 	 *
6902ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ lock.
70ca9df053SThierry Reding 	 */
71ca9df053SThierry Reding 	struct lock_class_key *lock_key;
7202ad0437SRandy Dunlap 
7302ad0437SRandy Dunlap 	/**
7402ad0437SRandy Dunlap 	 * @request_key:
7502ad0437SRandy Dunlap 	 *
7602ad0437SRandy Dunlap 	 * Per GPIO IRQ chip lockdep class for IRQ request.
7702ad0437SRandy Dunlap 	 */
7839c3fd58SAndrew Lunn 	struct lock_class_key *request_key;
79ca9df053SThierry Reding 
80ca9df053SThierry Reding 	/**
81c44eafd7SThierry Reding 	 * @parent_handler:
82c44eafd7SThierry Reding 	 *
83c44eafd7SThierry Reding 	 * The interrupt handler for the GPIO chip's parent interrupts, may be
84c44eafd7SThierry Reding 	 * NULL if the parent interrupts are nested rather than cascaded.
85c44eafd7SThierry Reding 	 */
86c44eafd7SThierry Reding 	irq_flow_handler_t parent_handler;
87c44eafd7SThierry Reding 
88c44eafd7SThierry Reding 	/**
89c44eafd7SThierry Reding 	 * @parent_handler_data:
90c44eafd7SThierry Reding 	 *
91c44eafd7SThierry Reding 	 * Data associated, and passed to, the handler for the parent
92c44eafd7SThierry Reding 	 * interrupt.
93c44eafd7SThierry Reding 	 */
94c44eafd7SThierry Reding 	void *parent_handler_data;
9539e5f096SThierry Reding 
9639e5f096SThierry Reding 	/**
9739e5f096SThierry Reding 	 * @num_parents:
9839e5f096SThierry Reding 	 *
9939e5f096SThierry Reding 	 * The number of interrupt parents of a GPIO chip.
10039e5f096SThierry Reding 	 */
10139e5f096SThierry Reding 	unsigned int num_parents;
10239e5f096SThierry Reding 
10339e5f096SThierry Reding 	/**
10439e5f096SThierry Reding 	 * @parents:
10539e5f096SThierry Reding 	 *
10639e5f096SThierry Reding 	 * A list of interrupt parents of a GPIO chip. This is owned by the
10739e5f096SThierry Reding 	 * driver, so the core will only reference this list, not modify it.
10839e5f096SThierry Reding 	 */
10939e5f096SThierry Reding 	unsigned int *parents;
110dc6bafeeSThierry Reding 
111dc6bafeeSThierry Reding 	/**
112e0d89728SThierry Reding 	 * @map:
113e0d89728SThierry Reding 	 *
114e0d89728SThierry Reding 	 * A list of interrupt parents for each line of a GPIO chip.
115e0d89728SThierry Reding 	 */
116e0d89728SThierry Reding 	unsigned int *map;
117e0d89728SThierry Reding 
118e0d89728SThierry Reding 	/**
11960ed54caSThierry Reding 	 * @threaded:
120dc6bafeeSThierry Reding 	 *
12160ed54caSThierry Reding 	 * True if set the interrupt handling uses nested threads.
122dc6bafeeSThierry Reding 	 */
12360ed54caSThierry Reding 	bool threaded;
124dc7b0387SThierry Reding 
125dc7b0387SThierry Reding 	/**
126dc7b0387SThierry Reding 	 * @need_valid_mask:
127dc7b0387SThierry Reding 	 *
128dc7b0387SThierry Reding 	 * If set core allocates @valid_mask with all bits set to one.
129dc7b0387SThierry Reding 	 */
130dc7b0387SThierry Reding 	bool need_valid_mask;
131dc7b0387SThierry Reding 
132dc7b0387SThierry Reding 	/**
133dc7b0387SThierry Reding 	 * @valid_mask:
134dc7b0387SThierry Reding 	 *
135dc7b0387SThierry Reding 	 * If not %NULL holds bitmask of GPIOs which are valid to be included
136dc7b0387SThierry Reding 	 * in IRQ domain of the chip.
137dc7b0387SThierry Reding 	 */
138dc7b0387SThierry Reding 	unsigned long *valid_mask;
1398302cf58SThierry Reding 
1408302cf58SThierry Reding 	/**
1418302cf58SThierry Reding 	 * @first:
1428302cf58SThierry Reding 	 *
1438302cf58SThierry Reding 	 * Required for static IRQ allocation. If set, irq_domain_add_simple()
1448302cf58SThierry Reding 	 * will allocate and map all IRQs during initialization.
1458302cf58SThierry Reding 	 */
1468302cf58SThierry Reding 	unsigned int first;
147461c1a7dSHans Verkuil 
148461c1a7dSHans Verkuil 	/**
149461c1a7dSHans Verkuil 	 * @irq_enable:
150461c1a7dSHans Verkuil 	 *
151461c1a7dSHans Verkuil 	 * Store old irq_chip irq_enable callback
152461c1a7dSHans Verkuil 	 */
153461c1a7dSHans Verkuil 	void		(*irq_enable)(struct irq_data *data);
154461c1a7dSHans Verkuil 
155461c1a7dSHans Verkuil 	/**
156461c1a7dSHans Verkuil 	 * @irq_disable:
157461c1a7dSHans Verkuil 	 *
158461c1a7dSHans Verkuil 	 * Store old irq_chip irq_disable callback
159461c1a7dSHans Verkuil 	 */
160461c1a7dSHans Verkuil 	void		(*irq_disable)(struct irq_data *data);
161c44eafd7SThierry Reding };
162da80ff81SThierry Reding 
163da80ff81SThierry Reding static inline struct gpio_irq_chip *to_gpio_irq_chip(struct irq_chip *chip)
164da80ff81SThierry Reding {
165da80ff81SThierry Reding 	return container_of(chip, struct gpio_irq_chip, chip);
166da80ff81SThierry Reding }
167c44eafd7SThierry Reding #endif
168c44eafd7SThierry Reding 
16979a9becdSAlexandre Courbot /**
17079a9becdSAlexandre Courbot  * struct gpio_chip - abstract a GPIO controller
171df4878e9SLinus Walleij  * @label: a functional name for the GPIO device, such as a part
172df4878e9SLinus Walleij  *	number or the name of the SoC IP-block implementing it.
173ff2b1359SLinus Walleij  * @gpiodev: the internal state holder, opaque struct
17458383c78SLinus Walleij  * @parent: optional parent device providing the GPIOs
17579a9becdSAlexandre Courbot  * @owner: helps prevent removal of modules exporting active GPIOs
17679a9becdSAlexandre Courbot  * @request: optional hook for chip-specific activation, such as
17779a9becdSAlexandre Courbot  *	enabling module power and clock; may sleep
17879a9becdSAlexandre Courbot  * @free: optional hook for chip-specific deactivation, such as
17979a9becdSAlexandre Courbot  *	disabling module power and clock; may sleep
18079a9becdSAlexandre Courbot  * @get_direction: returns direction for signal "offset", 0=out, 1=in,
181e48d194dSLinus Walleij  *	(same as GPIOF_DIR_XXX), or negative error.
182e48d194dSLinus Walleij  *	It is recommended to always implement this function, even on
183e48d194dSLinus Walleij  *	input-only or output-only gpio chips.
18479a9becdSAlexandre Courbot  * @direction_input: configures signal "offset" as input, or returns error
185e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
18679a9becdSAlexandre Courbot  * @direction_output: configures signal "offset" as output, or returns error
187e48d194dSLinus Walleij  *	This can be omitted on input-only or output-only gpio chips.
18860befd2eSVladimir Zapolskiy  * @get: returns value for signal "offset", 0=low, 1=high, or negative error
189eec1d566SLukas Wunner  * @get_multiple: reads values for multiple signals defined by "mask" and
190eec1d566SLukas Wunner  *	stores them in "bits", returns 0 on success or negative error
19179a9becdSAlexandre Courbot  * @set: assigns output value for signal "offset"
1925f424243SRojhalat Ibrahim  * @set_multiple: assigns output values for multiple signals defined by "mask"
1932956b5d9SMika Westerberg  * @set_config: optional hook for all kinds of settings. Uses the same
1942956b5d9SMika Westerberg  *	packed config format as generic pinconf.
19579a9becdSAlexandre Courbot  * @to_irq: optional hook supporting non-static gpio_to_irq() mappings;
19679a9becdSAlexandre Courbot  *	implementation may not sleep
19779a9becdSAlexandre Courbot  * @dbg_show: optional routine to show contents in debugfs; default code
19879a9becdSAlexandre Courbot  *	will be used when this is omitted, but custom code can show extra
19979a9becdSAlexandre Courbot  *	state (such as pullup/pulldown configuration).
200af6c235dSLinus Walleij  * @base: identifies the first GPIO number handled by this chip;
201af6c235dSLinus Walleij  *	or, if negative during registration, requests dynamic ID allocation.
202af6c235dSLinus Walleij  *	DEPRECATION: providing anything non-negative and nailing the base
20330bb6fb3SGeert Uytterhoeven  *	offset of GPIO chips is deprecated. Please pass -1 as base to
204af6c235dSLinus Walleij  *	let gpiolib select the chip base in all possible cases. We want to
205af6c235dSLinus Walleij  *	get rid of the static GPIO number space in the long run.
20679a9becdSAlexandre Courbot  * @ngpio: the number of GPIOs handled by this controller; the last GPIO
20779a9becdSAlexandre Courbot  *	handled is (base + ngpio - 1).
20879a9becdSAlexandre Courbot  * @names: if set, must be an array of strings to use as alternative
20979a9becdSAlexandre Courbot  *      names for the GPIOs in this chip. Any entry in the array
21079a9becdSAlexandre Courbot  *      may be NULL if there is no alias for the GPIO, however the
21179a9becdSAlexandre Courbot  *      array must be @ngpio entries long.  A name can include a single printk
21279a9becdSAlexandre Courbot  *      format specifier for an unsigned int.  It is substituted by the actual
21379a9becdSAlexandre Courbot  *      number of the gpio.
2149fb1f39eSLinus Walleij  * @can_sleep: flag must be set iff get()/set() methods sleep, as they
2151c8732bbSLinus Walleij  *	must while accessing GPIO expander chips over I2C or SPI. This
2161c8732bbSLinus Walleij  *	implies that if the chip supports IRQs, these IRQs need to be threaded
2171c8732bbSLinus Walleij  *	as the chip access may sleep when e.g. reading out the IRQ status
2181c8732bbSLinus Walleij  *	registers.
2190f4630f3SLinus Walleij  * @read_reg: reader function for generic GPIO
2200f4630f3SLinus Walleij  * @write_reg: writer function for generic GPIO
22124efd94bSLinus Walleij  * @be_bits: if the generic GPIO has big endian bit order (bit 31 is representing
22224efd94bSLinus Walleij  *	line 0, bit 30 is line 1 ... bit 0 is line 31) this is set to true by the
22324efd94bSLinus Walleij  *	generic GPIO core. It is for internal housekeeping only.
2240f4630f3SLinus Walleij  * @reg_dat: data (in) register for generic GPIO
2250f4630f3SLinus Walleij  * @reg_set: output set register (out=high) for generic GPIO
22608bcd3edSAnthony Best  * @reg_clr: output clear register (out=low) for generic GPIO
2270f4630f3SLinus Walleij  * @reg_dir: direction setting register for generic GPIO
228d799a4deSLinus Walleij  * @bgpio_dir_inverted: indicates that the direction register is inverted
229d799a4deSLinus Walleij  *	(gpiolib private state variable)
2300f4630f3SLinus Walleij  * @bgpio_bits: number of register bits used for a generic GPIO i.e.
2310f4630f3SLinus Walleij  *	<register width> * 8
2320f4630f3SLinus Walleij  * @bgpio_lock: used to lock chip->bgpio_data. Also, this is needed to keep
2330f4630f3SLinus Walleij  *	shadowed and real data registers writes together.
2340f4630f3SLinus Walleij  * @bgpio_data:	shadowed data register for generic GPIO to clear/set bits
2350f4630f3SLinus Walleij  *	safely.
2360f4630f3SLinus Walleij  * @bgpio_dir: shadowed direction register for generic GPIO to clear/set
2370f4630f3SLinus Walleij  *	direction safely.
23879a9becdSAlexandre Courbot  *
23979a9becdSAlexandre Courbot  * A gpio_chip can help platforms abstract various sources of GPIOs so
24079a9becdSAlexandre Courbot  * they can all be accessed through a common programing interface.
24179a9becdSAlexandre Courbot  * Example sources would be SOC controllers, FPGAs, multifunction
24279a9becdSAlexandre Courbot  * chips, dedicated GPIO expanders, and so on.
24379a9becdSAlexandre Courbot  *
24479a9becdSAlexandre Courbot  * Each chip controls a number of signals, identified in method calls
24579a9becdSAlexandre Courbot  * by "offset" values in the range 0..(@ngpio - 1).  When those signals
24679a9becdSAlexandre Courbot  * are referenced through calls like gpio_get_value(gpio), the offset
24779a9becdSAlexandre Courbot  * is calculated by subtracting @base from the gpio number.
24879a9becdSAlexandre Courbot  */
24979a9becdSAlexandre Courbot struct gpio_chip {
25079a9becdSAlexandre Courbot 	const char		*label;
251ff2b1359SLinus Walleij 	struct gpio_device	*gpiodev;
25258383c78SLinus Walleij 	struct device		*parent;
25379a9becdSAlexandre Courbot 	struct module		*owner;
25479a9becdSAlexandre Courbot 
25579a9becdSAlexandre Courbot 	int			(*request)(struct gpio_chip *chip,
25679a9becdSAlexandre Courbot 						unsigned offset);
25779a9becdSAlexandre Courbot 	void			(*free)(struct gpio_chip *chip,
25879a9becdSAlexandre Courbot 						unsigned offset);
25979a9becdSAlexandre Courbot 	int			(*get_direction)(struct gpio_chip *chip,
26079a9becdSAlexandre Courbot 						unsigned offset);
26179a9becdSAlexandre Courbot 	int			(*direction_input)(struct gpio_chip *chip,
26279a9becdSAlexandre Courbot 						unsigned offset);
26379a9becdSAlexandre Courbot 	int			(*direction_output)(struct gpio_chip *chip,
26479a9becdSAlexandre Courbot 						unsigned offset, int value);
26579a9becdSAlexandre Courbot 	int			(*get)(struct gpio_chip *chip,
26679a9becdSAlexandre Courbot 						unsigned offset);
267eec1d566SLukas Wunner 	int			(*get_multiple)(struct gpio_chip *chip,
268eec1d566SLukas Wunner 						unsigned long *mask,
269eec1d566SLukas Wunner 						unsigned long *bits);
27079a9becdSAlexandre Courbot 	void			(*set)(struct gpio_chip *chip,
27179a9becdSAlexandre Courbot 						unsigned offset, int value);
2725f424243SRojhalat Ibrahim 	void			(*set_multiple)(struct gpio_chip *chip,
2735f424243SRojhalat Ibrahim 						unsigned long *mask,
2745f424243SRojhalat Ibrahim 						unsigned long *bits);
2752956b5d9SMika Westerberg 	int			(*set_config)(struct gpio_chip *chip,
27679a9becdSAlexandre Courbot 					      unsigned offset,
2772956b5d9SMika Westerberg 					      unsigned long config);
27879a9becdSAlexandre Courbot 	int			(*to_irq)(struct gpio_chip *chip,
27979a9becdSAlexandre Courbot 						unsigned offset);
28079a9becdSAlexandre Courbot 
28179a9becdSAlexandre Courbot 	void			(*dbg_show)(struct seq_file *s,
28279a9becdSAlexandre Courbot 						struct gpio_chip *chip);
283f8ec92a9SRicardo Ribalda Delgado 
284f8ec92a9SRicardo Ribalda Delgado 	int			(*init_valid_mask)(struct gpio_chip *chip);
285f8ec92a9SRicardo Ribalda Delgado 
28679a9becdSAlexandre Courbot 	int			base;
28779a9becdSAlexandre Courbot 	u16			ngpio;
28879a9becdSAlexandre Courbot 	const char		*const *names;
2899fb1f39eSLinus Walleij 	bool			can_sleep;
29079a9becdSAlexandre Courbot 
2910f4630f3SLinus Walleij #if IS_ENABLED(CONFIG_GPIO_GENERIC)
2920f4630f3SLinus Walleij 	unsigned long (*read_reg)(void __iomem *reg);
2930f4630f3SLinus Walleij 	void (*write_reg)(void __iomem *reg, unsigned long data);
29424efd94bSLinus Walleij 	bool be_bits;
2950f4630f3SLinus Walleij 	void __iomem *reg_dat;
2960f4630f3SLinus Walleij 	void __iomem *reg_set;
2970f4630f3SLinus Walleij 	void __iomem *reg_clr;
2980f4630f3SLinus Walleij 	void __iomem *reg_dir;
299d799a4deSLinus Walleij 	bool bgpio_dir_inverted;
3000f4630f3SLinus Walleij 	int bgpio_bits;
3010f4630f3SLinus Walleij 	spinlock_t bgpio_lock;
3020f4630f3SLinus Walleij 	unsigned long bgpio_data;
3030f4630f3SLinus Walleij 	unsigned long bgpio_dir;
3040f4630f3SLinus Walleij #endif
3050f4630f3SLinus Walleij 
30614250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
30714250520SLinus Walleij 	/*
3087d75a871SPaul Bolle 	 * With CONFIG_GPIOLIB_IRQCHIP we get an irqchip inside the gpiolib
30914250520SLinus Walleij 	 * to handle IRQs for most practical cases.
31014250520SLinus Walleij 	 */
311c44eafd7SThierry Reding 
312c44eafd7SThierry Reding 	/**
313c44eafd7SThierry Reding 	 * @irq:
314c44eafd7SThierry Reding 	 *
315c44eafd7SThierry Reding 	 * Integrates interrupt chip functionality with the GPIO chip. Can be
316c44eafd7SThierry Reding 	 * used to handle IRQs for most practical cases.
317c44eafd7SThierry Reding 	 */
318c44eafd7SThierry Reding 	struct gpio_irq_chip irq;
31914250520SLinus Walleij #endif
32014250520SLinus Walleij 
321726cb3baSStephen Boyd 	/**
322726cb3baSStephen Boyd 	 * @need_valid_mask:
323726cb3baSStephen Boyd 	 *
324f8ec92a9SRicardo Ribalda Delgado 	 * If set core allocates @valid_mask with all its values initialized
325f8ec92a9SRicardo Ribalda Delgado 	 * with init_valid_mask() or set to one if init_valid_mask() is not
326f8ec92a9SRicardo Ribalda Delgado 	 * defined
327726cb3baSStephen Boyd 	 */
328726cb3baSStephen Boyd 	bool need_valid_mask;
329726cb3baSStephen Boyd 
330726cb3baSStephen Boyd 	/**
331726cb3baSStephen Boyd 	 * @valid_mask:
332726cb3baSStephen Boyd 	 *
333726cb3baSStephen Boyd 	 * If not %NULL holds bitmask of GPIOs which are valid to be used
334726cb3baSStephen Boyd 	 * from the chip.
335726cb3baSStephen Boyd 	 */
336726cb3baSStephen Boyd 	unsigned long *valid_mask;
337726cb3baSStephen Boyd 
33879a9becdSAlexandre Courbot #if defined(CONFIG_OF_GPIO)
33979a9becdSAlexandre Courbot 	/*
34079a9becdSAlexandre Courbot 	 * If CONFIG_OF is enabled, then all GPIO controllers described in the
34179a9becdSAlexandre Courbot 	 * device tree automatically may have an OF translation
34279a9becdSAlexandre Courbot 	 */
34367049c50SThierry Reding 
34467049c50SThierry Reding 	/**
34567049c50SThierry Reding 	 * @of_node:
34667049c50SThierry Reding 	 *
34767049c50SThierry Reding 	 * Pointer to a device tree node representing this GPIO controller.
34867049c50SThierry Reding 	 */
34979a9becdSAlexandre Courbot 	struct device_node *of_node;
35067049c50SThierry Reding 
35167049c50SThierry Reding 	/**
35267049c50SThierry Reding 	 * @of_gpio_n_cells:
35367049c50SThierry Reding 	 *
35467049c50SThierry Reding 	 * Number of cells used to form the GPIO specifier.
35567049c50SThierry Reding 	 */
356e3b445d7SThierry Reding 	unsigned int of_gpio_n_cells;
35767049c50SThierry Reding 
35867049c50SThierry Reding 	/**
35967049c50SThierry Reding 	 * @of_xlate:
36067049c50SThierry Reding 	 *
36167049c50SThierry Reding 	 * Callback to translate a device tree GPIO specifier into a chip-
36267049c50SThierry Reding 	 * relative GPIO number and flags.
36367049c50SThierry Reding 	 */
36479a9becdSAlexandre Courbot 	int (*of_xlate)(struct gpio_chip *gc,
36579a9becdSAlexandre Courbot 			const struct of_phandle_args *gpiospec, u32 *flags);
36679a9becdSAlexandre Courbot #endif
36779a9becdSAlexandre Courbot };
36879a9becdSAlexandre Courbot 
36979a9becdSAlexandre Courbot extern const char *gpiochip_is_requested(struct gpio_chip *chip,
37079a9becdSAlexandre Courbot 			unsigned offset);
37179a9becdSAlexandre Courbot 
37279a9becdSAlexandre Courbot /* add/remove chips */
373959bc7b2SThierry Reding extern int gpiochip_add_data_with_key(struct gpio_chip *chip, void *data,
37439c3fd58SAndrew Lunn 				      struct lock_class_key *lock_key,
37539c3fd58SAndrew Lunn 				      struct lock_class_key *request_key);
376959bc7b2SThierry Reding 
377959bc7b2SThierry Reding /**
378959bc7b2SThierry Reding  * gpiochip_add_data() - register a gpio_chip
379959bc7b2SThierry Reding  * @chip: the chip to register, with chip->base initialized
380959bc7b2SThierry Reding  * @data: driver-private data associated with this chip
381959bc7b2SThierry Reding  *
382959bc7b2SThierry Reding  * Context: potentially before irqs will work
383959bc7b2SThierry Reding  *
384959bc7b2SThierry Reding  * When gpiochip_add_data() is called very early during boot, so that GPIOs
385959bc7b2SThierry Reding  * can be freely used, the chip->parent device must be registered before
386959bc7b2SThierry Reding  * the gpio framework's arch_initcall().  Otherwise sysfs initialization
387959bc7b2SThierry Reding  * for GPIOs will fail rudely.
388959bc7b2SThierry Reding  *
389959bc7b2SThierry Reding  * gpiochip_add_data() must only be called after gpiolib initialization,
390959bc7b2SThierry Reding  * ie after core_initcall().
391959bc7b2SThierry Reding  *
392959bc7b2SThierry Reding  * If chip->base is negative, this requests dynamic assignment of
393959bc7b2SThierry Reding  * a range of valid GPIOs.
394959bc7b2SThierry Reding  *
395959bc7b2SThierry Reding  * Returns:
396959bc7b2SThierry Reding  * A negative errno if the chip can't be registered, such as because the
397959bc7b2SThierry Reding  * chip->base is invalid or already associated with a different chip.
398959bc7b2SThierry Reding  * Otherwise it returns zero as a success code.
399959bc7b2SThierry Reding  */
400959bc7b2SThierry Reding #ifdef CONFIG_LOCKDEP
401959bc7b2SThierry Reding #define gpiochip_add_data(chip, data) ({		\
40239c3fd58SAndrew Lunn 		static struct lock_class_key lock_key;	\
40339c3fd58SAndrew Lunn 		static struct lock_class_key request_key;	  \
40439c3fd58SAndrew Lunn 		gpiochip_add_data_with_key(chip, data, &lock_key, \
40539c3fd58SAndrew Lunn 					   &request_key);	  \
406959bc7b2SThierry Reding 	})
407959bc7b2SThierry Reding #else
40839c3fd58SAndrew Lunn #define gpiochip_add_data(chip, data) gpiochip_add_data_with_key(chip, data, NULL, NULL)
409959bc7b2SThierry Reding #endif
410959bc7b2SThierry Reding 
411b08ea35aSLinus Walleij static inline int gpiochip_add(struct gpio_chip *chip)
412b08ea35aSLinus Walleij {
413b08ea35aSLinus Walleij 	return gpiochip_add_data(chip, NULL);
414b08ea35aSLinus Walleij }
415e1db1706Sabdoulaye berthe extern void gpiochip_remove(struct gpio_chip *chip);
4160cf3292cSLaxman Dewangan extern int devm_gpiochip_add_data(struct device *dev, struct gpio_chip *chip,
4170cf3292cSLaxman Dewangan 				  void *data);
4180cf3292cSLaxman Dewangan extern void devm_gpiochip_remove(struct device *dev, struct gpio_chip *chip);
4190cf3292cSLaxman Dewangan 
42079a9becdSAlexandre Courbot extern struct gpio_chip *gpiochip_find(void *data,
42179a9becdSAlexandre Courbot 			      int (*match)(struct gpio_chip *chip, void *data));
42279a9becdSAlexandre Courbot 
42379a9becdSAlexandre Courbot /* lock/unlock as IRQ */
424e3a2e878SAlexandre Courbot int gpiochip_lock_as_irq(struct gpio_chip *chip, unsigned int offset);
425e3a2e878SAlexandre Courbot void gpiochip_unlock_as_irq(struct gpio_chip *chip, unsigned int offset);
4266cee3821SLinus Walleij bool gpiochip_line_is_irq(struct gpio_chip *chip, unsigned int offset);
4274e6b8238SHans Verkuil int gpiochip_reqres_irq(struct gpio_chip *chip, unsigned int offset);
4284e6b8238SHans Verkuil void gpiochip_relres_irq(struct gpio_chip *chip, unsigned int offset);
4294e9439ddSHans Verkuil void gpiochip_disable_irq(struct gpio_chip *chip, unsigned int offset);
4304e9439ddSHans Verkuil void gpiochip_enable_irq(struct gpio_chip *chip, unsigned int offset);
43179a9becdSAlexandre Courbot 
432143b65d6SLinus Walleij /* Line status inquiry for drivers */
433143b65d6SLinus Walleij bool gpiochip_line_is_open_drain(struct gpio_chip *chip, unsigned int offset);
434143b65d6SLinus Walleij bool gpiochip_line_is_open_source(struct gpio_chip *chip, unsigned int offset);
435143b65d6SLinus Walleij 
43605f479bfSCharles Keepax /* Sleep persistence inquiry for drivers */
43705f479bfSCharles Keepax bool gpiochip_line_is_persistent(struct gpio_chip *chip, unsigned int offset);
438726cb3baSStephen Boyd bool gpiochip_line_is_valid(const struct gpio_chip *chip, unsigned int offset);
43905f479bfSCharles Keepax 
440b08ea35aSLinus Walleij /* get driver data */
44143c54ecaSLinus Walleij void *gpiochip_get_data(struct gpio_chip *chip);
442b08ea35aSLinus Walleij 
443bb1e88ccSAlexandre Courbot struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc);
444bb1e88ccSAlexandre Courbot 
4450f4630f3SLinus Walleij struct bgpio_pdata {
4460f4630f3SLinus Walleij 	const char *label;
4470f4630f3SLinus Walleij 	int base;
4480f4630f3SLinus Walleij 	int ngpio;
4490f4630f3SLinus Walleij };
4500f4630f3SLinus Walleij 
451c474e348SArnd Bergmann #if IS_ENABLED(CONFIG_GPIO_GENERIC)
452c474e348SArnd Bergmann 
4530f4630f3SLinus Walleij int bgpio_init(struct gpio_chip *gc, struct device *dev,
4540f4630f3SLinus Walleij 	       unsigned long sz, void __iomem *dat, void __iomem *set,
4550f4630f3SLinus Walleij 	       void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
4560f4630f3SLinus Walleij 	       unsigned long flags);
4570f4630f3SLinus Walleij 
4580f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN		BIT(0)
4590f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_SET	BIT(1) /* reg_set is unreadable */
4600f4630f3SLinus Walleij #define BGPIOF_UNREADABLE_REG_DIR	BIT(2) /* reg_dir is unreadable */
4610f4630f3SLinus Walleij #define BGPIOF_BIG_ENDIAN_BYTE_ORDER	BIT(3)
4620f4630f3SLinus Walleij #define BGPIOF_READ_OUTPUT_REG_SET	BIT(4) /* reg_set stores output value */
4630f4630f3SLinus Walleij #define BGPIOF_NO_OUTPUT		BIT(5) /* only input */
4640f4630f3SLinus Walleij 
4650f4630f3SLinus Walleij #endif
4660f4630f3SLinus Walleij 
46714250520SLinus Walleij #ifdef CONFIG_GPIOLIB_IRQCHIP
46814250520SLinus Walleij 
4691b95b4ebSThierry Reding int gpiochip_irq_map(struct irq_domain *d, unsigned int irq,
4701b95b4ebSThierry Reding 		     irq_hw_number_t hwirq);
4711b95b4ebSThierry Reding void gpiochip_irq_unmap(struct irq_domain *d, unsigned int irq);
4721b95b4ebSThierry Reding 
47314250520SLinus Walleij void gpiochip_set_chained_irqchip(struct gpio_chip *gpiochip,
47414250520SLinus Walleij 		struct irq_chip *irqchip,
4756f79309aSThierry Reding 		unsigned int parent_irq,
47614250520SLinus Walleij 		irq_flow_handler_t parent_handler);
47714250520SLinus Walleij 
478d245b3f9SLinus Walleij void gpiochip_set_nested_irqchip(struct gpio_chip *gpiochip,
479d245b3f9SLinus Walleij 		struct irq_chip *irqchip,
4806f79309aSThierry Reding 		unsigned int parent_irq);
481d245b3f9SLinus Walleij 
482739e6f59SLinus Walleij int gpiochip_irqchip_add_key(struct gpio_chip *gpiochip,
48314250520SLinus Walleij 			     struct irq_chip *irqchip,
48414250520SLinus Walleij 			     unsigned int first_irq,
48514250520SLinus Walleij 			     irq_flow_handler_t handler,
486a0a8bcf4SGrygorii Strashko 			     unsigned int type,
48760ed54caSThierry Reding 			     bool threaded,
48839c3fd58SAndrew Lunn 			     struct lock_class_key *lock_key,
48939c3fd58SAndrew Lunn 			     struct lock_class_key *request_key);
490a0a8bcf4SGrygorii Strashko 
49164ff2c8eSStephen Boyd bool gpiochip_irqchip_irq_valid(const struct gpio_chip *gpiochip,
49264ff2c8eSStephen Boyd 				unsigned int offset);
49364ff2c8eSStephen Boyd 
494739e6f59SLinus Walleij #ifdef CONFIG_LOCKDEP
495739e6f59SLinus Walleij 
496739e6f59SLinus Walleij /*
497739e6f59SLinus Walleij  * Lockdep requires that each irqchip instance be created with a
498739e6f59SLinus Walleij  * unique key so as to avoid unnecessary warnings. This upfront
499739e6f59SLinus Walleij  * boilerplate static inlines provides such a key for each
500739e6f59SLinus Walleij  * unique instance.
501739e6f59SLinus Walleij  */
502739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
503739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
504739e6f59SLinus Walleij 				       unsigned int first_irq,
505739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
506739e6f59SLinus Walleij 				       unsigned int type)
507739e6f59SLinus Walleij {
50839c3fd58SAndrew Lunn 	static struct lock_class_key lock_key;
50939c3fd58SAndrew Lunn 	static struct lock_class_key request_key;
510739e6f59SLinus Walleij 
511739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
51239c3fd58SAndrew Lunn 					handler, type, false,
51339c3fd58SAndrew Lunn 					&lock_key, &request_key);
514739e6f59SLinus Walleij }
515739e6f59SLinus Walleij 
516d245b3f9SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
517d245b3f9SLinus Walleij 			  struct irq_chip *irqchip,
518d245b3f9SLinus Walleij 			  unsigned int first_irq,
519d245b3f9SLinus Walleij 			  irq_flow_handler_t handler,
520d245b3f9SLinus Walleij 			  unsigned int type)
521d245b3f9SLinus Walleij {
522739e6f59SLinus Walleij 
52339c3fd58SAndrew Lunn 	static struct lock_class_key lock_key;
52439c3fd58SAndrew Lunn 	static struct lock_class_key request_key;
525739e6f59SLinus Walleij 
526739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
52739c3fd58SAndrew Lunn 					handler, type, true,
52839c3fd58SAndrew Lunn 					&lock_key, &request_key);
529739e6f59SLinus Walleij }
530739e6f59SLinus Walleij #else
531739e6f59SLinus Walleij static inline int gpiochip_irqchip_add(struct gpio_chip *gpiochip,
532739e6f59SLinus Walleij 				       struct irq_chip *irqchip,
533739e6f59SLinus Walleij 				       unsigned int first_irq,
534739e6f59SLinus Walleij 				       irq_flow_handler_t handler,
535739e6f59SLinus Walleij 				       unsigned int type)
536739e6f59SLinus Walleij {
537739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
53839c3fd58SAndrew Lunn 					handler, type, false, NULL, NULL);
539d245b3f9SLinus Walleij }
540d245b3f9SLinus Walleij 
541739e6f59SLinus Walleij static inline int gpiochip_irqchip_add_nested(struct gpio_chip *gpiochip,
542739e6f59SLinus Walleij 			  struct irq_chip *irqchip,
543739e6f59SLinus Walleij 			  unsigned int first_irq,
544739e6f59SLinus Walleij 			  irq_flow_handler_t handler,
545739e6f59SLinus Walleij 			  unsigned int type)
546739e6f59SLinus Walleij {
547739e6f59SLinus Walleij 	return gpiochip_irqchip_add_key(gpiochip, irqchip, first_irq,
54839c3fd58SAndrew Lunn 					handler, type, true, NULL, NULL);
549739e6f59SLinus Walleij }
550739e6f59SLinus Walleij #endif /* CONFIG_LOCKDEP */
55114250520SLinus Walleij 
5527d75a871SPaul Bolle #endif /* CONFIG_GPIOLIB_IRQCHIP */
55314250520SLinus Walleij 
554c771c2f4SJonas Gorski int gpiochip_generic_request(struct gpio_chip *chip, unsigned offset);
555c771c2f4SJonas Gorski void gpiochip_generic_free(struct gpio_chip *chip, unsigned offset);
5562956b5d9SMika Westerberg int gpiochip_generic_config(struct gpio_chip *chip, unsigned offset,
5572956b5d9SMika Westerberg 			    unsigned long config);
558c771c2f4SJonas Gorski 
559964cb341SLinus Walleij #ifdef CONFIG_PINCTRL
560964cb341SLinus Walleij 
561964cb341SLinus Walleij /**
562964cb341SLinus Walleij  * struct gpio_pin_range - pin range controlled by a gpio chip
563950d55f5SThierry Reding  * @node: list for maintaining set of pin ranges, used internally
564964cb341SLinus Walleij  * @pctldev: pinctrl device which handles corresponding pins
565964cb341SLinus Walleij  * @range: actual range of pins controlled by a gpio controller
566964cb341SLinus Walleij  */
567964cb341SLinus Walleij struct gpio_pin_range {
568964cb341SLinus Walleij 	struct list_head node;
569964cb341SLinus Walleij 	struct pinctrl_dev *pctldev;
570964cb341SLinus Walleij 	struct pinctrl_gpio_range range;
571964cb341SLinus Walleij };
572964cb341SLinus Walleij 
573964cb341SLinus Walleij int gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
574964cb341SLinus Walleij 			   unsigned int gpio_offset, unsigned int pin_offset,
575964cb341SLinus Walleij 			   unsigned int npins);
576964cb341SLinus Walleij int gpiochip_add_pingroup_range(struct gpio_chip *chip,
577964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
578964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group);
579964cb341SLinus Walleij void gpiochip_remove_pin_ranges(struct gpio_chip *chip);
580964cb341SLinus Walleij 
581964cb341SLinus Walleij #else
582964cb341SLinus Walleij 
583964cb341SLinus Walleij static inline int
584964cb341SLinus Walleij gpiochip_add_pin_range(struct gpio_chip *chip, const char *pinctl_name,
585964cb341SLinus Walleij 		       unsigned int gpio_offset, unsigned int pin_offset,
586964cb341SLinus Walleij 		       unsigned int npins)
587964cb341SLinus Walleij {
588964cb341SLinus Walleij 	return 0;
589964cb341SLinus Walleij }
590964cb341SLinus Walleij static inline int
591964cb341SLinus Walleij gpiochip_add_pingroup_range(struct gpio_chip *chip,
592964cb341SLinus Walleij 			struct pinctrl_dev *pctldev,
593964cb341SLinus Walleij 			unsigned int gpio_offset, const char *pin_group)
594964cb341SLinus Walleij {
595964cb341SLinus Walleij 	return 0;
596964cb341SLinus Walleij }
597964cb341SLinus Walleij 
598964cb341SLinus Walleij static inline void
599964cb341SLinus Walleij gpiochip_remove_pin_ranges(struct gpio_chip *chip)
600964cb341SLinus Walleij {
601964cb341SLinus Walleij }
602964cb341SLinus Walleij 
603964cb341SLinus Walleij #endif /* CONFIG_PINCTRL */
604964cb341SLinus Walleij 
605abdc08a3SAlexandre Courbot struct gpio_desc *gpiochip_request_own_desc(struct gpio_chip *chip, u16 hwnum,
606abdc08a3SAlexandre Courbot 					    const char *label);
607f7d4ad98SGuenter Roeck void gpiochip_free_own_desc(struct gpio_desc *desc);
608f7d4ad98SGuenter Roeck 
609bb1e88ccSAlexandre Courbot #else /* CONFIG_GPIOLIB */
610bb1e88ccSAlexandre Courbot 
611bb1e88ccSAlexandre Courbot static inline struct gpio_chip *gpiod_to_chip(const struct gpio_desc *desc)
612bb1e88ccSAlexandre Courbot {
613bb1e88ccSAlexandre Courbot 	/* GPIO can never have been requested */
614bb1e88ccSAlexandre Courbot 	WARN_ON(1);
615bb1e88ccSAlexandre Courbot 	return ERR_PTR(-ENODEV);
616bb1e88ccSAlexandre Courbot }
617bb1e88ccSAlexandre Courbot 
618bb1e88ccSAlexandre Courbot #endif /* CONFIG_GPIOLIB */
619bb1e88ccSAlexandre Courbot 
62079a9becdSAlexandre Courbot #endif
621